blob: ff8d262dc27617041e98f9c3fc9128f87ae4e88c [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030037#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070038#include <linux/tcp.h>
39#include <linux/in.h>
40#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080041#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070042#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080043#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070044#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080045#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070046
47#include <asm/irq.h>
48
49#include "sky2.h"
50
51#define DRV_NAME "sky2"
stephen hemmingere0a67e22010-05-13 06:12:53 +000052#define DRV_VERSION "1.28"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070053
54/*
55 * The Yukon II chipset takes 64 bit command blocks (called list elements)
56 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070057 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070058 */
59
Stephen Hemminger14d02632006-09-26 11:57:43 -070060#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080063#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000065/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000066 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
67#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000068#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000069#define TX_MAX_PENDING 1024
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000070#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070071
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070072#define TX_WATCHDOG (5 * HZ)
73#define NAPI_WEIGHT 64
74#define PHY_RETRIES 1000
75
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070076#define SKY2_EEPROM_MAGIC 0x9955aabb
77
Mike McCormack060b9462010-07-29 03:34:52 +000078#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070079
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070080static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070081 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
82 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080083 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084
Stephen Hemminger793b8832005-09-14 16:06:14 -070085static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086module_param(debug, int, 0);
87MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
88
Stephen Hemminger14d02632006-09-26 11:57:43 -070089static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080090module_param(copybreak, int, 0);
91MODULE_PARM_DESC(copybreak, "Receive copy threshold");
92
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080093static int disable_msi = 0;
94module_param(disable_msi, int, 0);
95MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
96
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -070097static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -080098 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
99 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000100 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700101 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700102 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139 { 0 }
140};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142MODULE_DEVICE_TABLE(pci, sky2_id_table);
143
144/* Avoid conditionals by using array */
145static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
146static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700147static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100149static void sky2_set_multicast(struct net_device *dev);
150
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800151/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800152static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153{
154 int i;
155
156 gma_write16(hw, port, GM_SMI_DATA, val);
157 gma_write16(hw, port, GM_SMI_CTRL,
158 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
159
160 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800161 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
162 if (ctrl == 0xffff)
163 goto io_error;
164
165 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800166 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800167
168 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170
Mike McCormack060b9462010-07-29 03:34:52 +0000171 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800173
174io_error:
175 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
176 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700177}
178
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180{
181 int i;
182
Stephen Hemminger793b8832005-09-14 16:06:14 -0700183 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700184 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
185
186 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800187 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
188 if (ctrl == 0xffff)
189 goto io_error;
190
191 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800192 *val = gma_read16(hw, port, GM_SMI_DATA);
193 return 0;
194 }
195
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800196 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700197 }
198
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800200 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201io_error:
202 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
203 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800204}
205
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800207{
208 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700211}
212
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800213
214static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700215{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216 /* switch power to VCC (WA for VAUX problem) */
217 sky2_write8(hw, B0_POWER_CTRL,
218 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700219
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800220 /* disable Core Clock Division, */
221 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000223 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224 /* enable bits are inverted */
225 sky2_write8(hw, B2_Y2_CLK_GATE,
226 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
227 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
228 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
229 else
230 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700232 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700233 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700234
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800235 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700236
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800237 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700238 /* set all bits to 0 except bits 15..12 and 8 */
239 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700241
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 /* set all bits to 0 except bits 28 & 27 */
244 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700248
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000249 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
250
Stephen Hemminger8f709202007-06-04 17:23:25 -0700251 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
252 reg = sky2_read32(hw, B2_GP_IO);
253 reg |= GLB_GPIO_STAT_RACE_DIS;
254 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700255
256 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700257 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000258
259 /* Turn on "driver loaded" LED */
260 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800261}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700262
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800263static void sky2_power_aux(struct sky2_hw *hw)
264{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000265 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800266 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
267 else
268 /* enable bits are inverted */
269 sky2_write8(hw, B2_Y2_CLK_GATE,
270 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
271 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
272 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
273
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000274 /* switch power to VAUX if supported and PME from D3cold */
275 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
276 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800277 sky2_write8(hw, B0_POWER_CTRL,
278 (PC_VAUX_ENA | PC_VCC_ENA |
279 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000280
281 /* turn off "driver loaded LED" */
282 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700283}
284
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700285static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286{
287 u16 reg;
288
289 /* disable all GMAC IRQ's */
290 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700292 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
293 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
294 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
296
297 reg = gma_read16(hw, port, GM_RX_CTRL);
298 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
299 gma_write16(hw, port, GM_RX_CTRL, reg);
300}
301
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700302/* flow control to advertise bits */
303static const u16 copper_fc_adv[] = {
304 [FC_NONE] = 0,
305 [FC_TX] = PHY_M_AN_ASP,
306 [FC_RX] = PHY_M_AN_PC,
307 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
308};
309
310/* flow control to advertise bits when using 1000BaseX */
311static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700312 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700313 [FC_TX] = PHY_M_P_ASYM_MD_X,
314 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700315 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700316};
317
318/* flow control to GMA disable bits */
319static const u16 gm_fc_disable[] = {
320 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
321 [FC_TX] = GM_GPCR_FC_RX_DIS,
322 [FC_RX] = GM_GPCR_FC_TX_DIS,
323 [FC_BOTH] = 0,
324};
325
326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700327static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
328{
329 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700330 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700331
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700332 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700333 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
335
336 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700337 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700338 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
339
Stephen Hemminger53419c62007-05-14 12:38:11 -0700340 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
344 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* set master & slave downshift counter to 1x */
346 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347
348 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
349 }
350
351 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700352 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700353 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 /* enable automatic crossover */
355 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700356
357 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
358 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
359 u16 spec;
360
361 /* Enable Class A driver for FE+ A0 */
362 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
363 spec |= PHY_M_FESC_SEL_CL_A;
364 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
365 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700366 } else {
367 /* disable energy detect */
368 ctrl &= ~PHY_M_PC_EN_DET_MSK;
369
370 /* enable automatic crossover */
371 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
372
Stephen Hemminger53419c62007-05-14 12:38:11 -0700373 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000374 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
375 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700376 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 ctrl &= ~PHY_M_PC_DSC_MSK;
378 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
379 }
380 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700381 } else {
382 /* workaround for deviation #4.88 (CRC errors) */
383 /* disable Automatic Crossover */
384
385 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 }
387
388 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
389
390 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700391 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700392 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
393
394 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
396 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
397 ctrl &= ~PHY_M_MAC_MD_MSK;
398 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
400
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700401 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 /* select page 1 to access Fiber registers */
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404
405 /* for SFP-module set SIGDET polarity to low */
406 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
407 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410
411 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 }
413
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700414 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 ct1000 = 0;
416 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700417 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700419 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700420 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 if (sky2->advertising & ADVERTISED_1000baseT_Full)
422 ct1000 |= PHY_M_1000C_AFD;
423 if (sky2->advertising & ADVERTISED_1000baseT_Half)
424 ct1000 |= PHY_M_1000C_AHD;
425 if (sky2->advertising & ADVERTISED_100baseT_Full)
426 adv |= PHY_M_AN_100_FD;
427 if (sky2->advertising & ADVERTISED_100baseT_Half)
428 adv |= PHY_M_AN_100_HD;
429 if (sky2->advertising & ADVERTISED_10baseT_Full)
430 adv |= PHY_M_AN_10_FD;
431 if (sky2->advertising & ADVERTISED_10baseT_Half)
432 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700433
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700434 } else { /* special defines for FIBER (88E1040S only) */
435 if (sky2->advertising & ADVERTISED_1000baseT_Full)
436 adv |= PHY_M_AN_1000X_AFD;
437 if (sky2->advertising & ADVERTISED_1000baseT_Half)
438 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700439 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700440
441 /* Restart Auto-negotiation */
442 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
443 } else {
444 /* forced speed/duplex settings */
445 ct1000 = PHY_M_1000C_MSE;
446
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700447 /* Disable auto update for duplex flow control and duplex */
448 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700449
450 switch (sky2->speed) {
451 case SPEED_1000:
452 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454 break;
455 case SPEED_100:
456 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458 break;
459 }
460
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461 if (sky2->duplex == DUPLEX_FULL) {
462 reg |= GM_GPCR_DUP_FULL;
463 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700464 } else if (sky2->speed < SPEED_1000)
465 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700466 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700468 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
469 if (sky2_is_copper(hw))
470 adv |= copper_fc_adv[sky2->flow_mode];
471 else
472 adv |= fiber_fc_adv[sky2->flow_mode];
473 } else {
474 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700475 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700476
477 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700478 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700479 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
480 else
481 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700482 }
483
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700484 gma_write16(hw, port, GM_GP_CTRL, reg);
485
Stephen Hemminger05745c42007-09-19 15:36:45 -0700486 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700487 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
488
489 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
490 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
491
492 /* Setup Phy LED's */
493 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
494 ledover = 0;
495
496 switch (hw->chip_id) {
497 case CHIP_ID_YUKON_FE:
498 /* on 88E3082 these bits are at 11..9 (shifted left) */
499 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
500
501 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
502
503 /* delete ACT LED control bits */
504 ctrl &= ~PHY_M_FELP_LED1_MSK;
505 /* change ACT LED control to blink mode */
506 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
507 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
508 break;
509
Stephen Hemminger05745c42007-09-19 15:36:45 -0700510 case CHIP_ID_YUKON_FE_P:
511 /* Enable Link Partner Next Page */
512 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
513 ctrl |= PHY_M_PC_ENA_LIP_NP;
514
515 /* disable Energy Detect and enable scrambler */
516 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
517 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
518
519 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
520 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
521 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
522 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
523
524 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
525 break;
526
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700527 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700528 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529
530 /* select page 3 to access LED control register */
531 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
532
533 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700534 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
535 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
536 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
537 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
538 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539
540 /* set Polarity Control register */
541 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700542 (PHY_M_POLC_LS1_P_MIX(4) |
543 PHY_M_POLC_IS0_P_MIX(4) |
544 PHY_M_POLC_LOS_CTRL(2) |
545 PHY_M_POLC_INIT_CTRL(2) |
546 PHY_M_POLC_STA1_CTRL(2) |
547 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700548
549 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700550 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700551 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800552
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700553 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800554 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800555 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700556 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
557
558 /* select page 3 to access LED control register */
559 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
560
561 /* set LED Function Control register */
562 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
563 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
564 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
565 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
566 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
567
568 /* set Blink Rate in LED Timer Control Register */
569 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
570 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
571 /* restore page register */
572 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
573 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700574
575 default:
576 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
577 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800578
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800580 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700581 }
582
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700583 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700585 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
586
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800587 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700588 gm_phy_write(hw, port, 0x18, 0xaa99);
589 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700590
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700591 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
592 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
593 gm_phy_write(hw, port, 0x18, 0xa204);
594 gm_phy_write(hw, port, 0x17, 0x2002);
595 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800596
597 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700598 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700599 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
600 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
601 /* apply workaround for integrated resistors calibration */
602 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
603 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000604 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
605 /* apply fixes in PHY AFE */
606 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
607
608 /* apply RDAC termination workaround */
609 gm_phy_write(hw, port, 24, 0x2800);
610 gm_phy_write(hw, port, 23, 0x2001);
611
612 /* set page register back to 0 */
613 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700614 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
615 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700616 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800617 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
618
Joe Perches8e95a202009-12-03 07:58:21 +0000619 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
620 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800621 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800622 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800623 }
624
625 if (ledover)
626 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
627
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700628 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700629
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700630 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700631 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700632 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
633 else
634 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
635}
636
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700637static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
638static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
639
640static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700641{
642 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700643
stephen hemmingera40ccc62010-01-24 18:46:06 +0000644 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800645 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700646 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700647
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000648 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700649 reg1 |= coma_mode[port];
650
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800651 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000652 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800653 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700654
655 if (hw->chip_id == CHIP_ID_YUKON_FE)
656 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
657 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
658 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700659}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700660
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700661static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
662{
663 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700664 u16 ctrl;
665
666 /* release GPHY Control reset */
667 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
668
669 /* release GMAC reset */
670 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
671
672 if (hw->flags & SKY2_HW_NEWER_PHY) {
673 /* select page 2 to access MAC control register */
674 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
675
676 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
677 /* allow GMII Power Down */
678 ctrl &= ~PHY_M_MAC_GMIF_PUP;
679 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
680
681 /* set page register back to 0 */
682 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
683 }
684
685 /* setup General Purpose Control Register */
686 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700687 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
688 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
689 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700690
691 if (hw->chip_id != CHIP_ID_YUKON_EC) {
692 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200693 /* select page 2 to access MAC control register */
694 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700695
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200696 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700697 /* enable Power Down */
698 ctrl |= PHY_M_PC_POW_D_ENA;
699 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200700
701 /* set page register back to 0 */
702 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700703 }
704
705 /* set IEEE compatible Power Down Mode (dev. #4.99) */
706 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
707 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700708
stephen hemmingera40ccc62010-01-24 18:46:06 +0000709 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700710 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700711 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700712 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000713 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700714}
715
Brandon Philips38000a92010-06-16 16:21:58 +0000716/* Enable Rx/Tx */
717static void sky2_enable_rx_tx(struct sky2_port *sky2)
718{
719 struct sky2_hw *hw = sky2->hw;
720 unsigned port = sky2->port;
721 u16 reg;
722
723 reg = gma_read16(hw, port, GM_GP_CTRL);
724 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
725 gma_write16(hw, port, GM_GP_CTRL, reg);
726}
727
Stephen Hemminger1b537562005-12-20 15:08:07 -0800728/* Force a renegotiation */
729static void sky2_phy_reinit(struct sky2_port *sky2)
730{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800731 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800732 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000733 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800734 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800735}
736
Stephen Hemmingere3173832007-02-06 10:45:39 -0800737/* Put device in state to listen for Wake On Lan */
738static void sky2_wol_init(struct sky2_port *sky2)
739{
740 struct sky2_hw *hw = sky2->hw;
741 unsigned port = sky2->port;
742 enum flow_control save_mode;
743 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800744
745 /* Bring hardware out of reset */
746 sky2_write16(hw, B0_CTST, CS_RST_CLR);
747 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
748
749 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
750 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
751
752 /* Force to 10/100
753 * sky2_reset will re-enable on resume
754 */
755 save_mode = sky2->flow_mode;
756 ctrl = sky2->advertising;
757
758 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
759 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700760
761 spin_lock_bh(&sky2->phy_lock);
762 sky2_phy_power_up(hw, port);
763 sky2_phy_init(hw, port);
764 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800765
766 sky2->flow_mode = save_mode;
767 sky2->advertising = ctrl;
768
769 /* Set GMAC to no flow control and auto update for speed/duplex */
770 gma_write16(hw, port, GM_GP_CTRL,
771 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
772 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
773
774 /* Set WOL address */
775 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
776 sky2->netdev->dev_addr, ETH_ALEN);
777
778 /* Turn on appropriate WOL control bits */
779 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
780 ctrl = 0;
781 if (sky2->wol & WAKE_PHY)
782 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
783 else
784 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
785
786 if (sky2->wol & WAKE_MAGIC)
787 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
788 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700789 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800790
791 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
792 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
793
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000794 /* Disable PiG firmware */
795 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
796
Stephen Hemmingere3173832007-02-06 10:45:39 -0800797 /* block receiver */
798 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800799}
800
Stephen Hemminger69161612007-06-04 17:23:26 -0700801static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
802{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700803 struct net_device *dev = hw->dev[port];
804
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800805 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
806 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000807 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800808 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000809 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
810 } else if (dev->mtu > ETH_DATA_LEN) {
811 /* set Tx GMAC FIFO Almost Empty Threshold */
812 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
813 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700814
stephen hemminger44dde562010-02-12 06:58:01 +0000815 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
816 } else
817 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700818}
819
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700820static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
821{
822 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
823 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100824 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700825 int i;
826 const u8 *addr = hw->dev[port]->dev_addr;
827
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700828 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
829 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700830
831 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
832
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000833 if (hw->chip_id == CHIP_ID_YUKON_XL &&
834 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
835 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836 /* WA DEV_472 -- looks like crossed wires on port 2 */
837 /* clear GMAC 1 Control reset */
838 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
839 do {
840 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
841 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
842 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
843 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
844 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
845 }
846
Stephen Hemminger793b8832005-09-14 16:06:14 -0700847 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700848
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700849 /* Enable Transmit FIFO Underrun */
850 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
851
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800852 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700853 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700854 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800855 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700856
857 /* MIB clear */
858 reg = gma_read16(hw, port, GM_PHY_ADDR);
859 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
860
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700861 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
862 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700863 gma_write16(hw, port, GM_PHY_ADDR, reg);
864
865 /* transmit control */
866 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
867
868 /* receive control reg: unicast + multicast + no FCS */
869 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700870 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700871
872 /* transmit flow control */
873 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
874
875 /* transmit parameter */
876 gma_write16(hw, port, GM_TX_PARAM,
877 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
878 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
879 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
880 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
881
882 /* serial mode register */
883 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700884 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700885
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700886 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700887 reg |= GM_SMOD_JUMBO_ENA;
888
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000889 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
890 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
891 reg |= GM_NEW_FLOW_CTRL;
892
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 gma_write16(hw, port, GM_SERIAL_MODE, reg);
894
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700895 /* virtual address for data */
896 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
897
Stephen Hemminger793b8832005-09-14 16:06:14 -0700898 /* physical address: used for pause frames */
899 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
900
901 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
903 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
904 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
905
906 /* Configure Rx MAC FIFO */
907 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100908 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700909 if (hw->chip_id == CHIP_ID_YUKON_EX ||
910 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100911 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700912
Al Viro25cccec2007-07-20 16:07:33 +0100913 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800915 if (hw->chip_id == CHIP_ID_YUKON_XL) {
916 /* Hardware errata - clear flush mask */
917 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
918 } else {
919 /* Flush Rx MAC FIFO on any flow control or error */
920 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
921 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700922
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800923 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700924 reg = RX_GMF_FL_THR_DEF + 1;
925 /* Another magic mystery workaround from sk98lin */
926 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
927 hw->chip_rev == CHIP_REV_YU_FE2_A0)
928 reg = 0x178;
929 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700930
931 /* Configure Tx MAC FIFO */
932 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
933 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800934
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300935 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800936 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000937 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000938 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
939 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000940 reg = 1568 / 8;
941 else
942 reg = 1024 / 8;
943 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
944 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700945
Stephen Hemminger69161612007-06-04 17:23:26 -0700946 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800947 }
948
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800949 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
950 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
951 /* disable dynamic watermark */
952 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
953 reg &= ~TX_DYN_WM_ENA;
954 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
955 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956}
957
Stephen Hemminger67712902006-12-04 15:53:45 -0800958/* Assign Ram Buffer allocation to queue */
959static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960{
Stephen Hemminger67712902006-12-04 15:53:45 -0800961 u32 end;
962
963 /* convert from K bytes to qwords used for hw register */
964 start *= 1024/8;
965 space *= 1024/8;
966 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700967
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700968 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
969 sky2_write32(hw, RB_ADDR(q, RB_START), start);
970 sky2_write32(hw, RB_ADDR(q, RB_END), end);
971 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
972 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
973
974 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800975 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700976
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800977 /* On receive queue's set the thresholds
978 * give receiver priority when > 3/4 full
979 * send pause when down to 2K
980 */
981 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
982 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700983
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800984 tp = space - 2048/8;
985 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
986 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700987 } else {
988 /* Enable store & forward on Tx queue's because
989 * Tx FIFO is only 1K on Yukon
990 */
991 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
992 }
993
994 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700995 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996}
997
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800999static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000{
1001 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1002 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1003 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001004 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001005}
1006
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007/* Setup prefetch unit registers. This is the interface between
1008 * hardware and driver list elements
1009 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001010static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001011 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001013 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1014 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001015 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1016 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1018 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001019
1020 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001021}
1022
Mike McCormack9b289c32009-08-14 05:15:12 +00001023static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001024{
Mike McCormack9b289c32009-08-14 05:15:12 +00001025 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001026
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001027 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001028 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001029 return le;
1030}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001031
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001032static void tx_init(struct sky2_port *sky2)
1033{
1034 struct sky2_tx_le *le;
1035
1036 sky2->tx_prod = sky2->tx_cons = 0;
1037 sky2->tx_tcpsum = 0;
1038 sky2->tx_last_mss = 0;
1039
Mike McCormack9b289c32009-08-14 05:15:12 +00001040 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001041 le->addr = 0;
1042 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001043 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001044}
1045
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001046/* Update chip's next pointer */
1047static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001048{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001049 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001050 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001051 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1052
1053 /* Synchronize I/O on since next processor may write to tail */
1054 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055}
1056
Stephen Hemminger793b8832005-09-14 16:06:14 -07001057
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001058static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1059{
1060 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001061 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001062 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063 return le;
1064}
1065
Mike McCormack060b9462010-07-29 03:34:52 +00001066static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001067{
1068 unsigned size;
1069
1070 /* Space needed for frame data + headers rounded up */
1071 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1072
1073 /* Stopping point for hardware truncation */
1074 return (size - 8) / sizeof(u32);
1075}
1076
Mike McCormack060b9462010-07-29 03:34:52 +00001077static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001078{
1079 struct rx_ring_info *re;
1080 unsigned size;
1081
1082 /* Space needed for frame data + headers rounded up */
1083 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1084
1085 sky2->rx_nfrags = size >> PAGE_SHIFT;
1086 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1087
1088 /* Compute residue after pages */
1089 size -= sky2->rx_nfrags << PAGE_SHIFT;
1090
1091 /* Optimize to handle small packets and headers */
1092 if (size < copybreak)
1093 size = copybreak;
1094 if (size < ETH_HLEN)
1095 size = ETH_HLEN;
1096
1097 return size;
1098}
1099
Stephen Hemminger14d02632006-09-26 11:57:43 -07001100/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001101static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001102 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001103{
1104 struct sky2_rx_le *le;
1105
Stephen Hemminger86c68872008-01-10 16:14:12 -08001106 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001107 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001108 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001109 le->opcode = OP_ADDR64 | HW_OWNER;
1110 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001111
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001112 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001113 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001114 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001115 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001116}
1117
Stephen Hemminger14d02632006-09-26 11:57:43 -07001118/* Build description to hardware for one possibly fragmented skb */
1119static void sky2_rx_submit(struct sky2_port *sky2,
1120 const struct rx_ring_info *re)
1121{
1122 int i;
1123
1124 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1125
1126 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1127 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1128}
1129
1130
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001131static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001132 unsigned size)
1133{
1134 struct sk_buff *skb = re->skb;
1135 int i;
1136
1137 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001138 if (pci_dma_mapping_error(pdev, re->data_addr))
1139 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001140
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001141 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001142
stephen hemminger3fbd9182010-02-01 13:45:41 +00001143 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1144 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1145
1146 re->frag_addr[i] = pci_map_page(pdev, frag->page,
1147 frag->page_offset,
1148 frag->size,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001149 PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001150
1151 if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
1152 goto map_page_error;
1153 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001154 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001155
1156map_page_error:
1157 while (--i >= 0) {
1158 pci_unmap_page(pdev, re->frag_addr[i],
1159 skb_shinfo(skb)->frags[i].size,
1160 PCI_DMA_FROMDEVICE);
1161 }
1162
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001163 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001164 PCI_DMA_FROMDEVICE);
1165
1166mapping_error:
1167 if (net_ratelimit())
1168 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1169 skb->dev->name);
1170 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001171}
1172
1173static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1174{
1175 struct sk_buff *skb = re->skb;
1176 int i;
1177
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001178 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001179 PCI_DMA_FROMDEVICE);
1180
1181 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1182 pci_unmap_page(pdev, re->frag_addr[i],
1183 skb_shinfo(skb)->frags[i].size,
1184 PCI_DMA_FROMDEVICE);
1185}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001186
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187/* Tell chip where to start receive checksum.
1188 * Actually has two checksums, but set both same to avoid possible byte
1189 * order problems.
1190 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001191static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001192{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001193 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001195 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1196 le->ctrl = 0;
1197 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001198
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001199 sky2_write32(sky2->hw,
1200 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001201 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1202 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001203}
1204
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001205/* Enable/disable receive hash calculation (RSS) */
1206static void rx_set_rss(struct net_device *dev)
1207{
1208 struct sky2_port *sky2 = netdev_priv(dev);
1209 struct sky2_hw *hw = sky2->hw;
1210 int i, nkeys = 4;
1211
1212 /* Supports IPv6 and other modes */
1213 if (hw->flags & SKY2_HW_NEW_LE) {
1214 nkeys = 10;
1215 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1216 }
1217
1218 /* Program RSS initial values */
1219 if (dev->features & NETIF_F_RXHASH) {
1220 u32 key[nkeys];
1221
1222 get_random_bytes(key, nkeys * sizeof(u32));
1223 for (i = 0; i < nkeys; i++)
1224 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
1225 key[i]);
1226
1227 /* Need to turn on (undocumented) flag to make hashing work */
1228 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1229 RX_STFW_ENA);
1230
1231 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1232 BMU_ENA_RX_RSS_HASH);
1233 } else
1234 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1235 BMU_DIS_RX_RSS_HASH);
1236}
1237
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001238/*
1239 * The RX Stop command will not work for Yukon-2 if the BMU does not
1240 * reach the end of packet and since we can't make sure that we have
1241 * incoming data, we must reset the BMU while it is not doing a DMA
1242 * transfer. Since it is possible that the RX path is still active,
1243 * the RX RAM buffer will be stopped first, so any possible incoming
1244 * data will not trigger a DMA. After the RAM buffer is stopped, the
1245 * BMU is polled until any DMA in progress is ended and only then it
1246 * will be reset.
1247 */
1248static void sky2_rx_stop(struct sky2_port *sky2)
1249{
1250 struct sky2_hw *hw = sky2->hw;
1251 unsigned rxq = rxqaddr[sky2->port];
1252 int i;
1253
1254 /* disable the RAM Buffer receive queue */
1255 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1256
1257 for (i = 0; i < 0xffff; i++)
1258 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1259 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1260 goto stopped;
1261
Joe Perchesada1db52010-02-17 15:01:59 +00001262 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001263stopped:
1264 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1265
1266 /* reset the Rx prefetch unit */
1267 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001268 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001269}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001270
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001271/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001272static void sky2_rx_clean(struct sky2_port *sky2)
1273{
1274 unsigned i;
1275
1276 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001277 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001278 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001279
1280 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001281 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001282 kfree_skb(re->skb);
1283 re->skb = NULL;
1284 }
1285 }
1286}
1287
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001288/* Basic MII support */
1289static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1290{
1291 struct mii_ioctl_data *data = if_mii(ifr);
1292 struct sky2_port *sky2 = netdev_priv(dev);
1293 struct sky2_hw *hw = sky2->hw;
1294 int err = -EOPNOTSUPP;
1295
1296 if (!netif_running(dev))
1297 return -ENODEV; /* Phy still in reset */
1298
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001299 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001300 case SIOCGMIIPHY:
1301 data->phy_id = PHY_ADDR_MARV;
1302
1303 /* fallthru */
1304 case SIOCGMIIREG: {
1305 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001306
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001307 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001308 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001309 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001310
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001311 data->val_out = val;
1312 break;
1313 }
1314
1315 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001316 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001317 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1318 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001319 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001320 break;
1321 }
1322 return err;
1323}
1324
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001325#define NETIF_F_ALL_VLAN (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001326
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001327static void sky2_vlan_mode(struct net_device *dev)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001328{
1329 struct sky2_port *sky2 = netdev_priv(dev);
1330 struct sky2_hw *hw = sky2->hw;
1331 u16 port = sky2->port;
1332
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001333 if (dev->features & NETIF_F_HW_VLAN_RX)
1334 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1335 RX_VLAN_STRIP_ON);
1336 else
1337 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1338 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001339
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001340 dev->vlan_features = dev->features &~ NETIF_F_ALL_VLAN;
1341 if (dev->features & NETIF_F_HW_VLAN_TX)
1342 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1343 TX_VLAN_TAG_ON);
1344 else {
1345 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1346 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001347
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001348 /* Can't do transmit offload of vlan without hw vlan */
1349 dev->vlan_features &= ~(NETIF_F_TSO | NETIF_F_SG
1350 | NETIF_F_ALL_CSUM);
1351 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001352}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001353
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001354/* Amount of required worst case padding in rx buffer */
1355static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1356{
1357 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1358}
1359
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001361 * Allocate an skb for receiving. If the MTU is large enough
1362 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001363 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001364static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001365{
1366 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001367 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001368
Stephen Hemminger724b6942009-08-18 15:17:10 +00001369 skb = netdev_alloc_skb(sky2->netdev,
1370 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001371 if (!skb)
1372 goto nomem;
1373
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001374 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001375 unsigned char *start;
1376 /*
1377 * Workaround for a bug in FIFO that cause hang
1378 * if the FIFO if the receive buffer is not 64 byte aligned.
1379 * The buffer returned from netdev_alloc_skb is
1380 * aligned except if slab debugging is enabled.
1381 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001382 start = PTR_ALIGN(skb->data, 8);
1383 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001384 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001385 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001386
1387 for (i = 0; i < sky2->rx_nfrags; i++) {
1388 struct page *page = alloc_page(GFP_ATOMIC);
1389
1390 if (!page)
1391 goto free_partial;
1392 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001393 }
1394
1395 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001396free_partial:
1397 kfree_skb(skb);
1398nomem:
1399 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001400}
1401
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001402static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1403{
1404 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1405}
1406
Mike McCormack200ac492010-02-12 06:58:03 +00001407static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1408{
1409 struct sky2_hw *hw = sky2->hw;
1410 unsigned i;
1411
1412 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1413
1414 /* Fill Rx ring */
1415 for (i = 0; i < sky2->rx_pending; i++) {
1416 struct rx_ring_info *re = sky2->rx_ring + i;
1417
1418 re->skb = sky2_rx_alloc(sky2);
1419 if (!re->skb)
1420 return -ENOMEM;
1421
1422 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1423 dev_kfree_skb(re->skb);
1424 re->skb = NULL;
1425 return -ENOMEM;
1426 }
1427 }
1428 return 0;
1429}
1430
Stephen Hemminger82788c72006-01-17 13:43:10 -08001431/*
Mike McCormack200ac492010-02-12 06:58:03 +00001432 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001433 * Normal case this ends up creating one list element for skb
1434 * in the receive ring. Worst case if using large MTU and each
1435 * allocation falls on a different 64 bit region, that results
1436 * in 6 list elements per ring entry.
1437 * One element is used for checksum enable/disable, and one
1438 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001439 */
Mike McCormack200ac492010-02-12 06:58:03 +00001440static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001441{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001442 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001443 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001444 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001445 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001446
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001447 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001448 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001449
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001450 /* On PCI express lowering the watermark gives better performance */
1451 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1452 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1453
1454 /* These chips have no ram buffer?
1455 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001456 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001457 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001458 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001459
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001460 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1461
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001462 if (!(hw->flags & SKY2_HW_NEW_LE))
1463 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001465 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
1466 rx_set_rss(sky2->netdev);
1467
Mike McCormack200ac492010-02-12 06:58:03 +00001468 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001469 for (i = 0; i < sky2->rx_pending; i++) {
1470 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001471 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472 }
1473
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001474 /*
1475 * The receiver hangs if it receives frames larger than the
1476 * packet buffer. As a workaround, truncate oversize frames, but
1477 * the register is limited to 9 bits, so if you do frames > 2052
1478 * you better get the MTU right!
1479 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001480 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001481 if (thresh > 0x1ff)
1482 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1483 else {
1484 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1485 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1486 }
1487
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001488 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001489 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001490
1491 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1492 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1493 /*
1494 * Disable flushing of non ASF packets;
1495 * must be done after initializing the BMUs;
1496 * drivers without ASF support should do this too, otherwise
1497 * it may happen that they cannot run on ASF devices;
1498 * remember that the MAC FIFO isn't reset during initialization.
1499 */
1500 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1501 }
1502
1503 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1504 /* Enable RX Home Address & Routing Header checksum fix */
1505 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1506 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1507
1508 /* Enable TX Home Address & Routing Header checksum fix */
1509 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1510 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1511 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512}
1513
Mike McCormack90bbebb2009-09-01 03:21:35 +00001514static int sky2_alloc_buffers(struct sky2_port *sky2)
1515{
1516 struct sky2_hw *hw = sky2->hw;
1517
1518 /* must be power of 2 */
1519 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1520 sky2->tx_ring_size *
1521 sizeof(struct sky2_tx_le),
1522 &sky2->tx_le_map);
1523 if (!sky2->tx_le)
1524 goto nomem;
1525
1526 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1527 GFP_KERNEL);
1528 if (!sky2->tx_ring)
1529 goto nomem;
1530
1531 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1532 &sky2->rx_le_map);
1533 if (!sky2->rx_le)
1534 goto nomem;
1535 memset(sky2->rx_le, 0, RX_LE_BYTES);
1536
1537 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1538 GFP_KERNEL);
1539 if (!sky2->rx_ring)
1540 goto nomem;
1541
Mike McCormack200ac492010-02-12 06:58:03 +00001542 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001543nomem:
1544 return -ENOMEM;
1545}
1546
1547static void sky2_free_buffers(struct sky2_port *sky2)
1548{
1549 struct sky2_hw *hw = sky2->hw;
1550
Mike McCormack200ac492010-02-12 06:58:03 +00001551 sky2_rx_clean(sky2);
1552
Mike McCormack90bbebb2009-09-01 03:21:35 +00001553 if (sky2->rx_le) {
1554 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1555 sky2->rx_le, sky2->rx_le_map);
1556 sky2->rx_le = NULL;
1557 }
1558 if (sky2->tx_le) {
1559 pci_free_consistent(hw->pdev,
1560 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1561 sky2->tx_le, sky2->tx_le_map);
1562 sky2->tx_le = NULL;
1563 }
1564 kfree(sky2->tx_ring);
1565 kfree(sky2->rx_ring);
1566
1567 sky2->tx_ring = NULL;
1568 sky2->rx_ring = NULL;
1569}
1570
Mike McCormackea0f71e2010-02-12 06:58:04 +00001571static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001572{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001573 struct sky2_hw *hw = sky2->hw;
1574 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001575 u32 ramsize;
1576 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001577 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001578
Mike McCormackea0f71e2010-02-12 06:58:04 +00001579 tx_init(sky2);
1580
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001581 /*
1582 * On dual port PCI-X card, there is an problem where status
1583 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001584 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001585 if (otherdev && netif_running(otherdev) &&
1586 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001587 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001588
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001589 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001590 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001591 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001592 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594 sky2_mac_init(hw, port);
1595
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001596 /* Register is number of 4K blocks on internal RAM buffer. */
1597 ramsize = sky2_read8(hw, B2_E_0) * 4;
1598 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001599 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600
Joe Perchesada1db52010-02-17 15:01:59 +00001601 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001602 if (ramsize < 16)
1603 rxspace = ramsize / 2;
1604 else
1605 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001606
Stephen Hemminger67712902006-12-04 15:53:45 -08001607 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1608 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1609
1610 /* Make sure SyncQ is disabled */
1611 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1612 RB_RST_SET);
1613 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001614
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001615 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001616
Stephen Hemminger69161612007-06-04 17:23:26 -07001617 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1618 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1619 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1620
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001621 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001622 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1623 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001624 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001625
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001627 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001629 sky2_vlan_mode(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001630
Mike McCormack200ac492010-02-12 06:58:03 +00001631 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001632}
1633
1634/* Bring up network interface. */
1635static int sky2_up(struct net_device *dev)
1636{
1637 struct sky2_port *sky2 = netdev_priv(dev);
1638 struct sky2_hw *hw = sky2->hw;
1639 unsigned port = sky2->port;
1640 u32 imask;
1641 int err;
1642
1643 netif_carrier_off(dev);
1644
1645 err = sky2_alloc_buffers(sky2);
1646 if (err)
1647 goto err_out;
1648
1649 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001650
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001651 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001652 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001653 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001654 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001655 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001656
Joe Perches6c35aba2010-02-15 08:34:21 +00001657 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001658
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659 return 0;
1660
1661err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001662 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663 return err;
1664}
1665
Stephen Hemminger793b8832005-09-14 16:06:14 -07001666/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001667static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001668{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001669 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001670}
1671
1672/* Number of list elements available for next tx */
1673static inline int tx_avail(const struct sky2_port *sky2)
1674{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001675 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001676}
1677
1678/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001679static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001680{
1681 unsigned count;
1682
Stephen Hemminger07e31632009-09-14 06:12:55 +00001683 count = (skb_shinfo(skb)->nr_frags + 1)
1684 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001685
Herbert Xu89114af2006-07-08 13:34:32 -07001686 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001687 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001688 else if (sizeof(dma_addr_t) == sizeof(u32))
1689 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001690
Patrick McHardy84fa7932006-08-29 16:44:56 -07001691 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001692 ++count;
1693
1694 return count;
1695}
1696
stephen hemmingerf6815072010-02-01 13:41:47 +00001697static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001698{
1699 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001700 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1701 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001702 PCI_DMA_TODEVICE);
1703 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001704 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1705 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001706 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001707 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001708}
1709
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001711 * Put one packet in ring for transmit.
1712 * A single packet can generate multiple list elements, and
1713 * the number of ring elements will probably be less than the number
1714 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001715 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001716static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1717 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718{
1719 struct sky2_port *sky2 = netdev_priv(dev);
1720 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001721 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001722 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001723 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001725 u32 upper;
1726 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727 u16 mss;
1728 u8 ctrl;
1729
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001730 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1731 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 len = skb_headlen(skb);
1734 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001735
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001736 if (pci_dma_mapping_error(hw->pdev, mapping))
1737 goto mapping_error;
1738
Mike McCormack9b289c32009-08-14 05:15:12 +00001739 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001740 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1741 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001742
Stephen Hemminger86c68872008-01-10 16:14:12 -08001743 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001744 upper = upper_32_bits(mapping);
1745 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001746 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001747 le->addr = cpu_to_le32(upper);
1748 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001749 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001750 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001751
1752 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001753 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001754 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001755
1756 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001757 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758
Stephen Hemminger69161612007-06-04 17:23:26 -07001759 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001760 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001761 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001762
1763 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001764 le->opcode = OP_MSS | HW_OWNER;
1765 else
1766 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001767 sky2->tx_last_mss = mss;
1768 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001769 }
1770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001771 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001772
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001773 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jesse Grosseab6d182010-10-20 13:56:03 +00001774 if (vlan_tx_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001775 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001776 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001777 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001778 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001779 } else
1780 le->opcode |= OP_VLAN;
1781 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1782 ctrl |= INS_VLAN;
1783 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001784
1785 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001786 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001787 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001788 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001789 ctrl |= CALSUM; /* auto checksum */
1790 else {
1791 const unsigned offset = skb_transport_offset(skb);
1792 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001793
Stephen Hemminger69161612007-06-04 17:23:26 -07001794 tcpsum = offset << 16; /* sum start */
1795 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001796
Stephen Hemminger69161612007-06-04 17:23:26 -07001797 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1798 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1799 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001800
Stephen Hemminger69161612007-06-04 17:23:26 -07001801 if (tcpsum != sky2->tx_tcpsum) {
1802 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001803
Mike McCormack9b289c32009-08-14 05:15:12 +00001804 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001805 le->addr = cpu_to_le32(tcpsum);
1806 le->length = 0; /* initial checksum value */
1807 le->ctrl = 1; /* one packet */
1808 le->opcode = OP_TCPLISW | HW_OWNER;
1809 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001810 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001811 }
1812
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001813 re = sky2->tx_ring + slot;
1814 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001815 dma_unmap_addr_set(re, mapaddr, mapping);
1816 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001817
Mike McCormack9b289c32009-08-14 05:15:12 +00001818 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001819 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 le->length = cpu_to_le16(len);
1821 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001822 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824
1825 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001826 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827
1828 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1829 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001830
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001831 if (pci_dma_mapping_error(hw->pdev, mapping))
1832 goto mapping_unwind;
1833
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001834 upper = upper_32_bits(mapping);
1835 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001836 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001837 le->addr = cpu_to_le32(upper);
1838 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001839 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840 }
1841
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001842 re = sky2->tx_ring + slot;
1843 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001844 dma_unmap_addr_set(re, mapaddr, mapping);
1845 dma_unmap_len_set(re, maplen, frag->size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001846
Mike McCormack9b289c32009-08-14 05:15:12 +00001847 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001848 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 le->length = cpu_to_le16(frag->size);
1850 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001851 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001853
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001854 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855 le->ctrl |= EOP;
1856
Mike McCormack9b289c32009-08-14 05:15:12 +00001857 sky2->tx_prod = slot;
1858
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001859 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1860 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001861
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001862 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001863
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001864 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001865
1866mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001867 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001868 re = sky2->tx_ring + i;
1869
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001870 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001871 }
1872
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001873mapping_error:
1874 if (net_ratelimit())
1875 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1876 dev_kfree_skb(skb);
1877 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878}
1879
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001881 * Free ring elements from starting at tx_cons until "done"
1882 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001883 * NB:
1884 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001885 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001886 * 2. This may run in parallel start_xmit because the it only
1887 * looks at the tail of the queue of FIFO (tx_cons), not
1888 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001889 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001890static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001891{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001892 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001893 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001895 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001896
Stephen Hemminger291ea612006-09-26 11:57:41 -07001897 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001898 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001899 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001900 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001901
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001902 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001903
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001904 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00001905 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
1906 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001907
stephen hemminger0885a302010-12-31 15:34:27 +00001908 u64_stats_update_begin(&sky2->tx_stats.syncp);
1909 ++sky2->tx_stats.packets;
1910 sky2->tx_stats.bytes += skb->len;
1911 u64_stats_update_end(&sky2->tx_stats.syncp);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001912
stephen hemmingerf6815072010-02-01 13:41:47 +00001913 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001914 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001915
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001916 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001917 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001918 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001919
Stephen Hemminger291ea612006-09-26 11:57:41 -07001920 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001921 smp_mb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922}
1923
Mike McCormack264bb4f2009-08-14 05:15:14 +00001924static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001925{
Mike McCormacka5109962009-08-14 05:15:13 +00001926 /* Disable Force Sync bit and Enable Alloc bit */
1927 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1928 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1929
1930 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1931 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1932 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1933
1934 /* Reset the PCI FIFO of the async Tx queue */
1935 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1936 BMU_RST_SET | BMU_FIFO_RST);
1937
1938 /* Reset the Tx prefetch units */
1939 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1940 PREF_UNIT_RST_SET);
1941
1942 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1943 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1944}
1945
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001946static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001947{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948 struct sky2_hw *hw = sky2->hw;
1949 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001950 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001952 /* Force flow control off */
1953 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001954
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955 /* Stop transmitter */
1956 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1957 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1958
1959 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001960 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961
1962 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001963 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1965
1966 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1967
1968 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001969 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1970 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001971 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1972
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001973 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974
Stephen Hemminger6c835042009-06-17 07:30:35 +00001975 /* Force any delayed status interrrupt and NAPI */
1976 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1977 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1978 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1979 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1980
Mike McCormacka947a392009-07-21 20:57:56 -07001981 sky2_rx_stop(sky2);
1982
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001983 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001984 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001985 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001986
Mike McCormack264bb4f2009-08-14 05:15:14 +00001987 sky2_tx_reset(hw, port);
1988
Stephen Hemminger481cea42009-08-14 15:33:19 -07001989 /* Free any pending frames stuck in HW queue */
1990 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001991}
1992
1993/* Network shutdown */
1994static int sky2_down(struct net_device *dev)
1995{
1996 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00001997 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001998
1999 /* Never really got started! */
2000 if (!sky2->tx_le)
2001 return 0;
2002
Joe Perches6c35aba2010-02-15 08:34:21 +00002003 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002004
Mike McCormack8a0c9222010-02-12 06:58:06 +00002005 /* Disable port IRQ */
2006 sky2_write32(hw, B0_IMSK,
2007 sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
2008 sky2_read32(hw, B0_IMSK);
2009
2010 synchronize_irq(hw->pdev->irq);
2011 napi_synchronize(&hw->napi);
2012
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002013 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002014
Mike McCormack90bbebb2009-09-01 03:21:35 +00002015 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002016
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 return 0;
2018}
2019
2020static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2021{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002022 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002023 return SPEED_1000;
2024
Stephen Hemminger05745c42007-09-19 15:36:45 -07002025 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2026 if (aux & PHY_M_PS_SPEED_100)
2027 return SPEED_100;
2028 else
2029 return SPEED_10;
2030 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002031
2032 switch (aux & PHY_M_PS_SPEED_MSK) {
2033 case PHY_M_PS_SPEED_1000:
2034 return SPEED_1000;
2035 case PHY_M_PS_SPEED_100:
2036 return SPEED_100;
2037 default:
2038 return SPEED_10;
2039 }
2040}
2041
2042static void sky2_link_up(struct sky2_port *sky2)
2043{
2044 struct sky2_hw *hw = sky2->hw;
2045 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002046 static const char *fc_name[] = {
2047 [FC_NONE] = "none",
2048 [FC_TX] = "tx",
2049 [FC_RX] = "rx",
2050 [FC_BOTH] = "both",
2051 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002052
Brandon Philips38000a92010-06-16 16:21:58 +00002053 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054
2055 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2056
2057 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002058
Stephen Hemminger75e80682007-09-19 15:36:46 -07002059 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002060
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002062 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2064
Joe Perches6c35aba2010-02-15 08:34:21 +00002065 netif_info(sky2, link, sky2->netdev,
2066 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2067 sky2->speed,
2068 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2069 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002070}
2071
2072static void sky2_link_down(struct sky2_port *sky2)
2073{
2074 struct sky2_hw *hw = sky2->hw;
2075 unsigned port = sky2->port;
2076 u16 reg;
2077
2078 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2079
2080 reg = gma_read16(hw, port, GM_GP_CTRL);
2081 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2082 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002084 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002085
Brandon Philips809aaaa2009-10-29 17:01:49 -07002086 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002087 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2088
Joe Perches6c35aba2010-02-15 08:34:21 +00002089 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002090
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091 sky2_phy_init(hw, port);
2092}
2093
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002094static enum flow_control sky2_flow(int rx, int tx)
2095{
2096 if (rx)
2097 return tx ? FC_BOTH : FC_RX;
2098 else
2099 return tx ? FC_TX : FC_NONE;
2100}
2101
Stephen Hemminger793b8832005-09-14 16:06:14 -07002102static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2103{
2104 struct sky2_hw *hw = sky2->hw;
2105 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002106 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002107
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002108 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002109 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002110 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002111 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002112 return -1;
2113 }
2114
Stephen Hemminger793b8832005-09-14 16:06:14 -07002115 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002116 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002117 return -1;
2118 }
2119
Stephen Hemminger793b8832005-09-14 16:06:14 -07002120 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002121 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002122
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002123 /* Since the pause result bits seem to in different positions on
2124 * different chips. look at registers.
2125 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002126 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002127 /* Shift for bits in fiber PHY */
2128 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2129 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002130
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002131 if (advert & ADVERTISE_1000XPAUSE)
2132 advert |= ADVERTISE_PAUSE_CAP;
2133 if (advert & ADVERTISE_1000XPSE_ASYM)
2134 advert |= ADVERTISE_PAUSE_ASYM;
2135 if (lpa & LPA_1000XPAUSE)
2136 lpa |= LPA_PAUSE_CAP;
2137 if (lpa & LPA_1000XPAUSE_ASYM)
2138 lpa |= LPA_PAUSE_ASYM;
2139 }
2140
2141 sky2->flow_status = FC_NONE;
2142 if (advert & ADVERTISE_PAUSE_CAP) {
2143 if (lpa & LPA_PAUSE_CAP)
2144 sky2->flow_status = FC_BOTH;
2145 else if (advert & ADVERTISE_PAUSE_ASYM)
2146 sky2->flow_status = FC_RX;
2147 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2148 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2149 sky2->flow_status = FC_TX;
2150 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002151
Joe Perches8e95a202009-12-03 07:58:21 +00002152 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2153 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002154 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002155
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002156 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002157 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2158 else
2159 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2160
2161 return 0;
2162}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002163
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002164/* Interrupt from PHY */
2165static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002166{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002167 struct net_device *dev = hw->dev[port];
2168 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169 u16 istatus, phystat;
2170
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002171 if (!netif_running(dev))
2172 return;
2173
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002174 spin_lock(&sky2->phy_lock);
2175 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2176 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2177
Joe Perches6c35aba2010-02-15 08:34:21 +00002178 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2179 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002180
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002181 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002182 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2183 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002185 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 }
2187
Stephen Hemminger793b8832005-09-14 16:06:14 -07002188 if (istatus & PHY_M_IS_LSP_CHANGE)
2189 sky2->speed = sky2_phy_speed(hw, phystat);
2190
2191 if (istatus & PHY_M_IS_DUP_CHANGE)
2192 sky2->duplex =
2193 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2194
2195 if (istatus & PHY_M_IS_LST_CHANGE) {
2196 if (phystat & PHY_M_PS_LINK_UP)
2197 sky2_link_up(sky2);
2198 else
2199 sky2_link_down(sky2);
2200 }
2201out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002202 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203}
2204
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002205/* Special quick link interrupt (Yukon-2 Optima only) */
2206static void sky2_qlink_intr(struct sky2_hw *hw)
2207{
2208 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2209 u32 imask;
2210 u16 phy;
2211
2212 /* disable irq */
2213 imask = sky2_read32(hw, B0_IMSK);
2214 imask &= ~Y2_IS_PHY_QLNK;
2215 sky2_write32(hw, B0_IMSK, imask);
2216
2217 /* reset PHY Link Detect */
2218 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002219 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002220 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002221 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002222
2223 sky2_link_up(sky2);
2224}
2225
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002226/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002227 * and tx queue is full (stopped).
2228 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002229static void sky2_tx_timeout(struct net_device *dev)
2230{
2231 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002232 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233
Joe Perches6c35aba2010-02-15 08:34:21 +00002234 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002235
Joe Perchesada1db52010-02-17 15:01:59 +00002236 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2237 sky2->tx_cons, sky2->tx_prod,
2238 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2239 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002240
Stephen Hemminger81906792007-02-15 16:40:33 -08002241 /* can't restart safely under softirq */
2242 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002243}
2244
2245static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2246{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002247 struct sky2_port *sky2 = netdev_priv(dev);
2248 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002249 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002250 int err;
2251 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002252 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253
stephen hemminger44dde562010-02-12 06:58:01 +00002254 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002255 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2256 return -EINVAL;
2257
stephen hemminger44dde562010-02-12 06:58:01 +00002258 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002259 if (new_mtu > ETH_DATA_LEN &&
2260 (hw->chip_id == CHIP_ID_YUKON_FE ||
2261 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002262 return -EINVAL;
2263
stephen hemminger44dde562010-02-12 06:58:01 +00002264 /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
2265 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
2266 dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
2267
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002268 if (!netif_running(dev)) {
2269 dev->mtu = new_mtu;
2270 return 0;
2271 }
2272
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002273 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002274 sky2_write32(hw, B0_IMSK, 0);
2275
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002276 dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002277 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002278 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002279
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002280 synchronize_irq(hw->pdev->irq);
2281
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002282 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002283 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002284
2285 ctl = gma_read16(hw, port, GM_GP_CTRL);
2286 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002287 sky2_rx_stop(sky2);
2288 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002289
2290 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002291
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002292 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2293 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002295 if (dev->mtu > ETH_DATA_LEN)
2296 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002298 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002299
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002300 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002301
Mike McCormack200ac492010-02-12 06:58:03 +00002302 err = sky2_alloc_rx_skbs(sky2);
2303 if (!err)
2304 sky2_rx_start(sky2);
2305 else
2306 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002307 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002308
David S. Millerd1d08d12008-01-07 20:53:33 -08002309 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002310 napi_enable(&hw->napi);
2311
Stephen Hemminger1b537562005-12-20 15:08:07 -08002312 if (err)
2313 dev_close(dev);
2314 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002315 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002316
Stephen Hemminger1b537562005-12-20 15:08:07 -08002317 netif_wake_queue(dev);
2318 }
2319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002320 return err;
2321}
2322
Stephen Hemminger14d02632006-09-26 11:57:43 -07002323/* For small just reuse existing skb for next receive */
2324static struct sk_buff *receive_copy(struct sky2_port *sky2,
2325 const struct rx_ring_info *re,
2326 unsigned length)
2327{
2328 struct sk_buff *skb;
2329
Eric Dumazet89d71a62009-10-13 05:34:20 +00002330 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002331 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002332 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2333 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002334 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002335 skb->ip_summed = re->skb->ip_summed;
2336 skb->csum = re->skb->csum;
2337 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2338 length, PCI_DMA_FROMDEVICE);
2339 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002340 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002341 }
2342 return skb;
2343}
2344
2345/* Adjust length of skb with fragments to match received data */
2346static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2347 unsigned int length)
2348{
2349 int i, num_frags;
2350 unsigned int size;
2351
2352 /* put header into skb */
2353 size = min(length, hdr_space);
2354 skb->tail += size;
2355 skb->len += size;
2356 length -= size;
2357
2358 num_frags = skb_shinfo(skb)->nr_frags;
2359 for (i = 0; i < num_frags; i++) {
2360 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2361
2362 if (length == 0) {
2363 /* don't need this page */
2364 __free_page(frag->page);
2365 --skb_shinfo(skb)->nr_frags;
2366 } else {
2367 size = min(length, (unsigned) PAGE_SIZE);
2368
2369 frag->size = size;
2370 skb->data_len += size;
2371 skb->truesize += size;
2372 skb->len += size;
2373 length -= size;
2374 }
2375 }
2376}
2377
2378/* Normal packet - take skb from ring element and put in a new one */
2379static struct sk_buff *receive_new(struct sky2_port *sky2,
2380 struct rx_ring_info *re,
2381 unsigned int length)
2382{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002383 struct sk_buff *skb;
2384 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002385 unsigned hdr_space = sky2->rx_data_size;
2386
stephen hemminger3fbd9182010-02-01 13:45:41 +00002387 nre.skb = sky2_rx_alloc(sky2);
2388 if (unlikely(!nre.skb))
2389 goto nobuf;
2390
2391 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2392 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002393
2394 skb = re->skb;
2395 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002396 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002397 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002398
2399 if (skb_shinfo(skb)->nr_frags)
2400 skb_put_frags(skb, hdr_space, length);
2401 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002402 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002403 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002404
2405nomap:
2406 dev_kfree_skb(nre.skb);
2407nobuf:
2408 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002409}
2410
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411/*
2412 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002413 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002414 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002415static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002416 u16 length, u32 status)
2417{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002418 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002419 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002420 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002421 u16 count = (status & GMR_FS_LEN) >> 16;
2422
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002423 if (status & GMR_FS_VLAN)
2424 count -= VLAN_HLEN; /* Account for vlan tag */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425
Joe Perches6c35aba2010-02-15 08:34:21 +00002426 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2427 "rx slot %u status 0x%x len %d\n",
2428 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002429
Stephen Hemminger793b8832005-09-14 16:06:14 -07002430 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002431 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002432
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002433 /* This chip has hardware problems that generates bogus status.
2434 * So do only marginal checking and expect higher level protocols
2435 * to handle crap frames.
2436 */
2437 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2438 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2439 length != count)
2440 goto okay;
2441
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002442 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002443 goto error;
2444
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002445 if (!(status & GMR_FS_RX_OK))
2446 goto resubmit;
2447
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002448 /* if length reported by DMA does not match PHY, packet was truncated */
2449 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002450 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002451
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002452okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002453 if (length < copybreak)
2454 skb = receive_copy(sky2, re, length);
2455 else
2456 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002457
2458 dev->stats.rx_dropped += (skb == NULL);
2459
Stephen Hemminger793b8832005-09-14 16:06:14 -07002460resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002461 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002462
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002463 return skb;
2464
2465error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002466 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002467
Joe Perches6c35aba2010-02-15 08:34:21 +00002468 if (net_ratelimit())
2469 netif_info(sky2, rx_err, dev,
2470 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002471
Stephen Hemminger793b8832005-09-14 16:06:14 -07002472 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002473}
2474
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002475/* Transmit complete */
2476static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002477{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002478 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002479
Mike McCormack8a0c9222010-02-12 06:58:06 +00002480 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002481 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002482
2483 /* Wake unless it's detached, and called e.g. from sky2_down() */
2484 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2485 netif_wake_queue(dev);
2486 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002487}
2488
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002489static inline void sky2_skb_rx(const struct sky2_port *sky2,
2490 u32 status, struct sk_buff *skb)
2491{
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002492 if (status & GMR_FS_VLAN)
2493 __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
2494
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002495 if (skb->ip_summed == CHECKSUM_NONE)
2496 netif_receive_skb(skb);
2497 else
2498 napi_gro_receive(&sky2->hw->napi, skb);
2499}
2500
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002501static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2502 unsigned packets, unsigned bytes)
2503{
stephen hemminger0885a302010-12-31 15:34:27 +00002504 struct net_device *dev = hw->dev[port];
2505 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002506
stephen hemminger0885a302010-12-31 15:34:27 +00002507 if (packets == 0)
2508 return;
2509
2510 u64_stats_update_begin(&sky2->rx_stats.syncp);
2511 sky2->rx_stats.packets += packets;
2512 sky2->rx_stats.bytes += bytes;
2513 u64_stats_update_end(&sky2->rx_stats.syncp);
2514
2515 dev->last_rx = jiffies;
2516 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002517}
2518
stephen hemminger375c5682010-02-07 06:28:36 +00002519static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2520{
2521 /* If this happens then driver assuming wrong format for chip type */
2522 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2523
2524 /* Both checksum counters are programmed to start at
2525 * the same offset, so unless there is a problem they
2526 * should match. This failure is an early indication that
2527 * hardware receive checksumming won't work.
2528 */
2529 if (likely((u16)(status >> 16) == (u16)status)) {
2530 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2531 skb->ip_summed = CHECKSUM_COMPLETE;
2532 skb->csum = le16_to_cpu(status);
2533 } else {
2534 dev_notice(&sky2->hw->pdev->dev,
2535 "%s: receive checksum problem (status = %#x)\n",
2536 sky2->netdev->name, status);
2537
2538 /* Disable checksum offload */
2539 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2540 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2541 BMU_DIS_RX_CHKSUM);
2542 }
2543}
2544
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002545static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2546{
2547 struct sk_buff *skb;
2548
2549 skb = sky2->rx_ring[sky2->rx_next].skb;
2550 skb->rxhash = le32_to_cpu(status);
2551}
2552
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002553/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002554static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002555{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002556 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002557 unsigned int total_bytes[2] = { 0 };
2558 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002559
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002560 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002561 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002562 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002563 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002564 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002565 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567 u32 status;
2568 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002569 u8 opcode = le->opcode;
2570
2571 if (!(opcode & HW_OWNER))
2572 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002573
stephen hemmingerefe91932010-04-22 13:42:56 +00002574 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002575
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002576 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002577 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002578 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002579 length = le16_to_cpu(le->length);
2580 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002582 le->opcode = 0;
2583 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002585 total_packets[port]++;
2586 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002587
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002588 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002589 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002590 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002591
Stephen Hemminger69161612007-06-04 17:23:26 -07002592 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002593 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002594 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002595 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2596 (le->css & CSS_TCPUDPCSOK))
2597 skb->ip_summed = CHECKSUM_UNNECESSARY;
2598 else
2599 skb->ip_summed = CHECKSUM_NONE;
2600 }
2601
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002602 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002603
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002604 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002605
Stephen Hemminger22e11702006-07-12 15:23:48 -07002606 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002607 if (++work_done >= to_do)
2608 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609 break;
2610
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002611 case OP_RXVLAN:
2612 sky2->rx_tag = length;
2613 break;
2614
2615 case OP_RXCHKSVLAN:
2616 sky2->rx_tag = length;
2617 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002618 case OP_RXCHKS:
stephen hemminger375c5682010-02-07 06:28:36 +00002619 if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
2620 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002621 break;
2622
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002623 case OP_RSS_HASH:
2624 sky2_rx_hash(sky2, status);
2625 break;
2626
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002627 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002628 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002629 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002630 if (hw->dev[1])
2631 sky2_tx_done(hw->dev[1],
2632 ((status >> 24) & 0xff)
2633 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002634 break;
2635
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002636 default:
2637 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002638 pr_warning("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002639 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002640 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002642 /* Fully processed status ring so clear irq */
2643 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2644
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002645exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002646 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2647 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002648
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002649 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002650}
2651
2652static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2653{
2654 struct net_device *dev = hw->dev[port];
2655
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002656 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002657 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002658
2659 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002660 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002661 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662 /* Clear IRQ */
2663 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2664 }
2665
2666 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002667 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002668 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002669
2670 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2671 }
2672
2673 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002674 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002675 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2677 }
2678
2679 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002680 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002681 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002682 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2683 }
2684
2685 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002686 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002687 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2689 }
2690}
2691
2692static void sky2_hw_intr(struct sky2_hw *hw)
2693{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002694 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002695 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002696 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2697
2698 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699
Stephen Hemminger793b8832005-09-14 16:06:14 -07002700 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002701 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702
2703 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002704 u16 pci_err;
2705
stephen hemmingera40ccc62010-01-24 18:46:06 +00002706 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002707 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002708 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002709 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002710 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002711
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002712 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002713 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002714 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002715 }
2716
2717 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002718 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002719 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002720
stephen hemmingera40ccc62010-01-24 18:46:06 +00002721 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002722 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2723 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2724 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002725 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002726 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002727
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002728 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002729 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730 }
2731
2732 if (status & Y2_HWE_L1_MASK)
2733 sky2_hw_error(hw, 0, status);
2734 status >>= 8;
2735 if (status & Y2_HWE_L1_MASK)
2736 sky2_hw_error(hw, 1, status);
2737}
2738
2739static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2740{
2741 struct net_device *dev = hw->dev[port];
2742 struct sky2_port *sky2 = netdev_priv(dev);
2743 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2744
Joe Perches6c35aba2010-02-15 08:34:21 +00002745 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002746
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002747 if (status & GM_IS_RX_CO_OV)
2748 gma_read16(hw, port, GM_RX_IRQ_SRC);
2749
2750 if (status & GM_IS_TX_CO_OV)
2751 gma_read16(hw, port, GM_TX_IRQ_SRC);
2752
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002753 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002754 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002755 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2756 }
2757
2758 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002759 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2761 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002762}
2763
Stephen Hemminger40b01722007-04-11 14:47:59 -07002764/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002765static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002766{
2767 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002768 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002769
Joe Perchesada1db52010-02-17 15:01:59 +00002770 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002771 dev->name, (unsigned) q, (unsigned) idx,
2772 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002773
Stephen Hemminger40b01722007-04-11 14:47:59 -07002774 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002775}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002776
Stephen Hemminger75e80682007-09-19 15:36:46 -07002777static int sky2_rx_hung(struct net_device *dev)
2778{
2779 struct sky2_port *sky2 = netdev_priv(dev);
2780 struct sky2_hw *hw = sky2->hw;
2781 unsigned port = sky2->port;
2782 unsigned rxq = rxqaddr[port];
2783 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2784 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2785 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2786 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2787
2788 /* If idle and MAC or PCI is stuck */
2789 if (sky2->check.last == dev->last_rx &&
2790 ((mac_rp == sky2->check.mac_rp &&
2791 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2792 /* Check if the PCI RX hang */
2793 (fifo_rp == sky2->check.fifo_rp &&
2794 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002795 netdev_printk(KERN_DEBUG, dev,
2796 "hung mac %d:%d fifo %d (%d:%d)\n",
2797 mac_lev, mac_rp, fifo_lev,
2798 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002799 return 1;
2800 } else {
2801 sky2->check.last = dev->last_rx;
2802 sky2->check.mac_rp = mac_rp;
2803 sky2->check.mac_lev = mac_lev;
2804 sky2->check.fifo_rp = fifo_rp;
2805 sky2->check.fifo_lev = fifo_lev;
2806 return 0;
2807 }
2808}
2809
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002810static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002811{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002812 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002813
Stephen Hemminger75e80682007-09-19 15:36:46 -07002814 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002815 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002816 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002817 } else {
2818 int i, active = 0;
2819
2820 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002821 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002822 if (!netif_running(dev))
2823 continue;
2824 ++active;
2825
2826 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002827 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002828 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002829 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07002830 schedule_work(&hw->restart_work);
2831 return;
2832 }
2833 }
2834
2835 if (active == 0)
2836 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002837 }
2838
Stephen Hemminger75e80682007-09-19 15:36:46 -07002839 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002840}
2841
Stephen Hemminger40b01722007-04-11 14:47:59 -07002842/* Hardware/software error handling */
2843static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002844{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002845 if (net_ratelimit())
2846 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002848 if (status & Y2_IS_HW_ERR)
2849 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002850
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002851 if (status & Y2_IS_IRQ_MAC1)
2852 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002853
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002854 if (status & Y2_IS_IRQ_MAC2)
2855 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002856
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002857 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002858 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002859
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002860 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002861 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002862
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002863 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002864 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002865
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002866 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002867 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002868}
2869
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002870static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002871{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002872 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002873 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002874 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002875 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002876
2877 if (unlikely(status & Y2_IS_ERROR))
2878 sky2_err_intr(hw, status);
2879
2880 if (status & Y2_IS_IRQ_PHY1)
2881 sky2_phy_intr(hw, 0);
2882
2883 if (status & Y2_IS_IRQ_PHY2)
2884 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002885
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002886 if (status & Y2_IS_PHY_QLNK)
2887 sky2_qlink_intr(hw);
2888
Stephen Hemminger26691832007-10-11 18:31:13 -07002889 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2890 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002891
David S. Miller6f535762007-10-11 18:08:29 -07002892 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002893 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002894 }
David S. Miller6f535762007-10-11 18:08:29 -07002895
Stephen Hemminger26691832007-10-11 18:31:13 -07002896 napi_complete(napi);
2897 sky2_read32(hw, B0_Y2_SP_LISR);
2898done:
2899
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002900 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002901}
2902
David Howells7d12e782006-10-05 14:55:46 +01002903static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002904{
2905 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002906 u32 status;
2907
2908 /* Reading this mask interrupts as side effect */
2909 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2910 if (status == 0 || status == ~0)
2911 return IRQ_NONE;
2912
2913 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002914
2915 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002916
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002917 return IRQ_HANDLED;
2918}
2919
2920#ifdef CONFIG_NET_POLL_CONTROLLER
2921static void sky2_netpoll(struct net_device *dev)
2922{
2923 struct sky2_port *sky2 = netdev_priv(dev);
2924
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002925 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002926}
2927#endif
2928
2929/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002930static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002931{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002932 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002934 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002935 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002936 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002937 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002938 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002939 return 125;
2940
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002941 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002942 return 100;
2943
2944 case CHIP_ID_YUKON_FE_P:
2945 return 50;
2946
2947 case CHIP_ID_YUKON_XL:
2948 return 156;
2949
2950 default:
2951 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952 }
2953}
2954
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002955static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2956{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002957 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002958}
2959
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002960static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2961{
2962 return clk / sky2_mhz(hw);
2963}
2964
2965
Stephen Hemmingere3173832007-02-06 10:45:39 -08002966static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002967{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002968 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002969
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002970 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002971 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002972
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002974
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002976 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2977
Mike McCormack060b9462010-07-29 03:34:52 +00002978 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002979 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002980 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002981 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
2982 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002983 break;
2984
2985 case CHIP_ID_YUKON_EC_U:
2986 hw->flags = SKY2_HW_GIGABIT
2987 | SKY2_HW_NEWER_PHY
2988 | SKY2_HW_ADV_POWER_CTL;
2989 break;
2990
2991 case CHIP_ID_YUKON_EX:
2992 hw->flags = SKY2_HW_GIGABIT
2993 | SKY2_HW_NEWER_PHY
2994 | SKY2_HW_NEW_LE
2995 | SKY2_HW_ADV_POWER_CTL;
2996
2997 /* New transmit checksum */
2998 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2999 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3000 break;
3001
3002 case CHIP_ID_YUKON_EC:
3003 /* This rev is really old, and requires untested workarounds */
3004 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3005 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3006 return -EOPNOTSUPP;
3007 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003008 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003009 break;
3010
3011 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003012 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003013 break;
3014
Stephen Hemminger05745c42007-09-19 15:36:45 -07003015 case CHIP_ID_YUKON_FE_P:
3016 hw->flags = SKY2_HW_NEWER_PHY
3017 | SKY2_HW_NEW_LE
3018 | SKY2_HW_AUTO_TX_SUM
3019 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003020
3021 /* The workaround for status conflicts VLAN tag detection. */
3022 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
3023 hw->flags |= SKY2_HW_VLAN_BROKEN;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003024 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003025
3026 case CHIP_ID_YUKON_SUPR:
3027 hw->flags = SKY2_HW_GIGABIT
3028 | SKY2_HW_NEWER_PHY
3029 | SKY2_HW_NEW_LE
3030 | SKY2_HW_AUTO_TX_SUM
3031 | SKY2_HW_ADV_POWER_CTL;
3032 break;
3033
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003034 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003035 hw->flags = SKY2_HW_GIGABIT
3036 | SKY2_HW_ADV_POWER_CTL;
3037 break;
3038
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003039 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003040 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003041 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003042 | SKY2_HW_ADV_POWER_CTL;
3043 break;
3044
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003045 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003046 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3047 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003048 return -EOPNOTSUPP;
3049 }
3050
Stephen Hemmingere3173832007-02-06 10:45:39 -08003051 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003052 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3053 hw->flags |= SKY2_HW_FIBRE_PHY;
3054
Stephen Hemmingere3173832007-02-06 10:45:39 -08003055 hw->ports = 1;
3056 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3057 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3058 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3059 ++hw->ports;
3060 }
3061
Mike McCormack74a61eb2009-09-21 04:08:52 +00003062 if (sky2_read8(hw, B2_E_0))
3063 hw->flags |= SKY2_HW_RAM_BUFFER;
3064
Stephen Hemmingere3173832007-02-06 10:45:39 -08003065 return 0;
3066}
3067
3068static void sky2_reset(struct sky2_hw *hw)
3069{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003070 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003071 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003072 int i, cap;
3073 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003074
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003075 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003076 if (hw->chip_id == CHIP_ID_YUKON_EX
3077 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3078 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003079 status = sky2_read16(hw, HCU_CCSR);
3080 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3081 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003082 /*
3083 * CPU clock divider shouldn't be used because
3084 * - ASF firmware may malfunction
3085 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3086 */
3087 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003088 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003089 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003090 } else
3091 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3092 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003093
3094 /* do a SW reset */
3095 sky2_write8(hw, B0_CTST, CS_RST_SET);
3096 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3097
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003098 /* allow writes to PCI config */
3099 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003101 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003102 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003103 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003104 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003105
3106 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3107
Stephen Hemminger555382c2007-08-29 12:58:14 -07003108 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3109 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003110 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3111 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003112
Stephen Hemminger555382c2007-08-29 12:58:14 -07003113 /* If error bit is stuck on ignore it */
3114 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3115 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003116 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003117 hwe_mask |= Y2_IS_PCI_EXP;
3118 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003119
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003120 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003121 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003122
3123 for (i = 0; i < hw->ports; i++) {
3124 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3125 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003126
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003127 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3128 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003129 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3130 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3131 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003132
3133 }
3134
3135 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3136 /* enable MACSec clock gating */
3137 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003138 }
3139
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003140 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3141 u16 reg;
3142 u32 msk;
3143
3144 if (hw->chip_rev == 0) {
3145 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3146 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3147
3148 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3149 reg = 10;
3150 } else {
3151 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3152 reg = 3;
3153 }
3154
3155 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3156
3157 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003158 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003159 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3160 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3161 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3162
3163
3164 /* enable PHY Quick Link */
3165 msk = sky2_read32(hw, B0_IMSK);
3166 msk |= Y2_IS_PHY_QLNK;
3167 sky2_write32(hw, B0_IMSK, msk);
3168
3169 /* check if PSMv2 was running before */
3170 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3171 if (reg & PCI_EXP_LNKCTL_ASPMC) {
stephen hemminger8b055432010-02-12 06:57:58 +00003172 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003173 /* restore the PCIe Link Control register */
3174 sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
3175 }
stephen hemmingera40ccc62010-01-24 18:46:06 +00003176 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003177
3178 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3179 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3180 }
3181
Stephen Hemminger793b8832005-09-14 16:06:14 -07003182 /* Clear I2C IRQ noise */
3183 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003184
3185 /* turn off hardware timer (unused) */
3186 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3187 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003188
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003189 /* Turn off descriptor polling */
3190 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191
3192 /* Turn off receive timestamp */
3193 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003194 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195
3196 /* enable the Tx Arbiters */
3197 for (i = 0; i < hw->ports; i++)
3198 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3199
3200 /* Initialize ram interface */
3201 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003202 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003203
3204 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3205 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3206 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3207 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3208 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3209 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3210 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3211 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3212 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3213 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3214 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3215 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3216 }
3217
Stephen Hemminger555382c2007-08-29 12:58:14 -07003218 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003220 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003221 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003222
stephen hemmingerefe91932010-04-22 13:42:56 +00003223 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003224 hw->st_idx = 0;
3225
3226 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3227 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3228
3229 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003230 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003231
3232 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003233 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003235 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3236 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003237
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003238 /* set Status-FIFO ISR watermark */
3239 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3240 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3241 else
3242 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003243
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003244 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003245 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3246 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247
Stephen Hemminger793b8832005-09-14 16:06:14 -07003248 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3250
3251 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3252 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3253 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003254}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003256/* Take device down (offline).
3257 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003258 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003259 */
3260static void sky2_detach(struct net_device *dev)
3261{
3262 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003263 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003264 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003265 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003266 sky2_down(dev);
3267 }
3268}
3269
3270/* Bring device back after doing sky2_detach */
3271static int sky2_reattach(struct net_device *dev)
3272{
3273 int err = 0;
3274
3275 if (netif_running(dev)) {
3276 err = sky2_up(dev);
3277 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003278 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003279 dev_close(dev);
3280 } else {
3281 netif_device_attach(dev);
3282 sky2_set_multicast(dev);
3283 }
3284 }
3285
3286 return err;
3287}
3288
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003289static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003290{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003291 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003292
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003293 sky2_read32(hw, B0_IMSK);
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003294 sky2_write32(hw, B0_IMSK, 0);
Mike McCormack93135a32010-05-13 06:12:50 +00003295 synchronize_irq(hw->pdev->irq);
3296 napi_disable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003297
Mike McCormack8a0c9222010-02-12 06:58:06 +00003298 for (i = 0; i < hw->ports; i++) {
3299 struct net_device *dev = hw->dev[i];
3300 struct sky2_port *sky2 = netdev_priv(dev);
3301
3302 if (!netif_running(dev))
3303 continue;
3304
3305 netif_carrier_off(dev);
3306 netif_tx_disable(dev);
3307 sky2_hw_down(sky2);
3308 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003309}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003310
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003311static void sky2_all_up(struct sky2_hw *hw)
3312{
3313 u32 imask = Y2_IS_BASE;
3314 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003315
3316 for (i = 0; i < hw->ports; i++) {
3317 struct net_device *dev = hw->dev[i];
3318 struct sky2_port *sky2 = netdev_priv(dev);
3319
3320 if (!netif_running(dev))
3321 continue;
3322
3323 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003324 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003325 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003326 netif_wake_queue(dev);
3327 }
3328
3329 sky2_write32(hw, B0_IMSK, imask);
3330 sky2_read32(hw, B0_IMSK);
3331
3332 sky2_read32(hw, B0_Y2_SP_LISR);
3333 napi_enable(&hw->napi);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003334}
3335
3336static void sky2_restart(struct work_struct *work)
3337{
3338 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3339
3340 rtnl_lock();
3341
3342 sky2_all_down(hw);
3343 sky2_reset(hw);
3344 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003345
Stephen Hemminger81906792007-02-15 16:40:33 -08003346 rtnl_unlock();
3347}
3348
Stephen Hemmingere3173832007-02-06 10:45:39 -08003349static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3350{
3351 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3352}
3353
3354static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3355{
3356 const struct sky2_port *sky2 = netdev_priv(dev);
3357
3358 wol->supported = sky2_wol_supported(sky2->hw);
3359 wol->wolopts = sky2->wol;
3360}
3361
3362static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3363{
3364 struct sky2_port *sky2 = netdev_priv(dev);
3365 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003366 bool enable_wakeup = false;
3367 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003368
Joe Perches8e95a202009-12-03 07:58:21 +00003369 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3370 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003371 return -EOPNOTSUPP;
3372
3373 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003374
3375 for (i = 0; i < hw->ports; i++) {
3376 struct net_device *dev = hw->dev[i];
3377 struct sky2_port *sky2 = netdev_priv(dev);
3378
3379 if (sky2->wol)
3380 enable_wakeup = true;
3381 }
3382 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3383
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003384 return 0;
3385}
3386
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003387static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003389 if (sky2_is_copper(hw)) {
3390 u32 modes = SUPPORTED_10baseT_Half
3391 | SUPPORTED_10baseT_Full
3392 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003393 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003395 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003396 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003397 | SUPPORTED_1000baseT_Full;
3398 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003399 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003400 return SUPPORTED_1000baseT_Half
3401 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003402}
3403
Stephen Hemminger793b8832005-09-14 16:06:14 -07003404static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003405{
3406 struct sky2_port *sky2 = netdev_priv(dev);
3407 struct sky2_hw *hw = sky2->hw;
3408
3409 ecmd->transceiver = XCVR_INTERNAL;
3410 ecmd->supported = sky2_supported_modes(hw);
3411 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003412 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003414 ecmd->speed = sky2->speed;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003415 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003416 } else {
3417 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003418 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003419 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003420 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003421
3422 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003423 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3424 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003425 ecmd->duplex = sky2->duplex;
3426 return 0;
3427}
3428
3429static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3430{
3431 struct sky2_port *sky2 = netdev_priv(dev);
3432 const struct sky2_hw *hw = sky2->hw;
3433 u32 supported = sky2_supported_modes(hw);
3434
3435 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003436 if (ecmd->advertising & ~supported)
3437 return -EINVAL;
3438
3439 if (sky2_is_copper(hw))
3440 sky2->advertising = ecmd->advertising |
3441 ADVERTISED_TP |
3442 ADVERTISED_Autoneg;
3443 else
3444 sky2->advertising = ecmd->advertising |
3445 ADVERTISED_FIBRE |
3446 ADVERTISED_Autoneg;
3447
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003448 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003449 sky2->duplex = -1;
3450 sky2->speed = -1;
3451 } else {
3452 u32 setting;
3453
Stephen Hemminger793b8832005-09-14 16:06:14 -07003454 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003455 case SPEED_1000:
3456 if (ecmd->duplex == DUPLEX_FULL)
3457 setting = SUPPORTED_1000baseT_Full;
3458 else if (ecmd->duplex == DUPLEX_HALF)
3459 setting = SUPPORTED_1000baseT_Half;
3460 else
3461 return -EINVAL;
3462 break;
3463 case SPEED_100:
3464 if (ecmd->duplex == DUPLEX_FULL)
3465 setting = SUPPORTED_100baseT_Full;
3466 else if (ecmd->duplex == DUPLEX_HALF)
3467 setting = SUPPORTED_100baseT_Half;
3468 else
3469 return -EINVAL;
3470 break;
3471
3472 case SPEED_10:
3473 if (ecmd->duplex == DUPLEX_FULL)
3474 setting = SUPPORTED_10baseT_Full;
3475 else if (ecmd->duplex == DUPLEX_HALF)
3476 setting = SUPPORTED_10baseT_Half;
3477 else
3478 return -EINVAL;
3479 break;
3480 default:
3481 return -EINVAL;
3482 }
3483
3484 if ((setting & supported) == 0)
3485 return -EINVAL;
3486
3487 sky2->speed = ecmd->speed;
3488 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003489 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003490 }
3491
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003492 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003493 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003494 sky2_set_multicast(dev);
3495 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003496
3497 return 0;
3498}
3499
3500static void sky2_get_drvinfo(struct net_device *dev,
3501 struct ethtool_drvinfo *info)
3502{
3503 struct sky2_port *sky2 = netdev_priv(dev);
3504
3505 strcpy(info->driver, DRV_NAME);
3506 strcpy(info->version, DRV_VERSION);
3507 strcpy(info->fw_version, "N/A");
3508 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3509}
3510
3511static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003512 char name[ETH_GSTRING_LEN];
3513 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003514} sky2_stats[] = {
3515 { "tx_bytes", GM_TXO_OK_HI },
3516 { "rx_bytes", GM_RXO_OK_HI },
3517 { "tx_broadcast", GM_TXF_BC_OK },
3518 { "rx_broadcast", GM_RXF_BC_OK },
3519 { "tx_multicast", GM_TXF_MC_OK },
3520 { "rx_multicast", GM_RXF_MC_OK },
3521 { "tx_unicast", GM_TXF_UC_OK },
3522 { "rx_unicast", GM_RXF_UC_OK },
3523 { "tx_mac_pause", GM_TXF_MPAUSE },
3524 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003525 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003526 { "late_collision",GM_TXF_LAT_COL },
3527 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003528 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003529 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003530
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003531 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003532 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003533 { "rx_64_byte_packets", GM_RXF_64B },
3534 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3535 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3536 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3537 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3538 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3539 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003540 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003541 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3542 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003543 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003544
3545 { "tx_64_byte_packets", GM_TXF_64B },
3546 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3547 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3548 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3549 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3550 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3551 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3552 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553};
3554
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003555static u32 sky2_get_rx_csum(struct net_device *dev)
3556{
3557 struct sky2_port *sky2 = netdev_priv(dev);
3558
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003559 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003560}
3561
3562static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3563{
3564 struct sky2_port *sky2 = netdev_priv(dev);
3565
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003566 if (data)
3567 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3568 else
3569 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003571 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3572 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3573
3574 return 0;
3575}
3576
3577static u32 sky2_get_msglevel(struct net_device *netdev)
3578{
3579 struct sky2_port *sky2 = netdev_priv(netdev);
3580 return sky2->msg_enable;
3581}
3582
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003583static int sky2_nway_reset(struct net_device *dev)
3584{
3585 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003586
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003587 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003588 return -EINVAL;
3589
Stephen Hemminger1b537562005-12-20 15:08:07 -08003590 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003591 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003592
3593 return 0;
3594}
3595
Stephen Hemminger793b8832005-09-14 16:06:14 -07003596static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003597{
3598 struct sky2_hw *hw = sky2->hw;
3599 unsigned port = sky2->port;
3600 int i;
3601
stephen hemminger0885a302010-12-31 15:34:27 +00003602 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3603 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604
Stephen Hemminger793b8832005-09-14 16:06:14 -07003605 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003606 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003607}
3608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003609static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3610{
3611 struct sky2_port *sky2 = netdev_priv(netdev);
3612 sky2->msg_enable = value;
3613}
3614
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003615static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003616{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003617 switch (sset) {
3618 case ETH_SS_STATS:
3619 return ARRAY_SIZE(sky2_stats);
3620 default:
3621 return -EOPNOTSUPP;
3622 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003623}
3624
3625static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003626 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003627{
3628 struct sky2_port *sky2 = netdev_priv(dev);
3629
Stephen Hemminger793b8832005-09-14 16:06:14 -07003630 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003631}
3632
Stephen Hemminger793b8832005-09-14 16:06:14 -07003633static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003634{
3635 int i;
3636
3637 switch (stringset) {
3638 case ETH_SS_STATS:
3639 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3640 memcpy(data + i * ETH_GSTRING_LEN,
3641 sky2_stats[i].name, ETH_GSTRING_LEN);
3642 break;
3643 }
3644}
3645
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003646static int sky2_set_mac_address(struct net_device *dev, void *p)
3647{
3648 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003649 struct sky2_hw *hw = sky2->hw;
3650 unsigned port = sky2->port;
3651 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003652
3653 if (!is_valid_ether_addr(addr->sa_data))
3654 return -EADDRNOTAVAIL;
3655
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003656 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003657 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003658 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003659 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003660 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003661
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003662 /* virtual address for data */
3663 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3664
3665 /* physical address: used for pause frames */
3666 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003667
3668 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003669}
3670
Mike McCormack060b9462010-07-29 03:34:52 +00003671static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003672{
3673 u32 bit;
3674
3675 bit = ether_crc(ETH_ALEN, addr) & 63;
3676 filter[bit >> 3] |= 1 << (bit & 7);
3677}
3678
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003679static void sky2_set_multicast(struct net_device *dev)
3680{
3681 struct sky2_port *sky2 = netdev_priv(dev);
3682 struct sky2_hw *hw = sky2->hw;
3683 unsigned port = sky2->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003684 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003685 u16 reg;
3686 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003687 int rx_pause;
3688 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003689
Stephen Hemmingera052b522006-10-17 10:24:23 -07003690 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003691 memset(filter, 0, sizeof(filter));
3692
3693 reg = gma_read16(hw, port, GM_RX_CTRL);
3694 reg |= GM_RXCR_UCF_ENA;
3695
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003696 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003697 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003698 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003699 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003700 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003701 reg &= ~GM_RXCR_MCF_ENA;
3702 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003703 reg |= GM_RXCR_MCF_ENA;
3704
Stephen Hemmingera052b522006-10-17 10:24:23 -07003705 if (rx_pause)
3706 sky2_add_filter(filter, pause_mc_addr);
3707
Jiri Pirko22bedad32010-04-01 21:22:57 +00003708 netdev_for_each_mc_addr(ha, dev)
3709 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003710 }
3711
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003712 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003713 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003714 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003715 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003716 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003717 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003718 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003719 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003720
3721 gma_write16(hw, port, GM_RX_CTRL, reg);
3722}
3723
stephen hemminger0885a302010-12-31 15:34:27 +00003724static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3725 struct rtnl_link_stats64 *stats)
3726{
3727 struct sky2_port *sky2 = netdev_priv(dev);
3728 struct sky2_hw *hw = sky2->hw;
3729 unsigned port = sky2->port;
3730 unsigned int start;
3731 u64 _bytes, _packets;
3732
3733 do {
3734 start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
3735 _bytes = sky2->rx_stats.bytes;
3736 _packets = sky2->rx_stats.packets;
3737 } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
3738
3739 stats->rx_packets = _packets;
3740 stats->rx_bytes = _bytes;
3741
3742 do {
3743 start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
3744 _bytes = sky2->tx_stats.bytes;
3745 _packets = sky2->tx_stats.packets;
3746 } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
3747
3748 stats->tx_packets = _packets;
3749 stats->tx_bytes = _bytes;
3750
3751 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3752 + get_stats32(hw, port, GM_RXF_BC_OK);
3753
3754 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3755
3756 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3757 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3758 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3759 + get_stats32(hw, port, GM_RXE_FRAG);
3760 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3761
3762 stats->rx_dropped = dev->stats.rx_dropped;
3763 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3764 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3765
3766 return stats;
3767}
3768
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003769/* Can have one global because blinking is controlled by
3770 * ethtool and that is always under RTNL mutex
3771 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003772static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003773{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003774 struct sky2_hw *hw = sky2->hw;
3775 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003776
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003777 spin_lock_bh(&sky2->phy_lock);
3778 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3779 hw->chip_id == CHIP_ID_YUKON_EX ||
3780 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3781 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003782 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3783 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003784
3785 switch (mode) {
3786 case MO_LED_OFF:
3787 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3788 PHY_M_LEDC_LOS_CTRL(8) |
3789 PHY_M_LEDC_INIT_CTRL(8) |
3790 PHY_M_LEDC_STA1_CTRL(8) |
3791 PHY_M_LEDC_STA0_CTRL(8));
3792 break;
3793 case MO_LED_ON:
3794 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3795 PHY_M_LEDC_LOS_CTRL(9) |
3796 PHY_M_LEDC_INIT_CTRL(9) |
3797 PHY_M_LEDC_STA1_CTRL(9) |
3798 PHY_M_LEDC_STA0_CTRL(9));
3799 break;
3800 case MO_LED_BLINK:
3801 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3802 PHY_M_LEDC_LOS_CTRL(0xa) |
3803 PHY_M_LEDC_INIT_CTRL(0xa) |
3804 PHY_M_LEDC_STA1_CTRL(0xa) |
3805 PHY_M_LEDC_STA0_CTRL(0xa));
3806 break;
3807 case MO_LED_NORM:
3808 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3809 PHY_M_LEDC_LOS_CTRL(1) |
3810 PHY_M_LEDC_INIT_CTRL(8) |
3811 PHY_M_LEDC_STA1_CTRL(7) |
3812 PHY_M_LEDC_STA0_CTRL(7));
3813 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003814
3815 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003816 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003817 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003818 PHY_M_LED_MO_DUP(mode) |
3819 PHY_M_LED_MO_10(mode) |
3820 PHY_M_LED_MO_100(mode) |
3821 PHY_M_LED_MO_1000(mode) |
3822 PHY_M_LED_MO_RX(mode) |
3823 PHY_M_LED_MO_TX(mode));
3824
3825 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003826}
3827
3828/* blink LED's for finding board */
3829static int sky2_phys_id(struct net_device *dev, u32 data)
3830{
3831 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003832 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003833
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003834 if (data == 0)
3835 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003836
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003837 for (i = 0; i < data; i++) {
3838 sky2_led(sky2, MO_LED_ON);
3839 if (msleep_interruptible(500))
3840 break;
3841 sky2_led(sky2, MO_LED_OFF);
3842 if (msleep_interruptible(500))
3843 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003844 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003845 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003846
3847 return 0;
3848}
3849
3850static void sky2_get_pauseparam(struct net_device *dev,
3851 struct ethtool_pauseparam *ecmd)
3852{
3853 struct sky2_port *sky2 = netdev_priv(dev);
3854
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003855 switch (sky2->flow_mode) {
3856 case FC_NONE:
3857 ecmd->tx_pause = ecmd->rx_pause = 0;
3858 break;
3859 case FC_TX:
3860 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3861 break;
3862 case FC_RX:
3863 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3864 break;
3865 case FC_BOTH:
3866 ecmd->tx_pause = ecmd->rx_pause = 1;
3867 }
3868
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003869 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3870 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003871}
3872
3873static int sky2_set_pauseparam(struct net_device *dev,
3874 struct ethtool_pauseparam *ecmd)
3875{
3876 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003877
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003878 if (ecmd->autoneg == AUTONEG_ENABLE)
3879 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3880 else
3881 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3882
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003883 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003884
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003885 if (netif_running(dev))
3886 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003887
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003888 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003889}
3890
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003891static int sky2_get_coalesce(struct net_device *dev,
3892 struct ethtool_coalesce *ecmd)
3893{
3894 struct sky2_port *sky2 = netdev_priv(dev);
3895 struct sky2_hw *hw = sky2->hw;
3896
3897 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3898 ecmd->tx_coalesce_usecs = 0;
3899 else {
3900 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3901 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3902 }
3903 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3904
3905 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3906 ecmd->rx_coalesce_usecs = 0;
3907 else {
3908 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3909 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3910 }
3911 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3912
3913 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3914 ecmd->rx_coalesce_usecs_irq = 0;
3915 else {
3916 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3917 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3918 }
3919
3920 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3921
3922 return 0;
3923}
3924
3925/* Note: this affect both ports */
3926static int sky2_set_coalesce(struct net_device *dev,
3927 struct ethtool_coalesce *ecmd)
3928{
3929 struct sky2_port *sky2 = netdev_priv(dev);
3930 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003931 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003932
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003933 if (ecmd->tx_coalesce_usecs > tmax ||
3934 ecmd->rx_coalesce_usecs > tmax ||
3935 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003936 return -EINVAL;
3937
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003938 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003939 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003940 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003941 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00003942 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003943 return -EINVAL;
3944
3945 if (ecmd->tx_coalesce_usecs == 0)
3946 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3947 else {
3948 sky2_write32(hw, STAT_TX_TIMER_INI,
3949 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3950 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3951 }
3952 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3953
3954 if (ecmd->rx_coalesce_usecs == 0)
3955 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3956 else {
3957 sky2_write32(hw, STAT_LEV_TIMER_INI,
3958 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3959 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3960 }
3961 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3962
3963 if (ecmd->rx_coalesce_usecs_irq == 0)
3964 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3965 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003966 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003967 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3968 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3969 }
3970 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3971 return 0;
3972}
3973
Stephen Hemminger793b8832005-09-14 16:06:14 -07003974static void sky2_get_ringparam(struct net_device *dev,
3975 struct ethtool_ringparam *ering)
3976{
3977 struct sky2_port *sky2 = netdev_priv(dev);
3978
3979 ering->rx_max_pending = RX_MAX_PENDING;
3980 ering->rx_mini_max_pending = 0;
3981 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003982 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003983
3984 ering->rx_pending = sky2->rx_pending;
3985 ering->rx_mini_pending = 0;
3986 ering->rx_jumbo_pending = 0;
3987 ering->tx_pending = sky2->tx_pending;
3988}
3989
3990static int sky2_set_ringparam(struct net_device *dev,
3991 struct ethtool_ringparam *ering)
3992{
3993 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003994
3995 if (ering->rx_pending > RX_MAX_PENDING ||
3996 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003997 ering->tx_pending < TX_MIN_PENDING ||
3998 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003999 return -EINVAL;
4000
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004001 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004002
4003 sky2->rx_pending = ering->rx_pending;
4004 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004005 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004006
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004007 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004008}
4009
Stephen Hemminger793b8832005-09-14 16:06:14 -07004010static int sky2_get_regs_len(struct net_device *dev)
4011{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004012 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004013}
4014
Mike McCormackc32bbff2009-12-31 00:49:43 +00004015static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4016{
4017 /* This complicated switch statement is to make sure and
4018 * only access regions that are unreserved.
4019 * Some blocks are only valid on dual port cards.
4020 */
4021 switch (b) {
4022 /* second port */
4023 case 5: /* Tx Arbiter 2 */
4024 case 9: /* RX2 */
4025 case 14 ... 15: /* TX2 */
4026 case 17: case 19: /* Ram Buffer 2 */
4027 case 22 ... 23: /* Tx Ram Buffer 2 */
4028 case 25: /* Rx MAC Fifo 1 */
4029 case 27: /* Tx MAC Fifo 2 */
4030 case 31: /* GPHY 2 */
4031 case 40 ... 47: /* Pattern Ram 2 */
4032 case 52: case 54: /* TCP Segmentation 2 */
4033 case 112 ... 116: /* GMAC 2 */
4034 return hw->ports > 1;
4035
4036 case 0: /* Control */
4037 case 2: /* Mac address */
4038 case 4: /* Tx Arbiter 1 */
4039 case 7: /* PCI express reg */
4040 case 8: /* RX1 */
4041 case 12 ... 13: /* TX1 */
4042 case 16: case 18:/* Rx Ram Buffer 1 */
4043 case 20 ... 21: /* Tx Ram Buffer 1 */
4044 case 24: /* Rx MAC Fifo 1 */
4045 case 26: /* Tx MAC Fifo 1 */
4046 case 28 ... 29: /* Descriptor and status unit */
4047 case 30: /* GPHY 1*/
4048 case 32 ... 39: /* Pattern Ram 1 */
4049 case 48: case 50: /* TCP Segmentation 1 */
4050 case 56 ... 60: /* PCI space */
4051 case 80 ... 84: /* GMAC 1 */
4052 return 1;
4053
4054 default:
4055 return 0;
4056 }
4057}
4058
Stephen Hemminger793b8832005-09-14 16:06:14 -07004059/*
4060 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004061 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004062 */
4063static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4064 void *p)
4065{
4066 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004067 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004068 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004069
4070 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004071
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004072 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004073 /* skip poisonous diagnostic ram region in block 3 */
4074 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004075 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004076 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004077 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004078 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004079 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004080
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004081 p += 128;
4082 io += 128;
4083 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004084}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004085
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07004086/* In order to do Jumbo packets on these chips, need to turn off the
4087 * transmit store/forward. Therefore checksum offload won't work.
4088 */
4089static int no_tx_offload(struct net_device *dev)
4090{
4091 const struct sky2_port *sky2 = netdev_priv(dev);
4092 const struct sky2_hw *hw = sky2->hw;
4093
Stephen Hemminger69161612007-06-04 17:23:26 -07004094 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07004095}
4096
4097static int sky2_set_tx_csum(struct net_device *dev, u32 data)
4098{
4099 if (data && no_tx_offload(dev))
4100 return -EINVAL;
4101
4102 return ethtool_op_set_tx_csum(dev, data);
4103}
4104
4105
4106static int sky2_set_tso(struct net_device *dev, u32 data)
4107{
4108 if (data && no_tx_offload(dev))
4109 return -EINVAL;
4110
4111 return ethtool_op_set_tso(dev, data);
4112}
4113
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004114static int sky2_get_eeprom_len(struct net_device *dev)
4115{
4116 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004117 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004118 u16 reg2;
4119
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004120 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004121 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4122}
4123
Stephen Hemminger14132352008-08-27 20:46:26 -07004124static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004125{
Stephen Hemminger14132352008-08-27 20:46:26 -07004126 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004127
Stephen Hemminger14132352008-08-27 20:46:26 -07004128 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4129 /* Can take up to 10.6 ms for write */
4130 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004131 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004132 return -ETIMEDOUT;
4133 }
4134 mdelay(1);
4135 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004136
Stephen Hemminger14132352008-08-27 20:46:26 -07004137 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004138}
4139
Stephen Hemminger14132352008-08-27 20:46:26 -07004140static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4141 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004142{
Stephen Hemminger14132352008-08-27 20:46:26 -07004143 int rc = 0;
4144
4145 while (length > 0) {
4146 u32 val;
4147
4148 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4149 rc = sky2_vpd_wait(hw, cap, 0);
4150 if (rc)
4151 break;
4152
4153 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4154
4155 memcpy(data, &val, min(sizeof(val), length));
4156 offset += sizeof(u32);
4157 data += sizeof(u32);
4158 length -= sizeof(u32);
4159 }
4160
4161 return rc;
4162}
4163
4164static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4165 u16 offset, unsigned int length)
4166{
4167 unsigned int i;
4168 int rc = 0;
4169
4170 for (i = 0; i < length; i += sizeof(u32)) {
4171 u32 val = *(u32 *)(data + i);
4172
4173 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4174 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4175
4176 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4177 if (rc)
4178 break;
4179 }
4180 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004181}
4182
4183static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4184 u8 *data)
4185{
4186 struct sky2_port *sky2 = netdev_priv(dev);
4187 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004188
4189 if (!cap)
4190 return -EINVAL;
4191
4192 eeprom->magic = SKY2_EEPROM_MAGIC;
4193
Stephen Hemminger14132352008-08-27 20:46:26 -07004194 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004195}
4196
4197static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4198 u8 *data)
4199{
4200 struct sky2_port *sky2 = netdev_priv(dev);
4201 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004202
4203 if (!cap)
4204 return -EINVAL;
4205
4206 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4207 return -EINVAL;
4208
Stephen Hemminger14132352008-08-27 20:46:26 -07004209 /* Partial writes not supported */
4210 if ((eeprom->offset & 3) || (eeprom->len & 3))
4211 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004212
Stephen Hemminger14132352008-08-27 20:46:26 -07004213 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004214}
4215
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004216static int sky2_set_flags(struct net_device *dev, u32 data)
4217{
4218 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004219 unsigned long old_feat = dev->features;
4220 u32 supported = 0;
Ben Hutchings1437ce32010-06-30 02:44:32 +00004221 int rc;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004222
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004223 if (!(sky2->hw->flags & SKY2_HW_RSS_BROKEN))
4224 supported |= ETH_FLAG_RXHASH;
4225
4226 if (!(sky2->hw->flags & SKY2_HW_VLAN_BROKEN))
4227 supported |= ETH_FLAG_RXVLAN | ETH_FLAG_TXVLAN;
4228
4229 printk(KERN_DEBUG "sky2 set_flags: supported %x data %x\n",
4230 supported, data);
4231
Ben Hutchings1437ce32010-06-30 02:44:32 +00004232 rc = ethtool_op_set_flags(dev, data, supported);
4233 if (rc)
4234 return rc;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004235
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004236 if ((old_feat ^ dev->features) & NETIF_F_RXHASH)
4237 rx_set_rss(dev);
4238
4239 if ((old_feat ^ dev->features) & NETIF_F_ALL_VLAN)
4240 sky2_vlan_mode(dev);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004241
4242 return 0;
4243}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004244
Jeff Garzik7282d492006-09-13 14:30:00 -04004245static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004246 .get_settings = sky2_get_settings,
4247 .set_settings = sky2_set_settings,
4248 .get_drvinfo = sky2_get_drvinfo,
4249 .get_wol = sky2_get_wol,
4250 .set_wol = sky2_set_wol,
4251 .get_msglevel = sky2_get_msglevel,
4252 .set_msglevel = sky2_set_msglevel,
4253 .nway_reset = sky2_nway_reset,
4254 .get_regs_len = sky2_get_regs_len,
4255 .get_regs = sky2_get_regs,
4256 .get_link = ethtool_op_get_link,
4257 .get_eeprom_len = sky2_get_eeprom_len,
4258 .get_eeprom = sky2_get_eeprom,
4259 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004260 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004261 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004262 .set_tso = sky2_set_tso,
4263 .get_rx_csum = sky2_get_rx_csum,
4264 .set_rx_csum = sky2_set_rx_csum,
4265 .get_strings = sky2_get_strings,
4266 .get_coalesce = sky2_get_coalesce,
4267 .set_coalesce = sky2_set_coalesce,
4268 .get_ringparam = sky2_get_ringparam,
4269 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004270 .get_pauseparam = sky2_get_pauseparam,
4271 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004272 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004273 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004274 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004275 .set_flags = sky2_set_flags,
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004276 .get_flags = ethtool_op_get_flags,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004277};
4278
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004279#ifdef CONFIG_SKY2_DEBUG
4280
4281static struct dentry *sky2_debug;
4282
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004283
4284/*
4285 * Read and parse the first part of Vital Product Data
4286 */
4287#define VPD_SIZE 128
4288#define VPD_MAGIC 0x82
4289
4290static const struct vpd_tag {
4291 char tag[2];
4292 char *label;
4293} vpd_tags[] = {
4294 { "PN", "Part Number" },
4295 { "EC", "Engineering Level" },
4296 { "MN", "Manufacturer" },
4297 { "SN", "Serial Number" },
4298 { "YA", "Asset Tag" },
4299 { "VL", "First Error Log Message" },
4300 { "VF", "Second Error Log Message" },
4301 { "VB", "Boot Agent ROM Configuration" },
4302 { "VE", "EFI UNDI Configuration" },
4303};
4304
4305static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4306{
4307 size_t vpd_size;
4308 loff_t offs;
4309 u8 len;
4310 unsigned char *buf;
4311 u16 reg2;
4312
4313 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4314 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4315
4316 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4317 buf = kmalloc(vpd_size, GFP_KERNEL);
4318 if (!buf) {
4319 seq_puts(seq, "no memory!\n");
4320 return;
4321 }
4322
4323 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4324 seq_puts(seq, "VPD read failed\n");
4325 goto out;
4326 }
4327
4328 if (buf[0] != VPD_MAGIC) {
4329 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4330 goto out;
4331 }
4332 len = buf[1];
4333 if (len == 0 || len > vpd_size - 4) {
4334 seq_printf(seq, "Invalid id length: %d\n", len);
4335 goto out;
4336 }
4337
4338 seq_printf(seq, "%.*s\n", len, buf + 3);
4339 offs = len + 3;
4340
4341 while (offs < vpd_size - 4) {
4342 int i;
4343
4344 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4345 break;
4346 len = buf[offs + 2];
4347 if (offs + len + 3 >= vpd_size)
4348 break;
4349
4350 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4351 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4352 seq_printf(seq, " %s: %.*s\n",
4353 vpd_tags[i].label, len, buf + offs + 3);
4354 break;
4355 }
4356 }
4357 offs += len + 3;
4358 }
4359out:
4360 kfree(buf);
4361}
4362
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004363static int sky2_debug_show(struct seq_file *seq, void *v)
4364{
4365 struct net_device *dev = seq->private;
4366 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004367 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004368 unsigned port = sky2->port;
4369 unsigned idx, last;
4370 int sop;
4371
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004372 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004373
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004374 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004375 sky2_read32(hw, B0_ISRC),
4376 sky2_read32(hw, B0_IMSK),
4377 sky2_read32(hw, B0_Y2_SP_ICR));
4378
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004379 if (!netif_running(dev)) {
4380 seq_printf(seq, "network not running\n");
4381 return 0;
4382 }
4383
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004384 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004385 last = sky2_read16(hw, STAT_PUT_IDX);
4386
stephen hemmingerefe91932010-04-22 13:42:56 +00004387 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004388 if (hw->st_idx == last)
4389 seq_puts(seq, "Status ring (empty)\n");
4390 else {
4391 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004392 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4393 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004394 const struct sky2_status_le *le = hw->st_le + idx;
4395 seq_printf(seq, "[%d] %#x %d %#x\n",
4396 idx, le->opcode, le->length, le->status);
4397 }
4398 seq_puts(seq, "\n");
4399 }
4400
4401 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4402 sky2->tx_cons, sky2->tx_prod,
4403 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4404 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4405
4406 /* Dump contents of tx ring */
4407 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004408 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4409 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004410 const struct sky2_tx_le *le = sky2->tx_le + idx;
4411 u32 a = le32_to_cpu(le->addr);
4412
4413 if (sop)
4414 seq_printf(seq, "%u:", idx);
4415 sop = 0;
4416
Mike McCormack060b9462010-07-29 03:34:52 +00004417 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004418 case OP_ADDR64:
4419 seq_printf(seq, " %#x:", a);
4420 break;
4421 case OP_LRGLEN:
4422 seq_printf(seq, " mtu=%d", a);
4423 break;
4424 case OP_VLAN:
4425 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4426 break;
4427 case OP_TCPLISW:
4428 seq_printf(seq, " csum=%#x", a);
4429 break;
4430 case OP_LARGESEND:
4431 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4432 break;
4433 case OP_PACKET:
4434 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4435 break;
4436 case OP_BUFFER:
4437 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4438 break;
4439 default:
4440 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4441 a, le16_to_cpu(le->length));
4442 }
4443
4444 if (le->ctrl & EOP) {
4445 seq_putc(seq, '\n');
4446 sop = 1;
4447 }
4448 }
4449
4450 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4451 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004452 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004453 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4454
David S. Millerd1d08d12008-01-07 20:53:33 -08004455 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004456 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004457 return 0;
4458}
4459
4460static int sky2_debug_open(struct inode *inode, struct file *file)
4461{
4462 return single_open(file, sky2_debug_show, inode->i_private);
4463}
4464
4465static const struct file_operations sky2_debug_fops = {
4466 .owner = THIS_MODULE,
4467 .open = sky2_debug_open,
4468 .read = seq_read,
4469 .llseek = seq_lseek,
4470 .release = single_release,
4471};
4472
4473/*
4474 * Use network device events to create/remove/rename
4475 * debugfs file entries
4476 */
4477static int sky2_device_event(struct notifier_block *unused,
4478 unsigned long event, void *ptr)
4479{
4480 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004481 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004482
Stephen Hemminger1436b302008-11-19 21:59:54 -08004483 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004484 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004485
Mike McCormack060b9462010-07-29 03:34:52 +00004486 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004487 case NETDEV_CHANGENAME:
4488 if (sky2->debugfs) {
4489 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4490 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004491 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004492 break;
4493
4494 case NETDEV_GOING_DOWN:
4495 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004496 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004497 debugfs_remove(sky2->debugfs);
4498 sky2->debugfs = NULL;
4499 }
4500 break;
4501
4502 case NETDEV_UP:
4503 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4504 sky2_debug, dev,
4505 &sky2_debug_fops);
4506 if (IS_ERR(sky2->debugfs))
4507 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004508 }
4509
4510 return NOTIFY_DONE;
4511}
4512
4513static struct notifier_block sky2_notifier = {
4514 .notifier_call = sky2_device_event,
4515};
4516
4517
4518static __init void sky2_debug_init(void)
4519{
4520 struct dentry *ent;
4521
4522 ent = debugfs_create_dir("sky2", NULL);
4523 if (!ent || IS_ERR(ent))
4524 return;
4525
4526 sky2_debug = ent;
4527 register_netdevice_notifier(&sky2_notifier);
4528}
4529
4530static __exit void sky2_debug_cleanup(void)
4531{
4532 if (sky2_debug) {
4533 unregister_netdevice_notifier(&sky2_notifier);
4534 debugfs_remove(sky2_debug);
4535 sky2_debug = NULL;
4536 }
4537}
4538
4539#else
4540#define sky2_debug_init()
4541#define sky2_debug_cleanup()
4542#endif
4543
Stephen Hemminger1436b302008-11-19 21:59:54 -08004544/* Two copies of network device operations to handle special case of
4545 not allowing netpoll on second port */
4546static const struct net_device_ops sky2_netdev_ops[2] = {
4547 {
4548 .ndo_open = sky2_up,
4549 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004550 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004551 .ndo_do_ioctl = sky2_ioctl,
4552 .ndo_validate_addr = eth_validate_addr,
4553 .ndo_set_mac_address = sky2_set_mac_address,
4554 .ndo_set_multicast_list = sky2_set_multicast,
4555 .ndo_change_mtu = sky2_change_mtu,
4556 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004557 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004558#ifdef CONFIG_NET_POLL_CONTROLLER
4559 .ndo_poll_controller = sky2_netpoll,
4560#endif
4561 },
4562 {
4563 .ndo_open = sky2_up,
4564 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004565 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004566 .ndo_do_ioctl = sky2_ioctl,
4567 .ndo_validate_addr = eth_validate_addr,
4568 .ndo_set_mac_address = sky2_set_mac_address,
4569 .ndo_set_multicast_list = sky2_set_multicast,
4570 .ndo_change_mtu = sky2_change_mtu,
4571 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004572 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004573 },
4574};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004575
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004576/* Initialize network device */
4577static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004578 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004579 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004580{
4581 struct sky2_port *sky2;
4582 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4583
4584 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004585 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004586 return NULL;
4587 }
4588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004590 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004591 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004592 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004593 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004594
4595 sky2 = netdev_priv(dev);
4596 sky2->netdev = dev;
4597 sky2->hw = hw;
4598 sky2->msg_enable = netif_msg_init(debug, default_msg);
4599
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004600 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004601 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4602 if (hw->chip_id != CHIP_ID_YUKON_XL)
4603 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4604
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004605 sky2->flow_mode = FC_BOTH;
4606
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004607 sky2->duplex = -1;
4608 sky2->speed = -1;
4609 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004610 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004611
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004612 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004613
Stephen Hemminger793b8832005-09-14 16:06:14 -07004614 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004615 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004616 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004617
4618 hw->dev[port] = dev;
4619
4620 sky2->port = port;
4621
stephen hemminger19539252010-09-15 17:22:17 +00004622 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004623 | NETIF_F_TSO | NETIF_F_GRO;
4624
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004625 if (highmem)
4626 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004627
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004628 /* Enable receive hashing unless hardware is known broken */
4629 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
4630 dev->features |= NETIF_F_RXHASH;
4631
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004632 if (!(hw->flags & SKY2_HW_VLAN_BROKEN))
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004633 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004634
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004635 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004636 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004637 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004638
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004639 return dev;
4640}
4641
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004642static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004643{
4644 const struct sky2_port *sky2 = netdev_priv(dev);
4645
Joe Perches6c35aba2010-02-15 08:34:21 +00004646 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004647}
4648
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004649/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004650static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004651{
4652 struct sky2_hw *hw = dev_id;
4653 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4654
4655 if (status == 0)
4656 return IRQ_NONE;
4657
4658 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004659 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004660 wake_up(&hw->msi_wait);
4661 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4662 }
4663 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4664
4665 return IRQ_HANDLED;
4666}
4667
4668/* Test interrupt path by forcing a a software IRQ */
4669static int __devinit sky2_test_msi(struct sky2_hw *hw)
4670{
4671 struct pci_dev *pdev = hw->pdev;
4672 int err;
4673
Mike McCormack060b9462010-07-29 03:34:52 +00004674 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004675
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004676 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4677
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004678 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004679 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004680 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004681 return err;
4682 }
4683
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004684 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004685 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004686
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004687 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004688
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004689 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004690 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004691 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4692 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004693
4694 err = -EOPNOTSUPP;
4695 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4696 }
4697
4698 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004699 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004700
4701 free_irq(pdev->irq, hw);
4702
4703 return err;
4704}
4705
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004706/* This driver supports yukon2 chipset only */
4707static const char *sky2_name(u8 chipid, char *buf, int sz)
4708{
4709 const char *name[] = {
4710 "XL", /* 0xb3 */
4711 "EC Ultra", /* 0xb4 */
4712 "Extreme", /* 0xb5 */
4713 "EC", /* 0xb6 */
4714 "FE", /* 0xb7 */
4715 "FE+", /* 0xb8 */
4716 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004717 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004718 "Unknown", /* 0xbb */
4719 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004720 };
4721
stephen hemmingerdae3a512009-12-14 08:33:47 +00004722 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004723 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4724 else
4725 snprintf(buf, sz, "(chip %#x)", chipid);
4726 return buf;
4727}
4728
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004729static int __devinit sky2_probe(struct pci_dev *pdev,
4730 const struct pci_device_id *ent)
4731{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004732 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004733 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004734 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004735 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004736 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004737
Stephen Hemminger793b8832005-09-14 16:06:14 -07004738 err = pci_enable_device(pdev);
4739 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004740 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004741 goto err_out;
4742 }
4743
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004744 /* Get configuration information
4745 * Note: only regular PCI config access once to test for HW issues
4746 * other PCI access through shared memory for speed and to
4747 * avoid MMCONFIG problems.
4748 */
4749 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4750 if (err) {
4751 dev_err(&pdev->dev, "PCI read config failed\n");
4752 goto err_out;
4753 }
4754
4755 if (~reg == 0) {
4756 dev_err(&pdev->dev, "PCI configuration read error\n");
4757 goto err_out;
4758 }
4759
Stephen Hemminger793b8832005-09-14 16:06:14 -07004760 err = pci_request_regions(pdev, DRV_NAME);
4761 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004762 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004763 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004764 }
4765
4766 pci_set_master(pdev);
4767
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004768 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004769 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004770 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004771 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004772 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004773 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4774 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004775 goto err_out_free_regions;
4776 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004777 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004778 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004779 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004780 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004781 goto err_out_free_regions;
4782 }
4783 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004784
Stephen Hemminger38345072009-02-03 11:27:30 +00004785
4786#ifdef __BIG_ENDIAN
4787 /* The sk98lin vendor driver uses hardware byte swapping but
4788 * this driver uses software swapping.
4789 */
4790 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00004791 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00004792 if (err) {
4793 dev_err(&pdev->dev, "PCI write config failed\n");
4794 goto err_out_free_regions;
4795 }
4796#endif
4797
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004798 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004799
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004800 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004801
4802 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4803 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004804 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004805 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004806 goto err_out_free_regions;
4807 }
4808
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004809 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004810 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004811
4812 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4813 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004814 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004815 goto err_out_free_hw;
4816 }
4817
Stephen Hemmingere3173832007-02-06 10:45:39 -08004818 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004819 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004820 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004821
stephen hemmingerefe91932010-04-22 13:42:56 +00004822 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004823 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00004824 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4825 &hw->st_dma);
4826 if (!hw->st_le)
4827 goto err_out_reset;
4828
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004829 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4830 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004831
Stephen Hemmingere3173832007-02-06 10:45:39 -08004832 sky2_reset(hw);
4833
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004834 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004835 if (!dev) {
4836 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004837 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004838 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004839
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004840 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4841 err = sky2_test_msi(hw);
4842 if (err == -EOPNOTSUPP)
4843 pci_disable_msi(pdev);
4844 else if (err)
4845 goto err_out_free_netdev;
4846 }
4847
Stephen Hemminger793b8832005-09-14 16:06:14 -07004848 err = register_netdev(dev);
4849 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004850 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004851 goto err_out_free_netdev;
4852 }
4853
Brandon Philips33cb7d32009-10-29 13:58:07 +00004854 netif_carrier_off(dev);
4855
Stephen Hemminger6de16232007-10-17 13:26:42 -07004856 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4857
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004858 err = request_irq(pdev->irq, sky2_intr,
4859 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004860 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004861 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004862 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004863 goto err_out_unregister;
4864 }
4865 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004866 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004867
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004868 sky2_show_addr(dev);
4869
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004870 if (hw->ports > 1) {
4871 struct net_device *dev1;
4872
Stephen Hemmingerca519272009-09-14 06:22:29 +00004873 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004874 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004875 if (dev1 && (err = register_netdev(dev1)) == 0)
4876 sky2_show_addr(dev1);
4877 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004878 dev_warn(&pdev->dev,
4879 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004880 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004881 hw->ports = 1;
4882 if (dev1)
4883 free_netdev(dev1);
4884 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004885 }
4886
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004887 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004888 INIT_WORK(&hw->restart_work, sky2_restart);
4889
Stephen Hemminger793b8832005-09-14 16:06:14 -07004890 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004891 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004892
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004893 return 0;
4894
Stephen Hemminger793b8832005-09-14 16:06:14 -07004895err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004896 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004897 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004898 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004899err_out_free_netdev:
4900 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004901err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00004902 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4903 hw->st_le, hw->st_dma);
4904err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004905 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004906err_out_iounmap:
4907 iounmap(hw->regs);
4908err_out_free_hw:
4909 kfree(hw);
4910err_out_free_regions:
4911 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004912err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004913 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004914err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004915 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004916 return err;
4917}
4918
4919static void __devexit sky2_remove(struct pci_dev *pdev)
4920{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004921 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004922 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004923
Stephen Hemminger793b8832005-09-14 16:06:14 -07004924 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004925 return;
4926
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004927 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004928 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004929
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004930 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004931 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004932
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004933 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004934
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004935 sky2_power_aux(hw);
4936
Stephen Hemminger793b8832005-09-14 16:06:14 -07004937 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004938 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004939
4940 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004941 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004942 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00004943 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4944 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004945 pci_release_regions(pdev);
4946 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004947
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004948 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004949 free_netdev(hw->dev[i]);
4950
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004951 iounmap(hw->regs);
4952 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004954 pci_set_drvdata(pdev, NULL);
4955}
4956
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004957static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004958{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004959 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004960 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004961 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004962
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004963 if (!hw)
4964 return 0;
4965
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004966 del_timer_sync(&hw->watchdog_timer);
4967 cancel_work_sync(&hw->restart_work);
4968
Stephen Hemminger19720732009-08-14 05:15:16 +00004969 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00004970
4971 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004972 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004973 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004974 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004975
Stephen Hemmingere3173832007-02-06 10:45:39 -08004976 if (sky2->wol)
4977 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004978 }
4979
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004980 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004981 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004982
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004983 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004984}
4985
Michel Lespinasse94252762011-03-06 16:14:50 +00004986#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004987static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004988{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004989 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004990 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00004991 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004992
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004993 if (!hw)
4994 return 0;
4995
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004996 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00004997 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4998 if (err) {
4999 dev_err(&pdev->dev, "PCI write config failed\n");
5000 goto out;
5001 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005002
Mike McCormack3403aca2010-05-13 06:12:52 +00005003 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005004 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00005005 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005006 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005007
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005008 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005009out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005010
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005011 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005012 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005013 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005014}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005015
5016static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5017#define SKY2_PM_OPS (&sky2_pm_ops)
5018
5019#else
5020
5021#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005022#endif
5023
Stephen Hemmingere3173832007-02-06 10:45:39 -08005024static void sky2_shutdown(struct pci_dev *pdev)
5025{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005026 sky2_suspend(&pdev->dev);
5027 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5028 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005029}
5030
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005031static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005032 .name = DRV_NAME,
5033 .id_table = sky2_id_table,
5034 .probe = sky2_probe,
5035 .remove = __devexit_p(sky2_remove),
Stephen Hemmingere3173832007-02-06 10:45:39 -08005036 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005037 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005038};
5039
5040static int __init sky2_init_module(void)
5041{
Joe Perchesada1db52010-02-17 15:01:59 +00005042 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005043
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005044 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005045 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005046}
5047
5048static void __exit sky2_cleanup_module(void)
5049{
5050 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005051 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005052}
5053
5054module_init(sky2_init_module);
5055module_exit(sky2_cleanup_module);
5056
5057MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08005058MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005059MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005060MODULE_VERSION(DRV_VERSION);