blob: c0322b56efe90e63dbb80a11d8f64b18f4bd58cb [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010014#include <linux/init.h>
15#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010016#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010017#include <linux/sysdev.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010021
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010023#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/irqs.h>
25#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026#include <asm/mach/irq.h>
27
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028/*
29 * OMAP1510 GPIO registers
30 */
Russell King7c7095a2008-09-05 15:49:14 +010031#define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010032#define OMAP1510_GPIO_DATA_INPUT 0x00
33#define OMAP1510_GPIO_DATA_OUTPUT 0x04
34#define OMAP1510_GPIO_DIR_CONTROL 0x08
35#define OMAP1510_GPIO_INT_CONTROL 0x0c
36#define OMAP1510_GPIO_INT_MASK 0x10
37#define OMAP1510_GPIO_INT_STATUS 0x14
38#define OMAP1510_GPIO_PIN_CONTROL 0x18
39
40#define OMAP1510_IH_GPIO_BASE 64
41
42/*
43 * OMAP1610 specific GPIO registers
44 */
Russell King7c7095a2008-09-05 15:49:14 +010045#define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
46#define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
47#define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
48#define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049#define OMAP1610_GPIO_REVISION 0x0000
50#define OMAP1610_GPIO_SYSCONFIG 0x0010
51#define OMAP1610_GPIO_SYSSTATUS 0x0014
52#define OMAP1610_GPIO_IRQSTATUS1 0x0018
53#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010054#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010055#define OMAP1610_GPIO_DATAIN 0x002c
56#define OMAP1610_GPIO_DATAOUT 0x0030
57#define OMAP1610_GPIO_DIRECTION 0x0034
58#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
59#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
60#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010061#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010062#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
63#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010064#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
66
67/*
68 * OMAP730 specific GPIO registers
69 */
Russell King7c7095a2008-09-05 15:49:14 +010070#define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
71#define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
72#define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
73#define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
74#define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
75#define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010076#define OMAP730_GPIO_DATA_INPUT 0x00
77#define OMAP730_GPIO_DATA_OUTPUT 0x04
78#define OMAP730_GPIO_DIR_CONTROL 0x08
79#define OMAP730_GPIO_INT_CONTROL 0x0c
80#define OMAP730_GPIO_INT_MASK 0x10
81#define OMAP730_GPIO_INT_STATUS 0x14
82
Tony Lindgren92105bb2005-09-07 17:20:26 +010083/*
84 * omap24xx specific GPIO registers
85 */
Russell King7c7095a2008-09-05 15:49:14 +010086#define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
87#define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
88#define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
89#define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080090
Russell King7c7095a2008-09-05 15:49:14 +010091#define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
92#define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
93#define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
94#define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
95#define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080096
Tony Lindgren92105bb2005-09-07 17:20:26 +010097#define OMAP24XX_GPIO_REVISION 0x0000
98#define OMAP24XX_GPIO_SYSCONFIG 0x0010
99#define OMAP24XX_GPIO_SYSSTATUS 0x0014
100#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300101#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
102#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -0800104#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +0100105#define OMAP24XX_GPIO_CTRL 0x0030
106#define OMAP24XX_GPIO_OE 0x0034
107#define OMAP24XX_GPIO_DATAIN 0x0038
108#define OMAP24XX_GPIO_DATAOUT 0x003c
109#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
110#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
111#define OMAP24XX_GPIO_RISINGDETECT 0x0048
112#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700113#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
114#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +0100115#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
116#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
117#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
118#define OMAP24XX_GPIO_SETWKUENA 0x0084
119#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
120#define OMAP24XX_GPIO_SETDATAOUT 0x0094
121
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800122/*
123 * omap34xx specific GPIO registers
124 */
125
Russell King7c7095a2008-09-05 15:49:14 +0100126#define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
127#define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
128#define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
129#define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
130#define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
131#define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800132
Russell King7c7095a2008-09-05 15:49:14 +0100133#define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800134
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100135struct gpio_bank {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100136 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100137 u16 irq;
138 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100139 int method;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800140#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100141 u32 suspend_wakeup;
142 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800143#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800144#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800145 u32 non_wakeup_gpios;
146 u32 enabled_non_wakeup_gpios;
147
148 u32 saved_datain;
149 u32 saved_fallingdetect;
150 u32 saved_risingdetect;
151#endif
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800152 u32 level_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100153 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800154 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800155 struct clk *dbck;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100156};
157
158#define METHOD_MPUIO 0
159#define METHOD_GPIO_1510 1
160#define METHOD_GPIO_1610 2
161#define METHOD_GPIO_730 3
Tony Lindgren92105bb2005-09-07 17:20:26 +0100162#define METHOD_GPIO_24XX 4
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100163
Tony Lindgren92105bb2005-09-07 17:20:26 +0100164#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100165static struct gpio_bank gpio_bank_1610[5] = {
Russell King7c7095a2008-09-05 15:49:14 +0100166 { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100167 { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
168 { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
169 { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
170 { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
171};
172#endif
173
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000174#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100175static struct gpio_bank gpio_bank_1510[2] = {
Russell King7c7095a2008-09-05 15:49:14 +0100176 { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100177 { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
178};
179#endif
180
181#ifdef CONFIG_ARCH_OMAP730
182static struct gpio_bank gpio_bank_730[7] = {
Russell King7c7095a2008-09-05 15:49:14 +0100183 { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100184 { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
185 { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
186 { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
187 { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
188 { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
189 { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
190};
191#endif
192
Tony Lindgren92105bb2005-09-07 17:20:26 +0100193#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800194
195static struct gpio_bank gpio_bank_242x[4] = {
196 { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
197 { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
198 { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
199 { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100200};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800201
202static struct gpio_bank gpio_bank_243x[5] = {
203 { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
204 { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
205 { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
206 { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
207 { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
208};
209
Tony Lindgren92105bb2005-09-07 17:20:26 +0100210#endif
211
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800212#ifdef CONFIG_ARCH_OMAP34XX
213static struct gpio_bank gpio_bank_34xx[6] = {
214 { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
215 { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
216 { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
217 { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
218 { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
219 { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
220};
221
222#endif
223
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100224static struct gpio_bank *gpio_bank;
225static int gpio_bank_count;
226
227static inline struct gpio_bank *get_gpio_bank(int gpio)
228{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100229 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100230 if (OMAP_GPIO_IS_MPUIO(gpio))
231 return &gpio_bank[0];
232 return &gpio_bank[1];
233 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100234 if (cpu_is_omap16xx()) {
235 if (OMAP_GPIO_IS_MPUIO(gpio))
236 return &gpio_bank[0];
237 return &gpio_bank[1 + (gpio >> 4)];
238 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100239 if (cpu_is_omap730()) {
240 if (OMAP_GPIO_IS_MPUIO(gpio))
241 return &gpio_bank[0];
242 return &gpio_bank[1 + (gpio >> 5)];
243 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100244 if (cpu_is_omap24xx())
245 return &gpio_bank[gpio >> 5];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800246 if (cpu_is_omap34xx())
247 return &gpio_bank[gpio >> 5];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100248}
249
250static inline int get_gpio_index(int gpio)
251{
252 if (cpu_is_omap730())
253 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100254 if (cpu_is_omap24xx())
255 return gpio & 0x1f;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800256 if (cpu_is_omap34xx())
257 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100258 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100259}
260
261static inline int gpio_valid(int gpio)
262{
263 if (gpio < 0)
264 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800265 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300266 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100267 return -1;
268 return 0;
269 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100270 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100271 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100272 if ((cpu_is_omap16xx()) && gpio < 64)
273 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100274 if (cpu_is_omap730() && gpio < 192)
275 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100276 if (cpu_is_omap24xx() && gpio < 128)
277 return 0;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800278 if (cpu_is_omap34xx() && gpio < 160)
279 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100280 return -1;
281}
282
283static int check_gpio(int gpio)
284{
285 if (unlikely(gpio_valid(gpio)) < 0) {
286 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
287 dump_stack();
288 return -1;
289 }
290 return 0;
291}
292
293static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
294{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100295 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100296 u32 l;
297
298 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800299#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100300 case METHOD_MPUIO:
301 reg += OMAP_MPUIO_IO_CNTL;
302 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800303#endif
304#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100305 case METHOD_GPIO_1510:
306 reg += OMAP1510_GPIO_DIR_CONTROL;
307 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800308#endif
309#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100310 case METHOD_GPIO_1610:
311 reg += OMAP1610_GPIO_DIRECTION;
312 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800313#endif
314#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100315 case METHOD_GPIO_730:
316 reg += OMAP730_GPIO_DIR_CONTROL;
317 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800318#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800319#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100320 case METHOD_GPIO_24XX:
321 reg += OMAP24XX_GPIO_OE;
322 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800323#endif
324 default:
325 WARN_ON(1);
326 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100327 }
328 l = __raw_readl(reg);
329 if (is_input)
330 l |= 1 << gpio;
331 else
332 l &= ~(1 << gpio);
333 __raw_writel(l, reg);
334}
335
336void omap_set_gpio_direction(int gpio, int is_input)
337{
338 struct gpio_bank *bank;
David Brownella6472532008-03-03 04:33:30 -0800339 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100340
341 if (check_gpio(gpio) < 0)
342 return;
343 bank = get_gpio_bank(gpio);
David Brownella6472532008-03-03 04:33:30 -0800344 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100345 _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
David Brownella6472532008-03-03 04:33:30 -0800346 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100347}
348
349static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
350{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100351 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100352 u32 l = 0;
353
354 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800355#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100356 case METHOD_MPUIO:
357 reg += OMAP_MPUIO_OUTPUT;
358 l = __raw_readl(reg);
359 if (enable)
360 l |= 1 << gpio;
361 else
362 l &= ~(1 << gpio);
363 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800364#endif
365#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100366 case METHOD_GPIO_1510:
367 reg += OMAP1510_GPIO_DATA_OUTPUT;
368 l = __raw_readl(reg);
369 if (enable)
370 l |= 1 << gpio;
371 else
372 l &= ~(1 << gpio);
373 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800374#endif
375#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100376 case METHOD_GPIO_1610:
377 if (enable)
378 reg += OMAP1610_GPIO_SET_DATAOUT;
379 else
380 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
381 l = 1 << gpio;
382 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800383#endif
384#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100385 case METHOD_GPIO_730:
386 reg += OMAP730_GPIO_DATA_OUTPUT;
387 l = __raw_readl(reg);
388 if (enable)
389 l |= 1 << gpio;
390 else
391 l &= ~(1 << gpio);
392 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800393#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800394#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100395 case METHOD_GPIO_24XX:
396 if (enable)
397 reg += OMAP24XX_GPIO_SETDATAOUT;
398 else
399 reg += OMAP24XX_GPIO_CLEARDATAOUT;
400 l = 1 << gpio;
401 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800402#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100403 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800404 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100405 return;
406 }
407 __raw_writel(l, reg);
408}
409
David Brownell0b84b5c2008-12-10 17:35:25 -0800410static int __omap_get_gpio_datain(int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100411{
412 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100413 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100414
415 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800416 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100417 bank = get_gpio_bank(gpio);
418 reg = bank->base;
419 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800420#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100421 case METHOD_MPUIO:
422 reg += OMAP_MPUIO_INPUT_LATCH;
423 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800424#endif
425#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100426 case METHOD_GPIO_1510:
427 reg += OMAP1510_GPIO_DATA_INPUT;
428 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800429#endif
430#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100431 case METHOD_GPIO_1610:
432 reg += OMAP1610_GPIO_DATAIN;
433 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800434#endif
435#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100436 case METHOD_GPIO_730:
437 reg += OMAP730_GPIO_DATA_INPUT;
438 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800439#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800440#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100441 case METHOD_GPIO_24XX:
442 reg += OMAP24XX_GPIO_DATAIN;
443 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800444#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100445 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800446 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100447 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100448 return (__raw_readl(reg)
449 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100450}
451
Tony Lindgren92105bb2005-09-07 17:20:26 +0100452#define MOD_REG_BIT(reg, bit_mask, set) \
453do { \
454 int l = __raw_readl(base + reg); \
455 if (set) l |= bit_mask; \
456 else l &= ~bit_mask; \
457 __raw_writel(l, base + reg); \
458} while(0)
459
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700460void omap_set_gpio_debounce(int gpio, int enable)
461{
462 struct gpio_bank *bank;
463 void __iomem *reg;
464 u32 val, l = 1 << get_gpio_index(gpio);
465
466 if (cpu_class_is_omap1())
467 return;
468
469 bank = get_gpio_bank(gpio);
470 reg = bank->base;
471
472 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
473 val = __raw_readl(reg);
474
Jouni Hogander89db9482008-12-10 17:35:24 -0800475 if (enable && !(val & l))
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700476 val |= l;
Jouni Hogander89db9482008-12-10 17:35:24 -0800477 else if (!enable && val & l)
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700478 val &= ~l;
Jouni Hogander89db9482008-12-10 17:35:24 -0800479 else
480 return;
481
482 if (cpu_is_omap34xx())
483 enable ? clk_enable(bank->dbck) : clk_disable(bank->dbck);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700484
485 __raw_writel(val, reg);
486}
487EXPORT_SYMBOL(omap_set_gpio_debounce);
488
489void omap_set_gpio_debounce_time(int gpio, int enc_time)
490{
491 struct gpio_bank *bank;
492 void __iomem *reg;
493
494 if (cpu_class_is_omap1())
495 return;
496
497 bank = get_gpio_bank(gpio);
498 reg = bank->base;
499
500 enc_time &= 0xff;
501 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
502 __raw_writel(enc_time, reg);
503}
504EXPORT_SYMBOL(omap_set_gpio_debounce_time);
505
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800506#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700507static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
508 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100509{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800510 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100511 u32 gpio_bit = 1 << gpio;
512
513 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100514 trigger & IRQ_TYPE_LEVEL_LOW);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100515 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100516 trigger & IRQ_TYPE_LEVEL_HIGH);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100517 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100518 trigger & IRQ_TYPE_EDGE_RISING);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100519 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100520 trigger & IRQ_TYPE_EDGE_FALLING);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700521
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800522 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
523 if (trigger != 0)
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700524 __raw_writel(1 << gpio, bank->base
525 + OMAP24XX_GPIO_SETWKUENA);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800526 else
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700527 __raw_writel(1 << gpio, bank->base
528 + OMAP24XX_GPIO_CLEARWKUENA);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800529 } else {
530 if (trigger != 0)
531 bank->enabled_non_wakeup_gpios |= gpio_bit;
532 else
533 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
534 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700535
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800536 bank->level_mask =
537 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
538 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100539}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800540#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100541
542static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
543{
544 void __iomem *reg = bank->base;
545 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100546
547 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800548#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100549 case METHOD_MPUIO:
550 reg += OMAP_MPUIO_GPIO_INT_EDGE;
551 l = __raw_readl(reg);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100552 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100553 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100554 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100555 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100556 else
557 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100558 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800559#endif
560#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100561 case METHOD_GPIO_1510:
562 reg += OMAP1510_GPIO_INT_CONTROL;
563 l = __raw_readl(reg);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100564 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100565 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100566 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100567 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100568 else
569 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100570 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800571#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800572#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100573 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100574 if (gpio & 0x08)
575 reg += OMAP1610_GPIO_EDGE_CTRL2;
576 else
577 reg += OMAP1610_GPIO_EDGE_CTRL1;
578 gpio &= 0x07;
579 l = __raw_readl(reg);
580 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100581 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100582 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100583 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100584 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800585 if (trigger)
586 /* Enable wake-up during idle for dynamic tick */
587 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
588 else
589 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100590 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800591#endif
592#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100593 case METHOD_GPIO_730:
594 reg += OMAP730_GPIO_INT_CONTROL;
595 l = __raw_readl(reg);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100596 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100597 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100598 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100599 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100600 else
601 goto bad;
602 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800603#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800604#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100605 case METHOD_GPIO_24XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800606 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100607 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800608#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100609 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100610 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100611 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100612 __raw_writel(l, reg);
613 return 0;
614bad:
615 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100616}
617
Tony Lindgren92105bb2005-09-07 17:20:26 +0100618static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100619{
620 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100621 unsigned gpio;
622 int retval;
David Brownella6472532008-03-03 04:33:30 -0800623 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100624
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800625 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100626 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
627 else
628 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100629
630 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100631 return -EINVAL;
632
David Brownelle5c56ed2006-12-06 17:13:59 -0800633 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100634 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800635
636 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800637 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800638 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100639 return -EINVAL;
640
David Brownell58781012006-12-06 17:14:10 -0800641 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800642 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100643 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800644 if (retval == 0) {
645 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
646 irq_desc[irq].status |= type;
647 }
David Brownella6472532008-03-03 04:33:30 -0800648 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800649
650 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
651 __set_irq_handler_unlocked(irq, handle_level_irq);
652 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
653 __set_irq_handler_unlocked(irq, handle_edge_irq);
654
Tony Lindgren92105bb2005-09-07 17:20:26 +0100655 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100656}
657
658static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
659{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100660 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100661
662 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800663#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100664 case METHOD_MPUIO:
665 /* MPUIO irqstatus is reset by reading the status register,
666 * so do nothing here */
667 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800668#endif
669#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100670 case METHOD_GPIO_1510:
671 reg += OMAP1510_GPIO_INT_STATUS;
672 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800673#endif
674#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100675 case METHOD_GPIO_1610:
676 reg += OMAP1610_GPIO_IRQSTATUS1;
677 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800678#endif
679#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100680 case METHOD_GPIO_730:
681 reg += OMAP730_GPIO_INT_STATUS;
682 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800683#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800684#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100685 case METHOD_GPIO_24XX:
686 reg += OMAP24XX_GPIO_IRQSTATUS1;
687 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800688#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100689 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800690 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100691 return;
692 }
693 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300694
695 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800696#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
697 if (cpu_is_omap24xx() || cpu_is_omap34xx())
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300698 __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800699#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100700}
701
702static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
703{
704 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
705}
706
Imre Deakea6dedd2006-06-26 16:16:00 -0700707static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
708{
709 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700710 int inv = 0;
711 u32 l;
712 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700713
714 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800715#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700716 case METHOD_MPUIO:
717 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -0700718 mask = 0xffff;
719 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700720 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800721#endif
722#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700723 case METHOD_GPIO_1510:
724 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700725 mask = 0xffff;
726 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700727 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800728#endif
729#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700730 case METHOD_GPIO_1610:
731 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700732 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700733 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800734#endif
735#ifdef CONFIG_ARCH_OMAP730
Imre Deakea6dedd2006-06-26 16:16:00 -0700736 case METHOD_GPIO_730:
737 reg += OMAP730_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700738 mask = 0xffffffff;
739 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700740 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800741#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800742#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Imre Deakea6dedd2006-06-26 16:16:00 -0700743 case METHOD_GPIO_24XX:
744 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700745 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700746 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800747#endif
Imre Deakea6dedd2006-06-26 16:16:00 -0700748 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800749 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700750 return 0;
751 }
752
Imre Deak99c47702006-06-26 16:16:07 -0700753 l = __raw_readl(reg);
754 if (inv)
755 l = ~l;
756 l &= mask;
757 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700758}
759
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100760static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
761{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100762 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100763 u32 l;
764
765 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800766#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100767 case METHOD_MPUIO:
768 reg += OMAP_MPUIO_GPIO_MASKIT;
769 l = __raw_readl(reg);
770 if (enable)
771 l &= ~(gpio_mask);
772 else
773 l |= gpio_mask;
774 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800775#endif
776#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100777 case METHOD_GPIO_1510:
778 reg += OMAP1510_GPIO_INT_MASK;
779 l = __raw_readl(reg);
780 if (enable)
781 l &= ~(gpio_mask);
782 else
783 l |= gpio_mask;
784 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800785#endif
786#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100787 case METHOD_GPIO_1610:
788 if (enable)
789 reg += OMAP1610_GPIO_SET_IRQENABLE1;
790 else
791 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
792 l = gpio_mask;
793 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800794#endif
795#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100796 case METHOD_GPIO_730:
797 reg += OMAP730_GPIO_INT_MASK;
798 l = __raw_readl(reg);
799 if (enable)
800 l &= ~(gpio_mask);
801 else
802 l |= gpio_mask;
803 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800804#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800805#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100806 case METHOD_GPIO_24XX:
807 if (enable)
808 reg += OMAP24XX_GPIO_SETIRQENABLE1;
809 else
810 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
811 l = gpio_mask;
812 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800813#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100814 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800815 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100816 return;
817 }
818 __raw_writel(l, reg);
819}
820
821static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
822{
823 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
824}
825
Tony Lindgren92105bb2005-09-07 17:20:26 +0100826/*
827 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
828 * 1510 does not seem to have a wake-up register. If JTAG is connected
829 * to the target, system will wake up always on GPIO events. While
830 * system is running all registered GPIO interrupts need to have wake-up
831 * enabled. When system is suspended, only selected GPIO interrupts need
832 * to have wake-up enabled.
833 */
834static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
835{
David Brownella6472532008-03-03 04:33:30 -0800836 unsigned long flags;
837
Tony Lindgren92105bb2005-09-07 17:20:26 +0100838 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800839#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -0800840 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100841 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -0800842 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800843 if (enable) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100844 bank->suspend_wakeup |= (1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800845 enable_irq_wake(bank->irq);
846 } else {
847 disable_irq_wake(bank->irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100848 bank->suspend_wakeup &= ~(1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800849 }
David Brownella6472532008-03-03 04:33:30 -0800850 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100851 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800852#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800853#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800854 case METHOD_GPIO_24XX:
David Brownell11a78b72006-12-06 17:14:11 -0800855 if (bank->non_wakeup_gpios & (1 << gpio)) {
856 printk(KERN_ERR "Unable to modify wakeup on "
857 "non-wakeup GPIO%d\n",
858 (bank - gpio_bank) * 32 + gpio);
859 return -EINVAL;
860 }
David Brownella6472532008-03-03 04:33:30 -0800861 spin_lock_irqsave(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800862 if (enable) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800863 bank->suspend_wakeup |= (1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800864 enable_irq_wake(bank->irq);
865 } else {
866 disable_irq_wake(bank->irq);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800867 bank->suspend_wakeup &= ~(1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800868 }
David Brownella6472532008-03-03 04:33:30 -0800869 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800870 return 0;
871#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100872 default:
873 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
874 bank->method);
875 return -EINVAL;
876 }
877}
878
Tony Lindgren4196dd62006-09-25 12:41:38 +0300879static void _reset_gpio(struct gpio_bank *bank, int gpio)
880{
881 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
882 _set_gpio_irqenable(bank, gpio, 0);
883 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100884 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300885}
886
Tony Lindgren92105bb2005-09-07 17:20:26 +0100887/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
888static int gpio_wake_enable(unsigned int irq, unsigned int enable)
889{
890 unsigned int gpio = irq - IH_GPIO_BASE;
891 struct gpio_bank *bank;
892 int retval;
893
894 if (check_gpio(gpio) < 0)
895 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -0800896 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100897 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100898
899 return retval;
900}
901
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100902int omap_request_gpio(int gpio)
903{
904 struct gpio_bank *bank;
David Brownella6472532008-03-03 04:33:30 -0800905 unsigned long flags;
David Brownell52e31342008-03-03 12:43:23 -0800906 int status;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100907
908 if (check_gpio(gpio) < 0)
909 return -EINVAL;
910
David Brownell52e31342008-03-03 12:43:23 -0800911 status = gpio_request(gpio, NULL);
912 if (status < 0)
913 return status;
914
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100915 bank = get_gpio_bank(gpio);
David Brownella6472532008-03-03 04:33:30 -0800916 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100917
Tony Lindgren4196dd62006-09-25 12:41:38 +0300918 /* Set trigger to none. You need to enable the desired trigger with
919 * request_irq() or set_irq_type().
920 */
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100921 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100922
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000923#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100924 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100925 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100926
Tony Lindgren92105bb2005-09-07 17:20:26 +0100927 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100928 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
929 __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
930 }
931#endif
David Brownella6472532008-03-03 04:33:30 -0800932 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100933
934 return 0;
935}
936
937void omap_free_gpio(int gpio)
938{
939 struct gpio_bank *bank;
David Brownella6472532008-03-03 04:33:30 -0800940 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100941
942 if (check_gpio(gpio) < 0)
943 return;
944 bank = get_gpio_bank(gpio);
David Brownella6472532008-03-03 04:33:30 -0800945 spin_lock_irqsave(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800946 if (unlikely(!gpiochip_is_requested(&bank->chip,
947 get_gpio_index(gpio)))) {
948 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100949 printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
950 dump_stack();
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100951 return;
952 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100953#ifdef CONFIG_ARCH_OMAP16XX
954 if (bank->method == METHOD_GPIO_1610) {
955 /* Disable wake-up during idle for dynamic tick */
956 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
957 __raw_writel(1 << get_gpio_index(gpio), reg);
958 }
959#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800960#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100961 if (bank->method == METHOD_GPIO_24XX) {
962 /* Disable wake-up during idle for dynamic tick */
963 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
964 __raw_writel(1 << get_gpio_index(gpio), reg);
965 }
966#endif
Tony Lindgren4196dd62006-09-25 12:41:38 +0300967 _reset_gpio(bank, gpio);
David Brownella6472532008-03-03 04:33:30 -0800968 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800969 gpio_free(gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100970}
971
972/*
973 * We need to unmask the GPIO bank interrupt as soon as possible to
974 * avoid missing GPIO interrupts for other lines in the bank.
975 * Then we need to mask-read-clear-unmask the triggered GPIO lines
976 * in the bank to avoid missing nested interrupts for a GPIO line.
977 * If we wait to unmask individual GPIO lines in the bank after the
978 * line's interrupt handler has been run, we may miss some nested
979 * interrupts.
980 */
Russell King10dd5ce2006-11-23 11:41:32 +0000981static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100982{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100983 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100984 u32 isr;
985 unsigned int gpio_irq;
986 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700987 u32 retrigger = 0;
988 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100989
990 desc->chip->ack(irq);
991
Thomas Gleixner418ca1f02006-07-01 22:32:41 +0100992 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -0800993#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100994 if (bank->method == METHOD_MPUIO)
995 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -0800996#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000997#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100998 if (bank->method == METHOD_GPIO_1510)
999 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1000#endif
1001#if defined(CONFIG_ARCH_OMAP16XX)
1002 if (bank->method == METHOD_GPIO_1610)
1003 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1004#endif
1005#ifdef CONFIG_ARCH_OMAP730
1006 if (bank->method == METHOD_GPIO_730)
1007 isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
1008#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001009#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001010 if (bank->method == METHOD_GPIO_24XX)
1011 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1012#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001013 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001014 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001015 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001016
Imre Deakea6dedd2006-06-26 16:16:00 -07001017 enabled = _get_gpio_irqbank_mask(bank);
1018 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001019
1020 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1021 isr &= 0x0000ffff;
1022
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001023 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001024 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001025 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001026
1027 /* clear edge sensitive interrupts before handler(s) are
1028 called so that we don't miss any interrupt occurred while
1029 executing them */
1030 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1031 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1032 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1033
1034 /* if there is only edge sensitive GPIO pin interrupts
1035 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001036 if (!level_mask && !unmasked) {
1037 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001038 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001039 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001040
Imre Deakea6dedd2006-06-26 16:16:00 -07001041 isr |= retrigger;
1042 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001043 if (!isr)
1044 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001045
Tony Lindgren92105bb2005-09-07 17:20:26 +01001046 gpio_irq = bank->virtual_irq_start;
1047 for (; isr != 0; isr >>= 1, gpio_irq++) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001048 if (!(isr & 1))
1049 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001050
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001051 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001052 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001053 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001054 /* if bank has any level sensitive GPIO pin interrupt
1055 configured, we must unmask the bank interrupt only after
1056 handler(s) are executed in order to avoid spurious bank
1057 interrupt */
1058 if (!unmasked)
1059 desc->chip->unmask(irq);
1060
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001061}
1062
Tony Lindgren4196dd62006-09-25 12:41:38 +03001063static void gpio_irq_shutdown(unsigned int irq)
1064{
1065 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001066 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001067
1068 _reset_gpio(bank, gpio);
1069}
1070
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001071static void gpio_ack_irq(unsigned int irq)
1072{
1073 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001074 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001075
1076 _clear_gpio_irqstatus(bank, gpio);
1077}
1078
1079static void gpio_mask_irq(unsigned int irq)
1080{
1081 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001082 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001083
1084 _set_gpio_irqenable(bank, gpio, 0);
1085}
1086
1087static void gpio_unmask_irq(unsigned int irq)
1088{
1089 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001090 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001091 unsigned int irq_mask = 1 << get_gpio_index(gpio);
1092
1093 /* For level-triggered GPIOs, the clearing must be done after
1094 * the HW source is cleared, thus after the handler has run */
1095 if (bank->level_mask & irq_mask) {
1096 _set_gpio_irqenable(bank, gpio, 0);
1097 _clear_gpio_irqstatus(bank, gpio);
1098 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001099
Kevin Hilman4de8c752008-01-16 21:56:14 -08001100 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001101}
1102
David Brownelle5c56ed2006-12-06 17:13:59 -08001103static struct irq_chip gpio_irq_chip = {
1104 .name = "GPIO",
1105 .shutdown = gpio_irq_shutdown,
1106 .ack = gpio_ack_irq,
1107 .mask = gpio_mask_irq,
1108 .unmask = gpio_unmask_irq,
1109 .set_type = gpio_irq_type,
1110 .set_wake = gpio_wake_enable,
1111};
1112
1113/*---------------------------------------------------------------------*/
1114
1115#ifdef CONFIG_ARCH_OMAP1
1116
1117/* MPUIO uses the always-on 32k clock */
1118
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001119static void mpuio_ack_irq(unsigned int irq)
1120{
1121 /* The ISR is reset automatically, so do nothing here. */
1122}
1123
1124static void mpuio_mask_irq(unsigned int irq)
1125{
1126 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001127 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001128
1129 _set_gpio_irqenable(bank, gpio, 0);
1130}
1131
1132static void mpuio_unmask_irq(unsigned int irq)
1133{
1134 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001135 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001136
1137 _set_gpio_irqenable(bank, gpio, 1);
1138}
1139
David Brownelle5c56ed2006-12-06 17:13:59 -08001140static struct irq_chip mpuio_irq_chip = {
1141 .name = "MPUIO",
1142 .ack = mpuio_ack_irq,
1143 .mask = mpuio_mask_irq,
1144 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001145 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001146#ifdef CONFIG_ARCH_OMAP16XX
1147 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1148 .set_wake = gpio_wake_enable,
1149#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001150};
1151
David Brownelle5c56ed2006-12-06 17:13:59 -08001152
1153#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1154
David Brownell11a78b72006-12-06 17:14:11 -08001155
1156#ifdef CONFIG_ARCH_OMAP16XX
1157
1158#include <linux/platform_device.h>
1159
1160static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
1161{
1162 struct gpio_bank *bank = platform_get_drvdata(pdev);
1163 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001164 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001165
David Brownella6472532008-03-03 04:33:30 -08001166 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001167 bank->saved_wakeup = __raw_readl(mask_reg);
1168 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001169 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001170
1171 return 0;
1172}
1173
1174static int omap_mpuio_resume_early(struct platform_device *pdev)
1175{
1176 struct gpio_bank *bank = platform_get_drvdata(pdev);
1177 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001178 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001179
David Brownella6472532008-03-03 04:33:30 -08001180 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001181 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001182 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001183
1184 return 0;
1185}
1186
1187/* use platform_driver for this, now that there's no longer any
1188 * point to sys_device (other than not disturbing old code).
1189 */
1190static struct platform_driver omap_mpuio_driver = {
1191 .suspend_late = omap_mpuio_suspend_late,
1192 .resume_early = omap_mpuio_resume_early,
1193 .driver = {
1194 .name = "mpuio",
1195 },
1196};
1197
1198static struct platform_device omap_mpuio_device = {
1199 .name = "mpuio",
1200 .id = -1,
1201 .dev = {
1202 .driver = &omap_mpuio_driver.driver,
1203 }
1204 /* could list the /proc/iomem resources */
1205};
1206
1207static inline void mpuio_init(void)
1208{
David Brownellfcf126d2007-04-02 12:46:47 -07001209 platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
1210
David Brownell11a78b72006-12-06 17:14:11 -08001211 if (platform_driver_register(&omap_mpuio_driver) == 0)
1212 (void) platform_device_register(&omap_mpuio_device);
1213}
1214
1215#else
1216static inline void mpuio_init(void) {}
1217#endif /* 16xx */
1218
David Brownelle5c56ed2006-12-06 17:13:59 -08001219#else
1220
1221extern struct irq_chip mpuio_irq_chip;
1222
1223#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001224static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001225
1226#endif
1227
1228/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001229
David Brownell52e31342008-03-03 12:43:23 -08001230/* REVISIT these are stupid implementations! replace by ones that
1231 * don't switch on METHOD_* and which mostly avoid spinlocks
1232 */
1233
1234static int gpio_input(struct gpio_chip *chip, unsigned offset)
1235{
1236 struct gpio_bank *bank;
1237 unsigned long flags;
1238
1239 bank = container_of(chip, struct gpio_bank, chip);
1240 spin_lock_irqsave(&bank->lock, flags);
1241 _set_gpio_direction(bank, offset, 1);
1242 spin_unlock_irqrestore(&bank->lock, flags);
1243 return 0;
1244}
1245
1246static int gpio_get(struct gpio_chip *chip, unsigned offset)
1247{
David Brownell0b84b5c2008-12-10 17:35:25 -08001248 return __omap_get_gpio_datain(chip->base + offset);
David Brownell52e31342008-03-03 12:43:23 -08001249}
1250
1251static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1252{
1253 struct gpio_bank *bank;
1254 unsigned long flags;
1255
1256 bank = container_of(chip, struct gpio_bank, chip);
1257 spin_lock_irqsave(&bank->lock, flags);
1258 _set_gpio_dataout(bank, offset, value);
1259 _set_gpio_direction(bank, offset, 0);
1260 spin_unlock_irqrestore(&bank->lock, flags);
1261 return 0;
1262}
1263
1264static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1265{
1266 struct gpio_bank *bank;
1267 unsigned long flags;
1268
1269 bank = container_of(chip, struct gpio_bank, chip);
1270 spin_lock_irqsave(&bank->lock, flags);
1271 _set_gpio_dataout(bank, offset, value);
1272 spin_unlock_irqrestore(&bank->lock, flags);
1273}
1274
David Brownella007b702008-12-10 17:35:25 -08001275static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1276{
1277 struct gpio_bank *bank;
1278
1279 bank = container_of(chip, struct gpio_bank, chip);
1280 return bank->virtual_irq_start + offset;
1281}
1282
David Brownell52e31342008-03-03 12:43:23 -08001283/*---------------------------------------------------------------------*/
1284
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001285static int initialized;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001286#if !defined(CONFIG_ARCH_OMAP3)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001287static struct clk * gpio_ick;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001288#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001289
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001290#if defined(CONFIG_ARCH_OMAP2)
1291static struct clk * gpio_fck;
1292#endif
1293
1294#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001295static struct clk * gpio5_ick;
1296static struct clk * gpio5_fck;
1297#endif
1298
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001299#if defined(CONFIG_ARCH_OMAP3)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001300static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
1301#endif
1302
David Brownell8ba55c52008-02-26 11:10:50 -08001303/* This lock class tells lockdep that GPIO irqs are in a different
1304 * category than their parents, so it won't report false recursion.
1305 */
1306static struct lock_class_key gpio_lock_class;
1307
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001308static int __init _omap_gpio_init(void)
1309{
1310 int i;
David Brownell52e31342008-03-03 12:43:23 -08001311 int gpio = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001312 struct gpio_bank *bank;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001313 char clk_name[11];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001314
1315 initialized = 1;
1316
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001317#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren6e60e792006-04-02 17:46:23 +01001318 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001319 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1320 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001321 printk("Could not get arm_gpio_ck\n");
1322 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001323 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001324 }
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001325#endif
1326#if defined(CONFIG_ARCH_OMAP2)
1327 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001328 gpio_ick = clk_get(NULL, "gpios_ick");
1329 if (IS_ERR(gpio_ick))
1330 printk("Could not get gpios_ick\n");
1331 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001332 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001333 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001334 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001335 printk("Could not get gpios_fck\n");
1336 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001337 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001338
1339 /*
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001340 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001341 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001342#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001343 if (cpu_is_omap2430()) {
1344 gpio5_ick = clk_get(NULL, "gpio5_ick");
1345 if (IS_ERR(gpio5_ick))
1346 printk("Could not get gpio5_ick\n");
1347 else
1348 clk_enable(gpio5_ick);
1349 gpio5_fck = clk_get(NULL, "gpio5_fck");
1350 if (IS_ERR(gpio5_fck))
1351 printk("Could not get gpio5_fck\n");
1352 else
1353 clk_enable(gpio5_fck);
1354 }
1355#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001356 }
1357#endif
1358
1359#if defined(CONFIG_ARCH_OMAP3)
1360 if (cpu_is_omap34xx()) {
1361 for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
1362 sprintf(clk_name, "gpio%d_ick", i + 1);
1363 gpio_iclks[i] = clk_get(NULL, clk_name);
1364 if (IS_ERR(gpio_iclks[i]))
1365 printk(KERN_ERR "Could not get %s\n", clk_name);
1366 else
1367 clk_enable(gpio_iclks[i]);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001368 }
1369 }
1370#endif
1371
Tony Lindgren92105bb2005-09-07 17:20:26 +01001372
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001373#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001374 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001375 printk(KERN_INFO "OMAP1510 GPIO hardware\n");
1376 gpio_bank_count = 2;
1377 gpio_bank = gpio_bank_1510;
1378 }
1379#endif
1380#if defined(CONFIG_ARCH_OMAP16XX)
1381 if (cpu_is_omap16xx()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001382 u32 rev;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001383
1384 gpio_bank_count = 5;
1385 gpio_bank = gpio_bank_1610;
Russell King7c7095a2008-09-05 15:49:14 +01001386 rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001387 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1388 (rev >> 4) & 0x0f, rev & 0x0f);
1389 }
1390#endif
1391#ifdef CONFIG_ARCH_OMAP730
1392 if (cpu_is_omap730()) {
1393 printk(KERN_INFO "OMAP730 GPIO hardware\n");
1394 gpio_bank_count = 7;
1395 gpio_bank = gpio_bank_730;
1396 }
1397#endif
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001398
Tony Lindgren92105bb2005-09-07 17:20:26 +01001399#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001400 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001401 int rev;
1402
1403 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001404 gpio_bank = gpio_bank_242x;
Russell King7c7095a2008-09-05 15:49:14 +01001405 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001406 printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
1407 (rev >> 4) & 0x0f, rev & 0x0f);
1408 }
1409 if (cpu_is_omap243x()) {
1410 int rev;
1411
1412 gpio_bank_count = 5;
1413 gpio_bank = gpio_bank_243x;
Russell King7c7095a2008-09-05 15:49:14 +01001414 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001415 printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001416 (rev >> 4) & 0x0f, rev & 0x0f);
1417 }
1418#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001419#ifdef CONFIG_ARCH_OMAP34XX
1420 if (cpu_is_omap34xx()) {
1421 int rev;
1422
1423 gpio_bank_count = OMAP34XX_NR_GPIOS;
1424 gpio_bank = gpio_bank_34xx;
Russell King7c7095a2008-09-05 15:49:14 +01001425 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001426 printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
1427 (rev >> 4) & 0x0f, rev & 0x0f);
1428 }
1429#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001430 for (i = 0; i < gpio_bank_count; i++) {
1431 int j, gpio_count = 16;
1432
1433 bank = &gpio_bank[i];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001434 spin_lock_init(&bank->lock);
David Brownelle5c56ed2006-12-06 17:13:59 -08001435 if (bank_is_mpuio(bank))
Russell King7c7095a2008-09-05 15:49:14 +01001436 __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001437 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001438 __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
1439 __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
1440 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001441 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001442 __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
1443 __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001444 __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001445 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001446 if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001447 __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
1448 __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
1449
1450 gpio_count = 32; /* 730 has 32-bit GPIOs */
1451 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001452
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001453#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001454 if (bank->method == METHOD_GPIO_24XX) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001455 static const u32 non_wakeup_gpios[] = {
1456 0xe203ffc0, 0x08700040
1457 };
1458
Tony Lindgren92105bb2005-09-07 17:20:26 +01001459 __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
1460 __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001461 __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1462
1463 /* Initialize interface clock ungated, module enabled */
1464 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001465 if (i < ARRAY_SIZE(non_wakeup_gpios))
1466 bank->non_wakeup_gpios = non_wakeup_gpios[i];
Tony Lindgren92105bb2005-09-07 17:20:26 +01001467 gpio_count = 32;
1468 }
1469#endif
David Brownell52e31342008-03-03 12:43:23 -08001470
1471 /* REVISIT eventually switch from OMAP-specific gpio structs
1472 * over to the generic ones
1473 */
1474 bank->chip.direction_input = gpio_input;
1475 bank->chip.get = gpio_get;
1476 bank->chip.direction_output = gpio_output;
1477 bank->chip.set = gpio_set;
David Brownella007b702008-12-10 17:35:25 -08001478 bank->chip.to_irq = gpio_2irq;
David Brownell52e31342008-03-03 12:43:23 -08001479 if (bank_is_mpuio(bank)) {
1480 bank->chip.label = "mpuio";
Russell King69114a42008-09-03 10:15:26 +01001481#ifdef CONFIG_ARCH_OMAP16XX
David Brownelld8f388d2008-07-25 01:46:07 -07001482 bank->chip.dev = &omap_mpuio_device.dev;
1483#endif
David Brownell52e31342008-03-03 12:43:23 -08001484 bank->chip.base = OMAP_MPUIO(0);
1485 } else {
1486 bank->chip.label = "gpio";
1487 bank->chip.base = gpio;
1488 gpio += gpio_count;
1489 }
1490 bank->chip.ngpio = gpio_count;
1491
1492 gpiochip_add(&bank->chip);
1493
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001494 for (j = bank->virtual_irq_start;
1495 j < bank->virtual_irq_start + gpio_count; j++) {
David Brownell8ba55c52008-02-26 11:10:50 -08001496 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
David Brownell58781012006-12-06 17:14:10 -08001497 set_irq_chip_data(j, bank);
David Brownelle5c56ed2006-12-06 17:13:59 -08001498 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001499 set_irq_chip(j, &mpuio_irq_chip);
1500 else
1501 set_irq_chip(j, &gpio_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +00001502 set_irq_handler(j, handle_simple_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001503 set_irq_flags(j, IRQF_VALID);
1504 }
1505 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1506 set_irq_data(bank->irq, bank);
Jouni Hogander89db9482008-12-10 17:35:24 -08001507
1508 if (cpu_is_omap34xx()) {
1509 sprintf(clk_name, "gpio%d_dbck", i + 1);
1510 bank->dbck = clk_get(NULL, clk_name);
1511 if (IS_ERR(bank->dbck))
1512 printk(KERN_ERR "Could not get %s\n", clk_name);
1513 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001514 }
1515
1516 /* Enable system clock for GPIO module.
1517 * The CAM_CLK_CTRL *is* really the right place. */
Tony Lindgren92105bb2005-09-07 17:20:26 +01001518 if (cpu_is_omap16xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001519 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
1520
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001521 /* Enable autoidle for the OCP interface */
1522 if (cpu_is_omap24xx())
1523 omap_writel(1 << 0, 0x48019010);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001524 if (cpu_is_omap34xx())
1525 omap_writel(1 << 0, 0x48306814);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001526
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001527 return 0;
1528}
1529
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001530#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001531static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1532{
1533 int i;
1534
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001535 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001536 return 0;
1537
1538 for (i = 0; i < gpio_bank_count; i++) {
1539 struct gpio_bank *bank = &gpio_bank[i];
1540 void __iomem *wake_status;
1541 void __iomem *wake_clear;
1542 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001543 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001544
1545 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001546#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001547 case METHOD_GPIO_1610:
1548 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1549 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1550 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1551 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001552#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001553#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001554 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001555 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001556 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1557 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1558 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001559#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001560 default:
1561 continue;
1562 }
1563
David Brownella6472532008-03-03 04:33:30 -08001564 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001565 bank->saved_wakeup = __raw_readl(wake_status);
1566 __raw_writel(0xffffffff, wake_clear);
1567 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001568 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001569 }
1570
1571 return 0;
1572}
1573
1574static int omap_gpio_resume(struct sys_device *dev)
1575{
1576 int i;
1577
Tero Kristo723fdb72008-11-26 14:35:16 -08001578 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001579 return 0;
1580
1581 for (i = 0; i < gpio_bank_count; i++) {
1582 struct gpio_bank *bank = &gpio_bank[i];
1583 void __iomem *wake_clear;
1584 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001585 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001586
1587 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001588#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001589 case METHOD_GPIO_1610:
1590 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1591 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1592 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001593#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001594#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001595 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001596 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1597 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001598 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001599#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001600 default:
1601 continue;
1602 }
1603
David Brownella6472532008-03-03 04:33:30 -08001604 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001605 __raw_writel(0xffffffff, wake_clear);
1606 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001607 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001608 }
1609
1610 return 0;
1611}
1612
1613static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001614 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001615 .suspend = omap_gpio_suspend,
1616 .resume = omap_gpio_resume,
1617};
1618
1619static struct sys_device omap_gpio_device = {
1620 .id = 0,
1621 .cls = &omap_gpio_sysclass,
1622};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001623
1624#endif
1625
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001626#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001627
1628static int workaround_enabled;
1629
1630void omap2_gpio_prepare_for_retention(void)
1631{
1632 int i, c = 0;
1633
1634 /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
1635 * IRQs will be generated. See OMAP2420 Errata item 1.101. */
1636 for (i = 0; i < gpio_bank_count; i++) {
1637 struct gpio_bank *bank = &gpio_bank[i];
1638 u32 l1, l2;
1639
1640 if (!(bank->enabled_non_wakeup_gpios))
1641 continue;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001642#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001643 bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1644 l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1645 l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001646#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001647 bank->saved_fallingdetect = l1;
1648 bank->saved_risingdetect = l2;
1649 l1 &= ~bank->enabled_non_wakeup_gpios;
1650 l2 &= ~bank->enabled_non_wakeup_gpios;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001651#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001652 __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1653 __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001654#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001655 c++;
1656 }
1657 if (!c) {
1658 workaround_enabled = 0;
1659 return;
1660 }
1661 workaround_enabled = 1;
1662}
1663
1664void omap2_gpio_resume_after_retention(void)
1665{
1666 int i;
1667
1668 if (!workaround_enabled)
1669 return;
1670 for (i = 0; i < gpio_bank_count; i++) {
1671 struct gpio_bank *bank = &gpio_bank[i];
1672 u32 l;
1673
1674 if (!(bank->enabled_non_wakeup_gpios))
1675 continue;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001676#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001677 __raw_writel(bank->saved_fallingdetect,
1678 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1679 __raw_writel(bank->saved_risingdetect,
1680 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001681#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001682 /* Check if any of the non-wakeup interrupt GPIOs have changed
1683 * state. If so, generate an IRQ by software. This is
1684 * horribly racy, but it's the best we can do to work around
1685 * this silicon bug. */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001686#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001687 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001688#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001689 l ^= bank->saved_datain;
1690 l &= bank->non_wakeup_gpios;
1691 if (l) {
1692 u32 old0, old1;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001693#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001694 old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1695 old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1696 __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1697 __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1698 __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1699 __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001700#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001701 }
1702 }
1703
1704}
1705
Tony Lindgren92105bb2005-09-07 17:20:26 +01001706#endif
1707
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001708/*
1709 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001710 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001711 */
David Brownell277d58e2006-12-06 17:13:59 -08001712int __init omap_gpio_init(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001713{
1714 if (!initialized)
1715 return _omap_gpio_init();
1716 else
1717 return 0;
1718}
1719
Tony Lindgren92105bb2005-09-07 17:20:26 +01001720static int __init omap_gpio_sysinit(void)
1721{
1722 int ret = 0;
1723
1724 if (!initialized)
1725 ret = _omap_gpio_init();
1726
David Brownell11a78b72006-12-06 17:14:11 -08001727 mpuio_init();
1728
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001729#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1730 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001731 if (ret == 0) {
1732 ret = sysdev_class_register(&omap_gpio_sysclass);
1733 if (ret == 0)
1734 ret = sysdev_register(&omap_gpio_device);
1735 }
1736 }
1737#endif
1738
1739 return ret;
1740}
1741
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001742EXPORT_SYMBOL(omap_request_gpio);
1743EXPORT_SYMBOL(omap_free_gpio);
1744EXPORT_SYMBOL(omap_set_gpio_direction);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001745
Tony Lindgren92105bb2005-09-07 17:20:26 +01001746arch_initcall(omap_gpio_sysinit);
David Brownellb9772a22006-12-06 17:13:53 -08001747
1748
1749#ifdef CONFIG_DEBUG_FS
1750
1751#include <linux/debugfs.h>
1752#include <linux/seq_file.h>
1753
1754static int gpio_is_input(struct gpio_bank *bank, int mask)
1755{
1756 void __iomem *reg = bank->base;
1757
1758 switch (bank->method) {
1759 case METHOD_MPUIO:
1760 reg += OMAP_MPUIO_IO_CNTL;
1761 break;
1762 case METHOD_GPIO_1510:
1763 reg += OMAP1510_GPIO_DIR_CONTROL;
1764 break;
1765 case METHOD_GPIO_1610:
1766 reg += OMAP1610_GPIO_DIRECTION;
1767 break;
1768 case METHOD_GPIO_730:
1769 reg += OMAP730_GPIO_DIR_CONTROL;
1770 break;
1771 case METHOD_GPIO_24XX:
1772 reg += OMAP24XX_GPIO_OE;
1773 break;
1774 }
1775 return __raw_readl(reg) & mask;
1776}
1777
1778
1779static int dbg_gpio_show(struct seq_file *s, void *unused)
1780{
1781 unsigned i, j, gpio;
1782
1783 for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
1784 struct gpio_bank *bank = gpio_bank + i;
1785 unsigned bankwidth = 16;
1786 u32 mask = 1;
1787
David Brownelle5c56ed2006-12-06 17:13:59 -08001788 if (bank_is_mpuio(bank))
David Brownellb9772a22006-12-06 17:13:53 -08001789 gpio = OMAP_MPUIO(0);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001790 else if (cpu_class_is_omap2() || cpu_is_omap730())
David Brownellb9772a22006-12-06 17:13:53 -08001791 bankwidth = 32;
1792
1793 for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
1794 unsigned irq, value, is_in, irqstat;
David Brownell52e31342008-03-03 12:43:23 -08001795 const char *label;
David Brownellb9772a22006-12-06 17:13:53 -08001796
David Brownell52e31342008-03-03 12:43:23 -08001797 label = gpiochip_is_requested(&bank->chip, j);
1798 if (!label)
David Brownellb9772a22006-12-06 17:13:53 -08001799 continue;
1800
1801 irq = bank->virtual_irq_start + j;
David Brownell0b84b5c2008-12-10 17:35:25 -08001802 value = gpio_get_value(gpio);
David Brownellb9772a22006-12-06 17:13:53 -08001803 is_in = gpio_is_input(bank, mask);
1804
David Brownelle5c56ed2006-12-06 17:13:59 -08001805 if (bank_is_mpuio(bank))
David Brownell52e31342008-03-03 12:43:23 -08001806 seq_printf(s, "MPUIO %2d ", j);
David Brownellb9772a22006-12-06 17:13:53 -08001807 else
David Brownell52e31342008-03-03 12:43:23 -08001808 seq_printf(s, "GPIO %3d ", gpio);
Jarkko Nikula21c867f2008-12-10 17:35:24 -08001809 seq_printf(s, "(%-20.20s): %s %s",
David Brownell52e31342008-03-03 12:43:23 -08001810 label,
David Brownellb9772a22006-12-06 17:13:53 -08001811 is_in ? "in " : "out",
1812 value ? "hi" : "lo");
1813
David Brownell52e31342008-03-03 12:43:23 -08001814/* FIXME for at least omap2, show pullup/pulldown state */
1815
David Brownellb9772a22006-12-06 17:13:53 -08001816 irqstat = irq_desc[irq].status;
1817 if (is_in && ((bank->suspend_wakeup & mask)
1818 || irqstat & IRQ_TYPE_SENSE_MASK)) {
1819 char *trigger = NULL;
1820
1821 switch (irqstat & IRQ_TYPE_SENSE_MASK) {
1822 case IRQ_TYPE_EDGE_FALLING:
1823 trigger = "falling";
1824 break;
1825 case IRQ_TYPE_EDGE_RISING:
1826 trigger = "rising";
1827 break;
1828 case IRQ_TYPE_EDGE_BOTH:
1829 trigger = "bothedge";
1830 break;
1831 case IRQ_TYPE_LEVEL_LOW:
1832 trigger = "low";
1833 break;
1834 case IRQ_TYPE_LEVEL_HIGH:
1835 trigger = "high";
1836 break;
1837 case IRQ_TYPE_NONE:
David Brownell52e31342008-03-03 12:43:23 -08001838 trigger = "(?)";
David Brownellb9772a22006-12-06 17:13:53 -08001839 break;
1840 }
David Brownell52e31342008-03-03 12:43:23 -08001841 seq_printf(s, ", irq-%d %-8s%s",
David Brownellb9772a22006-12-06 17:13:53 -08001842 irq, trigger,
1843 (bank->suspend_wakeup & mask)
1844 ? " wakeup" : "");
1845 }
1846 seq_printf(s, "\n");
1847 }
1848
David Brownelle5c56ed2006-12-06 17:13:59 -08001849 if (bank_is_mpuio(bank)) {
David Brownellb9772a22006-12-06 17:13:53 -08001850 seq_printf(s, "\n");
1851 gpio = 0;
1852 }
1853 }
1854 return 0;
1855}
1856
1857static int dbg_gpio_open(struct inode *inode, struct file *file)
1858{
David Brownelle5c56ed2006-12-06 17:13:59 -08001859 return single_open(file, dbg_gpio_show, &inode->i_private);
David Brownellb9772a22006-12-06 17:13:53 -08001860}
1861
1862static const struct file_operations debug_fops = {
1863 .open = dbg_gpio_open,
1864 .read = seq_read,
1865 .llseek = seq_lseek,
1866 .release = single_release,
1867};
1868
1869static int __init omap_gpio_debuginit(void)
1870{
David Brownelle5c56ed2006-12-06 17:13:59 -08001871 (void) debugfs_create_file("omap_gpio", S_IRUGO,
1872 NULL, NULL, &debug_fops);
David Brownellb9772a22006-12-06 17:13:53 -08001873 return 0;
1874}
1875late_initcall(omap_gpio_debuginit);
1876#endif