blob: 04dab2fcf862fd39705323941eeb560aa6d3ca85 [file] [log] [blame]
Tony Lindgrenc5957132008-03-18 14:53:17 +02001#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
2#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
3
4/*
5 * OMAP3430 Clock Management register bits
6 *
7 * Copyright (C) 2007-2008 Texas Instruments, Inc.
8 * Copyright (C) 2007-2008 Nokia Corporation
9 *
10 * Written by Paul Walmsley
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgrenc5957132008-03-18 14:53:17 +020017#define OMAP3430ES2_EN_MMC3_SHIFT 30
Tony Lindgrenc5957132008-03-18 14:53:17 +020018#define OMAP3430_EN_MSPRO_SHIFT 23
Tony Lindgrenc5957132008-03-18 14:53:17 +020019#define OMAP3430_EN_HDQ_SHIFT 22
Tony Lindgrenc5957132008-03-18 14:53:17 +020020#define OMAP3430ES1_EN_FSHOSTUSB_SHIFT 5
Tony Lindgrenc5957132008-03-18 14:53:17 +020021#define OMAP3430ES1_EN_D2D_SHIFT 3
Tony Lindgrenc5957132008-03-18 14:53:17 +020022#define OMAP3430_EN_SSI_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +020023#define OMAP3430ES2_EN_USBTLL_SHIFT 2
Tony Lindgrenc5957132008-03-18 14:53:17 +020024#define OMAP3430_EN_WDT2_SHIFT 5
Tony Lindgrenc5957132008-03-18 14:53:17 +020025#define OMAP3430_EN_CAM_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +020026#define OMAP3430_EN_WDT3_SHIFT 12
Kevin Hilmandfa6d6f2010-02-24 12:05:48 -070027#define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK (1 << 0)
Hiroshi DOYU31c203d2008-04-01 10:11:22 +030028#define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +020029#define OMAP3430_IVA2_DPLL_FREQSEL_MASK (0xf << 4)
30#define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT 3
Tony Lindgrenc5957132008-03-18 14:53:17 +020031#define OMAP3430_EN_IVA2_DPLL_MASK (0x7 << 0)
Tero Kristoed733612012-09-03 11:50:52 -060032#define OMAP3430_ST_IVA2_SHIFT 0
Paul Walmsley542313c2008-07-03 12:24:45 +030033#define OMAP3430_ST_IVA2_CLK_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020034#define OMAP3430_AUTO_IVA2_DPLL_MASK (0x7 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020035#define OMAP3430_IVA2_CLK_SRC_SHIFT 19
Rajendra Nayak99e79382012-11-02 05:02:58 -060036#define OMAP3430_IVA2_CLK_SRC_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +020037#define OMAP3430_IVA2_DPLL_MULT_MASK (0x7ff << 8)
Tony Lindgrenc5957132008-03-18 14:53:17 +020038#define OMAP3430_IVA2_DPLL_DIV_MASK (0x7f << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020039#define OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT 0
Rajendra Nayak99e79382012-11-02 05:02:58 -060040#define OMAP3430_IVA2_DPLL_CLKOUT_DIV_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +020041#define OMAP3430_CLKTRCTRL_IVA2_MASK (0x3 << 0)
Paul Walmsley801954d2008-08-19 11:08:44 +030042#define OMAP3430_CLKACTIVITY_IVA2_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020043#define OMAP3430_MPU_DPLL_FREQSEL_MASK (0xf << 4)
44#define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT 3
Tony Lindgrenc5957132008-03-18 14:53:17 +020045#define OMAP3430_EN_MPU_DPLL_MASK (0x7 << 0)
Paul Walmsley542313c2008-07-03 12:24:45 +030046#define OMAP3430_ST_MPU_CLK_SHIFT 0
Roman Tereshonkov3760d312008-03-13 21:35:09 +020047#define OMAP3430_ST_MPU_CLK_MASK (1 << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -060048#define OMAP3430_ST_MPU_CLK_WIDTH 1
Tony Lindgrenc5957132008-03-18 14:53:17 +020049#define OMAP3430_AUTO_MPU_DPLL_MASK (0x7 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020050#define OMAP3430_MPU_CLK_SRC_SHIFT 19
Rajendra Nayak99e79382012-11-02 05:02:58 -060051#define OMAP3430_MPU_CLK_SRC_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +020052#define OMAP3430_MPU_DPLL_MULT_MASK (0x7ff << 8)
Tony Lindgrenc5957132008-03-18 14:53:17 +020053#define OMAP3430_MPU_DPLL_DIV_MASK (0x7f << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020054#define OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT 0
Rajendra Nayak99e79382012-11-02 05:02:58 -060055#define OMAP3430_MPU_DPLL_CLKOUT_DIV_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +020056#define OMAP3430_CLKTRCTRL_MPU_MASK (0x3 << 0)
Kevin Hilman8111b222009-04-28 15:27:44 -070057#define OMAP3430_EN_MODEM_SHIFT 31
Tony Lindgrenc5957132008-03-18 14:53:17 +020058#define OMAP3430_EN_ICR_SHIFT 29
Tony Lindgrenc5957132008-03-18 14:53:17 +020059#define OMAP3430_EN_AES2_SHIFT 28
Tony Lindgrenc5957132008-03-18 14:53:17 +020060#define OMAP3430_EN_SHA12_SHIFT 27
Tony Lindgrenc5957132008-03-18 14:53:17 +020061#define OMAP3430_EN_DES2_SHIFT 26
Tony Lindgrenc5957132008-03-18 14:53:17 +020062#define OMAP3430ES1_EN_FAC_SHIFT 8
Tony Lindgrenc5957132008-03-18 14:53:17 +020063#define OMAP3430_EN_MAILBOXES_SHIFT 7
Tony Lindgrenc5957132008-03-18 14:53:17 +020064#define OMAP3430_EN_OMAPCTRL_SHIFT 6
Kevin Hilman8111b222009-04-28 15:27:44 -070065#define OMAP3430_EN_SAD2D_SHIFT 3
Tony Lindgrenc5957132008-03-18 14:53:17 +020066#define OMAP3430_EN_SDRC_SHIFT 1
Ranjith Lohithakshan3cc4a2f2010-02-24 12:05:55 -070067#define AM35XX_EN_IPSS_SHIFT 4
Tony Lindgrenc5957132008-03-18 14:53:17 +020068#define OMAP3430_EN_PKA_SHIFT 4
Tony Lindgrenc5957132008-03-18 14:53:17 +020069#define OMAP3430_EN_AES1_SHIFT 3
Tony Lindgrenc5957132008-03-18 14:53:17 +020070#define OMAP3430_EN_RNG_SHIFT 2
Tony Lindgrenc5957132008-03-18 14:53:17 +020071#define OMAP3430_EN_SHA11_SHIFT 1
Tony Lindgrenc5957132008-03-18 14:53:17 +020072#define OMAP3430_EN_DES1_SHIFT 0
Kevin Hilman8111b222009-04-28 15:27:44 -070073#define OMAP3430_EN_MAD2D_SHIFT 3
Tony Lindgrenc5957132008-03-18 14:53:17 +020074#define OMAP3430ES2_EN_TS_SHIFT 1
Tony Lindgrenc5957132008-03-18 14:53:17 +020075#define OMAP3430ES2_EN_CPEFUSE_SHIFT 0
Paul Walmsleyda0747d2009-01-28 12:18:22 -070076#define OMAP3430_ST_AES2_SHIFT 28
Paul Walmsleyda0747d2009-01-28 12:18:22 -070077#define OMAP3430_ST_SHA12_SHIFT 27
Paul Walmsleybf765232012-06-27 14:53:46 -060078#define AM35XX_ST_UART4_SHIFT 23
Paul Walmsleyda0747d2009-01-28 12:18:22 -070079#define OMAP3430_ST_HDQ_SHIFT 22
Paul Walmsleyda0747d2009-01-28 12:18:22 -070080#define OMAP3430ES2_ST_SSI_IDLE_SHIFT 8
Paul Walmsleyda0747d2009-01-28 12:18:22 -070081#define OMAP3430_ST_MAILBOXES_SHIFT 7
Tero Kristo8f993a02012-09-23 17:28:21 -060082#define OMAP3430_ST_SAD2D_SHIFT 3
Paul Walmsleyda0747d2009-01-28 12:18:22 -070083#define OMAP3430_ST_SDMA_SHIFT 2
Ranjith Lohithakshan3cc4a2f2010-02-24 12:05:55 -070084#define AM35XX_ST_IPSS_SHIFT 5
Tony Lindgrenc5957132008-03-18 14:53:17 +020085#define OMAP3430ES2_ST_USBTLL_SHIFT 2
Tony Lindgrenc5957132008-03-18 14:53:17 +020086#define OMAP3430_CLKSEL_SSI_MASK (0xf << 8)
87#define OMAP3430_CLKSEL_GPT11_MASK (1 << 7)
Tony Lindgrenc5957132008-03-18 14:53:17 +020088#define OMAP3430_CLKSEL_GPT10_MASK (1 << 6)
Tony Lindgrenc5957132008-03-18 14:53:17 +020089#define OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK (0x3 << 4)
90#define OMAP3430_CLKSEL_L4_SHIFT 2
Rajendra Nayak99e79382012-11-02 05:02:58 -060091#define OMAP3430_CLKSEL_L4_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +020092#define OMAP3430_CLKSEL_L3_SHIFT 0
Rajendra Nayak99e79382012-11-02 05:02:58 -060093#define OMAP3430_CLKSEL_L3_WIDTH 2
Vishwanath BS7356f0b2010-02-22 22:09:10 -070094#define OMAP3630_CLKSEL_96M_MASK (0x3 << 12)
Tony Lindgrenc5957132008-03-18 14:53:17 +020095#define OMAP3430ES1_CLKTRCTRL_D2D_MASK (0x3 << 4)
Tony Lindgrenc5957132008-03-18 14:53:17 +020096#define OMAP3430_CLKTRCTRL_L4_MASK (0x3 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +020097#define OMAP3430_CLKTRCTRL_L3_MASK (0x3 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020098#define OMAP3430ES1_EN_3D_SHIFT 2
Tony Lindgrenc5957132008-03-18 14:53:17 +020099#define OMAP3430ES1_EN_2D_SHIFT 1
Tony Lindgrenc5957132008-03-18 14:53:17 +0200100#define OMAP3430ES1_CLKTRCTRL_GFX_MASK (0x3 << 0)
Daniel Stone712d7c82009-01-27 19:13:05 -0700101#define OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT 1
Daniel Stone712d7c82009-01-27 19:13:05 -0700102#define OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +0200103#define OMAP3430ES2_CLKSEL_SGX_MASK (0x7 << 0)
Paul Walmsley801954d2008-08-19 11:08:44 +0300104#define OMAP3430ES2_CLKTRCTRL_SGX_MASK (0x3 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200105#define OMAP3430ES2_EN_USIMOCP_SHIFT 9
Tony Lindgrenc5957132008-03-18 14:53:17 +0200106#define OMAP3430_EN_WDT1_SHIFT 4
Tony Lindgrenc5957132008-03-18 14:53:17 +0200107#define OMAP3430_EN_32KSYNC_SHIFT 2
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700108#define OMAP3430_ST_WDT2_SHIFT 5
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700109#define OMAP3430_ST_32KSYNC_SHIFT 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200110#define OMAP3430ES2_CLKSEL_USIMOCP_MASK (0xf << 3)
111#define OMAP3430_CLKSEL_RM_SHIFT 1
Rajendra Nayak99e79382012-11-02 05:02:58 -0600112#define OMAP3430_CLKSEL_RM_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200113#define OMAP3430_CLKSEL_GPT1_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200114#define OMAP3430_PWRDN_EMU_PERIPH_SHIFT 31
115#define OMAP3430_PWRDN_CAM_SHIFT 30
116#define OMAP3430_PWRDN_DSS1_SHIFT 29
117#define OMAP3430_PWRDN_TV_SHIFT 28
118#define OMAP3430_PWRDN_96M_SHIFT 27
Tony Lindgrenc5957132008-03-18 14:53:17 +0200119#define OMAP3430_PERIPH_DPLL_FREQSEL_MASK (0xf << 20)
120#define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT 19
Tony Lindgrenc5957132008-03-18 14:53:17 +0200121#define OMAP3430_EN_PERIPH_DPLL_MASK (0x7 << 16)
122#define OMAP3430_PWRDN_EMU_CORE_SHIFT 12
Tony Lindgrenc5957132008-03-18 14:53:17 +0200123#define OMAP3430_CORE_DPLL_FREQSEL_MASK (0xf << 4)
124#define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT 3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200125#define OMAP3430_EN_CORE_DPLL_MASK (0x7 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200126#define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK (0xf << 4)
127#define OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT 3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200128#define OMAP3430ES2_EN_PERIPH2_DPLL_MASK (0x7 << 0)
Paul Walmsley542313c2008-07-03 12:24:45 +0300129#define OMAP3430_ST_PERIPH_CLK_MASK (1 << 1)
Paul Walmsley542313c2008-07-03 12:24:45 +0300130#define OMAP3430_ST_CORE_CLK_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200131#define OMAP3430ES2_ST_PERIPH2_CLK_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200132#define OMAP3430_AUTO_PERIPH_DPLL_MASK (0x7 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200133#define OMAP3430_AUTO_CORE_DPLL_MASK (0x7 << 0)
Paul Walmsley542313c2008-07-03 12:24:45 +0300134#define OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK (0x7 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200135#define OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT 27
Rajendra Nayak99e79382012-11-02 05:02:58 -0600136#define OMAP3430_CORE_DPLL_CLKOUT_DIV_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +0200137#define OMAP3430_CORE_DPLL_MULT_MASK (0x7ff << 16)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200138#define OMAP3430_CORE_DPLL_DIV_MASK (0x7f << 8)
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700139#define OMAP3430_SOURCE_96M_SHIFT 6
Rajendra Nayak99e79382012-11-02 05:02:58 -0600140#define OMAP3430_SOURCE_96M_WIDTH 1
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700141#define OMAP3430_SOURCE_54M_SHIFT 5
Rajendra Nayak99e79382012-11-02 05:02:58 -0600142#define OMAP3430_SOURCE_54M_WIDTH 1
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700143#define OMAP3430_SOURCE_48M_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200144#define OMAP3430_PERIPH_DPLL_MULT_MASK (0x7ff << 8)
Richard Woodruff358965d2010-02-22 22:09:08 -0700145#define OMAP3630_PERIPH_DPLL_MULT_MASK (0xfff << 8)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200146#define OMAP3430_PERIPH_DPLL_DIV_MASK (0x7f << 0)
Richard Woodruff358965d2010-02-22 22:09:08 -0700147#define OMAP3630_PERIPH_DPLL_DCO_SEL_MASK (0x7 << 21)
Richard Woodruff358965d2010-02-22 22:09:08 -0700148#define OMAP3630_PERIPH_DPLL_SD_DIV_MASK (0xff << 24)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200149#define OMAP3430_DIV_96M_SHIFT 0
Rajendra Nayak99e79382012-11-02 05:02:58 -0600150#define OMAP3630_DIV_96M_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200151#define OMAP3430ES2_PERIPH2_DPLL_MULT_MASK (0x7ff << 8)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200152#define OMAP3430ES2_PERIPH2_DPLL_DIV_MASK (0x7f << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200153#define OMAP3430ES2_DIV_120M_SHIFT 0
Rajendra Nayak99e79382012-11-02 05:02:58 -0600154#define OMAP3430ES2_DIV_120M_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +0200155#define OMAP3430_CLKOUT2_EN_SHIFT 7
Tony Lindgrenc5957132008-03-18 14:53:17 +0200156#define OMAP3430_CLKOUT2_DIV_SHIFT 3
Rajendra Nayak99e79382012-11-02 05:02:58 -0600157#define OMAP3430_CLKOUT2_DIV_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200158#define OMAP3430_CLKOUT2SOURCE_MASK (0x3 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200159#define OMAP3430_EN_TV_SHIFT 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200160#define OMAP3430_EN_DSS2_SHIFT 1
Tony Lindgrenc5957132008-03-18 14:53:17 +0200161#define OMAP3430_EN_DSS1_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +0200162#define OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT 0
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700163#define OMAP3430ES2_ST_DSS_IDLE_SHIFT 1
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700164#define OMAP3430ES2_ST_DSS_STDBY_SHIFT 0
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700165#define OMAP3430ES1_ST_DSS_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +0200166#define OMAP3430_CLKSEL_TV_SHIFT 8
Rajendra Nayak99e79382012-11-02 05:02:58 -0600167#define OMAP3630_CLKSEL_TV_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200168#define OMAP3430_CLKSEL_DSS1_SHIFT 0
Rajendra Nayak99e79382012-11-02 05:02:58 -0600169#define OMAP3630_CLKSEL_DSS1_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200170#define OMAP3430_CLKTRCTRL_DSS_MASK (0x3 << 0)
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -0700171#define OMAP3430_EN_CSI2_SHIFT 1
Tony Lindgrenc5957132008-03-18 14:53:17 +0200172#define OMAP3430_CLKSEL_CAM_SHIFT 0
Rajendra Nayak99e79382012-11-02 05:02:58 -0600173#define OMAP3630_CLKSEL_CAM_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200174#define OMAP3430_CLKTRCTRL_CAM_MASK (0x3 << 0)
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700175#define OMAP3430_ST_MCBSP4_SHIFT 2
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700176#define OMAP3430_ST_MCBSP3_SHIFT 1
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700177#define OMAP3430_ST_MCBSP2_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +0200178#define OMAP3430_CLKSEL_GPT9_MASK (1 << 7)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200179#define OMAP3430_CLKSEL_GPT8_MASK (1 << 6)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200180#define OMAP3430_CLKSEL_GPT7_MASK (1 << 5)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200181#define OMAP3430_CLKSEL_GPT6_MASK (1 << 4)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200182#define OMAP3430_CLKSEL_GPT5_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200183#define OMAP3430_CLKSEL_GPT4_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200184#define OMAP3430_CLKSEL_GPT3_MASK (1 << 1)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200185#define OMAP3430_CLKSEL_GPT2_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200186#define OMAP3430_CLKTRCTRL_PER_MASK (0x3 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200187#define OMAP3430_DIV_DPLL4_SHIFT 24
Rajendra Nayak99e79382012-11-02 05:02:58 -0600188#define OMAP3630_DIV_DPLL4_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200189#define OMAP3430_DIV_DPLL3_SHIFT 16
Rajendra Nayak99e79382012-11-02 05:02:58 -0600190#define OMAP3430_DIV_DPLL3_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +0200191#define OMAP3430_CLKSEL_TRACECLK_SHIFT 11
Rajendra Nayak99e79382012-11-02 05:02:58 -0600192#define OMAP3430_CLKSEL_TRACECLK_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200193#define OMAP3430_CLKSEL_PCLK_SHIFT 8
Rajendra Nayak99e79382012-11-02 05:02:58 -0600194#define OMAP3430_CLKSEL_PCLK_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200195#define OMAP3430_CLKSEL_PCLKX2_SHIFT 6
Rajendra Nayak99e79382012-11-02 05:02:58 -0600196#define OMAP3430_CLKSEL_PCLKX2_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200197#define OMAP3430_CLKSEL_ATCLK_SHIFT 4
Rajendra Nayak99e79382012-11-02 05:02:58 -0600198#define OMAP3430_CLKSEL_ATCLK_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200199#define OMAP3430_TRACE_MUX_CTRL_SHIFT 2
Rajendra Nayak99e79382012-11-02 05:02:58 -0600200#define OMAP3430_TRACE_MUX_CTRL_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200201#define OMAP3430_MUX_CTRL_MASK (0x3 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200202#define OMAP3430_CLKTRCTRL_EMU_MASK (0x3 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200203#define OMAP3430_CLKTRCTRL_NEON_MASK (0x3 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200204#define OMAP3430ES2_EN_USBHOST2_SHIFT 1
Tony Lindgrenc5957132008-03-18 14:53:17 +0200205#define OMAP3430ES2_EN_USBHOST1_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +0200206#define OMAP3430ES2_EN_USBHOST_SHIFT 0
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700207#define OMAP3430ES2_ST_USBHOST_IDLE_SHIFT 1
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700208#define OMAP3430ES2_ST_USBHOST_STDBY_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +0200209#define OMAP3430ES2_CLKTRCTRL_USBHOST_MASK (3 << 0)
Paul Walmsleybd2122c2010-12-21 21:05:15 -0700210#define OMAP34XX_CLKSTCTRL_DISABLE_AUTO 0x0
211#define OMAP34XX_CLKSTCTRL_FORCE_SLEEP 0x1
212#define OMAP34XX_CLKSTCTRL_FORCE_WAKEUP 0x2
213#define OMAP34XX_CLKSTCTRL_ENABLE_AUTO 0x3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200214#endif