blob: 34f2a8e71ab673102b13cefdcd68fa83d70f866e [file] [log] [blame]
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001/*
2 * Hardware modules present on the OMAP44xx chips
3 *
4 * Copyright (C) 2009-2010 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
6 *
7 * Paul Walmsley
8 * Benoit Cousson
9 *
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/io.h>
22
23#include <plat/omap_hwmod.h>
24#include <plat/cpu.h>
Benoit Cousson9780a9c2010-12-07 16:26:57 -080025#include <plat/gpio.h>
Benoit Cousson531ce0d2010-12-20 18:27:19 -080026#include <plat/dma.h>
Benoit Cousson55d2cb02010-05-12 17:54:36 +020027
28#include "omap_hwmod_common_data.h"
29
Paul Walmsleyd198b512010-12-21 15:30:54 -070030#include "cm1_44xx.h"
31#include "cm2_44xx.h"
32#include "prm44xx.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020033#include "prm-regbits-44xx.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070034#include "wd_timer.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020035
36/* Base offset for all OMAP4 interrupts external to MPUSS */
37#define OMAP44XX_IRQ_GIC_START 32
38
39/* Base offset for all OMAP4 dma requests */
40#define OMAP44XX_DMA_REQ_START 1
41
42/* Backward references (IPs with Bus Master capability) */
Benoit Cousson531ce0d2010-12-20 18:27:19 -080043static struct omap_hwmod omap44xx_dma_system_hwmod;
Benoit Cousson55d2cb02010-05-12 17:54:36 +020044static struct omap_hwmod omap44xx_dmm_hwmod;
45static struct omap_hwmod omap44xx_emif_fw_hwmod;
46static struct omap_hwmod omap44xx_l3_instr_hwmod;
47static struct omap_hwmod omap44xx_l3_main_1_hwmod;
48static struct omap_hwmod omap44xx_l3_main_2_hwmod;
49static struct omap_hwmod omap44xx_l3_main_3_hwmod;
50static struct omap_hwmod omap44xx_l4_abe_hwmod;
51static struct omap_hwmod omap44xx_l4_cfg_hwmod;
52static struct omap_hwmod omap44xx_l4_per_hwmod;
53static struct omap_hwmod omap44xx_l4_wkup_hwmod;
54static struct omap_hwmod omap44xx_mpu_hwmod;
55static struct omap_hwmod omap44xx_mpu_private_hwmod;
56
57/*
58 * Interconnects omap_hwmod structures
59 * hwmods that compose the global OMAP interconnect
60 */
61
62/*
63 * 'dmm' class
64 * instance(s): dmm
65 */
66static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
67 .name = "dmm",
68};
69
70/* dmm interface data */
71/* l3_main_1 -> dmm */
72static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
73 .master = &omap44xx_l3_main_1_hwmod,
74 .slave = &omap44xx_dmm_hwmod,
75 .clk = "l3_div_ck",
76 .user = OCP_USER_MPU | OCP_USER_SDMA,
77};
78
79/* mpu -> dmm */
80static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
81 .master = &omap44xx_mpu_hwmod,
82 .slave = &omap44xx_dmm_hwmod,
83 .clk = "l3_div_ck",
84 .user = OCP_USER_MPU | OCP_USER_SDMA,
85};
86
87/* dmm slave ports */
88static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
89 &omap44xx_l3_main_1__dmm,
90 &omap44xx_mpu__dmm,
91};
92
93static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
94 { .irq = 113 + OMAP44XX_IRQ_GIC_START },
95};
96
97static struct omap_hwmod omap44xx_dmm_hwmod = {
98 .name = "dmm",
99 .class = &omap44xx_dmm_hwmod_class,
100 .slaves = omap44xx_dmm_slaves,
101 .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
102 .mpu_irqs = omap44xx_dmm_irqs,
103 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_dmm_irqs),
104 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
105};
106
107/*
108 * 'emif_fw' class
109 * instance(s): emif_fw
110 */
111static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
112 .name = "emif_fw",
113};
114
115/* emif_fw interface data */
116/* dmm -> emif_fw */
117static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
118 .master = &omap44xx_dmm_hwmod,
119 .slave = &omap44xx_emif_fw_hwmod,
120 .clk = "l3_div_ck",
121 .user = OCP_USER_MPU | OCP_USER_SDMA,
122};
123
124/* l4_cfg -> emif_fw */
125static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
126 .master = &omap44xx_l4_cfg_hwmod,
127 .slave = &omap44xx_emif_fw_hwmod,
128 .clk = "l4_div_ck",
129 .user = OCP_USER_MPU | OCP_USER_SDMA,
130};
131
132/* emif_fw slave ports */
133static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
134 &omap44xx_dmm__emif_fw,
135 &omap44xx_l4_cfg__emif_fw,
136};
137
138static struct omap_hwmod omap44xx_emif_fw_hwmod = {
139 .name = "emif_fw",
140 .class = &omap44xx_emif_fw_hwmod_class,
141 .slaves = omap44xx_emif_fw_slaves,
142 .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
143 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
144};
145
146/*
147 * 'l3' class
148 * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
149 */
150static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
151 .name = "l3",
152};
153
154/* l3_instr interface data */
155/* l3_main_3 -> l3_instr */
156static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
157 .master = &omap44xx_l3_main_3_hwmod,
158 .slave = &omap44xx_l3_instr_hwmod,
159 .clk = "l3_div_ck",
160 .user = OCP_USER_MPU | OCP_USER_SDMA,
161};
162
163/* l3_instr slave ports */
164static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
165 &omap44xx_l3_main_3__l3_instr,
166};
167
168static struct omap_hwmod omap44xx_l3_instr_hwmod = {
169 .name = "l3_instr",
170 .class = &omap44xx_l3_hwmod_class,
171 .slaves = omap44xx_l3_instr_slaves,
172 .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
173 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
174};
175
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700176/* l3_main_1 interface data */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200177/* l3_main_2 -> l3_main_1 */
178static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
179 .master = &omap44xx_l3_main_2_hwmod,
180 .slave = &omap44xx_l3_main_1_hwmod,
181 .clk = "l3_div_ck",
182 .user = OCP_USER_MPU | OCP_USER_SDMA,
183};
184
185/* l4_cfg -> l3_main_1 */
186static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
187 .master = &omap44xx_l4_cfg_hwmod,
188 .slave = &omap44xx_l3_main_1_hwmod,
189 .clk = "l4_div_ck",
190 .user = OCP_USER_MPU | OCP_USER_SDMA,
191};
192
193/* mpu -> l3_main_1 */
194static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
195 .master = &omap44xx_mpu_hwmod,
196 .slave = &omap44xx_l3_main_1_hwmod,
197 .clk = "l3_div_ck",
198 .user = OCP_USER_MPU | OCP_USER_SDMA,
199};
200
201/* l3_main_1 slave ports */
202static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
203 &omap44xx_l3_main_2__l3_main_1,
204 &omap44xx_l4_cfg__l3_main_1,
205 &omap44xx_mpu__l3_main_1,
206};
207
208static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
209 .name = "l3_main_1",
210 .class = &omap44xx_l3_hwmod_class,
211 .slaves = omap44xx_l3_main_1_slaves,
212 .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
213 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
214};
215
216/* l3_main_2 interface data */
217/* l3_main_1 -> l3_main_2 */
218static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
219 .master = &omap44xx_l3_main_1_hwmod,
220 .slave = &omap44xx_l3_main_2_hwmod,
221 .clk = "l3_div_ck",
222 .user = OCP_USER_MPU | OCP_USER_SDMA,
223};
224
Benoit Cousson531ce0d2010-12-20 18:27:19 -0800225/* dma_system -> l3_main_2 */
226static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
227 .master = &omap44xx_dma_system_hwmod,
228 .slave = &omap44xx_l3_main_2_hwmod,
229 .clk = "l3_div_ck",
230 .user = OCP_USER_MPU | OCP_USER_SDMA,
231};
232
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200233/* l4_cfg -> l3_main_2 */
234static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
235 .master = &omap44xx_l4_cfg_hwmod,
236 .slave = &omap44xx_l3_main_2_hwmod,
237 .clk = "l4_div_ck",
238 .user = OCP_USER_MPU | OCP_USER_SDMA,
239};
240
241/* l3_main_2 slave ports */
242static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
Benoit Cousson531ce0d2010-12-20 18:27:19 -0800243 &omap44xx_dma_system__l3_main_2,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200244 &omap44xx_l3_main_1__l3_main_2,
245 &omap44xx_l4_cfg__l3_main_2,
246};
247
248static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
249 .name = "l3_main_2",
250 .class = &omap44xx_l3_hwmod_class,
251 .slaves = omap44xx_l3_main_2_slaves,
252 .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
253 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
254};
255
256/* l3_main_3 interface data */
257/* l3_main_1 -> l3_main_3 */
258static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
259 .master = &omap44xx_l3_main_1_hwmod,
260 .slave = &omap44xx_l3_main_3_hwmod,
261 .clk = "l3_div_ck",
262 .user = OCP_USER_MPU | OCP_USER_SDMA,
263};
264
265/* l3_main_2 -> l3_main_3 */
266static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
267 .master = &omap44xx_l3_main_2_hwmod,
268 .slave = &omap44xx_l3_main_3_hwmod,
269 .clk = "l3_div_ck",
270 .user = OCP_USER_MPU | OCP_USER_SDMA,
271};
272
273/* l4_cfg -> l3_main_3 */
274static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
275 .master = &omap44xx_l4_cfg_hwmod,
276 .slave = &omap44xx_l3_main_3_hwmod,
277 .clk = "l4_div_ck",
278 .user = OCP_USER_MPU | OCP_USER_SDMA,
279};
280
281/* l3_main_3 slave ports */
282static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
283 &omap44xx_l3_main_1__l3_main_3,
284 &omap44xx_l3_main_2__l3_main_3,
285 &omap44xx_l4_cfg__l3_main_3,
286};
287
288static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
289 .name = "l3_main_3",
290 .class = &omap44xx_l3_hwmod_class,
291 .slaves = omap44xx_l3_main_3_slaves,
292 .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
293 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
294};
295
296/*
297 * 'l4' class
298 * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
299 */
300static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
301 .name = "l4",
302};
303
304/* l4_abe interface data */
305/* l3_main_1 -> l4_abe */
306static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
307 .master = &omap44xx_l3_main_1_hwmod,
308 .slave = &omap44xx_l4_abe_hwmod,
309 .clk = "l3_div_ck",
310 .user = OCP_USER_MPU | OCP_USER_SDMA,
311};
312
313/* mpu -> l4_abe */
314static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
315 .master = &omap44xx_mpu_hwmod,
316 .slave = &omap44xx_l4_abe_hwmod,
317 .clk = "ocp_abe_iclk",
318 .user = OCP_USER_MPU | OCP_USER_SDMA,
319};
320
321/* l4_abe slave ports */
322static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
323 &omap44xx_l3_main_1__l4_abe,
324 &omap44xx_mpu__l4_abe,
325};
326
327static struct omap_hwmod omap44xx_l4_abe_hwmod = {
328 .name = "l4_abe",
329 .class = &omap44xx_l4_hwmod_class,
330 .slaves = omap44xx_l4_abe_slaves,
331 .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
332 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
333};
334
335/* l4_cfg interface data */
336/* l3_main_1 -> l4_cfg */
337static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
338 .master = &omap44xx_l3_main_1_hwmod,
339 .slave = &omap44xx_l4_cfg_hwmod,
340 .clk = "l3_div_ck",
341 .user = OCP_USER_MPU | OCP_USER_SDMA,
342};
343
344/* l4_cfg slave ports */
345static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
346 &omap44xx_l3_main_1__l4_cfg,
347};
348
349static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
350 .name = "l4_cfg",
351 .class = &omap44xx_l4_hwmod_class,
352 .slaves = omap44xx_l4_cfg_slaves,
353 .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
354 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
355};
356
357/* l4_per interface data */
358/* l3_main_2 -> l4_per */
359static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
360 .master = &omap44xx_l3_main_2_hwmod,
361 .slave = &omap44xx_l4_per_hwmod,
362 .clk = "l3_div_ck",
363 .user = OCP_USER_MPU | OCP_USER_SDMA,
364};
365
366/* l4_per slave ports */
367static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
368 &omap44xx_l3_main_2__l4_per,
369};
370
371static struct omap_hwmod omap44xx_l4_per_hwmod = {
372 .name = "l4_per",
373 .class = &omap44xx_l4_hwmod_class,
374 .slaves = omap44xx_l4_per_slaves,
375 .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
376 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
377};
378
379/* l4_wkup interface data */
380/* l4_cfg -> l4_wkup */
381static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
382 .master = &omap44xx_l4_cfg_hwmod,
383 .slave = &omap44xx_l4_wkup_hwmod,
384 .clk = "l4_div_ck",
385 .user = OCP_USER_MPU | OCP_USER_SDMA,
386};
387
388/* l4_wkup slave ports */
389static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
390 &omap44xx_l4_cfg__l4_wkup,
391};
392
393static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
394 .name = "l4_wkup",
395 .class = &omap44xx_l4_hwmod_class,
396 .slaves = omap44xx_l4_wkup_slaves,
397 .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
398 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
399};
400
401/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700402 * 'mpu_bus' class
403 * instance(s): mpu_private
404 */
405static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
406 .name = "mpu_bus",
407};
408
409/* mpu_private interface data */
410/* mpu -> mpu_private */
411static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
412 .master = &omap44xx_mpu_hwmod,
413 .slave = &omap44xx_mpu_private_hwmod,
414 .clk = "l3_div_ck",
415 .user = OCP_USER_MPU | OCP_USER_SDMA,
416};
417
418/* mpu_private slave ports */
419static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
420 &omap44xx_mpu__mpu_private,
421};
422
423static struct omap_hwmod omap44xx_mpu_private_hwmod = {
424 .name = "mpu_private",
425 .class = &omap44xx_mpu_bus_hwmod_class,
426 .slaves = omap44xx_mpu_private_slaves,
427 .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
428 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
429};
430
431/*
432 * Modules omap_hwmod structures
433 *
434 * The following IPs are excluded for the moment because:
435 * - They do not need an explicit SW control using omap_hwmod API.
436 * - They still need to be validated with the driver
437 * properly adapted to omap_hwmod / omap_device
438 *
439 * aess
440 * bandgap
441 * c2c
442 * c2c_target_fw
443 * cm_core
444 * cm_core_aon
445 * counter_32k
446 * ctrl_module_core
447 * ctrl_module_pad_core
448 * ctrl_module_pad_wkup
449 * ctrl_module_wkup
450 * debugss
451 * dma_system
452 * dmic
453 * dsp
454 * dss
455 * dss_dispc
456 * dss_dsi1
457 * dss_dsi2
458 * dss_hdmi
459 * dss_rfbi
460 * dss_venc
461 * efuse_ctrl_cust
462 * efuse_ctrl_std
463 * elm
464 * emif1
465 * emif2
466 * fdif
467 * gpmc
468 * gpu
469 * hdq1w
470 * hsi
471 * ipu
472 * iss
473 * iva
474 * kbd
475 * mailbox
476 * mcasp
477 * mcbsp1
478 * mcbsp2
479 * mcbsp3
480 * mcbsp4
481 * mcpdm
482 * mcspi1
483 * mcspi2
484 * mcspi3
485 * mcspi4
486 * mmc1
487 * mmc2
488 * mmc3
489 * mmc4
490 * mmc5
491 * mpu_c0
492 * mpu_c1
493 * ocmc_ram
494 * ocp2scp_usb_phy
495 * ocp_wp_noc
496 * prcm
497 * prcm_mpu
498 * prm
499 * scrm
500 * sl2if
501 * slimbus1
502 * slimbus2
503 * smartreflex_core
504 * smartreflex_iva
505 * smartreflex_mpu
506 * spinlock
507 * timer1
508 * timer10
509 * timer11
510 * timer2
511 * timer3
512 * timer4
513 * timer5
514 * timer6
515 * timer7
516 * timer8
517 * timer9
518 * usb_host_fs
519 * usb_host_hs
520 * usb_otg_hs
521 * usb_phy_cm
522 * usb_tll_hs
523 * usim
524 */
525
526/*
527 * 'gpio' class
528 * general purpose io module
529 */
530
531static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
532 .rev_offs = 0x0000,
533 .sysc_offs = 0x0010,
534 .syss_offs = 0x0114,
Benoit Cousson0cfe8752010-12-21 21:08:33 -0700535 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
536 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
537 SYSS_HAS_RESET_STATUS),
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700538 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
539 .sysc_fields = &omap_hwmod_sysc_type1,
540};
541
542static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
543 .name = "gpio",
544 .sysc = &omap44xx_gpio_sysc,
545 .rev = 2,
546};
547
548/* gpio dev_attr */
549static struct omap_gpio_dev_attr gpio_dev_attr = {
550 .bank_width = 32,
551 .dbck_flag = true,
552};
553
554/* gpio1 */
555static struct omap_hwmod omap44xx_gpio1_hwmod;
556static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
557 { .irq = 29 + OMAP44XX_IRQ_GIC_START },
558};
559
560static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
561 {
562 .pa_start = 0x4a310000,
563 .pa_end = 0x4a3101ff,
564 .flags = ADDR_TYPE_RT
565 },
566};
567
568/* l4_wkup -> gpio1 */
569static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
570 .master = &omap44xx_l4_wkup_hwmod,
571 .slave = &omap44xx_gpio1_hwmod,
572 .addr = omap44xx_gpio1_addrs,
573 .addr_cnt = ARRAY_SIZE(omap44xx_gpio1_addrs),
574 .user = OCP_USER_MPU | OCP_USER_SDMA,
575};
576
577/* gpio1 slave ports */
578static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
579 &omap44xx_l4_wkup__gpio1,
580};
581
582static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
583 { .role = "dbclk", .clk = "sys_32k_ck" },
584};
585
586static struct omap_hwmod omap44xx_gpio1_hwmod = {
587 .name = "gpio1",
588 .class = &omap44xx_gpio_hwmod_class,
589 .mpu_irqs = omap44xx_gpio1_irqs,
590 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_gpio1_irqs),
591 .main_clk = "gpio1_ick",
592 .prcm = {
593 .omap4 = {
594 .clkctrl_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
595 },
596 },
597 .opt_clks = gpio1_opt_clks,
598 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
599 .dev_attr = &gpio_dev_attr,
600 .slaves = omap44xx_gpio1_slaves,
601 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
602 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
603};
604
605/* gpio2 */
606static struct omap_hwmod omap44xx_gpio2_hwmod;
607static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
608 { .irq = 30 + OMAP44XX_IRQ_GIC_START },
609};
610
611static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
612 {
613 .pa_start = 0x48055000,
614 .pa_end = 0x480551ff,
615 .flags = ADDR_TYPE_RT
616 },
617};
618
619/* l4_per -> gpio2 */
620static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
621 .master = &omap44xx_l4_per_hwmod,
622 .slave = &omap44xx_gpio2_hwmod,
623 .addr = omap44xx_gpio2_addrs,
624 .addr_cnt = ARRAY_SIZE(omap44xx_gpio2_addrs),
625 .user = OCP_USER_MPU | OCP_USER_SDMA,
626};
627
628/* gpio2 slave ports */
629static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
630 &omap44xx_l4_per__gpio2,
631};
632
633static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
634 { .role = "dbclk", .clk = "sys_32k_ck" },
635};
636
637static struct omap_hwmod omap44xx_gpio2_hwmod = {
638 .name = "gpio2",
639 .class = &omap44xx_gpio_hwmod_class,
640 .mpu_irqs = omap44xx_gpio2_irqs,
641 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_gpio2_irqs),
642 .main_clk = "gpio2_ick",
643 .prcm = {
644 .omap4 = {
645 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
646 },
647 },
648 .opt_clks = gpio2_opt_clks,
649 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
650 .dev_attr = &gpio_dev_attr,
651 .slaves = omap44xx_gpio2_slaves,
652 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
653 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
654};
655
656/* gpio3 */
657static struct omap_hwmod omap44xx_gpio3_hwmod;
658static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
659 { .irq = 31 + OMAP44XX_IRQ_GIC_START },
660};
661
662static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
663 {
664 .pa_start = 0x48057000,
665 .pa_end = 0x480571ff,
666 .flags = ADDR_TYPE_RT
667 },
668};
669
670/* l4_per -> gpio3 */
671static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
672 .master = &omap44xx_l4_per_hwmod,
673 .slave = &omap44xx_gpio3_hwmod,
674 .addr = omap44xx_gpio3_addrs,
675 .addr_cnt = ARRAY_SIZE(omap44xx_gpio3_addrs),
676 .user = OCP_USER_MPU | OCP_USER_SDMA,
677};
678
679/* gpio3 slave ports */
680static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
681 &omap44xx_l4_per__gpio3,
682};
683
684static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
685 { .role = "dbclk", .clk = "sys_32k_ck" },
686};
687
688static struct omap_hwmod omap44xx_gpio3_hwmod = {
689 .name = "gpio3",
690 .class = &omap44xx_gpio_hwmod_class,
691 .mpu_irqs = omap44xx_gpio3_irqs,
692 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_gpio3_irqs),
693 .main_clk = "gpio3_ick",
694 .prcm = {
695 .omap4 = {
696 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
697 },
698 },
699 .opt_clks = gpio3_opt_clks,
700 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
701 .dev_attr = &gpio_dev_attr,
702 .slaves = omap44xx_gpio3_slaves,
703 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
704 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
705};
706
707/* gpio4 */
708static struct omap_hwmod omap44xx_gpio4_hwmod;
709static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
710 { .irq = 32 + OMAP44XX_IRQ_GIC_START },
711};
712
713static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
714 {
715 .pa_start = 0x48059000,
716 .pa_end = 0x480591ff,
717 .flags = ADDR_TYPE_RT
718 },
719};
720
721/* l4_per -> gpio4 */
722static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
723 .master = &omap44xx_l4_per_hwmod,
724 .slave = &omap44xx_gpio4_hwmod,
725 .addr = omap44xx_gpio4_addrs,
726 .addr_cnt = ARRAY_SIZE(omap44xx_gpio4_addrs),
727 .user = OCP_USER_MPU | OCP_USER_SDMA,
728};
729
730/* gpio4 slave ports */
731static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
732 &omap44xx_l4_per__gpio4,
733};
734
735static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
736 { .role = "dbclk", .clk = "sys_32k_ck" },
737};
738
739static struct omap_hwmod omap44xx_gpio4_hwmod = {
740 .name = "gpio4",
741 .class = &omap44xx_gpio_hwmod_class,
742 .mpu_irqs = omap44xx_gpio4_irqs,
743 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_gpio4_irqs),
744 .main_clk = "gpio4_ick",
745 .prcm = {
746 .omap4 = {
747 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
748 },
749 },
750 .opt_clks = gpio4_opt_clks,
751 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
752 .dev_attr = &gpio_dev_attr,
753 .slaves = omap44xx_gpio4_slaves,
754 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
755 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
756};
757
758/* gpio5 */
759static struct omap_hwmod omap44xx_gpio5_hwmod;
760static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
761 { .irq = 33 + OMAP44XX_IRQ_GIC_START },
762};
763
764static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
765 {
766 .pa_start = 0x4805b000,
767 .pa_end = 0x4805b1ff,
768 .flags = ADDR_TYPE_RT
769 },
770};
771
772/* l4_per -> gpio5 */
773static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
774 .master = &omap44xx_l4_per_hwmod,
775 .slave = &omap44xx_gpio5_hwmod,
776 .addr = omap44xx_gpio5_addrs,
777 .addr_cnt = ARRAY_SIZE(omap44xx_gpio5_addrs),
778 .user = OCP_USER_MPU | OCP_USER_SDMA,
779};
780
781/* gpio5 slave ports */
782static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
783 &omap44xx_l4_per__gpio5,
784};
785
786static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
787 { .role = "dbclk", .clk = "sys_32k_ck" },
788};
789
790static struct omap_hwmod omap44xx_gpio5_hwmod = {
791 .name = "gpio5",
792 .class = &omap44xx_gpio_hwmod_class,
793 .mpu_irqs = omap44xx_gpio5_irqs,
794 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_gpio5_irqs),
795 .main_clk = "gpio5_ick",
796 .prcm = {
797 .omap4 = {
798 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
799 },
800 },
801 .opt_clks = gpio5_opt_clks,
802 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
803 .dev_attr = &gpio_dev_attr,
804 .slaves = omap44xx_gpio5_slaves,
805 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
806 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
807};
808
809/* gpio6 */
810static struct omap_hwmod omap44xx_gpio6_hwmod;
811static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
812 { .irq = 34 + OMAP44XX_IRQ_GIC_START },
813};
814
815static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
816 {
817 .pa_start = 0x4805d000,
818 .pa_end = 0x4805d1ff,
819 .flags = ADDR_TYPE_RT
820 },
821};
822
823/* l4_per -> gpio6 */
824static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
825 .master = &omap44xx_l4_per_hwmod,
826 .slave = &omap44xx_gpio6_hwmod,
827 .addr = omap44xx_gpio6_addrs,
828 .addr_cnt = ARRAY_SIZE(omap44xx_gpio6_addrs),
829 .user = OCP_USER_MPU | OCP_USER_SDMA,
830};
831
832/* gpio6 slave ports */
833static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
834 &omap44xx_l4_per__gpio6,
835};
836
837static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
838 { .role = "dbclk", .clk = "sys_32k_ck" },
839};
840
841static struct omap_hwmod omap44xx_gpio6_hwmod = {
842 .name = "gpio6",
843 .class = &omap44xx_gpio_hwmod_class,
844 .mpu_irqs = omap44xx_gpio6_irqs,
845 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_gpio6_irqs),
846 .main_clk = "gpio6_ick",
847 .prcm = {
848 .omap4 = {
849 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
850 },
851 },
852 .opt_clks = gpio6_opt_clks,
853 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
854 .dev_attr = &gpio_dev_attr,
855 .slaves = omap44xx_gpio6_slaves,
856 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
857 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
858};
859
860/*
Benoit Coussonf7764712010-09-21 19:37:14 +0530861 * 'i2c' class
862 * multimaster high-speed i2c controller
863 */
864
865static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
866 .sysc_offs = 0x0010,
867 .syss_offs = 0x0090,
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700868 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
869 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
Benoit Cousson0cfe8752010-12-21 21:08:33 -0700870 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Benoit Coussonf7764712010-09-21 19:37:14 +0530871 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
872 .sysc_fields = &omap_hwmod_sysc_type1,
873};
874
875static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
876 .name = "i2c",
877 .sysc = &omap44xx_i2c_sysc,
878};
879
880/* i2c1 */
881static struct omap_hwmod omap44xx_i2c1_hwmod;
882static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
883 { .irq = 56 + OMAP44XX_IRQ_GIC_START },
884};
885
886static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
887 { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
888 { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
889};
890
891static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
892 {
893 .pa_start = 0x48070000,
894 .pa_end = 0x480700ff,
895 .flags = ADDR_TYPE_RT
896 },
897};
898
899/* l4_per -> i2c1 */
900static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
901 .master = &omap44xx_l4_per_hwmod,
902 .slave = &omap44xx_i2c1_hwmod,
903 .clk = "l4_div_ck",
904 .addr = omap44xx_i2c1_addrs,
905 .addr_cnt = ARRAY_SIZE(omap44xx_i2c1_addrs),
906 .user = OCP_USER_MPU | OCP_USER_SDMA,
907};
908
909/* i2c1 slave ports */
910static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
911 &omap44xx_l4_per__i2c1,
912};
913
914static struct omap_hwmod omap44xx_i2c1_hwmod = {
915 .name = "i2c1",
916 .class = &omap44xx_i2c_hwmod_class,
917 .flags = HWMOD_INIT_NO_RESET,
918 .mpu_irqs = omap44xx_i2c1_irqs,
919 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_i2c1_irqs),
920 .sdma_reqs = omap44xx_i2c1_sdma_reqs,
921 .sdma_reqs_cnt = ARRAY_SIZE(omap44xx_i2c1_sdma_reqs),
922 .main_clk = "i2c1_fck",
923 .prcm = {
924 .omap4 = {
925 .clkctrl_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
926 },
927 },
928 .slaves = omap44xx_i2c1_slaves,
929 .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
930 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
931};
932
933/* i2c2 */
934static struct omap_hwmod omap44xx_i2c2_hwmod;
935static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
936 { .irq = 57 + OMAP44XX_IRQ_GIC_START },
937};
938
939static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
940 { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
941 { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
942};
943
944static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
945 {
946 .pa_start = 0x48072000,
947 .pa_end = 0x480720ff,
948 .flags = ADDR_TYPE_RT
949 },
950};
951
952/* l4_per -> i2c2 */
953static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
954 .master = &omap44xx_l4_per_hwmod,
955 .slave = &omap44xx_i2c2_hwmod,
956 .clk = "l4_div_ck",
957 .addr = omap44xx_i2c2_addrs,
958 .addr_cnt = ARRAY_SIZE(omap44xx_i2c2_addrs),
959 .user = OCP_USER_MPU | OCP_USER_SDMA,
960};
961
962/* i2c2 slave ports */
963static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
964 &omap44xx_l4_per__i2c2,
965};
966
967static struct omap_hwmod omap44xx_i2c2_hwmod = {
968 .name = "i2c2",
969 .class = &omap44xx_i2c_hwmod_class,
970 .flags = HWMOD_INIT_NO_RESET,
971 .mpu_irqs = omap44xx_i2c2_irqs,
972 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_i2c2_irqs),
973 .sdma_reqs = omap44xx_i2c2_sdma_reqs,
974 .sdma_reqs_cnt = ARRAY_SIZE(omap44xx_i2c2_sdma_reqs),
975 .main_clk = "i2c2_fck",
976 .prcm = {
977 .omap4 = {
978 .clkctrl_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
979 },
980 },
981 .slaves = omap44xx_i2c2_slaves,
982 .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
983 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
984};
985
986/* i2c3 */
987static struct omap_hwmod omap44xx_i2c3_hwmod;
988static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
989 { .irq = 61 + OMAP44XX_IRQ_GIC_START },
990};
991
992static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
993 { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
994 { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
995};
996
997static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
998 {
999 .pa_start = 0x48060000,
1000 .pa_end = 0x480600ff,
1001 .flags = ADDR_TYPE_RT
1002 },
1003};
1004
1005/* l4_per -> i2c3 */
1006static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
1007 .master = &omap44xx_l4_per_hwmod,
1008 .slave = &omap44xx_i2c3_hwmod,
1009 .clk = "l4_div_ck",
1010 .addr = omap44xx_i2c3_addrs,
1011 .addr_cnt = ARRAY_SIZE(omap44xx_i2c3_addrs),
1012 .user = OCP_USER_MPU | OCP_USER_SDMA,
1013};
1014
1015/* i2c3 slave ports */
1016static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
1017 &omap44xx_l4_per__i2c3,
1018};
1019
1020static struct omap_hwmod omap44xx_i2c3_hwmod = {
1021 .name = "i2c3",
1022 .class = &omap44xx_i2c_hwmod_class,
1023 .flags = HWMOD_INIT_NO_RESET,
1024 .mpu_irqs = omap44xx_i2c3_irqs,
1025 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_i2c3_irqs),
1026 .sdma_reqs = omap44xx_i2c3_sdma_reqs,
1027 .sdma_reqs_cnt = ARRAY_SIZE(omap44xx_i2c3_sdma_reqs),
1028 .main_clk = "i2c3_fck",
1029 .prcm = {
1030 .omap4 = {
1031 .clkctrl_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
1032 },
1033 },
1034 .slaves = omap44xx_i2c3_slaves,
1035 .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
1036 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1037};
1038
1039/* i2c4 */
1040static struct omap_hwmod omap44xx_i2c4_hwmod;
1041static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
1042 { .irq = 62 + OMAP44XX_IRQ_GIC_START },
1043};
1044
1045static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
1046 { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
1047 { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
1048};
1049
1050static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
1051 {
1052 .pa_start = 0x48350000,
1053 .pa_end = 0x483500ff,
1054 .flags = ADDR_TYPE_RT
1055 },
1056};
1057
1058/* l4_per -> i2c4 */
1059static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
1060 .master = &omap44xx_l4_per_hwmod,
1061 .slave = &omap44xx_i2c4_hwmod,
1062 .clk = "l4_div_ck",
1063 .addr = omap44xx_i2c4_addrs,
1064 .addr_cnt = ARRAY_SIZE(omap44xx_i2c4_addrs),
1065 .user = OCP_USER_MPU | OCP_USER_SDMA,
1066};
1067
1068/* i2c4 slave ports */
1069static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
1070 &omap44xx_l4_per__i2c4,
1071};
1072
1073static struct omap_hwmod omap44xx_i2c4_hwmod = {
1074 .name = "i2c4",
1075 .class = &omap44xx_i2c_hwmod_class,
1076 .flags = HWMOD_INIT_NO_RESET,
1077 .mpu_irqs = omap44xx_i2c4_irqs,
1078 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_i2c4_irqs),
1079 .sdma_reqs = omap44xx_i2c4_sdma_reqs,
1080 .sdma_reqs_cnt = ARRAY_SIZE(omap44xx_i2c4_sdma_reqs),
1081 .main_clk = "i2c4_fck",
1082 .prcm = {
1083 .omap4 = {
1084 .clkctrl_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
1085 },
1086 },
1087 .slaves = omap44xx_i2c4_slaves,
1088 .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
1089 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1090};
1091
1092/*
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001093 * 'mpu' class
1094 * mpu sub-system
1095 */
1096
1097static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
1098 .name = "mpu",
1099};
1100
1101/* mpu */
1102static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
1103 { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
1104 { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
1105 { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
1106};
1107
1108/* mpu master ports */
1109static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
1110 &omap44xx_mpu__l3_main_1,
1111 &omap44xx_mpu__l4_abe,
1112 &omap44xx_mpu__dmm,
1113};
1114
1115static struct omap_hwmod omap44xx_mpu_hwmod = {
1116 .name = "mpu",
1117 .class = &omap44xx_mpu_hwmod_class,
1118 .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
1119 .mpu_irqs = omap44xx_mpu_irqs,
1120 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_mpu_irqs),
1121 .main_clk = "dpll_mpu_m2_ck",
1122 .prcm = {
1123 .omap4 = {
1124 .clkctrl_reg = OMAP4430_CM_MPU_MPU_CLKCTRL,
1125 },
1126 },
1127 .masters = omap44xx_mpu_masters,
1128 .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
1129 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1130};
1131
Benoit Cousson92b18d12010-09-23 20:02:41 +05301132/*
Benoit Coussondb12ba52010-09-27 20:19:19 +05301133 * 'uart' class
1134 * universal asynchronous receiver/transmitter (uart)
1135 */
1136
1137static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
1138 .rev_offs = 0x0050,
1139 .sysc_offs = 0x0054,
1140 .syss_offs = 0x0058,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001141 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07001142 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1143 SYSS_HAS_RESET_STATUS),
Benoit Coussondb12ba52010-09-27 20:19:19 +05301144 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1145 .sysc_fields = &omap_hwmod_sysc_type1,
1146};
1147
1148static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
1149 .name = "uart",
1150 .sysc = &omap44xx_uart_sysc,
1151};
1152
1153/* uart1 */
1154static struct omap_hwmod omap44xx_uart1_hwmod;
1155static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
1156 { .irq = 72 + OMAP44XX_IRQ_GIC_START },
1157};
1158
1159static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
1160 { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
1161 { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
1162};
1163
1164static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
1165 {
1166 .pa_start = 0x4806a000,
1167 .pa_end = 0x4806a0ff,
1168 .flags = ADDR_TYPE_RT
1169 },
1170};
1171
1172/* l4_per -> uart1 */
1173static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
1174 .master = &omap44xx_l4_per_hwmod,
1175 .slave = &omap44xx_uart1_hwmod,
1176 .clk = "l4_div_ck",
1177 .addr = omap44xx_uart1_addrs,
1178 .addr_cnt = ARRAY_SIZE(omap44xx_uart1_addrs),
1179 .user = OCP_USER_MPU | OCP_USER_SDMA,
1180};
1181
1182/* uart1 slave ports */
1183static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
1184 &omap44xx_l4_per__uart1,
1185};
1186
1187static struct omap_hwmod omap44xx_uart1_hwmod = {
1188 .name = "uart1",
1189 .class = &omap44xx_uart_hwmod_class,
1190 .mpu_irqs = omap44xx_uart1_irqs,
1191 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_uart1_irqs),
1192 .sdma_reqs = omap44xx_uart1_sdma_reqs,
1193 .sdma_reqs_cnt = ARRAY_SIZE(omap44xx_uart1_sdma_reqs),
1194 .main_clk = "uart1_fck",
1195 .prcm = {
1196 .omap4 = {
1197 .clkctrl_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
1198 },
1199 },
1200 .slaves = omap44xx_uart1_slaves,
1201 .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
1202 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1203};
1204
1205/* uart2 */
1206static struct omap_hwmod omap44xx_uart2_hwmod;
1207static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
1208 { .irq = 73 + OMAP44XX_IRQ_GIC_START },
1209};
1210
1211static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
1212 { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
1213 { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
1214};
1215
1216static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
1217 {
1218 .pa_start = 0x4806c000,
1219 .pa_end = 0x4806c0ff,
1220 .flags = ADDR_TYPE_RT
1221 },
1222};
1223
1224/* l4_per -> uart2 */
1225static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
1226 .master = &omap44xx_l4_per_hwmod,
1227 .slave = &omap44xx_uart2_hwmod,
1228 .clk = "l4_div_ck",
1229 .addr = omap44xx_uart2_addrs,
1230 .addr_cnt = ARRAY_SIZE(omap44xx_uart2_addrs),
1231 .user = OCP_USER_MPU | OCP_USER_SDMA,
1232};
1233
1234/* uart2 slave ports */
1235static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
1236 &omap44xx_l4_per__uart2,
1237};
1238
1239static struct omap_hwmod omap44xx_uart2_hwmod = {
1240 .name = "uart2",
1241 .class = &omap44xx_uart_hwmod_class,
1242 .mpu_irqs = omap44xx_uart2_irqs,
1243 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_uart2_irqs),
1244 .sdma_reqs = omap44xx_uart2_sdma_reqs,
1245 .sdma_reqs_cnt = ARRAY_SIZE(omap44xx_uart2_sdma_reqs),
1246 .main_clk = "uart2_fck",
1247 .prcm = {
1248 .omap4 = {
1249 .clkctrl_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
1250 },
1251 },
1252 .slaves = omap44xx_uart2_slaves,
1253 .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
1254 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1255};
1256
1257/* uart3 */
1258static struct omap_hwmod omap44xx_uart3_hwmod;
1259static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
1260 { .irq = 74 + OMAP44XX_IRQ_GIC_START },
1261};
1262
1263static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
1264 { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
1265 { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
1266};
1267
1268static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
1269 {
1270 .pa_start = 0x48020000,
1271 .pa_end = 0x480200ff,
1272 .flags = ADDR_TYPE_RT
1273 },
1274};
1275
1276/* l4_per -> uart3 */
1277static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
1278 .master = &omap44xx_l4_per_hwmod,
1279 .slave = &omap44xx_uart3_hwmod,
1280 .clk = "l4_div_ck",
1281 .addr = omap44xx_uart3_addrs,
1282 .addr_cnt = ARRAY_SIZE(omap44xx_uart3_addrs),
1283 .user = OCP_USER_MPU | OCP_USER_SDMA,
1284};
1285
1286/* uart3 slave ports */
1287static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
1288 &omap44xx_l4_per__uart3,
1289};
1290
1291static struct omap_hwmod omap44xx_uart3_hwmod = {
1292 .name = "uart3",
1293 .class = &omap44xx_uart_hwmod_class,
1294 .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
1295 .mpu_irqs = omap44xx_uart3_irqs,
1296 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_uart3_irqs),
1297 .sdma_reqs = omap44xx_uart3_sdma_reqs,
1298 .sdma_reqs_cnt = ARRAY_SIZE(omap44xx_uart3_sdma_reqs),
1299 .main_clk = "uart3_fck",
1300 .prcm = {
1301 .omap4 = {
1302 .clkctrl_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
1303 },
1304 },
1305 .slaves = omap44xx_uart3_slaves,
1306 .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
1307 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1308};
1309
1310/* uart4 */
1311static struct omap_hwmod omap44xx_uart4_hwmod;
1312static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
1313 { .irq = 70 + OMAP44XX_IRQ_GIC_START },
1314};
1315
1316static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
1317 { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
1318 { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
1319};
1320
1321static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
1322 {
1323 .pa_start = 0x4806e000,
1324 .pa_end = 0x4806e0ff,
1325 .flags = ADDR_TYPE_RT
1326 },
1327};
1328
1329/* l4_per -> uart4 */
1330static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
1331 .master = &omap44xx_l4_per_hwmod,
1332 .slave = &omap44xx_uart4_hwmod,
1333 .clk = "l4_div_ck",
1334 .addr = omap44xx_uart4_addrs,
1335 .addr_cnt = ARRAY_SIZE(omap44xx_uart4_addrs),
1336 .user = OCP_USER_MPU | OCP_USER_SDMA,
1337};
1338
1339/* uart4 slave ports */
1340static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
1341 &omap44xx_l4_per__uart4,
1342};
1343
1344static struct omap_hwmod omap44xx_uart4_hwmod = {
1345 .name = "uart4",
1346 .class = &omap44xx_uart_hwmod_class,
1347 .mpu_irqs = omap44xx_uart4_irqs,
1348 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_uart4_irqs),
1349 .sdma_reqs = omap44xx_uart4_sdma_reqs,
1350 .sdma_reqs_cnt = ARRAY_SIZE(omap44xx_uart4_sdma_reqs),
1351 .main_clk = "uart4_fck",
1352 .prcm = {
1353 .omap4 = {
1354 .clkctrl_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
1355 },
1356 },
1357 .slaves = omap44xx_uart4_slaves,
1358 .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
1359 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1360};
1361
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001362/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001363 * 'wd_timer' class
1364 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
1365 * overflow condition
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001366 */
1367
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001368static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001369 .rev_offs = 0x0000,
1370 .sysc_offs = 0x0010,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001371 .syss_offs = 0x0014,
1372 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07001373 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001374 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1375 .sysc_fields = &omap_hwmod_sysc_type1,
1376};
1377
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001378static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
1379 .name = "wd_timer",
1380 .sysc = &omap44xx_wd_timer_sysc,
1381 .pre_shutdown = &omap2_wd_timer_disable
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001382};
1383
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001384/* wd_timer2 */
1385static struct omap_hwmod omap44xx_wd_timer2_hwmod;
1386static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
1387 { .irq = 80 + OMAP44XX_IRQ_GIC_START },
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001388};
1389
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001390static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001391 {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001392 .pa_start = 0x4a314000,
1393 .pa_end = 0x4a31407f,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001394 .flags = ADDR_TYPE_RT
1395 },
1396};
1397
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001398/* l4_wkup -> wd_timer2 */
1399static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001400 .master = &omap44xx_l4_wkup_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001401 .slave = &omap44xx_wd_timer2_hwmod,
1402 .clk = "l4_wkup_clk_mux_ck",
1403 .addr = omap44xx_wd_timer2_addrs,
1404 .addr_cnt = ARRAY_SIZE(omap44xx_wd_timer2_addrs),
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001405 .user = OCP_USER_MPU | OCP_USER_SDMA,
1406};
1407
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001408/* wd_timer2 slave ports */
1409static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
1410 &omap44xx_l4_wkup__wd_timer2,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001411};
1412
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001413static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
1414 .name = "wd_timer2",
1415 .class = &omap44xx_wd_timer_hwmod_class,
1416 .mpu_irqs = omap44xx_wd_timer2_irqs,
1417 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_wd_timer2_irqs),
1418 .main_clk = "wd_timer2_fck",
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001419 .prcm = {
1420 .omap4 = {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001421 .clkctrl_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001422 },
1423 },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001424 .slaves = omap44xx_wd_timer2_slaves,
1425 .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001426 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1427};
1428
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001429/* wd_timer3 */
1430static struct omap_hwmod omap44xx_wd_timer3_hwmod;
1431static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
1432 { .irq = 36 + OMAP44XX_IRQ_GIC_START },
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001433};
1434
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001435static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001436 {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001437 .pa_start = 0x40130000,
1438 .pa_end = 0x4013007f,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001439 .flags = ADDR_TYPE_RT
1440 },
1441};
1442
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001443/* l4_abe -> wd_timer3 */
1444static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
1445 .master = &omap44xx_l4_abe_hwmod,
1446 .slave = &omap44xx_wd_timer3_hwmod,
1447 .clk = "ocp_abe_iclk",
1448 .addr = omap44xx_wd_timer3_addrs,
1449 .addr_cnt = ARRAY_SIZE(omap44xx_wd_timer3_addrs),
1450 .user = OCP_USER_MPU,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001451};
1452
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001453static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001454 {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001455 .pa_start = 0x49030000,
1456 .pa_end = 0x4903007f,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001457 .flags = ADDR_TYPE_RT
1458 },
1459};
1460
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001461/* l4_abe -> wd_timer3 (dma) */
1462static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
1463 .master = &omap44xx_l4_abe_hwmod,
1464 .slave = &omap44xx_wd_timer3_hwmod,
1465 .clk = "ocp_abe_iclk",
1466 .addr = omap44xx_wd_timer3_dma_addrs,
1467 .addr_cnt = ARRAY_SIZE(omap44xx_wd_timer3_dma_addrs),
1468 .user = OCP_USER_SDMA,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001469};
1470
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001471/* wd_timer3 slave ports */
1472static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
1473 &omap44xx_l4_abe__wd_timer3,
1474 &omap44xx_l4_abe__wd_timer3_dma,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001475};
1476
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001477static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
1478 .name = "wd_timer3",
1479 .class = &omap44xx_wd_timer_hwmod_class,
1480 .mpu_irqs = omap44xx_wd_timer3_irqs,
1481 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_wd_timer3_irqs),
1482 .main_clk = "wd_timer3_fck",
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001483 .prcm = {
1484 .omap4 = {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001485 .clkctrl_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001486 },
1487 },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001488 .slaves = omap44xx_wd_timer3_slaves,
1489 .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001490 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1491};
1492
Benoit Cousson531ce0d2010-12-20 18:27:19 -08001493
1494/*
1495 * 'dma' class
1496 * dma controller for data exchange between memory to memory (i.e. internal or
1497 * external memory) and gp peripherals to memory or memory to gp peripherals
1498 */
1499
1500static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
1501 .rev_offs = 0x0000,
1502 .sysc_offs = 0x002c,
1503 .syss_offs = 0x0028,
1504 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1505 SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
1506 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1507 SYSS_HAS_RESET_STATUS),
1508 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1509 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1510 .sysc_fields = &omap_hwmod_sysc_type1,
1511};
1512
1513/* dma attributes */
1514static struct omap_dma_dev_attr dma_dev_attr = {
1515 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
1516 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
1517 .lch_count = 32,
1518};
1519
1520static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
1521 .name = "dma",
1522 .sysc = &omap44xx_dma_sysc,
1523};
1524
1525/* dma_system */
1526static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
1527 { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
1528 { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
1529 { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
1530 { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
1531};
1532
1533/* dma_system master ports */
1534static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
1535 &omap44xx_dma_system__l3_main_2,
1536};
1537
1538static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
1539 {
1540 .pa_start = 0x4a056000,
1541 .pa_end = 0x4a0560ff,
1542 .flags = ADDR_TYPE_RT
1543 },
1544};
1545
1546/* l4_cfg -> dma_system */
1547static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
1548 .master = &omap44xx_l4_cfg_hwmod,
1549 .slave = &omap44xx_dma_system_hwmod,
1550 .clk = "l4_div_ck",
1551 .addr = omap44xx_dma_system_addrs,
1552 .addr_cnt = ARRAY_SIZE(omap44xx_dma_system_addrs),
1553 .user = OCP_USER_MPU | OCP_USER_SDMA,
1554};
1555
1556/* dma_system slave ports */
1557static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
1558 &omap44xx_l4_cfg__dma_system,
1559};
1560
1561static struct omap_hwmod omap44xx_dma_system_hwmod = {
1562 .name = "dma_system",
1563 .class = &omap44xx_dma_hwmod_class,
1564 .mpu_irqs = omap44xx_dma_system_irqs,
1565 .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_dma_system_irqs),
1566 .main_clk = "l3_div_ck",
1567 .prcm = {
1568 .omap4 = {
1569 .clkctrl_reg = OMAP4430_CM_SDMA_SDMA_CLKCTRL,
1570 },
1571 },
1572 .slaves = omap44xx_dma_system_slaves,
1573 .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
1574 .masters = omap44xx_dma_system_masters,
1575 .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
1576 .dev_attr = &dma_dev_attr,
1577 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1578};
1579
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001580static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
1581 /* dmm class */
1582 &omap44xx_dmm_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001583
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001584 /* emif_fw class */
1585 &omap44xx_emif_fw_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001586
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001587 /* l3 class */
1588 &omap44xx_l3_instr_hwmod,
1589 &omap44xx_l3_main_1_hwmod,
1590 &omap44xx_l3_main_2_hwmod,
1591 &omap44xx_l3_main_3_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001592
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001593 /* l4 class */
1594 &omap44xx_l4_abe_hwmod,
1595 &omap44xx_l4_cfg_hwmod,
1596 &omap44xx_l4_per_hwmod,
1597 &omap44xx_l4_wkup_hwmod,
Benoit Cousson531ce0d2010-12-20 18:27:19 -08001598
1599 /* dma class */
1600 &omap44xx_dma_system_hwmod,
1601
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001602 /* mpu_bus class */
1603 &omap44xx_mpu_private_hwmod,
1604
Benoit Cousson9780a9c2010-12-07 16:26:57 -08001605 /* gpio class */
1606 &omap44xx_gpio1_hwmod,
1607 &omap44xx_gpio2_hwmod,
1608 &omap44xx_gpio3_hwmod,
1609 &omap44xx_gpio4_hwmod,
1610 &omap44xx_gpio5_hwmod,
1611 &omap44xx_gpio6_hwmod,
1612
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001613 /* i2c class */
1614 &omap44xx_i2c1_hwmod,
1615 &omap44xx_i2c2_hwmod,
1616 &omap44xx_i2c3_hwmod,
1617 &omap44xx_i2c4_hwmod,
1618
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001619 /* mpu class */
1620 &omap44xx_mpu_hwmod,
Benoit Coussondb12ba52010-09-27 20:19:19 +05301621
1622 /* uart class */
1623 &omap44xx_uart1_hwmod,
1624 &omap44xx_uart2_hwmod,
1625 &omap44xx_uart3_hwmod,
1626 &omap44xx_uart4_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001627
1628 /* wd_timer class */
1629 &omap44xx_wd_timer2_hwmod,
1630 &omap44xx_wd_timer3_hwmod,
1631
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001632 NULL,
1633};
1634
1635int __init omap44xx_hwmod_init(void)
1636{
1637 return omap_hwmod_init(omap44xx_hwmods);
1638}
1639