blob: 0ec01294b063c0cc323e49d45e4d4a46b6fc2a86 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 by Waldorf GMBH, written by Ralf Baechle
7 * Copyright (C) 1995, 96, 97, 98, 99, 2000, 01, 02, 03 by Ralf Baechle
8 */
9#ifndef _ASM_IRQ_H
10#define _ASM_IRQ_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/linkage.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010013#include <linux/smp.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010014
15#include <asm/mipsmtregs.h>
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <irq.h>
18
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -060019static inline void irq_dispose_mapping(unsigned int virq)
20{
21 return;
22}
23
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#ifdef CONFIG_I8259
25static inline int irq_canonicalize(int irq)
26{
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090027 return ((irq == I8259A_IRQ_BASE + 2) ? I8259A_IRQ_BASE + 9 : irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070028}
29#else
30#define irq_canonicalize(irq) (irq) /* Sane hardware, sane code ... */
31#endif
32
Ralf Baechle1146fe32007-09-21 17:13:55 +010033#ifdef CONFIG_MIPS_MT_SMTC
34
35struct irqaction;
36
37extern unsigned long irq_hwmask[];
38extern int setup_irq_smtc(unsigned int irq, struct irqaction * new,
39 unsigned long hwmask);
40
41static inline void smtc_im_ack_irq(unsigned int irq)
42{
43 if (irq_hwmask[irq] & ST0_IM)
44 set_c0_status(irq_hwmask[irq] & ST0_IM);
45}
46
47#else
48
49static inline void smtc_im_ack_irq(unsigned int irq)
50{
51}
52
53#endif /* CONFIG_MIPS_MT_SMTC */
54
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020055#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
56#include <linux/cpumask.h>
57
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000058extern int plat_set_irq_affinity(struct irq_data *d,
59 const struct cpumask *affinity, bool force);
Thomas Gleixner930cd542011-03-23 21:09:04 +000060extern void smtc_forward_irq(struct irq_data *d);
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020061
62/*
63 * IRQ affinity hook invoked at the beginning of interrupt dispatch
64 * if option is enabled.
65 *
66 * Up through Linux 2.6.22 (at least) cpumask operations are very
67 * inefficient on MIPS. Initial prototypes of SMTC IRQ affinity
68 * used a "fast path" per-IRQ-descriptor cache of affinity information
69 * to reduce latency. As there is a project afoot to optimize the
70 * cpumask implementations, this version is optimistically assuming
71 * that cpumask.h macro overhead is reasonable during interrupt dispatch.
72 */
Thomas Gleixner930cd542011-03-23 21:09:04 +000073static inline int handle_on_other_cpu(unsigned int irq)
74{
75 struct irq_data *d = irq_get_irq_data(irq);
76
77 if (cpumask_test_cpu(smp_processor_id(), d->affinity))
78 return 0;
79 smtc_forward_irq(d);
80 return 1;
81}
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020082
83#else /* Not doing SMTC affinity */
84
Thomas Gleixner930cd542011-03-23 21:09:04 +000085static inline int handle_on_other_cpu(unsigned int irq) { return 0; }
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020086
87#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
88
Kevin D. Kissell0db34212007-07-12 16:21:08 +010089#ifdef CONFIG_MIPS_MT_SMTC_IM_BACKSTOP
Ralf Baechle1146fe32007-09-21 17:13:55 +010090
Thomas Gleixner930cd542011-03-23 21:09:04 +000091static inline void smtc_im_backstop(unsigned int irq)
92{
93 if (irq_hwmask[irq] & 0x0000ff00)
94 write_c0_tccontext(read_c0_tccontext() &
95 ~(irq_hwmask[irq] & 0x0000ff00));
96}
97
Ralf Baechle41c594a2006-04-05 09:45:45 +010098/*
99 * Clear interrupt mask handling "backstop" if irq_hwmask
100 * entry so indicates. This implies that the ack() or end()
101 * functions will take over re-enabling the low-level mask.
102 * Otherwise it will be done on return from exception.
103 */
Thomas Gleixner930cd542011-03-23 21:09:04 +0000104static inline int smtc_handle_on_other_cpu(unsigned int irq)
105{
106 int ret = handle_on_other_cpu(irq);
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200107
Thomas Gleixner930cd542011-03-23 21:09:04 +0000108 if (!ret)
109 smtc_im_backstop(irq);
110 return ret;
111}
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200112
Ralf Baechle41c594a2006-04-05 09:45:45 +0100113#else
Ralf Baechle1146fe32007-09-21 17:13:55 +0100114
Thomas Gleixner930cd542011-03-23 21:09:04 +0000115static inline void smtc_im_backstop(unsigned int irq) { }
116static inline int smtc_handle_on_other_cpu(unsigned int irq)
117{
118 return handle_on_other_cpu(irq);
119}
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200120
Ralf Baechle41c594a2006-04-05 09:45:45 +0100121#endif
122
Wu Zhangjin8f99a162009-11-20 20:34:33 +0800123extern void do_IRQ(unsigned int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200125#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200126
Wu Zhangjin8f99a162009-11-20 20:34:33 +0800127extern void do_IRQ_no_affinity(unsigned int irq);
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200128
129#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131extern void arch_init_irq(void);
Ralf Baechle937a8012006-10-07 19:44:33 +0100132extern void spurious_interrupt(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Ralf Baechle4a4cf772006-11-06 17:41:06 +0000134extern int allocate_irqno(void);
135extern void alloc_legacy_irqno(void);
136extern void free_irqno(unsigned int irq);
137
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100138/*
139 * Before R2 the timer and performance counter interrupts were both fixed to
140 * IE7. Since R2 their number has to be read from the c0_intctl register.
141 */
142#define CP0_LEGACY_COMPARE_IRQ 7
143
144extern int cp0_compare_irq;
David VomLehn010c1082009-12-21 17:49:22 -0800145extern int cp0_compare_irq_shift;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100146extern int cp0_perfcount_irq;
147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148#endif /* _ASM_IRQ_H */