blob: e03021ebed9a69ca8cc3b69254ffa1f25d4b7f21 [file] [log] [blame]
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001/*
2 * Copyright (C) 2007, 2008, Marvell International Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
11 * for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software Foundation,
15 * Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
16 */
17
18#ifndef MV_XOR_H
19#define MV_XOR_H
20
21#include <linux/types.h>
22#include <linux/io.h>
23#include <linux/dmaengine.h>
24#include <linux/interrupt.h>
25
26#define USE_TIMER
Thomas Petazzonib503fa02012-11-15 15:55:30 +010027#define MV_XOR_POOL_SIZE PAGE_SIZE
Saeed Bisharaff7b0472008-07-08 11:58:36 -070028#define MV_XOR_SLOT_SIZE 64
29#define MV_XOR_THRESHOLD 1
Thomas Petazzoni60d151f2012-10-29 16:54:49 +010030#define MV_XOR_MAX_CHANNELS 2
Saeed Bisharaff7b0472008-07-08 11:58:36 -070031
Thomas Petazzonie03bc652013-07-29 17:42:14 +020032/* Values for the XOR_CONFIG register */
Saeed Bisharaff7b0472008-07-08 11:58:36 -070033#define XOR_OPERATION_MODE_XOR 0
34#define XOR_OPERATION_MODE_MEMCPY 2
Thomas Petazzonie03bc652013-07-29 17:42:14 +020035#define XOR_DESCRIPTOR_SWAP BIT(14)
Saeed Bisharaff7b0472008-07-08 11:58:36 -070036
Ezequiel Garcia82a14022013-10-30 12:01:43 -030037#define XOR_CURR_DESC(chan) (chan->mmr_high_base + 0x10 + (chan->idx * 4))
38#define XOR_NEXT_DESC(chan) (chan->mmr_high_base + 0x00 + (chan->idx * 4))
39#define XOR_BYTE_COUNT(chan) (chan->mmr_high_base + 0x20 + (chan->idx * 4))
40#define XOR_DEST_POINTER(chan) (chan->mmr_high_base + 0xB0 + (chan->idx * 4))
41#define XOR_BLOCK_SIZE(chan) (chan->mmr_high_base + 0xC0 + (chan->idx * 4))
42#define XOR_INIT_VALUE_LOW(chan) (chan->mmr_high_base + 0xE0)
43#define XOR_INIT_VALUE_HIGH(chan) (chan->mmr_high_base + 0xE4)
Saeed Bisharaff7b0472008-07-08 11:58:36 -070044
45#define XOR_CONFIG(chan) (chan->mmr_base + 0x10 + (chan->idx * 4))
46#define XOR_ACTIVATION(chan) (chan->mmr_base + 0x20 + (chan->idx * 4))
47#define XOR_INTR_CAUSE(chan) (chan->mmr_base + 0x30)
48#define XOR_INTR_MASK(chan) (chan->mmr_base + 0x40)
49#define XOR_ERROR_CAUSE(chan) (chan->mmr_base + 0x50)
50#define XOR_ERROR_ADDR(chan) (chan->mmr_base + 0x60)
51#define XOR_INTR_MASK_VALUE 0x3F5
52
Ezequiel Garcia82a14022013-10-30 12:01:43 -030053#define WINDOW_BASE(w) (0x50 + ((w) << 2))
54#define WINDOW_SIZE(w) (0x70 + ((w) << 2))
55#define WINDOW_REMAP_HIGH(w) (0x90 + ((w) << 2))
56#define WINDOW_BAR_ENABLE(chan) (0x40 + ((chan) << 2))
57#define WINDOW_OVERRIDE_CTRL(chan) (0xA0 + ((chan) << 2))
Saeed Bisharaff7b0472008-07-08 11:58:36 -070058
Thomas Petazzoni297eedb2012-11-15 15:29:53 +010059struct mv_xor_device {
Thomas Petazzoni60d151f2012-10-29 16:54:49 +010060 void __iomem *xor_base;
61 void __iomem *xor_high_base;
62 struct clk *clk;
Thomas Petazzoni1ef48a22012-11-15 15:17:05 +010063 struct mv_xor_chan *channels[MV_XOR_MAX_CHANNELS];
Saeed Bisharaff7b0472008-07-08 11:58:36 -070064};
65
66/**
67 * struct mv_xor_chan - internal representation of a XOR channel
68 * @pending: allows batching of hardware operations
Saeed Bisharaff7b0472008-07-08 11:58:36 -070069 * @lock: serializes enqueue/dequeue operations to the descriptors pool
70 * @mmr_base: memory mapped register base
71 * @idx: the index of the xor channel
72 * @chain: device chain view of the descriptors
73 * @completed_slots: slots completed by HW but still need to be acked
74 * @device: parent device
75 * @common: common dmaengine channel object members
76 * @last_used: place holder for allocation to continue from where it left off
77 * @all_slots: complete domain of slots usable by the channel
78 * @slots_allocated: records the actual size of the descriptor slot pool
79 * @irq_tasklet: bottom half where mv_xor_slot_cleanup runs
80 */
81struct mv_xor_chan {
82 int pending;
Saeed Bisharaff7b0472008-07-08 11:58:36 -070083 spinlock_t lock; /* protects the descriptor slot pool */
84 void __iomem *mmr_base;
Ezequiel Garcia82a14022013-10-30 12:01:43 -030085 void __iomem *mmr_high_base;
Saeed Bisharaff7b0472008-07-08 11:58:36 -070086 unsigned int idx;
Thomas Petazzoni88eb92c2012-11-15 16:11:18 +010087 int irq;
Saeed Bisharaff7b0472008-07-08 11:58:36 -070088 enum dma_transaction_type current_type;
89 struct list_head chain;
90 struct list_head completed_slots;
Thomas Petazzoni1ef48a22012-11-15 15:17:05 +010091 dma_addr_t dma_desc_pool;
92 void *dma_desc_pool_virt;
93 size_t pool_size;
94 struct dma_device dmadev;
Thomas Petazzoni98817b92012-11-15 14:57:44 +010095 struct dma_chan dmachan;
Saeed Bisharaff7b0472008-07-08 11:58:36 -070096 struct mv_xor_desc_slot *last_used;
97 struct list_head all_slots;
98 int slots_allocated;
99 struct tasklet_struct irq_tasklet;
100#ifdef USE_TIMER
101 unsigned long cleanup_time;
102 u32 current_on_last_cleanup;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700103#endif
104};
105
106/**
107 * struct mv_xor_desc_slot - software descriptor
108 * @slot_node: node on the mv_xor_chan.all_slots list
109 * @chain_node: node on the mv_xor_chan.chain list
110 * @completed_node: node on the mv_xor_chan.completed_slots list
111 * @hw_desc: virtual address of the hardware descriptor chain
112 * @phys: hardware address of the hardware descriptor chain
Lior Amsalemdfc97662014-08-27 10:52:51 -0300113 * @slot_used: slot in use or not
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700114 * @idx: pool index
115 * @unmap_src_cnt: number of xor sources
116 * @unmap_len: transaction bytecount
Dan Williams64203b62009-09-08 17:53:03 -0700117 * @tx_list: list of slots that make up a multi-descriptor transaction
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700118 * @async_tx: support for the async_tx api
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700119 * @xor_check_result: result of zero sum
120 * @crc32_result: result crc calculation
121 */
122struct mv_xor_desc_slot {
123 struct list_head slot_node;
124 struct list_head chain_node;
125 struct list_head completed_node;
126 enum dma_transaction_type type;
127 void *hw_desc;
Lior Amsalemdfc97662014-08-27 10:52:51 -0300128 u16 slot_used;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700129 u16 idx;
130 u16 unmap_src_cnt;
131 u32 value;
132 size_t unmap_len;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700133 struct dma_async_tx_descriptor async_tx;
134 union {
135 u32 *xor_check_result;
136 u32 *crc32_result;
137 };
138#ifdef USE_TIMER
139 unsigned long arrival_time;
140 struct timer_list timeout;
141#endif
142};
143
Thomas Petazzonie03bc652013-07-29 17:42:14 +0200144/*
145 * This structure describes XOR descriptor size 64bytes. The
146 * mv_phy_src_idx() macro must be used when indexing the values of the
147 * phy_src_addr[] array. This is due to the fact that the 'descriptor
148 * swap' feature, used on big endian systems, swaps descriptors data
149 * within blocks of 8 bytes. So two consecutive values of the
150 * phy_src_addr[] array are actually swapped in big-endian, which
151 * explains the different mv_phy_src_idx() implementation.
152 */
153#if defined(__LITTLE_ENDIAN)
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700154struct mv_xor_desc {
155 u32 status; /* descriptor execution status */
156 u32 crc32_result; /* result of CRC-32 calculation */
157 u32 desc_command; /* type of operation to be carried out */
158 u32 phy_next_desc; /* next descriptor address pointer */
159 u32 byte_count; /* size of src/dst blocks in bytes */
160 u32 phy_dest_addr; /* destination block address */
161 u32 phy_src_addr[8]; /* source block addresses */
162 u32 reserved0;
163 u32 reserved1;
164};
Thomas Petazzonie03bc652013-07-29 17:42:14 +0200165#define mv_phy_src_idx(src_idx) (src_idx)
166#else
167struct mv_xor_desc {
168 u32 crc32_result; /* result of CRC-32 calculation */
169 u32 status; /* descriptor execution status */
170 u32 phy_next_desc; /* next descriptor address pointer */
171 u32 desc_command; /* type of operation to be carried out */
172 u32 phy_dest_addr; /* destination block address */
173 u32 byte_count; /* size of src/dst blocks in bytes */
174 u32 phy_src_addr[8]; /* source block addresses */
175 u32 reserved1;
176 u32 reserved0;
177};
178#define mv_phy_src_idx(src_idx) (src_idx ^ 1)
179#endif
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700180
181#define to_mv_sw_desc(addr_hw_desc) \
182 container_of(addr_hw_desc, struct mv_xor_desc_slot, hw_desc)
183
184#define mv_hw_desc_slot_idx(hw_desc, idx) \
185 ((void *)(((unsigned long)hw_desc) + ((idx) << 5)))
186
187#define MV_XOR_MIN_BYTE_COUNT (128)
188#define XOR_MAX_BYTE_COUNT ((16 * 1024 * 1024) - 1)
189#define MV_XOR_MAX_BYTE_COUNT XOR_MAX_BYTE_COUNT
190
191
192#endif