Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1 | /* |
Gertjan van Wingerde | 9c9a0d1 | 2009-11-08 16:39:55 +0100 | [diff] [blame] | 2 | Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com> |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3 | <http://rt2x00.serialmonkey.com> |
| 4 | |
| 5 | This program is free software; you can redistribute it and/or modify |
| 6 | it under the terms of the GNU General Public License as published by |
| 7 | the Free Software Foundation; either version 2 of the License, or |
| 8 | (at your option) any later version. |
| 9 | |
| 10 | This program is distributed in the hope that it will be useful, |
| 11 | but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | GNU General Public License for more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License |
| 16 | along with this program; if not, write to the |
| 17 | Free Software Foundation, Inc., |
| 18 | 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 19 | */ |
| 20 | |
| 21 | /* |
| 22 | Module: rt61pci |
| 23 | Abstract: rt61pci device specific routines. |
| 24 | Supported chipsets: RT2561, RT2561s, RT2661. |
| 25 | */ |
| 26 | |
Ivo van Doorn | a7f3a06 | 2008-03-09 22:44:54 +0100 | [diff] [blame] | 27 | #include <linux/crc-itu-t.h> |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 28 | #include <linux/delay.h> |
| 29 | #include <linux/etherdevice.h> |
| 30 | #include <linux/init.h> |
| 31 | #include <linux/kernel.h> |
| 32 | #include <linux/module.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 33 | #include <linux/slab.h> |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 34 | #include <linux/pci.h> |
| 35 | #include <linux/eeprom_93cx6.h> |
| 36 | |
| 37 | #include "rt2x00.h" |
Gabor Juhos | 69a2bac | 2013-03-29 15:52:27 +0100 | [diff] [blame] | 38 | #include "rt2x00mmio.h" |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 39 | #include "rt2x00pci.h" |
| 40 | #include "rt61pci.h" |
| 41 | |
| 42 | /* |
Ivo van Doorn | 008c448 | 2008-08-06 17:27:31 +0200 | [diff] [blame] | 43 | * Allow hardware encryption to be disabled. |
| 44 | */ |
Rusty Russell | eb93992 | 2011-12-19 14:08:01 +0000 | [diff] [blame] | 45 | static bool modparam_nohwcrypt = false; |
Ivo van Doorn | 008c448 | 2008-08-06 17:27:31 +0200 | [diff] [blame] | 46 | module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO); |
| 47 | MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption."); |
| 48 | |
| 49 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 50 | * Register access. |
| 51 | * BBP and RF register require indirect register access, |
| 52 | * and use the CSR registers PHY_CSR3 and PHY_CSR4 to achieve this. |
| 53 | * These indirect registers work with busy bits, |
| 54 | * and we will try maximal REGISTER_BUSY_COUNT times to access |
| 55 | * the register while taking a REGISTER_BUSY_DELAY us delay |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 56 | * between each attempt. When the busy bit is still set at that time, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 57 | * the access attempt is considered to have failed, |
| 58 | * and we will print an error. |
| 59 | */ |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 60 | #define WAIT_FOR_BBP(__dev, __reg) \ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 61 | rt2x00mmio_regbusy_read((__dev), PHY_CSR3, PHY_CSR3_BUSY, (__reg)) |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 62 | #define WAIT_FOR_RF(__dev, __reg) \ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 63 | rt2x00mmio_regbusy_read((__dev), PHY_CSR4, PHY_CSR4_BUSY, (__reg)) |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 64 | #define WAIT_FOR_MCU(__dev, __reg) \ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 65 | rt2x00mmio_regbusy_read((__dev), H2M_MAILBOX_CSR, \ |
| 66 | H2M_MAILBOX_CSR_OWNER, (__reg)) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 67 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 68 | static void rt61pci_bbp_write(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 69 | const unsigned int word, const u8 value) |
| 70 | { |
| 71 | u32 reg; |
| 72 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 73 | mutex_lock(&rt2x00dev->csr_mutex); |
| 74 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 75 | /* |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 76 | * Wait until the BBP becomes available, afterwards we |
| 77 | * can safely write the new data into the register. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 78 | */ |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 79 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { |
| 80 | reg = 0; |
| 81 | rt2x00_set_field32(®, PHY_CSR3_VALUE, value); |
| 82 | rt2x00_set_field32(®, PHY_CSR3_REGNUM, word); |
| 83 | rt2x00_set_field32(®, PHY_CSR3_BUSY, 1); |
| 84 | rt2x00_set_field32(®, PHY_CSR3_READ_CONTROL, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 85 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 86 | rt2x00mmio_register_write(rt2x00dev, PHY_CSR3, reg); |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 87 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 88 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 89 | mutex_unlock(&rt2x00dev->csr_mutex); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 90 | } |
| 91 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 92 | static void rt61pci_bbp_read(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 93 | const unsigned int word, u8 *value) |
| 94 | { |
| 95 | u32 reg; |
| 96 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 97 | mutex_lock(&rt2x00dev->csr_mutex); |
| 98 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 99 | /* |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 100 | * Wait until the BBP becomes available, afterwards we |
| 101 | * can safely write the read request into the register. |
| 102 | * After the data has been written, we wait until hardware |
| 103 | * returns the correct value, if at any time the register |
| 104 | * doesn't become available in time, reg will be 0xffffffff |
| 105 | * which means we return 0xff to the caller. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 106 | */ |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 107 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { |
| 108 | reg = 0; |
| 109 | rt2x00_set_field32(®, PHY_CSR3_REGNUM, word); |
| 110 | rt2x00_set_field32(®, PHY_CSR3_BUSY, 1); |
| 111 | rt2x00_set_field32(®, PHY_CSR3_READ_CONTROL, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 112 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 113 | rt2x00mmio_register_write(rt2x00dev, PHY_CSR3, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 114 | |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 115 | WAIT_FOR_BBP(rt2x00dev, ®); |
| 116 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 117 | |
| 118 | *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE); |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 119 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 120 | mutex_unlock(&rt2x00dev->csr_mutex); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 121 | } |
| 122 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 123 | static void rt61pci_rf_write(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 124 | const unsigned int word, const u32 value) |
| 125 | { |
| 126 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 127 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 128 | mutex_lock(&rt2x00dev->csr_mutex); |
| 129 | |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 130 | /* |
| 131 | * Wait until the RF becomes available, afterwards we |
| 132 | * can safely write the new data into the register. |
| 133 | */ |
| 134 | if (WAIT_FOR_RF(rt2x00dev, ®)) { |
| 135 | reg = 0; |
| 136 | rt2x00_set_field32(®, PHY_CSR4_VALUE, value); |
| 137 | rt2x00_set_field32(®, PHY_CSR4_NUMBER_OF_BITS, 21); |
| 138 | rt2x00_set_field32(®, PHY_CSR4_IF_SELECT, 0); |
| 139 | rt2x00_set_field32(®, PHY_CSR4_BUSY, 1); |
| 140 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 141 | rt2x00mmio_register_write(rt2x00dev, PHY_CSR4, reg); |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 142 | rt2x00_rf_write(rt2x00dev, word, value); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 143 | } |
| 144 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 145 | mutex_unlock(&rt2x00dev->csr_mutex); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 146 | } |
| 147 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 148 | static void rt61pci_mcu_request(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 149 | const u8 command, const u8 token, |
| 150 | const u8 arg0, const u8 arg1) |
| 151 | { |
| 152 | u32 reg; |
| 153 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 154 | mutex_lock(&rt2x00dev->csr_mutex); |
| 155 | |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 156 | /* |
| 157 | * Wait until the MCU becomes available, afterwards we |
| 158 | * can safely write the new data into the register. |
| 159 | */ |
| 160 | if (WAIT_FOR_MCU(rt2x00dev, ®)) { |
| 161 | rt2x00_set_field32(®, H2M_MAILBOX_CSR_OWNER, 1); |
| 162 | rt2x00_set_field32(®, H2M_MAILBOX_CSR_CMD_TOKEN, token); |
| 163 | rt2x00_set_field32(®, H2M_MAILBOX_CSR_ARG0, arg0); |
| 164 | rt2x00_set_field32(®, H2M_MAILBOX_CSR_ARG1, arg1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 165 | rt2x00mmio_register_write(rt2x00dev, H2M_MAILBOX_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 166 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 167 | rt2x00mmio_register_read(rt2x00dev, HOST_CMD_CSR, ®); |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 168 | rt2x00_set_field32(®, HOST_CMD_CSR_HOST_COMMAND, command); |
| 169 | rt2x00_set_field32(®, HOST_CMD_CSR_INTERRUPT_MCU, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 170 | rt2x00mmio_register_write(rt2x00dev, HOST_CMD_CSR, reg); |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 171 | } |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 172 | |
| 173 | mutex_unlock(&rt2x00dev->csr_mutex); |
| 174 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 175 | } |
| 176 | |
| 177 | static void rt61pci_eepromregister_read(struct eeprom_93cx6 *eeprom) |
| 178 | { |
| 179 | struct rt2x00_dev *rt2x00dev = eeprom->data; |
| 180 | u32 reg; |
| 181 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 182 | rt2x00mmio_register_read(rt2x00dev, E2PROM_CSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 183 | |
| 184 | eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN); |
| 185 | eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT); |
| 186 | eeprom->reg_data_clock = |
| 187 | !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK); |
| 188 | eeprom->reg_chip_select = |
| 189 | !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT); |
| 190 | } |
| 191 | |
| 192 | static void rt61pci_eepromregister_write(struct eeprom_93cx6 *eeprom) |
| 193 | { |
| 194 | struct rt2x00_dev *rt2x00dev = eeprom->data; |
| 195 | u32 reg = 0; |
| 196 | |
| 197 | rt2x00_set_field32(®, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in); |
| 198 | rt2x00_set_field32(®, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out); |
| 199 | rt2x00_set_field32(®, E2PROM_CSR_DATA_CLOCK, |
| 200 | !!eeprom->reg_data_clock); |
| 201 | rt2x00_set_field32(®, E2PROM_CSR_CHIP_SELECT, |
| 202 | !!eeprom->reg_chip_select); |
| 203 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 204 | rt2x00mmio_register_write(rt2x00dev, E2PROM_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 205 | } |
| 206 | |
| 207 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 208 | static const struct rt2x00debug rt61pci_rt2x00debug = { |
| 209 | .owner = THIS_MODULE, |
| 210 | .csr = { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 211 | .read = rt2x00mmio_register_read, |
| 212 | .write = rt2x00mmio_register_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 213 | .flags = RT2X00DEBUGFS_OFFSET, |
| 214 | .word_base = CSR_REG_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 215 | .word_size = sizeof(u32), |
| 216 | .word_count = CSR_REG_SIZE / sizeof(u32), |
| 217 | }, |
| 218 | .eeprom = { |
| 219 | .read = rt2x00_eeprom_read, |
| 220 | .write = rt2x00_eeprom_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 221 | .word_base = EEPROM_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 222 | .word_size = sizeof(u16), |
| 223 | .word_count = EEPROM_SIZE / sizeof(u16), |
| 224 | }, |
| 225 | .bbp = { |
| 226 | .read = rt61pci_bbp_read, |
| 227 | .write = rt61pci_bbp_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 228 | .word_base = BBP_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 229 | .word_size = sizeof(u8), |
| 230 | .word_count = BBP_SIZE / sizeof(u8), |
| 231 | }, |
| 232 | .rf = { |
| 233 | .read = rt2x00_rf_read, |
| 234 | .write = rt61pci_rf_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 235 | .word_base = RF_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 236 | .word_size = sizeof(u32), |
| 237 | .word_count = RF_SIZE / sizeof(u32), |
| 238 | }, |
| 239 | }; |
| 240 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ |
| 241 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 242 | static int rt61pci_rfkill_poll(struct rt2x00_dev *rt2x00dev) |
| 243 | { |
| 244 | u32 reg; |
| 245 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 246 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR13, ®); |
Gertjan van Wingerde | 99bdf51 | 2012-08-31 19:22:13 +0200 | [diff] [blame] | 247 | return rt2x00_get_field32(reg, MAC_CSR13_VAL5); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 248 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 249 | |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 250 | #ifdef CONFIG_RT2X00_LIB_LEDS |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 251 | static void rt61pci_brightness_set(struct led_classdev *led_cdev, |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 252 | enum led_brightness brightness) |
| 253 | { |
| 254 | struct rt2x00_led *led = |
| 255 | container_of(led_cdev, struct rt2x00_led, led_dev); |
| 256 | unsigned int enabled = brightness != LED_OFF; |
| 257 | unsigned int a_mode = |
| 258 | (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ); |
| 259 | unsigned int bg_mode = |
| 260 | (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ); |
| 261 | |
| 262 | if (led->type == LED_TYPE_RADIO) { |
| 263 | rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg, |
| 264 | MCU_LEDCS_RADIO_STATUS, enabled); |
| 265 | |
| 266 | rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff, |
| 267 | (led->rt2x00dev->led_mcu_reg & 0xff), |
| 268 | ((led->rt2x00dev->led_mcu_reg >> 8))); |
| 269 | } else if (led->type == LED_TYPE_ASSOC) { |
| 270 | rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg, |
| 271 | MCU_LEDCS_LINK_BG_STATUS, bg_mode); |
| 272 | rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg, |
| 273 | MCU_LEDCS_LINK_A_STATUS, a_mode); |
| 274 | |
| 275 | rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff, |
| 276 | (led->rt2x00dev->led_mcu_reg & 0xff), |
| 277 | ((led->rt2x00dev->led_mcu_reg >> 8))); |
| 278 | } else if (led->type == LED_TYPE_QUALITY) { |
| 279 | /* |
| 280 | * The brightness is divided into 6 levels (0 - 5), |
| 281 | * this means we need to convert the brightness |
| 282 | * argument into the matching level within that range. |
| 283 | */ |
| 284 | rt61pci_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff, |
| 285 | brightness / (LED_FULL / 6), 0); |
| 286 | } |
| 287 | } |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 288 | |
| 289 | static int rt61pci_blink_set(struct led_classdev *led_cdev, |
| 290 | unsigned long *delay_on, |
| 291 | unsigned long *delay_off) |
| 292 | { |
| 293 | struct rt2x00_led *led = |
| 294 | container_of(led_cdev, struct rt2x00_led, led_dev); |
| 295 | u32 reg; |
| 296 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 297 | rt2x00mmio_register_read(led->rt2x00dev, MAC_CSR14, ®); |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 298 | rt2x00_set_field32(®, MAC_CSR14_ON_PERIOD, *delay_on); |
| 299 | rt2x00_set_field32(®, MAC_CSR14_OFF_PERIOD, *delay_off); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 300 | rt2x00mmio_register_write(led->rt2x00dev, MAC_CSR14, reg); |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 301 | |
| 302 | return 0; |
| 303 | } |
Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 304 | |
| 305 | static void rt61pci_init_led(struct rt2x00_dev *rt2x00dev, |
| 306 | struct rt2x00_led *led, |
| 307 | enum led_type type) |
| 308 | { |
| 309 | led->rt2x00dev = rt2x00dev; |
| 310 | led->type = type; |
| 311 | led->led_dev.brightness_set = rt61pci_brightness_set; |
| 312 | led->led_dev.blink_set = rt61pci_blink_set; |
| 313 | led->flags = LED_INITIALIZED; |
| 314 | } |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 315 | #endif /* CONFIG_RT2X00_LIB_LEDS */ |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 316 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 317 | /* |
| 318 | * Configuration handlers. |
| 319 | */ |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 320 | static int rt61pci_config_shared_key(struct rt2x00_dev *rt2x00dev, |
| 321 | struct rt2x00lib_crypto *crypto, |
| 322 | struct ieee80211_key_conf *key) |
| 323 | { |
| 324 | struct hw_key_entry key_entry; |
| 325 | struct rt2x00_field32 field; |
| 326 | u32 mask; |
| 327 | u32 reg; |
| 328 | |
| 329 | if (crypto->cmd == SET_KEY) { |
| 330 | /* |
| 331 | * rt2x00lib can't determine the correct free |
| 332 | * key_idx for shared keys. We have 1 register |
| 333 | * with key valid bits. The goal is simple, read |
| 334 | * the register, if that is full we have no slots |
| 335 | * left. |
| 336 | * Note that each BSS is allowed to have up to 4 |
| 337 | * shared keys, so put a mask over the allowed |
| 338 | * entries. |
| 339 | */ |
| 340 | mask = (0xf << crypto->bssidx); |
| 341 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 342 | rt2x00mmio_register_read(rt2x00dev, SEC_CSR0, ®); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 343 | reg &= mask; |
| 344 | |
| 345 | if (reg && reg == mask) |
| 346 | return -ENOSPC; |
| 347 | |
Ivo van Doorn | acaf908d | 2008-09-22 19:40:04 +0200 | [diff] [blame] | 348 | key->hw_key_idx += reg ? ffz(reg) : 0; |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 349 | |
| 350 | /* |
| 351 | * Upload key to hardware |
| 352 | */ |
| 353 | memcpy(key_entry.key, crypto->key, |
| 354 | sizeof(key_entry.key)); |
| 355 | memcpy(key_entry.tx_mic, crypto->tx_mic, |
| 356 | sizeof(key_entry.tx_mic)); |
| 357 | memcpy(key_entry.rx_mic, crypto->rx_mic, |
| 358 | sizeof(key_entry.rx_mic)); |
| 359 | |
| 360 | reg = SHARED_KEY_ENTRY(key->hw_key_idx); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 361 | rt2x00mmio_register_multiwrite(rt2x00dev, reg, |
| 362 | &key_entry, sizeof(key_entry)); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 363 | |
| 364 | /* |
| 365 | * The cipher types are stored over 2 registers. |
| 366 | * bssidx 0 and 1 keys are stored in SEC_CSR1 and |
| 367 | * bssidx 1 and 2 keys are stored in SEC_CSR5. |
| 368 | * Using the correct defines correctly will cause overhead, |
| 369 | * so just calculate the correct offset. |
| 370 | */ |
| 371 | if (key->hw_key_idx < 8) { |
| 372 | field.bit_offset = (3 * key->hw_key_idx); |
| 373 | field.bit_mask = 0x7 << field.bit_offset; |
| 374 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 375 | rt2x00mmio_register_read(rt2x00dev, SEC_CSR1, ®); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 376 | rt2x00_set_field32(®, field, crypto->cipher); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 377 | rt2x00mmio_register_write(rt2x00dev, SEC_CSR1, reg); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 378 | } else { |
| 379 | field.bit_offset = (3 * (key->hw_key_idx - 8)); |
| 380 | field.bit_mask = 0x7 << field.bit_offset; |
| 381 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 382 | rt2x00mmio_register_read(rt2x00dev, SEC_CSR5, ®); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 383 | rt2x00_set_field32(®, field, crypto->cipher); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 384 | rt2x00mmio_register_write(rt2x00dev, SEC_CSR5, reg); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 385 | } |
| 386 | |
| 387 | /* |
| 388 | * The driver does not support the IV/EIV generation |
| 389 | * in hardware. However it doesn't support the IV/EIV |
| 390 | * inside the ieee80211 frame either, but requires it |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 391 | * to be provided separately for the descriptor. |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 392 | * rt2x00lib will cut the IV/EIV data out of all frames |
| 393 | * given to us by mac80211, but we must tell mac80211 |
| 394 | * to generate the IV/EIV data. |
| 395 | */ |
| 396 | key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV; |
| 397 | } |
| 398 | |
| 399 | /* |
| 400 | * SEC_CSR0 contains only single-bit fields to indicate |
| 401 | * a particular key is valid. Because using the FIELD32() |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 402 | * defines directly will cause a lot of overhead, we use |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 403 | * a calculation to determine the correct bit directly. |
| 404 | */ |
| 405 | mask = 1 << key->hw_key_idx; |
| 406 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 407 | rt2x00mmio_register_read(rt2x00dev, SEC_CSR0, ®); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 408 | if (crypto->cmd == SET_KEY) |
| 409 | reg |= mask; |
| 410 | else if (crypto->cmd == DISABLE_KEY) |
| 411 | reg &= ~mask; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 412 | rt2x00mmio_register_write(rt2x00dev, SEC_CSR0, reg); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 413 | |
| 414 | return 0; |
| 415 | } |
| 416 | |
| 417 | static int rt61pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev, |
| 418 | struct rt2x00lib_crypto *crypto, |
| 419 | struct ieee80211_key_conf *key) |
| 420 | { |
| 421 | struct hw_pairwise_ta_entry addr_entry; |
| 422 | struct hw_key_entry key_entry; |
| 423 | u32 mask; |
| 424 | u32 reg; |
| 425 | |
| 426 | if (crypto->cmd == SET_KEY) { |
| 427 | /* |
| 428 | * rt2x00lib can't determine the correct free |
| 429 | * key_idx for pairwise keys. We have 2 registers |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 430 | * with key valid bits. The goal is simple: read |
| 431 | * the first register. If that is full, move to |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 432 | * the next register. |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 433 | * When both registers are full, we drop the key. |
| 434 | * Otherwise, we use the first invalid entry. |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 435 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 436 | rt2x00mmio_register_read(rt2x00dev, SEC_CSR2, ®); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 437 | if (reg && reg == ~0) { |
| 438 | key->hw_key_idx = 32; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 439 | rt2x00mmio_register_read(rt2x00dev, SEC_CSR3, ®); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 440 | if (reg && reg == ~0) |
| 441 | return -ENOSPC; |
| 442 | } |
| 443 | |
Ivo van Doorn | acaf908d | 2008-09-22 19:40:04 +0200 | [diff] [blame] | 444 | key->hw_key_idx += reg ? ffz(reg) : 0; |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 445 | |
| 446 | /* |
| 447 | * Upload key to hardware |
| 448 | */ |
| 449 | memcpy(key_entry.key, crypto->key, |
| 450 | sizeof(key_entry.key)); |
| 451 | memcpy(key_entry.tx_mic, crypto->tx_mic, |
| 452 | sizeof(key_entry.tx_mic)); |
| 453 | memcpy(key_entry.rx_mic, crypto->rx_mic, |
| 454 | sizeof(key_entry.rx_mic)); |
| 455 | |
| 456 | memset(&addr_entry, 0, sizeof(addr_entry)); |
| 457 | memcpy(&addr_entry, crypto->address, ETH_ALEN); |
| 458 | addr_entry.cipher = crypto->cipher; |
| 459 | |
| 460 | reg = PAIRWISE_KEY_ENTRY(key->hw_key_idx); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 461 | rt2x00mmio_register_multiwrite(rt2x00dev, reg, |
| 462 | &key_entry, sizeof(key_entry)); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 463 | |
| 464 | reg = PAIRWISE_TA_ENTRY(key->hw_key_idx); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 465 | rt2x00mmio_register_multiwrite(rt2x00dev, reg, |
| 466 | &addr_entry, sizeof(addr_entry)); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 467 | |
| 468 | /* |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 469 | * Enable pairwise lookup table for given BSS idx. |
| 470 | * Without this, received frames will not be decrypted |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 471 | * by the hardware. |
| 472 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 473 | rt2x00mmio_register_read(rt2x00dev, SEC_CSR4, ®); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 474 | reg |= (1 << crypto->bssidx); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 475 | rt2x00mmio_register_write(rt2x00dev, SEC_CSR4, reg); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 476 | |
| 477 | /* |
| 478 | * The driver does not support the IV/EIV generation |
| 479 | * in hardware. However it doesn't support the IV/EIV |
| 480 | * inside the ieee80211 frame either, but requires it |
Daniel Mack | 3ad2f3f | 2010-02-03 08:01:28 +0800 | [diff] [blame] | 481 | * to be provided separately for the descriptor. |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 482 | * rt2x00lib will cut the IV/EIV data out of all frames |
| 483 | * given to us by mac80211, but we must tell mac80211 |
| 484 | * to generate the IV/EIV data. |
| 485 | */ |
| 486 | key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV; |
| 487 | } |
| 488 | |
| 489 | /* |
| 490 | * SEC_CSR2 and SEC_CSR3 contain only single-bit fields to indicate |
| 491 | * a particular key is valid. Because using the FIELD32() |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 492 | * defines directly will cause a lot of overhead, we use |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 493 | * a calculation to determine the correct bit directly. |
| 494 | */ |
| 495 | if (key->hw_key_idx < 32) { |
| 496 | mask = 1 << key->hw_key_idx; |
| 497 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 498 | rt2x00mmio_register_read(rt2x00dev, SEC_CSR2, ®); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 499 | if (crypto->cmd == SET_KEY) |
| 500 | reg |= mask; |
| 501 | else if (crypto->cmd == DISABLE_KEY) |
| 502 | reg &= ~mask; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 503 | rt2x00mmio_register_write(rt2x00dev, SEC_CSR2, reg); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 504 | } else { |
| 505 | mask = 1 << (key->hw_key_idx - 32); |
| 506 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 507 | rt2x00mmio_register_read(rt2x00dev, SEC_CSR3, ®); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 508 | if (crypto->cmd == SET_KEY) |
| 509 | reg |= mask; |
| 510 | else if (crypto->cmd == DISABLE_KEY) |
| 511 | reg &= ~mask; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 512 | rt2x00mmio_register_write(rt2x00dev, SEC_CSR3, reg); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 513 | } |
| 514 | |
| 515 | return 0; |
| 516 | } |
| 517 | |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 518 | static void rt61pci_config_filter(struct rt2x00_dev *rt2x00dev, |
| 519 | const unsigned int filter_flags) |
| 520 | { |
| 521 | u32 reg; |
| 522 | |
| 523 | /* |
| 524 | * Start configuration steps. |
| 525 | * Note that the version error will always be dropped |
| 526 | * and broadcast frames will always be accepted since |
| 527 | * there is no filter for it at this time. |
| 528 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 529 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0, ®); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 530 | rt2x00_set_field32(®, TXRX_CSR0_DROP_CRC, |
| 531 | !(filter_flags & FIF_FCSFAIL)); |
| 532 | rt2x00_set_field32(®, TXRX_CSR0_DROP_PHYSICAL, |
| 533 | !(filter_flags & FIF_PLCPFAIL)); |
| 534 | rt2x00_set_field32(®, TXRX_CSR0_DROP_CONTROL, |
Igor Perminov | 1afcfd54 | 2009-08-08 23:55:55 +0200 | [diff] [blame] | 535 | !(filter_flags & (FIF_CONTROL | FIF_PSPOLL))); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 536 | rt2x00_set_field32(®, TXRX_CSR0_DROP_NOT_TO_ME, |
| 537 | !(filter_flags & FIF_PROMISC_IN_BSS)); |
| 538 | rt2x00_set_field32(®, TXRX_CSR0_DROP_TO_DS, |
Ivo van Doorn | e0b005f | 2008-03-31 15:24:53 +0200 | [diff] [blame] | 539 | !(filter_flags & FIF_PROMISC_IN_BSS) && |
| 540 | !rt2x00dev->intf_ap_count); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 541 | rt2x00_set_field32(®, TXRX_CSR0_DROP_VERSION_ERROR, 1); |
| 542 | rt2x00_set_field32(®, TXRX_CSR0_DROP_MULTICAST, |
| 543 | !(filter_flags & FIF_ALLMULTI)); |
| 544 | rt2x00_set_field32(®, TXRX_CSR0_DROP_BROADCAST, 0); |
| 545 | rt2x00_set_field32(®, TXRX_CSR0_DROP_ACK_CTS, |
| 546 | !(filter_flags & FIF_CONTROL)); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 547 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 548 | } |
| 549 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 550 | static void rt61pci_config_intf(struct rt2x00_dev *rt2x00dev, |
| 551 | struct rt2x00_intf *intf, |
| 552 | struct rt2x00intf_conf *conf, |
| 553 | const unsigned int flags) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 554 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 555 | u32 reg; |
| 556 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 557 | if (flags & CONFIG_UPDATE_TYPE) { |
| 558 | /* |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 559 | * Enable synchronisation. |
| 560 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 561 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9, ®); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 562 | rt2x00_set_field32(®, TXRX_CSR9_TSF_SYNC, conf->sync); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 563 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 564 | } |
| 565 | |
| 566 | if (flags & CONFIG_UPDATE_MAC) { |
| 567 | reg = le32_to_cpu(conf->mac[1]); |
| 568 | rt2x00_set_field32(®, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff); |
| 569 | conf->mac[1] = cpu_to_le32(reg); |
| 570 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 571 | rt2x00mmio_register_multiwrite(rt2x00dev, MAC_CSR2, |
| 572 | conf->mac, sizeof(conf->mac)); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 573 | } |
| 574 | |
| 575 | if (flags & CONFIG_UPDATE_BSSID) { |
| 576 | reg = le32_to_cpu(conf->bssid[1]); |
| 577 | rt2x00_set_field32(®, MAC_CSR5_BSS_ID_MASK, 3); |
| 578 | conf->bssid[1] = cpu_to_le32(reg); |
| 579 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 580 | rt2x00mmio_register_multiwrite(rt2x00dev, MAC_CSR4, |
| 581 | conf->bssid, |
| 582 | sizeof(conf->bssid)); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 583 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 584 | } |
| 585 | |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 586 | static void rt61pci_config_erp(struct rt2x00_dev *rt2x00dev, |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 587 | struct rt2x00lib_erp *erp, |
| 588 | u32 changed) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 589 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 590 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 591 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 592 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0, ®); |
Ivo van Doorn | 4789666 | 2009-09-06 15:14:23 +0200 | [diff] [blame] | 593 | rt2x00_set_field32(®, TXRX_CSR0_RX_ACK_TIMEOUT, 0x32); |
Ivo van Doorn | 8a566af | 2009-05-21 19:16:46 +0200 | [diff] [blame] | 594 | rt2x00_set_field32(®, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 595 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 596 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 597 | if (changed & BSS_CHANGED_ERP_PREAMBLE) { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 598 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR4, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 599 | rt2x00_set_field32(®, TXRX_CSR4_AUTORESPOND_ENABLE, 1); |
| 600 | rt2x00_set_field32(®, TXRX_CSR4_AUTORESPOND_PREAMBLE, |
| 601 | !!erp->short_preamble); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 602 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR4, reg); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 603 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 604 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 605 | if (changed & BSS_CHANGED_BASIC_RATES) |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 606 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR5, |
| 607 | erp->basic_rates); |
Ivo van Doorn | ba2ab47 | 2008-08-06 16:22:17 +0200 | [diff] [blame] | 608 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 609 | if (changed & BSS_CHANGED_BEACON_INT) { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 610 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 611 | rt2x00_set_field32(®, TXRX_CSR9_BEACON_INTERVAL, |
| 612 | erp->beacon_int * 16); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 613 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 614 | } |
Ivo van Doorn | 8a566af | 2009-05-21 19:16:46 +0200 | [diff] [blame] | 615 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 616 | if (changed & BSS_CHANGED_ERP_SLOT) { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 617 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR9, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 618 | rt2x00_set_field32(®, MAC_CSR9_SLOT_TIME, erp->slot_time); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 619 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR9, reg); |
Ivo van Doorn | ba2ab47 | 2008-08-06 16:22:17 +0200 | [diff] [blame] | 620 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 621 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR8, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 622 | rt2x00_set_field32(®, MAC_CSR8_SIFS, erp->sifs); |
| 623 | rt2x00_set_field32(®, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3); |
| 624 | rt2x00_set_field32(®, MAC_CSR8_EIFS, erp->eifs); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 625 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR8, reg); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 626 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 627 | } |
| 628 | |
| 629 | static void rt61pci_config_antenna_5x(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 630 | struct antenna_setup *ant) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 631 | { |
| 632 | u8 r3; |
| 633 | u8 r4; |
| 634 | u8 r77; |
| 635 | |
| 636 | rt61pci_bbp_read(rt2x00dev, 3, &r3); |
| 637 | rt61pci_bbp_read(rt2x00dev, 4, &r4); |
| 638 | rt61pci_bbp_read(rt2x00dev, 77, &r77); |
| 639 | |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 640 | rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, rt2x00_rf(rt2x00dev, RF5325)); |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 641 | |
| 642 | /* |
| 643 | * Configure the RX antenna. |
| 644 | */ |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 645 | switch (ant->rx) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 646 | case ANTENNA_HW_DIVERSITY: |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 647 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 648 | rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, |
Johannes Berg | 8318d78 | 2008-01-24 19:38:38 +0100 | [diff] [blame] | 649 | (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 650 | break; |
| 651 | case ANTENNA_A: |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 652 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 653 | rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0); |
Johannes Berg | 8318d78 | 2008-01-24 19:38:38 +0100 | [diff] [blame] | 654 | if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 655 | rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0); |
| 656 | else |
| 657 | rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 658 | break; |
| 659 | case ANTENNA_B: |
Ivo van Doorn | a4fe07d | 2008-03-09 22:45:21 +0100 | [diff] [blame] | 660 | default: |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 661 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 662 | rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0); |
Johannes Berg | 8318d78 | 2008-01-24 19:38:38 +0100 | [diff] [blame] | 663 | if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 664 | rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3); |
| 665 | else |
| 666 | rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 667 | break; |
| 668 | } |
| 669 | |
| 670 | rt61pci_bbp_write(rt2x00dev, 77, r77); |
| 671 | rt61pci_bbp_write(rt2x00dev, 3, r3); |
| 672 | rt61pci_bbp_write(rt2x00dev, 4, r4); |
| 673 | } |
| 674 | |
| 675 | static void rt61pci_config_antenna_2x(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 676 | struct antenna_setup *ant) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 677 | { |
| 678 | u8 r3; |
| 679 | u8 r4; |
| 680 | u8 r77; |
| 681 | |
| 682 | rt61pci_bbp_read(rt2x00dev, 3, &r3); |
| 683 | rt61pci_bbp_read(rt2x00dev, 4, &r4); |
| 684 | rt61pci_bbp_read(rt2x00dev, 77, &r77); |
| 685 | |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 686 | rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, rt2x00_rf(rt2x00dev, RF2529)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 687 | rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 688 | !rt2x00_has_cap_frame_type(rt2x00dev)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 689 | |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 690 | /* |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 691 | * Configure the RX antenna. |
| 692 | */ |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 693 | switch (ant->rx) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 694 | case ANTENNA_HW_DIVERSITY: |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 695 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 696 | break; |
| 697 | case ANTENNA_A: |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 698 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1); |
| 699 | rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 700 | break; |
| 701 | case ANTENNA_B: |
Ivo van Doorn | a4fe07d | 2008-03-09 22:45:21 +0100 | [diff] [blame] | 702 | default: |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 703 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1); |
| 704 | rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 705 | break; |
| 706 | } |
| 707 | |
| 708 | rt61pci_bbp_write(rt2x00dev, 77, r77); |
| 709 | rt61pci_bbp_write(rt2x00dev, 3, r3); |
| 710 | rt61pci_bbp_write(rt2x00dev, 4, r4); |
| 711 | } |
| 712 | |
| 713 | static void rt61pci_config_antenna_2529_rx(struct rt2x00_dev *rt2x00dev, |
| 714 | const int p1, const int p2) |
| 715 | { |
| 716 | u32 reg; |
| 717 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 718 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR13, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 719 | |
Gertjan van Wingerde | 99bdf51 | 2012-08-31 19:22:13 +0200 | [diff] [blame] | 720 | rt2x00_set_field32(®, MAC_CSR13_DIR4, 0); |
| 721 | rt2x00_set_field32(®, MAC_CSR13_VAL4, p1); |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 722 | |
Gertjan van Wingerde | 99bdf51 | 2012-08-31 19:22:13 +0200 | [diff] [blame] | 723 | rt2x00_set_field32(®, MAC_CSR13_DIR3, 0); |
| 724 | rt2x00_set_field32(®, MAC_CSR13_VAL3, !p2); |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 725 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 726 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR13, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 727 | } |
| 728 | |
| 729 | static void rt61pci_config_antenna_2529(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 730 | struct antenna_setup *ant) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 731 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 732 | u8 r3; |
| 733 | u8 r4; |
| 734 | u8 r77; |
| 735 | |
| 736 | rt61pci_bbp_read(rt2x00dev, 3, &r3); |
| 737 | rt61pci_bbp_read(rt2x00dev, 4, &r4); |
| 738 | rt61pci_bbp_read(rt2x00dev, 77, &r77); |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 739 | |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 740 | /* |
| 741 | * Configure the RX antenna. |
| 742 | */ |
| 743 | switch (ant->rx) { |
| 744 | case ANTENNA_A: |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 745 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1); |
| 746 | rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0); |
| 747 | rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 0); |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 748 | break; |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 749 | case ANTENNA_HW_DIVERSITY: |
| 750 | /* |
Ivo van Doorn | a4fe07d | 2008-03-09 22:45:21 +0100 | [diff] [blame] | 751 | * FIXME: Antenna selection for the rf 2529 is very confusing |
| 752 | * in the legacy driver. Just default to antenna B until the |
| 753 | * legacy code can be properly translated into rt2x00 code. |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 754 | */ |
| 755 | case ANTENNA_B: |
Ivo van Doorn | a4fe07d | 2008-03-09 22:45:21 +0100 | [diff] [blame] | 756 | default: |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 757 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1); |
| 758 | rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3); |
| 759 | rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1); |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 760 | break; |
| 761 | } |
| 762 | |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 763 | rt61pci_bbp_write(rt2x00dev, 77, r77); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 764 | rt61pci_bbp_write(rt2x00dev, 3, r3); |
| 765 | rt61pci_bbp_write(rt2x00dev, 4, r4); |
| 766 | } |
| 767 | |
| 768 | struct antenna_sel { |
| 769 | u8 word; |
| 770 | /* |
| 771 | * value[0] -> non-LNA |
| 772 | * value[1] -> LNA |
| 773 | */ |
| 774 | u8 value[2]; |
| 775 | }; |
| 776 | |
| 777 | static const struct antenna_sel antenna_sel_a[] = { |
| 778 | { 96, { 0x58, 0x78 } }, |
| 779 | { 104, { 0x38, 0x48 } }, |
| 780 | { 75, { 0xfe, 0x80 } }, |
| 781 | { 86, { 0xfe, 0x80 } }, |
| 782 | { 88, { 0xfe, 0x80 } }, |
| 783 | { 35, { 0x60, 0x60 } }, |
| 784 | { 97, { 0x58, 0x58 } }, |
| 785 | { 98, { 0x58, 0x58 } }, |
| 786 | }; |
| 787 | |
| 788 | static const struct antenna_sel antenna_sel_bg[] = { |
| 789 | { 96, { 0x48, 0x68 } }, |
| 790 | { 104, { 0x2c, 0x3c } }, |
| 791 | { 75, { 0xfe, 0x80 } }, |
| 792 | { 86, { 0xfe, 0x80 } }, |
| 793 | { 88, { 0xfe, 0x80 } }, |
| 794 | { 35, { 0x50, 0x50 } }, |
| 795 | { 97, { 0x48, 0x48 } }, |
| 796 | { 98, { 0x48, 0x48 } }, |
| 797 | }; |
| 798 | |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 799 | static void rt61pci_config_ant(struct rt2x00_dev *rt2x00dev, |
| 800 | struct antenna_setup *ant) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 801 | { |
| 802 | const struct antenna_sel *sel; |
| 803 | unsigned int lna; |
| 804 | unsigned int i; |
| 805 | u32 reg; |
| 806 | |
Ivo van Doorn | a4fe07d | 2008-03-09 22:45:21 +0100 | [diff] [blame] | 807 | /* |
| 808 | * We should never come here because rt2x00lib is supposed |
| 809 | * to catch this and send us the correct antenna explicitely. |
| 810 | */ |
| 811 | BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY || |
| 812 | ant->tx == ANTENNA_SW_DIVERSITY); |
| 813 | |
Johannes Berg | 8318d78 | 2008-01-24 19:38:38 +0100 | [diff] [blame] | 814 | if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 815 | sel = antenna_sel_a; |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 816 | lna = rt2x00_has_cap_external_lna_a(rt2x00dev); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 817 | } else { |
| 818 | sel = antenna_sel_bg; |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 819 | lna = rt2x00_has_cap_external_lna_bg(rt2x00dev); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 820 | } |
| 821 | |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 822 | for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++) |
| 823 | rt61pci_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]); |
| 824 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 825 | rt2x00mmio_register_read(rt2x00dev, PHY_CSR0, ®); |
Mattias Nissler | acaa410 | 2007-10-27 13:41:53 +0200 | [diff] [blame] | 826 | |
Ivo van Doorn | ddc827f | 2007-10-13 16:26:42 +0200 | [diff] [blame] | 827 | rt2x00_set_field32(®, PHY_CSR0_PA_PE_BG, |
Johannes Berg | 8318d78 | 2008-01-24 19:38:38 +0100 | [diff] [blame] | 828 | rt2x00dev->curr_band == IEEE80211_BAND_2GHZ); |
Ivo van Doorn | ddc827f | 2007-10-13 16:26:42 +0200 | [diff] [blame] | 829 | rt2x00_set_field32(®, PHY_CSR0_PA_PE_A, |
Johannes Berg | 8318d78 | 2008-01-24 19:38:38 +0100 | [diff] [blame] | 830 | rt2x00dev->curr_band == IEEE80211_BAND_5GHZ); |
Ivo van Doorn | ddc827f | 2007-10-13 16:26:42 +0200 | [diff] [blame] | 831 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 832 | rt2x00mmio_register_write(rt2x00dev, PHY_CSR0, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 833 | |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 834 | if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF5325)) |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 835 | rt61pci_config_antenna_5x(rt2x00dev, ant); |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 836 | else if (rt2x00_rf(rt2x00dev, RF2527)) |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 837 | rt61pci_config_antenna_2x(rt2x00dev, ant); |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 838 | else if (rt2x00_rf(rt2x00dev, RF2529)) { |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 839 | if (rt2x00_has_cap_double_antenna(rt2x00dev)) |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 840 | rt61pci_config_antenna_2x(rt2x00dev, ant); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 841 | else |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 842 | rt61pci_config_antenna_2529(rt2x00dev, ant); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 843 | } |
| 844 | } |
| 845 | |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 846 | static void rt61pci_config_lna_gain(struct rt2x00_dev *rt2x00dev, |
| 847 | struct rt2x00lib_conf *libconf) |
| 848 | { |
| 849 | u16 eeprom; |
| 850 | short lna_gain = 0; |
| 851 | |
Karl Beldan | 675a0b0 | 2013-03-25 16:26:57 +0100 | [diff] [blame] | 852 | if (libconf->conf->chandef.chan->band == IEEE80211_BAND_2GHZ) { |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 853 | if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 854 | lna_gain += 14; |
| 855 | |
| 856 | rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom); |
| 857 | lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1); |
| 858 | } else { |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 859 | if (rt2x00_has_cap_external_lna_a(rt2x00dev)) |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 860 | lna_gain += 14; |
| 861 | |
| 862 | rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom); |
| 863 | lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1); |
| 864 | } |
| 865 | |
| 866 | rt2x00dev->lna_gain = lna_gain; |
| 867 | } |
| 868 | |
| 869 | static void rt61pci_config_channel(struct rt2x00_dev *rt2x00dev, |
| 870 | struct rf_channel *rf, const int txpower) |
| 871 | { |
| 872 | u8 r3; |
| 873 | u8 r94; |
| 874 | u8 smart; |
| 875 | |
| 876 | rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower)); |
| 877 | rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset); |
| 878 | |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 879 | smart = !(rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527)); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 880 | |
| 881 | rt61pci_bbp_read(rt2x00dev, 3, &r3); |
| 882 | rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart); |
| 883 | rt61pci_bbp_write(rt2x00dev, 3, r3); |
| 884 | |
| 885 | r94 = 6; |
| 886 | if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94)) |
| 887 | r94 += txpower - MAX_TXPOWER; |
| 888 | else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94)) |
| 889 | r94 += txpower; |
| 890 | rt61pci_bbp_write(rt2x00dev, 94, r94); |
| 891 | |
| 892 | rt61pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 893 | rt61pci_rf_write(rt2x00dev, 2, rf->rf2); |
| 894 | rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004); |
| 895 | rt61pci_rf_write(rt2x00dev, 4, rf->rf4); |
| 896 | |
| 897 | udelay(200); |
| 898 | |
| 899 | rt61pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 900 | rt61pci_rf_write(rt2x00dev, 2, rf->rf2); |
| 901 | rt61pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004); |
| 902 | rt61pci_rf_write(rt2x00dev, 4, rf->rf4); |
| 903 | |
| 904 | udelay(200); |
| 905 | |
| 906 | rt61pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 907 | rt61pci_rf_write(rt2x00dev, 2, rf->rf2); |
| 908 | rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004); |
| 909 | rt61pci_rf_write(rt2x00dev, 4, rf->rf4); |
| 910 | |
| 911 | msleep(1); |
| 912 | } |
| 913 | |
| 914 | static void rt61pci_config_txpower(struct rt2x00_dev *rt2x00dev, |
| 915 | const int txpower) |
| 916 | { |
| 917 | struct rf_channel rf; |
| 918 | |
| 919 | rt2x00_rf_read(rt2x00dev, 1, &rf.rf1); |
| 920 | rt2x00_rf_read(rt2x00dev, 2, &rf.rf2); |
| 921 | rt2x00_rf_read(rt2x00dev, 3, &rf.rf3); |
| 922 | rt2x00_rf_read(rt2x00dev, 4, &rf.rf4); |
| 923 | |
| 924 | rt61pci_config_channel(rt2x00dev, &rf, txpower); |
| 925 | } |
| 926 | |
| 927 | static void rt61pci_config_retry_limit(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 928 | struct rt2x00lib_conf *libconf) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 929 | { |
| 930 | u32 reg; |
| 931 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 932 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR4, ®); |
Ivo van Doorn | e1b4d7b | 2010-06-14 22:12:54 +0200 | [diff] [blame] | 933 | rt2x00_set_field32(®, TXRX_CSR4_OFDM_TX_RATE_DOWN, 1); |
| 934 | rt2x00_set_field32(®, TXRX_CSR4_OFDM_TX_RATE_STEP, 0); |
| 935 | rt2x00_set_field32(®, TXRX_CSR4_OFDM_TX_FALLBACK_CCK, 0); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 936 | rt2x00_set_field32(®, TXRX_CSR4_LONG_RETRY_LIMIT, |
| 937 | libconf->conf->long_frame_max_tx_count); |
| 938 | rt2x00_set_field32(®, TXRX_CSR4_SHORT_RETRY_LIMIT, |
| 939 | libconf->conf->short_frame_max_tx_count); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 940 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR4, reg); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 941 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 942 | |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 943 | static void rt61pci_config_ps(struct rt2x00_dev *rt2x00dev, |
| 944 | struct rt2x00lib_conf *libconf) |
| 945 | { |
| 946 | enum dev_state state = |
| 947 | (libconf->conf->flags & IEEE80211_CONF_PS) ? |
| 948 | STATE_SLEEP : STATE_AWAKE; |
| 949 | u32 reg; |
| 950 | |
| 951 | if (state == STATE_SLEEP) { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 952 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR11, ®); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 953 | rt2x00_set_field32(®, MAC_CSR11_DELAY_AFTER_TBCN, |
Ivo van Doorn | 6b347bf | 2009-05-23 21:09:28 +0200 | [diff] [blame] | 954 | rt2x00dev->beacon_int - 10); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 955 | rt2x00_set_field32(®, MAC_CSR11_TBCN_BEFORE_WAKEUP, |
| 956 | libconf->conf->listen_interval - 1); |
| 957 | rt2x00_set_field32(®, MAC_CSR11_WAKEUP_LATENCY, 5); |
| 958 | |
| 959 | /* We must first disable autowake before it can be enabled */ |
| 960 | rt2x00_set_field32(®, MAC_CSR11_AUTOWAKE, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 961 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR11, reg); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 962 | |
| 963 | rt2x00_set_field32(®, MAC_CSR11_AUTOWAKE, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 964 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR11, reg); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 965 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 966 | rt2x00mmio_register_write(rt2x00dev, SOFT_RESET_CSR, |
| 967 | 0x00000005); |
| 968 | rt2x00mmio_register_write(rt2x00dev, IO_CNTL_CSR, 0x0000001c); |
| 969 | rt2x00mmio_register_write(rt2x00dev, PCI_USEC_CSR, 0x00000060); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 970 | |
| 971 | rt61pci_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 0); |
| 972 | } else { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 973 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR11, ®); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 974 | rt2x00_set_field32(®, MAC_CSR11_DELAY_AFTER_TBCN, 0); |
| 975 | rt2x00_set_field32(®, MAC_CSR11_TBCN_BEFORE_WAKEUP, 0); |
| 976 | rt2x00_set_field32(®, MAC_CSR11_AUTOWAKE, 0); |
| 977 | rt2x00_set_field32(®, MAC_CSR11_WAKEUP_LATENCY, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 978 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR11, reg); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 979 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 980 | rt2x00mmio_register_write(rt2x00dev, SOFT_RESET_CSR, |
| 981 | 0x00000007); |
| 982 | rt2x00mmio_register_write(rt2x00dev, IO_CNTL_CSR, 0x00000018); |
| 983 | rt2x00mmio_register_write(rt2x00dev, PCI_USEC_CSR, 0x00000020); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 984 | |
| 985 | rt61pci_mcu_request(rt2x00dev, MCU_WAKEUP, 0xff, 0, 0); |
| 986 | } |
| 987 | } |
| 988 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 989 | static void rt61pci_config(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 990 | struct rt2x00lib_conf *libconf, |
| 991 | const unsigned int flags) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 992 | { |
Ivo van Doorn | ba2ab47 | 2008-08-06 16:22:17 +0200 | [diff] [blame] | 993 | /* Always recalculate LNA gain before changing configuration */ |
| 994 | rt61pci_config_lna_gain(rt2x00dev, libconf); |
| 995 | |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 996 | if (flags & IEEE80211_CONF_CHANGE_CHANNEL) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 997 | rt61pci_config_channel(rt2x00dev, &libconf->rf, |
| 998 | libconf->conf->power_level); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 999 | if ((flags & IEEE80211_CONF_CHANGE_POWER) && |
| 1000 | !(flags & IEEE80211_CONF_CHANGE_CHANNEL)) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 1001 | rt61pci_config_txpower(rt2x00dev, libconf->conf->power_level); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 1002 | if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS) |
| 1003 | rt61pci_config_retry_limit(rt2x00dev, libconf); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 1004 | if (flags & IEEE80211_CONF_CHANGE_PS) |
| 1005 | rt61pci_config_ps(rt2x00dev, libconf); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1006 | } |
| 1007 | |
| 1008 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1009 | * Link tuning |
| 1010 | */ |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 1011 | static void rt61pci_link_stats(struct rt2x00_dev *rt2x00dev, |
| 1012 | struct link_qual *qual) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1013 | { |
| 1014 | u32 reg; |
| 1015 | |
| 1016 | /* |
| 1017 | * Update FCS error count from register. |
| 1018 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1019 | rt2x00mmio_register_read(rt2x00dev, STA_CSR0, ®); |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 1020 | qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1021 | |
| 1022 | /* |
| 1023 | * Update False CCA count from register. |
| 1024 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1025 | rt2x00mmio_register_read(rt2x00dev, STA_CSR1, ®); |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 1026 | qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1027 | } |
| 1028 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1029 | static inline void rt61pci_set_vgc(struct rt2x00_dev *rt2x00dev, |
| 1030 | struct link_qual *qual, u8 vgc_level) |
Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 1031 | { |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1032 | if (qual->vgc_level != vgc_level) { |
Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 1033 | rt61pci_bbp_write(rt2x00dev, 17, vgc_level); |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1034 | qual->vgc_level = vgc_level; |
| 1035 | qual->vgc_level_reg = vgc_level; |
Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 1036 | } |
| 1037 | } |
| 1038 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1039 | static void rt61pci_reset_tuner(struct rt2x00_dev *rt2x00dev, |
| 1040 | struct link_qual *qual) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1041 | { |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1042 | rt61pci_set_vgc(rt2x00dev, qual, 0x20); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1043 | } |
| 1044 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1045 | static void rt61pci_link_tuner(struct rt2x00_dev *rt2x00dev, |
| 1046 | struct link_qual *qual, const u32 count) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1047 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1048 | u8 up_bound; |
| 1049 | u8 low_bound; |
| 1050 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1051 | /* |
| 1052 | * Determine r17 bounds. |
| 1053 | */ |
Ivo van Doorn | e5ef5ba | 2010-08-06 20:49:27 +0200 | [diff] [blame] | 1054 | if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1055 | low_bound = 0x28; |
| 1056 | up_bound = 0x48; |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 1057 | if (rt2x00_has_cap_external_lna_a(rt2x00dev)) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1058 | low_bound += 0x10; |
| 1059 | up_bound += 0x10; |
| 1060 | } |
| 1061 | } else { |
| 1062 | low_bound = 0x20; |
| 1063 | up_bound = 0x40; |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 1064 | if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1065 | low_bound += 0x10; |
| 1066 | up_bound += 0x10; |
| 1067 | } |
| 1068 | } |
| 1069 | |
| 1070 | /* |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 1071 | * If we are not associated, we should go straight to the |
| 1072 | * dynamic CCA tuning. |
| 1073 | */ |
| 1074 | if (!rt2x00dev->intf_associated) |
| 1075 | goto dynamic_cca_tune; |
| 1076 | |
| 1077 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1078 | * Special big-R17 for very short distance |
| 1079 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1080 | if (qual->rssi >= -35) { |
| 1081 | rt61pci_set_vgc(rt2x00dev, qual, 0x60); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1082 | return; |
| 1083 | } |
| 1084 | |
| 1085 | /* |
| 1086 | * Special big-R17 for short distance |
| 1087 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1088 | if (qual->rssi >= -58) { |
| 1089 | rt61pci_set_vgc(rt2x00dev, qual, up_bound); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1090 | return; |
| 1091 | } |
| 1092 | |
| 1093 | /* |
| 1094 | * Special big-R17 for middle-short distance |
| 1095 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1096 | if (qual->rssi >= -66) { |
| 1097 | rt61pci_set_vgc(rt2x00dev, qual, low_bound + 0x10); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1098 | return; |
| 1099 | } |
| 1100 | |
| 1101 | /* |
| 1102 | * Special mid-R17 for middle distance |
| 1103 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1104 | if (qual->rssi >= -74) { |
| 1105 | rt61pci_set_vgc(rt2x00dev, qual, low_bound + 0x08); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1106 | return; |
| 1107 | } |
| 1108 | |
| 1109 | /* |
| 1110 | * Special case: Change up_bound based on the rssi. |
| 1111 | * Lower up_bound when rssi is weaker then -74 dBm. |
| 1112 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1113 | up_bound -= 2 * (-74 - qual->rssi); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1114 | if (low_bound > up_bound) |
| 1115 | up_bound = low_bound; |
| 1116 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1117 | if (qual->vgc_level > up_bound) { |
| 1118 | rt61pci_set_vgc(rt2x00dev, qual, up_bound); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1119 | return; |
| 1120 | } |
| 1121 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 1122 | dynamic_cca_tune: |
| 1123 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1124 | /* |
| 1125 | * r17 does not yet exceed upper limit, continue and base |
| 1126 | * the r17 tuning on the false CCA count. |
| 1127 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 1128 | if ((qual->false_cca > 512) && (qual->vgc_level < up_bound)) |
| 1129 | rt61pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level); |
| 1130 | else if ((qual->false_cca < 100) && (qual->vgc_level > low_bound)) |
| 1131 | rt61pci_set_vgc(rt2x00dev, qual, --qual->vgc_level); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1132 | } |
| 1133 | |
| 1134 | /* |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1135 | * Queue handlers. |
| 1136 | */ |
| 1137 | static void rt61pci_start_queue(struct data_queue *queue) |
| 1138 | { |
| 1139 | struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; |
| 1140 | u32 reg; |
| 1141 | |
| 1142 | switch (queue->qid) { |
| 1143 | case QID_RX: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1144 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1145 | rt2x00_set_field32(®, TXRX_CSR0_DISABLE_RX, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1146 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1147 | break; |
| 1148 | case QID_BEACON: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1149 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1150 | rt2x00_set_field32(®, TXRX_CSR9_TSF_TICKING, 1); |
| 1151 | rt2x00_set_field32(®, TXRX_CSR9_TBTT_ENABLE, 1); |
| 1152 | rt2x00_set_field32(®, TXRX_CSR9_BEACON_GEN, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1153 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1154 | break; |
| 1155 | default: |
| 1156 | break; |
| 1157 | } |
| 1158 | } |
| 1159 | |
| 1160 | static void rt61pci_kick_queue(struct data_queue *queue) |
| 1161 | { |
| 1162 | struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; |
| 1163 | u32 reg; |
| 1164 | |
| 1165 | switch (queue->qid) { |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1166 | case QID_AC_VO: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1167 | rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1168 | rt2x00_set_field32(®, TX_CNTL_CSR_KICK_TX_AC0, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1169 | rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1170 | break; |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1171 | case QID_AC_VI: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1172 | rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1173 | rt2x00_set_field32(®, TX_CNTL_CSR_KICK_TX_AC1, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1174 | rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1175 | break; |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1176 | case QID_AC_BE: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1177 | rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1178 | rt2x00_set_field32(®, TX_CNTL_CSR_KICK_TX_AC2, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1179 | rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1180 | break; |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1181 | case QID_AC_BK: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1182 | rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1183 | rt2x00_set_field32(®, TX_CNTL_CSR_KICK_TX_AC3, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1184 | rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1185 | break; |
| 1186 | default: |
| 1187 | break; |
| 1188 | } |
| 1189 | } |
| 1190 | |
| 1191 | static void rt61pci_stop_queue(struct data_queue *queue) |
| 1192 | { |
| 1193 | struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; |
| 1194 | u32 reg; |
| 1195 | |
| 1196 | switch (queue->qid) { |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1197 | case QID_AC_VO: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1198 | rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1199 | rt2x00_set_field32(®, TX_CNTL_CSR_ABORT_TX_AC0, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1200 | rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1201 | break; |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1202 | case QID_AC_VI: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1203 | rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1204 | rt2x00_set_field32(®, TX_CNTL_CSR_ABORT_TX_AC1, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1205 | rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1206 | break; |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1207 | case QID_AC_BE: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1208 | rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1209 | rt2x00_set_field32(®, TX_CNTL_CSR_ABORT_TX_AC2, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1210 | rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1211 | break; |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1212 | case QID_AC_BK: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1213 | rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1214 | rt2x00_set_field32(®, TX_CNTL_CSR_ABORT_TX_AC3, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1215 | rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1216 | break; |
| 1217 | case QID_RX: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1218 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1219 | rt2x00_set_field32(®, TXRX_CSR0_DISABLE_RX, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1220 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1221 | break; |
| 1222 | case QID_BEACON: |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1223 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1224 | rt2x00_set_field32(®, TXRX_CSR9_TSF_TICKING, 0); |
| 1225 | rt2x00_set_field32(®, TXRX_CSR9_TBTT_ENABLE, 0); |
| 1226 | rt2x00_set_field32(®, TXRX_CSR9_BEACON_GEN, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1227 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 1228 | |
| 1229 | /* |
| 1230 | * Wait for possibly running tbtt tasklets. |
| 1231 | */ |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1232 | tasklet_kill(&rt2x00dev->tbtt_tasklet); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 1233 | break; |
| 1234 | default: |
| 1235 | break; |
| 1236 | } |
| 1237 | } |
| 1238 | |
| 1239 | /* |
Ivo van Doorn | a7f3a06 | 2008-03-09 22:44:54 +0100 | [diff] [blame] | 1240 | * Firmware functions |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1241 | */ |
| 1242 | static char *rt61pci_get_firmware_name(struct rt2x00_dev *rt2x00dev) |
| 1243 | { |
Gertjan van Wingerde | 49e721e | 2010-02-13 20:55:49 +0100 | [diff] [blame] | 1244 | u16 chip; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1245 | char *fw_name; |
| 1246 | |
Gertjan van Wingerde | 49e721e | 2010-02-13 20:55:49 +0100 | [diff] [blame] | 1247 | pci_read_config_word(to_pci_dev(rt2x00dev->dev), PCI_DEVICE_ID, &chip); |
| 1248 | switch (chip) { |
| 1249 | case RT2561_PCI_ID: |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1250 | fw_name = FIRMWARE_RT2561; |
| 1251 | break; |
Gertjan van Wingerde | 49e721e | 2010-02-13 20:55:49 +0100 | [diff] [blame] | 1252 | case RT2561s_PCI_ID: |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1253 | fw_name = FIRMWARE_RT2561s; |
| 1254 | break; |
Gertjan van Wingerde | 49e721e | 2010-02-13 20:55:49 +0100 | [diff] [blame] | 1255 | case RT2661_PCI_ID: |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1256 | fw_name = FIRMWARE_RT2661; |
| 1257 | break; |
| 1258 | default: |
| 1259 | fw_name = NULL; |
| 1260 | break; |
| 1261 | } |
| 1262 | |
| 1263 | return fw_name; |
| 1264 | } |
| 1265 | |
Ivo van Doorn | 0cbe006 | 2009-01-28 00:33:47 +0100 | [diff] [blame] | 1266 | static int rt61pci_check_firmware(struct rt2x00_dev *rt2x00dev, |
| 1267 | const u8 *data, const size_t len) |
Ivo van Doorn | a7f3a06 | 2008-03-09 22:44:54 +0100 | [diff] [blame] | 1268 | { |
Ivo van Doorn | 0cbe006 | 2009-01-28 00:33:47 +0100 | [diff] [blame] | 1269 | u16 fw_crc; |
Ivo van Doorn | a7f3a06 | 2008-03-09 22:44:54 +0100 | [diff] [blame] | 1270 | u16 crc; |
| 1271 | |
| 1272 | /* |
Ivo van Doorn | 0cbe006 | 2009-01-28 00:33:47 +0100 | [diff] [blame] | 1273 | * Only support 8kb firmware files. |
| 1274 | */ |
| 1275 | if (len != 8192) |
| 1276 | return FW_BAD_LENGTH; |
| 1277 | |
| 1278 | /* |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 1279 | * The last 2 bytes in the firmware array are the crc checksum itself. |
| 1280 | * This means that we should never pass those 2 bytes to the crc |
Ivo van Doorn | a7f3a06 | 2008-03-09 22:44:54 +0100 | [diff] [blame] | 1281 | * algorithm. |
| 1282 | */ |
Ivo van Doorn | 0cbe006 | 2009-01-28 00:33:47 +0100 | [diff] [blame] | 1283 | fw_crc = (data[len - 2] << 8 | data[len - 1]); |
| 1284 | |
| 1285 | /* |
| 1286 | * Use the crc itu-t algorithm. |
| 1287 | */ |
Ivo van Doorn | a7f3a06 | 2008-03-09 22:44:54 +0100 | [diff] [blame] | 1288 | crc = crc_itu_t(0, data, len - 2); |
| 1289 | crc = crc_itu_t_byte(crc, 0); |
| 1290 | crc = crc_itu_t_byte(crc, 0); |
| 1291 | |
Ivo van Doorn | 0cbe006 | 2009-01-28 00:33:47 +0100 | [diff] [blame] | 1292 | return (fw_crc == crc) ? FW_OK : FW_BAD_CRC; |
Ivo van Doorn | a7f3a06 | 2008-03-09 22:44:54 +0100 | [diff] [blame] | 1293 | } |
| 1294 | |
Ivo van Doorn | 0cbe006 | 2009-01-28 00:33:47 +0100 | [diff] [blame] | 1295 | static int rt61pci_load_firmware(struct rt2x00_dev *rt2x00dev, |
| 1296 | const u8 *data, const size_t len) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1297 | { |
| 1298 | int i; |
| 1299 | u32 reg; |
| 1300 | |
| 1301 | /* |
| 1302 | * Wait for stable hardware. |
| 1303 | */ |
| 1304 | for (i = 0; i < 100; i++) { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1305 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR0, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1306 | if (reg) |
| 1307 | break; |
| 1308 | msleep(1); |
| 1309 | } |
| 1310 | |
| 1311 | if (!reg) { |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1312 | rt2x00_err(rt2x00dev, "Unstable hardware\n"); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1313 | return -EBUSY; |
| 1314 | } |
| 1315 | |
| 1316 | /* |
| 1317 | * Prepare MCU and mailbox for firmware loading. |
| 1318 | */ |
| 1319 | reg = 0; |
| 1320 | rt2x00_set_field32(®, MCU_CNTL_CSR_RESET, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1321 | rt2x00mmio_register_write(rt2x00dev, MCU_CNTL_CSR, reg); |
| 1322 | rt2x00mmio_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff); |
| 1323 | rt2x00mmio_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0); |
| 1324 | rt2x00mmio_register_write(rt2x00dev, HOST_CMD_CSR, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1325 | |
| 1326 | /* |
| 1327 | * Write firmware to device. |
| 1328 | */ |
| 1329 | reg = 0; |
| 1330 | rt2x00_set_field32(®, MCU_CNTL_CSR_RESET, 1); |
| 1331 | rt2x00_set_field32(®, MCU_CNTL_CSR_SELECT_BANK, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1332 | rt2x00mmio_register_write(rt2x00dev, MCU_CNTL_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1333 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1334 | rt2x00mmio_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE, |
| 1335 | data, len); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1336 | |
| 1337 | rt2x00_set_field32(®, MCU_CNTL_CSR_SELECT_BANK, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1338 | rt2x00mmio_register_write(rt2x00dev, MCU_CNTL_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1339 | |
| 1340 | rt2x00_set_field32(®, MCU_CNTL_CSR_RESET, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1341 | rt2x00mmio_register_write(rt2x00dev, MCU_CNTL_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1342 | |
| 1343 | for (i = 0; i < 100; i++) { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1344 | rt2x00mmio_register_read(rt2x00dev, MCU_CNTL_CSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1345 | if (rt2x00_get_field32(reg, MCU_CNTL_CSR_READY)) |
| 1346 | break; |
| 1347 | msleep(1); |
| 1348 | } |
| 1349 | |
| 1350 | if (i == 100) { |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1351 | rt2x00_err(rt2x00dev, "MCU Control register not ready\n"); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1352 | return -EBUSY; |
| 1353 | } |
| 1354 | |
| 1355 | /* |
Ivo van Doorn | e6d3e90 | 2008-07-27 15:06:50 +0200 | [diff] [blame] | 1356 | * Hardware needs another millisecond before it is ready. |
| 1357 | */ |
| 1358 | msleep(1); |
| 1359 | |
| 1360 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1361 | * Reset MAC and BBP registers. |
| 1362 | */ |
| 1363 | reg = 0; |
| 1364 | rt2x00_set_field32(®, MAC_CSR1_SOFT_RESET, 1); |
| 1365 | rt2x00_set_field32(®, MAC_CSR1_BBP_RESET, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1366 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1367 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1368 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1369 | rt2x00_set_field32(®, MAC_CSR1_SOFT_RESET, 0); |
| 1370 | rt2x00_set_field32(®, MAC_CSR1_BBP_RESET, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1371 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1372 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1373 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1374 | rt2x00_set_field32(®, MAC_CSR1_HOST_READY, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1375 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1376 | |
| 1377 | return 0; |
| 1378 | } |
| 1379 | |
Ivo van Doorn | a7f3a06 | 2008-03-09 22:44:54 +0100 | [diff] [blame] | 1380 | /* |
| 1381 | * Initialization functions. |
| 1382 | */ |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 1383 | static bool rt61pci_get_entry_state(struct queue_entry *entry) |
| 1384 | { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1385 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 1386 | u32 word; |
| 1387 | |
| 1388 | if (entry->queue->qid == QID_RX) { |
| 1389 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 1390 | |
| 1391 | return rt2x00_get_field32(word, RXD_W0_OWNER_NIC); |
| 1392 | } else { |
| 1393 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 1394 | |
| 1395 | return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || |
| 1396 | rt2x00_get_field32(word, TXD_W0_VALID)); |
| 1397 | } |
| 1398 | } |
| 1399 | |
| 1400 | static void rt61pci_clear_entry(struct queue_entry *entry) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1401 | { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1402 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1403 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1404 | u32 word; |
| 1405 | |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 1406 | if (entry->queue->qid == QID_RX) { |
| 1407 | rt2x00_desc_read(entry_priv->desc, 5, &word); |
| 1408 | rt2x00_set_field32(&word, RXD_W5_BUFFER_PHYSICAL_ADDRESS, |
| 1409 | skbdesc->skb_dma); |
| 1410 | rt2x00_desc_write(entry_priv->desc, 5, word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1411 | |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 1412 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 1413 | rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1); |
| 1414 | rt2x00_desc_write(entry_priv->desc, 0, word); |
| 1415 | } else { |
| 1416 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 1417 | rt2x00_set_field32(&word, TXD_W0_VALID, 0); |
| 1418 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0); |
| 1419 | rt2x00_desc_write(entry_priv->desc, 0, word); |
| 1420 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1421 | } |
| 1422 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1423 | static int rt61pci_init_queues(struct rt2x00_dev *rt2x00dev) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1424 | { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1425 | struct queue_entry_priv_mmio *entry_priv; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1426 | u32 reg; |
| 1427 | |
| 1428 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1429 | * Initialize registers. |
| 1430 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1431 | rt2x00mmio_register_read(rt2x00dev, TX_RING_CSR0, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1432 | rt2x00_set_field32(®, TX_RING_CSR0_AC0_RING_SIZE, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1433 | rt2x00dev->tx[0].limit); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1434 | rt2x00_set_field32(®, TX_RING_CSR0_AC1_RING_SIZE, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1435 | rt2x00dev->tx[1].limit); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1436 | rt2x00_set_field32(®, TX_RING_CSR0_AC2_RING_SIZE, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1437 | rt2x00dev->tx[2].limit); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1438 | rt2x00_set_field32(®, TX_RING_CSR0_AC3_RING_SIZE, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1439 | rt2x00dev->tx[3].limit); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1440 | rt2x00mmio_register_write(rt2x00dev, TX_RING_CSR0, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1441 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1442 | rt2x00mmio_register_read(rt2x00dev, TX_RING_CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1443 | rt2x00_set_field32(®, TX_RING_CSR1_TXD_SIZE, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1444 | rt2x00dev->tx[0].desc_size / 4); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1445 | rt2x00mmio_register_write(rt2x00dev, TX_RING_CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1446 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1447 | entry_priv = rt2x00dev->tx[0].entries[0].priv_data; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1448 | rt2x00mmio_register_read(rt2x00dev, AC0_BASE_CSR, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 1449 | rt2x00_set_field32(®, AC0_BASE_CSR_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1450 | entry_priv->desc_dma); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1451 | rt2x00mmio_register_write(rt2x00dev, AC0_BASE_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1452 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1453 | entry_priv = rt2x00dev->tx[1].entries[0].priv_data; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1454 | rt2x00mmio_register_read(rt2x00dev, AC1_BASE_CSR, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 1455 | rt2x00_set_field32(®, AC1_BASE_CSR_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1456 | entry_priv->desc_dma); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1457 | rt2x00mmio_register_write(rt2x00dev, AC1_BASE_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1458 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1459 | entry_priv = rt2x00dev->tx[2].entries[0].priv_data; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1460 | rt2x00mmio_register_read(rt2x00dev, AC2_BASE_CSR, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 1461 | rt2x00_set_field32(®, AC2_BASE_CSR_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1462 | entry_priv->desc_dma); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1463 | rt2x00mmio_register_write(rt2x00dev, AC2_BASE_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1464 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1465 | entry_priv = rt2x00dev->tx[3].entries[0].priv_data; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1466 | rt2x00mmio_register_read(rt2x00dev, AC3_BASE_CSR, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 1467 | rt2x00_set_field32(®, AC3_BASE_CSR_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1468 | entry_priv->desc_dma); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1469 | rt2x00mmio_register_write(rt2x00dev, AC3_BASE_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1470 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1471 | rt2x00mmio_register_read(rt2x00dev, RX_RING_CSR, ®); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1472 | rt2x00_set_field32(®, RX_RING_CSR_RING_SIZE, rt2x00dev->rx->limit); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1473 | rt2x00_set_field32(®, RX_RING_CSR_RXD_SIZE, |
| 1474 | rt2x00dev->rx->desc_size / 4); |
| 1475 | rt2x00_set_field32(®, RX_RING_CSR_RXD_WRITEBACK_SIZE, 4); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1476 | rt2x00mmio_register_write(rt2x00dev, RX_RING_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1477 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1478 | entry_priv = rt2x00dev->rx->entries[0].priv_data; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1479 | rt2x00mmio_register_read(rt2x00dev, RX_BASE_CSR, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 1480 | rt2x00_set_field32(®, RX_BASE_CSR_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1481 | entry_priv->desc_dma); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1482 | rt2x00mmio_register_write(rt2x00dev, RX_BASE_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1483 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1484 | rt2x00mmio_register_read(rt2x00dev, TX_DMA_DST_CSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1485 | rt2x00_set_field32(®, TX_DMA_DST_CSR_DEST_AC0, 2); |
| 1486 | rt2x00_set_field32(®, TX_DMA_DST_CSR_DEST_AC1, 2); |
| 1487 | rt2x00_set_field32(®, TX_DMA_DST_CSR_DEST_AC2, 2); |
| 1488 | rt2x00_set_field32(®, TX_DMA_DST_CSR_DEST_AC3, 2); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1489 | rt2x00mmio_register_write(rt2x00dev, TX_DMA_DST_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1490 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1491 | rt2x00mmio_register_read(rt2x00dev, LOAD_TX_RING_CSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1492 | rt2x00_set_field32(®, LOAD_TX_RING_CSR_LOAD_TXD_AC0, 1); |
| 1493 | rt2x00_set_field32(®, LOAD_TX_RING_CSR_LOAD_TXD_AC1, 1); |
| 1494 | rt2x00_set_field32(®, LOAD_TX_RING_CSR_LOAD_TXD_AC2, 1); |
| 1495 | rt2x00_set_field32(®, LOAD_TX_RING_CSR_LOAD_TXD_AC3, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1496 | rt2x00mmio_register_write(rt2x00dev, LOAD_TX_RING_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1497 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1498 | rt2x00mmio_register_read(rt2x00dev, RX_CNTL_CSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1499 | rt2x00_set_field32(®, RX_CNTL_CSR_LOAD_RXD, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1500 | rt2x00mmio_register_write(rt2x00dev, RX_CNTL_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1501 | |
| 1502 | return 0; |
| 1503 | } |
| 1504 | |
| 1505 | static int rt61pci_init_registers(struct rt2x00_dev *rt2x00dev) |
| 1506 | { |
| 1507 | u32 reg; |
| 1508 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1509 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1510 | rt2x00_set_field32(®, TXRX_CSR0_AUTO_TX_SEQ, 1); |
| 1511 | rt2x00_set_field32(®, TXRX_CSR0_DISABLE_RX, 0); |
| 1512 | rt2x00_set_field32(®, TXRX_CSR0_TX_WITHOUT_WAITING, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1513 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1514 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1515 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1516 | rt2x00_set_field32(®, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */ |
| 1517 | rt2x00_set_field32(®, TXRX_CSR1_BBP_ID0_VALID, 1); |
| 1518 | rt2x00_set_field32(®, TXRX_CSR1_BBP_ID1, 30); /* Rssi */ |
| 1519 | rt2x00_set_field32(®, TXRX_CSR1_BBP_ID1_VALID, 1); |
| 1520 | rt2x00_set_field32(®, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */ |
| 1521 | rt2x00_set_field32(®, TXRX_CSR1_BBP_ID2_VALID, 1); |
| 1522 | rt2x00_set_field32(®, TXRX_CSR1_BBP_ID3, 30); /* Rssi */ |
| 1523 | rt2x00_set_field32(®, TXRX_CSR1_BBP_ID3_VALID, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1524 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1525 | |
| 1526 | /* |
| 1527 | * CCK TXD BBP registers |
| 1528 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1529 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR2, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1530 | rt2x00_set_field32(®, TXRX_CSR2_BBP_ID0, 13); |
| 1531 | rt2x00_set_field32(®, TXRX_CSR2_BBP_ID0_VALID, 1); |
| 1532 | rt2x00_set_field32(®, TXRX_CSR2_BBP_ID1, 12); |
| 1533 | rt2x00_set_field32(®, TXRX_CSR2_BBP_ID1_VALID, 1); |
| 1534 | rt2x00_set_field32(®, TXRX_CSR2_BBP_ID2, 11); |
| 1535 | rt2x00_set_field32(®, TXRX_CSR2_BBP_ID2_VALID, 1); |
| 1536 | rt2x00_set_field32(®, TXRX_CSR2_BBP_ID3, 10); |
| 1537 | rt2x00_set_field32(®, TXRX_CSR2_BBP_ID3_VALID, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1538 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1539 | |
| 1540 | /* |
| 1541 | * OFDM TXD BBP registers |
| 1542 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1543 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR3, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1544 | rt2x00_set_field32(®, TXRX_CSR3_BBP_ID0, 7); |
| 1545 | rt2x00_set_field32(®, TXRX_CSR3_BBP_ID0_VALID, 1); |
| 1546 | rt2x00_set_field32(®, TXRX_CSR3_BBP_ID1, 6); |
| 1547 | rt2x00_set_field32(®, TXRX_CSR3_BBP_ID1_VALID, 1); |
| 1548 | rt2x00_set_field32(®, TXRX_CSR3_BBP_ID2, 5); |
| 1549 | rt2x00_set_field32(®, TXRX_CSR3_BBP_ID2_VALID, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1550 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR3, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1551 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1552 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR7, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1553 | rt2x00_set_field32(®, TXRX_CSR7_ACK_CTS_6MBS, 59); |
| 1554 | rt2x00_set_field32(®, TXRX_CSR7_ACK_CTS_9MBS, 53); |
| 1555 | rt2x00_set_field32(®, TXRX_CSR7_ACK_CTS_12MBS, 49); |
| 1556 | rt2x00_set_field32(®, TXRX_CSR7_ACK_CTS_18MBS, 46); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1557 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR7, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1558 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1559 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR8, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1560 | rt2x00_set_field32(®, TXRX_CSR8_ACK_CTS_24MBS, 44); |
| 1561 | rt2x00_set_field32(®, TXRX_CSR8_ACK_CTS_36MBS, 42); |
| 1562 | rt2x00_set_field32(®, TXRX_CSR8_ACK_CTS_48MBS, 42); |
| 1563 | rt2x00_set_field32(®, TXRX_CSR8_ACK_CTS_54MBS, 42); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1564 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR8, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1565 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1566 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9, ®); |
Ivo van Doorn | 1f90916 | 2008-07-08 13:45:20 +0200 | [diff] [blame] | 1567 | rt2x00_set_field32(®, TXRX_CSR9_BEACON_INTERVAL, 0); |
| 1568 | rt2x00_set_field32(®, TXRX_CSR9_TSF_TICKING, 0); |
| 1569 | rt2x00_set_field32(®, TXRX_CSR9_TSF_SYNC, 0); |
| 1570 | rt2x00_set_field32(®, TXRX_CSR9_TBTT_ENABLE, 0); |
| 1571 | rt2x00_set_field32(®, TXRX_CSR9_BEACON_GEN, 0); |
| 1572 | rt2x00_set_field32(®, TXRX_CSR9_TIMESTAMP_COMPENSATE, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1573 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg); |
Ivo van Doorn | 1f90916 | 2008-07-08 13:45:20 +0200 | [diff] [blame] | 1574 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1575 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1576 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1577 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR6, 0x00000fff); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1578 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1579 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR9, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1580 | rt2x00_set_field32(®, MAC_CSR9_CW_SELECT, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1581 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR9, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1582 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1583 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR10, 0x0000071c); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1584 | |
| 1585 | if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE)) |
| 1586 | return -EBUSY; |
| 1587 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1588 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR13, 0x0000e000); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1589 | |
| 1590 | /* |
| 1591 | * Invalidate all Shared Keys (SEC_CSR0), |
| 1592 | * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5) |
| 1593 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1594 | rt2x00mmio_register_write(rt2x00dev, SEC_CSR0, 0x00000000); |
| 1595 | rt2x00mmio_register_write(rt2x00dev, SEC_CSR1, 0x00000000); |
| 1596 | rt2x00mmio_register_write(rt2x00dev, SEC_CSR5, 0x00000000); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1597 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1598 | rt2x00mmio_register_write(rt2x00dev, PHY_CSR1, 0x000023b0); |
| 1599 | rt2x00mmio_register_write(rt2x00dev, PHY_CSR5, 0x060a100c); |
| 1600 | rt2x00mmio_register_write(rt2x00dev, PHY_CSR6, 0x00080606); |
| 1601 | rt2x00mmio_register_write(rt2x00dev, PHY_CSR7, 0x00000a08); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1602 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1603 | rt2x00mmio_register_write(rt2x00dev, PCI_CFG_CSR, 0x28ca4404); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1604 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1605 | rt2x00mmio_register_write(rt2x00dev, TEST_MODE_CSR, 0x00000200); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1606 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1607 | rt2x00mmio_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1608 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1609 | /* |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 1610 | * Clear all beacons |
| 1611 | * For the Beacon base registers we only need to clear |
| 1612 | * the first byte since that byte contains the VALID and OWNER |
| 1613 | * bits which (when set to 0) will invalidate the entire beacon. |
| 1614 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1615 | rt2x00mmio_register_write(rt2x00dev, HW_BEACON_BASE0, 0); |
| 1616 | rt2x00mmio_register_write(rt2x00dev, HW_BEACON_BASE1, 0); |
| 1617 | rt2x00mmio_register_write(rt2x00dev, HW_BEACON_BASE2, 0); |
| 1618 | rt2x00mmio_register_write(rt2x00dev, HW_BEACON_BASE3, 0); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 1619 | |
| 1620 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1621 | * We must clear the error counters. |
| 1622 | * These registers are cleared on read, |
| 1623 | * so we may pass a useless variable to store the value. |
| 1624 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1625 | rt2x00mmio_register_read(rt2x00dev, STA_CSR0, ®); |
| 1626 | rt2x00mmio_register_read(rt2x00dev, STA_CSR1, ®); |
| 1627 | rt2x00mmio_register_read(rt2x00dev, STA_CSR2, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1628 | |
| 1629 | /* |
| 1630 | * Reset MAC and BBP registers. |
| 1631 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1632 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1633 | rt2x00_set_field32(®, MAC_CSR1_SOFT_RESET, 1); |
| 1634 | rt2x00_set_field32(®, MAC_CSR1_BBP_RESET, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1635 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1636 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1637 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1638 | rt2x00_set_field32(®, MAC_CSR1_SOFT_RESET, 0); |
| 1639 | rt2x00_set_field32(®, MAC_CSR1_BBP_RESET, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1640 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1641 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1642 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1643 | rt2x00_set_field32(®, MAC_CSR1_HOST_READY, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1644 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1645 | |
| 1646 | return 0; |
| 1647 | } |
| 1648 | |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1649 | static int rt61pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev) |
| 1650 | { |
| 1651 | unsigned int i; |
| 1652 | u8 value; |
| 1653 | |
| 1654 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 1655 | rt61pci_bbp_read(rt2x00dev, 0, &value); |
| 1656 | if ((value != 0xff) && (value != 0x00)) |
| 1657 | return 0; |
| 1658 | udelay(REGISTER_BUSY_DELAY); |
| 1659 | } |
| 1660 | |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1661 | rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n"); |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1662 | return -EACCES; |
| 1663 | } |
| 1664 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1665 | static int rt61pci_init_bbp(struct rt2x00_dev *rt2x00dev) |
| 1666 | { |
| 1667 | unsigned int i; |
| 1668 | u16 eeprom; |
| 1669 | u8 reg_id; |
| 1670 | u8 value; |
| 1671 | |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1672 | if (unlikely(rt61pci_wait_bbp_ready(rt2x00dev))) |
| 1673 | return -EACCES; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1674 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1675 | rt61pci_bbp_write(rt2x00dev, 3, 0x00); |
| 1676 | rt61pci_bbp_write(rt2x00dev, 15, 0x30); |
| 1677 | rt61pci_bbp_write(rt2x00dev, 21, 0xc8); |
| 1678 | rt61pci_bbp_write(rt2x00dev, 22, 0x38); |
| 1679 | rt61pci_bbp_write(rt2x00dev, 23, 0x06); |
| 1680 | rt61pci_bbp_write(rt2x00dev, 24, 0xfe); |
| 1681 | rt61pci_bbp_write(rt2x00dev, 25, 0x0a); |
| 1682 | rt61pci_bbp_write(rt2x00dev, 26, 0x0d); |
| 1683 | rt61pci_bbp_write(rt2x00dev, 34, 0x12); |
| 1684 | rt61pci_bbp_write(rt2x00dev, 37, 0x07); |
| 1685 | rt61pci_bbp_write(rt2x00dev, 39, 0xf8); |
| 1686 | rt61pci_bbp_write(rt2x00dev, 41, 0x60); |
| 1687 | rt61pci_bbp_write(rt2x00dev, 53, 0x10); |
| 1688 | rt61pci_bbp_write(rt2x00dev, 54, 0x18); |
| 1689 | rt61pci_bbp_write(rt2x00dev, 60, 0x10); |
| 1690 | rt61pci_bbp_write(rt2x00dev, 61, 0x04); |
| 1691 | rt61pci_bbp_write(rt2x00dev, 62, 0x04); |
| 1692 | rt61pci_bbp_write(rt2x00dev, 75, 0xfe); |
| 1693 | rt61pci_bbp_write(rt2x00dev, 86, 0xfe); |
| 1694 | rt61pci_bbp_write(rt2x00dev, 88, 0xfe); |
| 1695 | rt61pci_bbp_write(rt2x00dev, 90, 0x0f); |
| 1696 | rt61pci_bbp_write(rt2x00dev, 99, 0x00); |
| 1697 | rt61pci_bbp_write(rt2x00dev, 102, 0x16); |
| 1698 | rt61pci_bbp_write(rt2x00dev, 107, 0x04); |
| 1699 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1700 | for (i = 0; i < EEPROM_BBP_SIZE; i++) { |
| 1701 | rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom); |
| 1702 | |
| 1703 | if (eeprom != 0xffff && eeprom != 0x0000) { |
| 1704 | reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID); |
| 1705 | value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1706 | rt61pci_bbp_write(rt2x00dev, reg_id, value); |
| 1707 | } |
| 1708 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1709 | |
| 1710 | return 0; |
| 1711 | } |
| 1712 | |
| 1713 | /* |
| 1714 | * Device state switch handlers. |
| 1715 | */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1716 | static void rt61pci_toggle_irq(struct rt2x00_dev *rt2x00dev, |
| 1717 | enum dev_state state) |
| 1718 | { |
Helmut Schaa | b550911 | 2011-01-30 13:20:52 +0100 | [diff] [blame] | 1719 | int mask = (state == STATE_RADIO_IRQ_OFF); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1720 | u32 reg; |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 1721 | unsigned long flags; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1722 | |
| 1723 | /* |
| 1724 | * When interrupts are being enabled, the interrupt registers |
| 1725 | * should clear the register to assure a clean state. |
| 1726 | */ |
| 1727 | if (state == STATE_RADIO_IRQ_ON) { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1728 | rt2x00mmio_register_read(rt2x00dev, INT_SOURCE_CSR, ®); |
| 1729 | rt2x00mmio_register_write(rt2x00dev, INT_SOURCE_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1730 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1731 | rt2x00mmio_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, ®); |
| 1732 | rt2x00mmio_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1733 | } |
| 1734 | |
| 1735 | /* |
| 1736 | * Only toggle the interrupts bits we are going to use. |
| 1737 | * Non-checked interrupt bits are disabled by default. |
| 1738 | */ |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 1739 | spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags); |
| 1740 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1741 | rt2x00mmio_register_read(rt2x00dev, INT_MASK_CSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1742 | rt2x00_set_field32(®, INT_MASK_CSR_TXDONE, mask); |
| 1743 | rt2x00_set_field32(®, INT_MASK_CSR_RXDONE, mask); |
Helmut Schaa | 6646505 | 2010-09-08 20:57:10 +0200 | [diff] [blame] | 1744 | rt2x00_set_field32(®, INT_MASK_CSR_BEACON_DONE, mask); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1745 | rt2x00_set_field32(®, INT_MASK_CSR_ENABLE_MITIGATION, mask); |
| 1746 | rt2x00_set_field32(®, INT_MASK_CSR_MITIGATION_PERIOD, 0xff); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1747 | rt2x00mmio_register_write(rt2x00dev, INT_MASK_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1748 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1749 | rt2x00mmio_register_read(rt2x00dev, MCU_INT_MASK_CSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1750 | rt2x00_set_field32(®, MCU_INT_MASK_CSR_0, mask); |
| 1751 | rt2x00_set_field32(®, MCU_INT_MASK_CSR_1, mask); |
| 1752 | rt2x00_set_field32(®, MCU_INT_MASK_CSR_2, mask); |
| 1753 | rt2x00_set_field32(®, MCU_INT_MASK_CSR_3, mask); |
| 1754 | rt2x00_set_field32(®, MCU_INT_MASK_CSR_4, mask); |
| 1755 | rt2x00_set_field32(®, MCU_INT_MASK_CSR_5, mask); |
| 1756 | rt2x00_set_field32(®, MCU_INT_MASK_CSR_6, mask); |
| 1757 | rt2x00_set_field32(®, MCU_INT_MASK_CSR_7, mask); |
Helmut Schaa | 6646505 | 2010-09-08 20:57:10 +0200 | [diff] [blame] | 1758 | rt2x00_set_field32(®, MCU_INT_MASK_CSR_TWAKEUP, mask); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1759 | rt2x00mmio_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 1760 | |
| 1761 | spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags); |
| 1762 | |
| 1763 | if (state == STATE_RADIO_IRQ_OFF) { |
| 1764 | /* |
| 1765 | * Ensure that all tasklets are finished. |
| 1766 | */ |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1767 | tasklet_kill(&rt2x00dev->txstatus_tasklet); |
| 1768 | tasklet_kill(&rt2x00dev->rxdone_tasklet); |
| 1769 | tasklet_kill(&rt2x00dev->autowake_tasklet); |
| 1770 | tasklet_kill(&rt2x00dev->tbtt_tasklet); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 1771 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1772 | } |
| 1773 | |
| 1774 | static int rt61pci_enable_radio(struct rt2x00_dev *rt2x00dev) |
| 1775 | { |
| 1776 | u32 reg; |
| 1777 | |
| 1778 | /* |
| 1779 | * Initialize all registers. |
| 1780 | */ |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1781 | if (unlikely(rt61pci_init_queues(rt2x00dev) || |
| 1782 | rt61pci_init_registers(rt2x00dev) || |
| 1783 | rt61pci_init_bbp(rt2x00dev))) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1784 | return -EIO; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1785 | |
| 1786 | /* |
| 1787 | * Enable RX. |
| 1788 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1789 | rt2x00mmio_register_read(rt2x00dev, RX_CNTL_CSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1790 | rt2x00_set_field32(®, RX_CNTL_CSR_ENABLE_RX_DMA, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1791 | rt2x00mmio_register_write(rt2x00dev, RX_CNTL_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1792 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1793 | return 0; |
| 1794 | } |
| 1795 | |
| 1796 | static void rt61pci_disable_radio(struct rt2x00_dev *rt2x00dev) |
| 1797 | { |
Ivo van Doorn | a2c9b65 | 2009-01-28 00:32:33 +0100 | [diff] [blame] | 1798 | /* |
| 1799 | * Disable power |
| 1800 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1801 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR10, 0x00001818); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1802 | } |
| 1803 | |
| 1804 | static int rt61pci_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state) |
| 1805 | { |
Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1806 | u32 reg, reg2; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1807 | unsigned int i; |
| 1808 | char put_to_sleep; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1809 | |
| 1810 | put_to_sleep = (state != STATE_AWAKE); |
| 1811 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1812 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR12, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1813 | rt2x00_set_field32(®, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep); |
| 1814 | rt2x00_set_field32(®, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1815 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR12, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1816 | |
| 1817 | /* |
| 1818 | * Device is not guaranteed to be in the requested state yet. |
| 1819 | * We must wait until the register indicates that the |
| 1820 | * device has entered the correct state. |
| 1821 | */ |
| 1822 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1823 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR12, ®2); |
Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1824 | state = rt2x00_get_field32(reg2, MAC_CSR12_BBP_CURRENT_STATE); |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1825 | if (state == !put_to_sleep) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1826 | return 0; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1827 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR12, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1828 | msleep(10); |
| 1829 | } |
| 1830 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1831 | return -EBUSY; |
| 1832 | } |
| 1833 | |
| 1834 | static int rt61pci_set_device_state(struct rt2x00_dev *rt2x00dev, |
| 1835 | enum dev_state state) |
| 1836 | { |
| 1837 | int retval = 0; |
| 1838 | |
| 1839 | switch (state) { |
| 1840 | case STATE_RADIO_ON: |
| 1841 | retval = rt61pci_enable_radio(rt2x00dev); |
| 1842 | break; |
| 1843 | case STATE_RADIO_OFF: |
| 1844 | rt61pci_disable_radio(rt2x00dev); |
| 1845 | break; |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1846 | case STATE_RADIO_IRQ_ON: |
| 1847 | case STATE_RADIO_IRQ_OFF: |
| 1848 | rt61pci_toggle_irq(rt2x00dev, state); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1849 | break; |
| 1850 | case STATE_DEEP_SLEEP: |
| 1851 | case STATE_SLEEP: |
| 1852 | case STATE_STANDBY: |
| 1853 | case STATE_AWAKE: |
| 1854 | retval = rt61pci_set_state(rt2x00dev, state); |
| 1855 | break; |
| 1856 | default: |
| 1857 | retval = -ENOTSUPP; |
| 1858 | break; |
| 1859 | } |
| 1860 | |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1861 | if (unlikely(retval)) |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1862 | rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n", |
| 1863 | state, retval); |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1864 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1865 | return retval; |
| 1866 | } |
| 1867 | |
| 1868 | /* |
| 1869 | * TX descriptor initialization |
| 1870 | */ |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1871 | static void rt61pci_write_tx_desc(struct queue_entry *entry, |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 1872 | struct txentry_desc *txdesc) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1873 | { |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1874 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1875 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1876 | __le32 *txd = entry_priv->desc; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1877 | u32 word; |
| 1878 | |
| 1879 | /* |
| 1880 | * Start writing the descriptor words. |
| 1881 | */ |
| 1882 | rt2x00_desc_read(txd, 1, &word); |
Helmut Schaa | 2b23cda | 2010-11-04 20:38:15 +0100 | [diff] [blame] | 1883 | rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, entry->queue->qid); |
| 1884 | rt2x00_set_field32(&word, TXD_W1_AIFSN, entry->queue->aifs); |
| 1885 | rt2x00_set_field32(&word, TXD_W1_CWMIN, entry->queue->cw_min); |
| 1886 | rt2x00_set_field32(&word, TXD_W1_CWMAX, entry->queue->cw_max); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 1887 | rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, txdesc->iv_offset); |
Ivo van Doorn | 5adf6d6 | 2008-07-20 18:03:38 +0200 | [diff] [blame] | 1888 | rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, |
| 1889 | test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags)); |
Gertjan van Wingerde | 4de36fe | 2008-05-10 13:44:14 +0200 | [diff] [blame] | 1890 | rt2x00_set_field32(&word, TXD_W1_BUFFER_COUNT, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1891 | rt2x00_desc_write(txd, 1, word); |
| 1892 | |
| 1893 | rt2x00_desc_read(txd, 2, &word); |
Helmut Schaa | 26a1d07 | 2011-03-03 19:42:35 +0100 | [diff] [blame] | 1894 | rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->u.plcp.signal); |
| 1895 | rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->u.plcp.service); |
| 1896 | rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, |
| 1897 | txdesc->u.plcp.length_low); |
| 1898 | rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, |
| 1899 | txdesc->u.plcp.length_high); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1900 | rt2x00_desc_write(txd, 2, word); |
| 1901 | |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 1902 | if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags)) { |
Ivo van Doorn | 1ce9cda | 2008-12-02 18:19:48 +0100 | [diff] [blame] | 1903 | _rt2x00_desc_write(txd, 3, skbdesc->iv[0]); |
| 1904 | _rt2x00_desc_write(txd, 4, skbdesc->iv[1]); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 1905 | } |
| 1906 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1907 | rt2x00_desc_read(txd, 5, &word); |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1908 | rt2x00_set_field32(&word, TXD_W5_PID_TYPE, entry->queue->qid); |
Gertjan van Wingerde | 4de36fe | 2008-05-10 13:44:14 +0200 | [diff] [blame] | 1909 | rt2x00_set_field32(&word, TXD_W5_PID_SUBTYPE, |
| 1910 | skbdesc->entry->entry_idx); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1911 | rt2x00_set_field32(&word, TXD_W5_TX_POWER, |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1912 | TXPOWER_TO_DEV(entry->queue->rt2x00dev->tx_power)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1913 | rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1); |
| 1914 | rt2x00_desc_write(txd, 5, word); |
| 1915 | |
Helmut Schaa | 2b23cda | 2010-11-04 20:38:15 +0100 | [diff] [blame] | 1916 | if (entry->queue->qid != QID_BEACON) { |
Gertjan van Wingerde | 6b97cb0 | 2010-05-11 23:51:38 +0200 | [diff] [blame] | 1917 | rt2x00_desc_read(txd, 6, &word); |
| 1918 | rt2x00_set_field32(&word, TXD_W6_BUFFER_PHYSICAL_ADDRESS, |
| 1919 | skbdesc->skb_dma); |
| 1920 | rt2x00_desc_write(txd, 6, word); |
Gertjan van Wingerde | 4de36fe | 2008-05-10 13:44:14 +0200 | [diff] [blame] | 1921 | |
Adam Baker | d7bafff | 2008-02-03 15:46:24 +0100 | [diff] [blame] | 1922 | rt2x00_desc_read(txd, 11, &word); |
Gertjan van Wingerde | df624ca | 2010-05-03 22:43:05 +0200 | [diff] [blame] | 1923 | rt2x00_set_field32(&word, TXD_W11_BUFFER_LENGTH0, |
| 1924 | txdesc->length); |
Adam Baker | d7bafff | 2008-02-03 15:46:24 +0100 | [diff] [blame] | 1925 | rt2x00_desc_write(txd, 11, word); |
| 1926 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1927 | |
Gertjan van Wingerde | e01f1ec | 2010-05-11 23:51:39 +0200 | [diff] [blame] | 1928 | /* |
| 1929 | * Writing TXD word 0 must the last to prevent a race condition with |
| 1930 | * the device, whereby the device may take hold of the TXD before we |
| 1931 | * finished updating it. |
| 1932 | */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1933 | rt2x00_desc_read(txd, 0, &word); |
| 1934 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1); |
| 1935 | rt2x00_set_field32(&word, TXD_W0_VALID, 1); |
| 1936 | rt2x00_set_field32(&word, TXD_W0_MORE_FRAG, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1937 | test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1938 | rt2x00_set_field32(&word, TXD_W0_ACK, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1939 | test_bit(ENTRY_TXD_ACK, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1940 | rt2x00_set_field32(&word, TXD_W0_TIMESTAMP, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1941 | test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1942 | rt2x00_set_field32(&word, TXD_W0_OFDM, |
Ivo van Doorn | 076f958 | 2008-12-20 10:59:02 +0100 | [diff] [blame] | 1943 | (txdesc->rate_mode == RATE_MODE_OFDM)); |
Helmut Schaa | 2517794 | 2011-03-03 19:43:25 +0100 | [diff] [blame] | 1944 | rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1945 | rt2x00_set_field32(&word, TXD_W0_RETRY_MODE, |
Ivo van Doorn | 61486e0 | 2008-05-10 13:42:31 +0200 | [diff] [blame] | 1946 | test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags)); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 1947 | rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, |
| 1948 | test_bit(ENTRY_TXD_ENCRYPT_MMIC, &txdesc->flags)); |
| 1949 | rt2x00_set_field32(&word, TXD_W0_KEY_TABLE, |
| 1950 | test_bit(ENTRY_TXD_ENCRYPT_PAIRWISE, &txdesc->flags)); |
| 1951 | rt2x00_set_field32(&word, TXD_W0_KEY_INDEX, txdesc->key_idx); |
Gertjan van Wingerde | df624ca | 2010-05-03 22:43:05 +0200 | [diff] [blame] | 1952 | rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1953 | rt2x00_set_field32(&word, TXD_W0_BURST, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1954 | test_bit(ENTRY_TXD_BURST, &txdesc->flags)); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 1955 | rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, txdesc->cipher); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1956 | rt2x00_desc_write(txd, 0, word); |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1957 | |
| 1958 | /* |
| 1959 | * Register descriptor details in skb frame descriptor. |
| 1960 | */ |
| 1961 | skbdesc->desc = txd; |
Helmut Schaa | 2b23cda | 2010-11-04 20:38:15 +0100 | [diff] [blame] | 1962 | skbdesc->desc_len = (entry->queue->qid == QID_BEACON) ? TXINFO_SIZE : |
| 1963 | TXD_DESC_SIZE; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1964 | } |
| 1965 | |
| 1966 | /* |
| 1967 | * TX data initialization |
| 1968 | */ |
Gertjan van Wingerde | f224f4e | 2010-05-08 23:40:25 +0200 | [diff] [blame] | 1969 | static void rt61pci_write_beacon(struct queue_entry *entry, |
| 1970 | struct txentry_desc *txdesc) |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1971 | { |
| 1972 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1973 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1974 | unsigned int beacon_base; |
Wolfgang Kufner | 739fd94 | 2010-12-13 12:39:12 +0100 | [diff] [blame] | 1975 | unsigned int padding_len; |
Seth Forshee | d76dfc6 | 2011-02-14 08:52:25 -0600 | [diff] [blame] | 1976 | u32 orig_reg, reg; |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1977 | |
| 1978 | /* |
| 1979 | * Disable beaconing while we are reloading the beacon data, |
| 1980 | * otherwise we might be sending out invalid data. |
| 1981 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1982 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9, ®); |
Seth Forshee | d76dfc6 | 2011-02-14 08:52:25 -0600 | [diff] [blame] | 1983 | orig_reg = reg; |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1984 | rt2x00_set_field32(®, TXRX_CSR9_BEACON_GEN, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 1985 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg); |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1986 | |
| 1987 | /* |
Gertjan van Wingerde | 5c3b685 | 2010-06-03 10:51:41 +0200 | [diff] [blame] | 1988 | * Write the TX descriptor for the beacon. |
| 1989 | */ |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1990 | rt61pci_write_tx_desc(entry, txdesc); |
Gertjan van Wingerde | 5c3b685 | 2010-06-03 10:51:41 +0200 | [diff] [blame] | 1991 | |
| 1992 | /* |
| 1993 | * Dump beacon to userspace through debugfs. |
| 1994 | */ |
| 1995 | rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb); |
| 1996 | |
| 1997 | /* |
Wolfgang Kufner | 739fd94 | 2010-12-13 12:39:12 +0100 | [diff] [blame] | 1998 | * Write entire beacon with descriptor and padding to register. |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1999 | */ |
Wolfgang Kufner | 739fd94 | 2010-12-13 12:39:12 +0100 | [diff] [blame] | 2000 | padding_len = roundup(entry->skb->len, 4) - entry->skb->len; |
Seth Forshee | d76dfc6 | 2011-02-14 08:52:25 -0600 | [diff] [blame] | 2001 | if (padding_len && skb_pad(entry->skb, padding_len)) { |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2002 | rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n"); |
Seth Forshee | d76dfc6 | 2011-02-14 08:52:25 -0600 | [diff] [blame] | 2003 | /* skb freed by skb_pad() on failure */ |
| 2004 | entry->skb = NULL; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2005 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, orig_reg); |
Seth Forshee | d76dfc6 | 2011-02-14 08:52:25 -0600 | [diff] [blame] | 2006 | return; |
| 2007 | } |
| 2008 | |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 2009 | beacon_base = HW_BEACON_OFFSET(entry->entry_idx); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2010 | rt2x00mmio_register_multiwrite(rt2x00dev, beacon_base, |
| 2011 | entry_priv->desc, TXINFO_SIZE); |
| 2012 | rt2x00mmio_register_multiwrite(rt2x00dev, beacon_base + TXINFO_SIZE, |
| 2013 | entry->skb->data, |
| 2014 | entry->skb->len + padding_len); |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 2015 | |
| 2016 | /* |
Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 2017 | * Enable beaconing again. |
| 2018 | * |
| 2019 | * For Wi-Fi faily generated beacons between participating |
| 2020 | * stations. Set TBTT phase adaptive adjustment step to 8us. |
| 2021 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2022 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR10, 0x00001008); |
Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 2023 | |
Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 2024 | rt2x00_set_field32(®, TXRX_CSR9_BEACON_GEN, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2025 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg); |
Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 2026 | |
| 2027 | /* |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 2028 | * Clean up beacon skb. |
| 2029 | */ |
| 2030 | dev_kfree_skb_any(entry->skb); |
| 2031 | entry->skb = NULL; |
| 2032 | } |
| 2033 | |
Helmut Schaa | 69cf36a | 2011-01-30 13:16:03 +0100 | [diff] [blame] | 2034 | static void rt61pci_clear_beacon(struct queue_entry *entry) |
| 2035 | { |
| 2036 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; |
| 2037 | u32 reg; |
| 2038 | |
| 2039 | /* |
| 2040 | * Disable beaconing while we are reloading the beacon data, |
| 2041 | * otherwise we might be sending out invalid data. |
| 2042 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2043 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9, ®); |
Helmut Schaa | 69cf36a | 2011-01-30 13:16:03 +0100 | [diff] [blame] | 2044 | rt2x00_set_field32(®, TXRX_CSR9_BEACON_GEN, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2045 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg); |
Helmut Schaa | 69cf36a | 2011-01-30 13:16:03 +0100 | [diff] [blame] | 2046 | |
| 2047 | /* |
| 2048 | * Clear beacon. |
| 2049 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2050 | rt2x00mmio_register_write(rt2x00dev, |
| 2051 | HW_BEACON_OFFSET(entry->entry_idx), 0); |
Helmut Schaa | 69cf36a | 2011-01-30 13:16:03 +0100 | [diff] [blame] | 2052 | |
| 2053 | /* |
| 2054 | * Enable beaconing again. |
| 2055 | */ |
| 2056 | rt2x00_set_field32(®, TXRX_CSR9_BEACON_GEN, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2057 | rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg); |
Helmut Schaa | 69cf36a | 2011-01-30 13:16:03 +0100 | [diff] [blame] | 2058 | } |
| 2059 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2060 | /* |
| 2061 | * RX control handlers |
| 2062 | */ |
| 2063 | static int rt61pci_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1) |
| 2064 | { |
Ivo van Doorn | ba2ab47 | 2008-08-06 16:22:17 +0200 | [diff] [blame] | 2065 | u8 offset = rt2x00dev->lna_gain; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2066 | u8 lna; |
| 2067 | |
| 2068 | lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA); |
| 2069 | switch (lna) { |
| 2070 | case 3: |
Ivo van Doorn | ba2ab47 | 2008-08-06 16:22:17 +0200 | [diff] [blame] | 2071 | offset += 90; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2072 | break; |
| 2073 | case 2: |
Ivo van Doorn | ba2ab47 | 2008-08-06 16:22:17 +0200 | [diff] [blame] | 2074 | offset += 74; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2075 | break; |
| 2076 | case 1: |
Ivo van Doorn | ba2ab47 | 2008-08-06 16:22:17 +0200 | [diff] [blame] | 2077 | offset += 64; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2078 | break; |
| 2079 | default: |
| 2080 | return 0; |
| 2081 | } |
| 2082 | |
Ivo van Doorn | e5ef5ba | 2010-08-06 20:49:27 +0200 | [diff] [blame] | 2083 | if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2084 | if (lna == 3 || lna == 2) |
| 2085 | offset += 10; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2086 | } |
| 2087 | |
| 2088 | return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset; |
| 2089 | } |
| 2090 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2091 | static void rt61pci_fill_rxdone(struct queue_entry *entry, |
John Daiker | 5588751 | 2008-10-17 12:16:17 -0700 | [diff] [blame] | 2092 | struct rxdone_entry_desc *rxdesc) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2093 | { |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 2094 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2095 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2096 | u32 word0; |
| 2097 | u32 word1; |
| 2098 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 2099 | rt2x00_desc_read(entry_priv->desc, 0, &word0); |
| 2100 | rt2x00_desc_read(entry_priv->desc, 1, &word1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2101 | |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 2102 | if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR)) |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2103 | rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2104 | |
Gertjan van Wingerde | 78b8f3b | 2010-05-08 23:40:20 +0200 | [diff] [blame] | 2105 | rxdesc->cipher = rt2x00_get_field32(word0, RXD_W0_CIPHER_ALG); |
| 2106 | rxdesc->cipher_status = rt2x00_get_field32(word0, RXD_W0_CIPHER_ERROR); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 2107 | |
| 2108 | if (rxdesc->cipher != CIPHER_NONE) { |
Ivo van Doorn | 1ce9cda | 2008-12-02 18:19:48 +0100 | [diff] [blame] | 2109 | _rt2x00_desc_read(entry_priv->desc, 2, &rxdesc->iv[0]); |
| 2110 | _rt2x00_desc_read(entry_priv->desc, 3, &rxdesc->iv[1]); |
Ivo van Doorn | 74415ed | 2008-12-02 22:50:33 +0100 | [diff] [blame] | 2111 | rxdesc->dev_flags |= RXDONE_CRYPTO_IV; |
| 2112 | |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 2113 | _rt2x00_desc_read(entry_priv->desc, 4, &rxdesc->icv); |
Ivo van Doorn | 74415ed | 2008-12-02 22:50:33 +0100 | [diff] [blame] | 2114 | rxdesc->dev_flags |= RXDONE_CRYPTO_ICV; |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 2115 | |
| 2116 | /* |
| 2117 | * Hardware has stripped IV/EIV data from 802.11 frame during |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 2118 | * decryption. It has provided the data separately but rt2x00lib |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 2119 | * should decide if it should be reinserted. |
| 2120 | */ |
| 2121 | rxdesc->flags |= RX_FLAG_IV_STRIPPED; |
| 2122 | |
| 2123 | /* |
Gertjan van Wingerde | a0aff62 | 2011-01-30 13:23:22 +0100 | [diff] [blame] | 2124 | * The hardware has already checked the Michael Mic and has |
| 2125 | * stripped it from the frame. Signal this to mac80211. |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 2126 | */ |
| 2127 | rxdesc->flags |= RX_FLAG_MMIC_STRIPPED; |
| 2128 | |
| 2129 | if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS) |
| 2130 | rxdesc->flags |= RX_FLAG_DECRYPTED; |
| 2131 | else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC) |
| 2132 | rxdesc->flags |= RX_FLAG_MMIC_ERROR; |
| 2133 | } |
| 2134 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2135 | /* |
| 2136 | * Obtain the status about this packet. |
Ivo van Doorn | 8999389 | 2008-03-09 22:49:04 +0100 | [diff] [blame] | 2137 | * When frame was received with an OFDM bitrate, |
| 2138 | * the signal is the PLCP value. If it was received with |
| 2139 | * a CCK bitrate the signal is the rate in 100kbit/s. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2140 | */ |
Ivo van Doorn | 8999389 | 2008-03-09 22:49:04 +0100 | [diff] [blame] | 2141 | rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL); |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 2142 | rxdesc->rssi = rt61pci_agc_to_rssi(rt2x00dev, word1); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2143 | rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT); |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 2144 | |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 2145 | if (rt2x00_get_field32(word0, RXD_W0_OFDM)) |
| 2146 | rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP; |
Ivo van Doorn | 6c6aa3c | 2008-08-29 21:07:16 +0200 | [diff] [blame] | 2147 | else |
| 2148 | rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE; |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 2149 | if (rt2x00_get_field32(word0, RXD_W0_MY_BSS)) |
| 2150 | rxdesc->dev_flags |= RXDONE_MY_BSS; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2151 | } |
| 2152 | |
| 2153 | /* |
| 2154 | * Interrupt functions. |
| 2155 | */ |
| 2156 | static void rt61pci_txdone(struct rt2x00_dev *rt2x00dev) |
| 2157 | { |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2158 | struct data_queue *queue; |
| 2159 | struct queue_entry *entry; |
| 2160 | struct queue_entry *entry_done; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2161 | struct queue_entry_priv_mmio *entry_priv; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2162 | struct txdone_entry_desc txdesc; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2163 | u32 word; |
| 2164 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2165 | int type; |
| 2166 | int index; |
Ivo van Doorn | e6474c3 | 2010-06-14 22:13:37 +0200 | [diff] [blame] | 2167 | int i; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2168 | |
| 2169 | /* |
Ivo van Doorn | e6474c3 | 2010-06-14 22:13:37 +0200 | [diff] [blame] | 2170 | * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO |
| 2171 | * at most X times and also stop processing once the TX_STA_FIFO_VALID |
| 2172 | * flag is not set anymore. |
| 2173 | * |
| 2174 | * The legacy drivers use X=TX_RING_SIZE but state in a comment |
| 2175 | * that the TX_STA_FIFO stack has a size of 16. We stick to our |
| 2176 | * tx ring size for now. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2177 | */ |
Gabor Juhos | 98cd6c7 | 2013-05-01 17:17:30 +0200 | [diff] [blame] | 2178 | for (i = 0; i < rt2x00dev->tx->limit; i++) { |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2179 | rt2x00mmio_register_read(rt2x00dev, STA_CSR4, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2180 | if (!rt2x00_get_field32(reg, STA_CSR4_VALID)) |
| 2181 | break; |
| 2182 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2183 | /* |
| 2184 | * Skip this entry when it contains an invalid |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2185 | * queue identication number. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2186 | */ |
| 2187 | type = rt2x00_get_field32(reg, STA_CSR4_PID_TYPE); |
Helmut Schaa | 11f818e | 2011-03-03 19:38:55 +0100 | [diff] [blame] | 2188 | queue = rt2x00queue_get_tx_queue(rt2x00dev, type); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2189 | if (unlikely(!queue)) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2190 | continue; |
| 2191 | |
| 2192 | /* |
| 2193 | * Skip this entry when it contains an invalid |
| 2194 | * index number. |
| 2195 | */ |
| 2196 | index = rt2x00_get_field32(reg, STA_CSR4_PID_SUBTYPE); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2197 | if (unlikely(index >= queue->limit)) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2198 | continue; |
| 2199 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2200 | entry = &queue->entries[index]; |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 2201 | entry_priv = entry->priv_data; |
| 2202 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2203 | |
| 2204 | if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || |
| 2205 | !rt2x00_get_field32(word, TXD_W0_VALID)) |
| 2206 | return; |
| 2207 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2208 | entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE); |
Mattias Nissler | 62bc060 | 2007-11-12 15:03:12 +0100 | [diff] [blame] | 2209 | while (entry != entry_done) { |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2210 | /* Catch up. |
| 2211 | * Just report any entries we missed as failed. |
| 2212 | */ |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2213 | rt2x00_warn(rt2x00dev, "TX status report missed for entry %d\n", |
| 2214 | entry_done->entry_idx); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2215 | |
Helmut Schaa | 65b7fc9 | 2010-09-08 20:57:40 +0200 | [diff] [blame] | 2216 | rt2x00lib_txdone_noinfo(entry_done, TXDONE_UNKNOWN); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2217 | entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE); |
Mattias Nissler | 62bc060 | 2007-11-12 15:03:12 +0100 | [diff] [blame] | 2218 | } |
| 2219 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2220 | /* |
| 2221 | * Obtain the status about this packet. |
| 2222 | */ |
Ivo van Doorn | fb55f4d1 | 2008-05-10 13:42:06 +0200 | [diff] [blame] | 2223 | txdesc.flags = 0; |
| 2224 | switch (rt2x00_get_field32(reg, STA_CSR4_TX_RESULT)) { |
| 2225 | case 0: /* Success, maybe with retry */ |
| 2226 | __set_bit(TXDONE_SUCCESS, &txdesc.flags); |
| 2227 | break; |
| 2228 | case 6: /* Failure, excessive retries */ |
| 2229 | __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags); |
| 2230 | /* Don't break, this is a failed frame! */ |
| 2231 | default: /* Failure */ |
| 2232 | __set_bit(TXDONE_FAILURE, &txdesc.flags); |
| 2233 | } |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2234 | txdesc.retry = rt2x00_get_field32(reg, STA_CSR4_RETRY_COUNT); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2235 | |
Ivo van Doorn | e1b4d7b | 2010-06-14 22:12:54 +0200 | [diff] [blame] | 2236 | /* |
| 2237 | * the frame was retried at least once |
| 2238 | * -> hw used fallback rates |
| 2239 | */ |
| 2240 | if (txdesc.retry) |
| 2241 | __set_bit(TXDONE_FALLBACK, &txdesc.flags); |
| 2242 | |
Gertjan van Wingerde | e513a0b | 2010-06-29 21:41:40 +0200 | [diff] [blame] | 2243 | rt2x00lib_txdone(entry, &txdesc); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2244 | } |
| 2245 | } |
| 2246 | |
Gertjan van Wingerde | 9e18944 | 2010-03-30 23:50:25 +0200 | [diff] [blame] | 2247 | static void rt61pci_wakeup(struct rt2x00_dev *rt2x00dev) |
| 2248 | { |
Stanislaw Gruszka | deee021 | 2012-08-03 12:49:14 +0200 | [diff] [blame] | 2249 | struct rt2x00lib_conf libconf = { .conf = &rt2x00dev->hw->conf }; |
Gertjan van Wingerde | 9e18944 | 2010-03-30 23:50:25 +0200 | [diff] [blame] | 2250 | |
| 2251 | rt61pci_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS); |
| 2252 | } |
| 2253 | |
Helmut Schaa | 7a5a681 | 2011-04-18 15:31:31 +0200 | [diff] [blame] | 2254 | static inline void rt61pci_enable_interrupt(struct rt2x00_dev *rt2x00dev, |
| 2255 | struct rt2x00_field32 irq_field) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2256 | { |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2257 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2258 | |
| 2259 | /* |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2260 | * Enable a single interrupt. The interrupt mask register |
| 2261 | * access needs locking. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2262 | */ |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 2263 | spin_lock_irq(&rt2x00dev->irqmask_lock); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2264 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2265 | rt2x00mmio_register_read(rt2x00dev, INT_MASK_CSR, ®); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2266 | rt2x00_set_field32(®, irq_field, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2267 | rt2x00mmio_register_write(rt2x00dev, INT_MASK_CSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2268 | |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 2269 | spin_unlock_irq(&rt2x00dev->irqmask_lock); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2270 | } |
| 2271 | |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2272 | static void rt61pci_enable_mcu_interrupt(struct rt2x00_dev *rt2x00dev, |
| 2273 | struct rt2x00_field32 irq_field) |
| 2274 | { |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2275 | u32 reg; |
| 2276 | |
| 2277 | /* |
| 2278 | * Enable a single MCU interrupt. The interrupt mask register |
| 2279 | * access needs locking. |
| 2280 | */ |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 2281 | spin_lock_irq(&rt2x00dev->irqmask_lock); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2282 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2283 | rt2x00mmio_register_read(rt2x00dev, MCU_INT_MASK_CSR, ®); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2284 | rt2x00_set_field32(®, irq_field, 0); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2285 | rt2x00mmio_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2286 | |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 2287 | spin_unlock_irq(&rt2x00dev->irqmask_lock); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2288 | } |
| 2289 | |
| 2290 | static void rt61pci_txstatus_tasklet(unsigned long data) |
| 2291 | { |
| 2292 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
| 2293 | rt61pci_txdone(rt2x00dev); |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 2294 | if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
| 2295 | rt61pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_TXDONE); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2296 | } |
| 2297 | |
| 2298 | static void rt61pci_tbtt_tasklet(unsigned long data) |
| 2299 | { |
| 2300 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
| 2301 | rt2x00lib_beacondone(rt2x00dev); |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 2302 | if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
| 2303 | rt61pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_BEACON_DONE); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2304 | } |
| 2305 | |
| 2306 | static void rt61pci_rxdone_tasklet(unsigned long data) |
| 2307 | { |
| 2308 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2309 | if (rt2x00mmio_rxdone(rt2x00dev)) |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 2310 | tasklet_schedule(&rt2x00dev->rxdone_tasklet); |
| 2311 | else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
Helmut Schaa | 1663893 | 2011-03-28 13:29:44 +0200 | [diff] [blame] | 2312 | rt61pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_RXDONE); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2313 | } |
| 2314 | |
| 2315 | static void rt61pci_autowake_tasklet(unsigned long data) |
| 2316 | { |
| 2317 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
| 2318 | rt61pci_wakeup(rt2x00dev); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2319 | rt2x00mmio_register_write(rt2x00dev, |
| 2320 | M2H_CMD_DONE_CSR, 0xffffffff); |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 2321 | if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
| 2322 | rt61pci_enable_mcu_interrupt(rt2x00dev, MCU_INT_MASK_CSR_TWAKEUP); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2323 | } |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 2324 | |
| 2325 | static irqreturn_t rt61pci_interrupt(int irq, void *dev_instance) |
| 2326 | { |
| 2327 | struct rt2x00_dev *rt2x00dev = dev_instance; |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2328 | u32 reg_mcu, mask_mcu; |
| 2329 | u32 reg, mask; |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 2330 | |
| 2331 | /* |
| 2332 | * Get the interrupt sources & saved to local variable. |
| 2333 | * Write register value back to clear pending interrupts. |
| 2334 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2335 | rt2x00mmio_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, ®_mcu); |
| 2336 | rt2x00mmio_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg_mcu); |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 2337 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2338 | rt2x00mmio_register_read(rt2x00dev, INT_SOURCE_CSR, ®); |
| 2339 | rt2x00mmio_register_write(rt2x00dev, INT_SOURCE_CSR, reg); |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 2340 | |
| 2341 | if (!reg && !reg_mcu) |
| 2342 | return IRQ_NONE; |
| 2343 | |
| 2344 | if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
| 2345 | return IRQ_HANDLED; |
| 2346 | |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2347 | /* |
| 2348 | * Schedule tasklets for interrupt handling. |
| 2349 | */ |
| 2350 | if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RXDONE)) |
| 2351 | tasklet_schedule(&rt2x00dev->rxdone_tasklet); |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 2352 | |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2353 | if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TXDONE)) |
| 2354 | tasklet_schedule(&rt2x00dev->txstatus_tasklet); |
| 2355 | |
| 2356 | if (rt2x00_get_field32(reg, INT_SOURCE_CSR_BEACON_DONE)) |
| 2357 | tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet); |
| 2358 | |
| 2359 | if (rt2x00_get_field32(reg_mcu, MCU_INT_SOURCE_CSR_TWAKEUP)) |
| 2360 | tasklet_schedule(&rt2x00dev->autowake_tasklet); |
| 2361 | |
| 2362 | /* |
| 2363 | * Since INT_MASK_CSR and INT_SOURCE_CSR use the same bits |
| 2364 | * for interrupts and interrupt masks we can just use the value of |
| 2365 | * INT_SOURCE_CSR to create the interrupt mask. |
| 2366 | */ |
| 2367 | mask = reg; |
| 2368 | mask_mcu = reg_mcu; |
| 2369 | |
| 2370 | /* |
| 2371 | * Disable all interrupts for which a tasklet was scheduled right now, |
| 2372 | * the tasklet will reenable the appropriate interrupts. |
| 2373 | */ |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 2374 | spin_lock(&rt2x00dev->irqmask_lock); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2375 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2376 | rt2x00mmio_register_read(rt2x00dev, INT_MASK_CSR, ®); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2377 | reg |= mask; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2378 | rt2x00mmio_register_write(rt2x00dev, INT_MASK_CSR, reg); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2379 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2380 | rt2x00mmio_register_read(rt2x00dev, MCU_INT_MASK_CSR, ®); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2381 | reg |= mask_mcu; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2382 | rt2x00mmio_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2383 | |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 2384 | spin_unlock(&rt2x00dev->irqmask_lock); |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2385 | |
| 2386 | return IRQ_HANDLED; |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 2387 | } |
| 2388 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2389 | /* |
| 2390 | * Device probe functions. |
| 2391 | */ |
| 2392 | static int rt61pci_validate_eeprom(struct rt2x00_dev *rt2x00dev) |
| 2393 | { |
| 2394 | struct eeprom_93cx6 eeprom; |
| 2395 | u32 reg; |
| 2396 | u16 word; |
| 2397 | u8 *mac; |
| 2398 | s8 value; |
| 2399 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2400 | rt2x00mmio_register_read(rt2x00dev, E2PROM_CSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2401 | |
| 2402 | eeprom.data = rt2x00dev; |
| 2403 | eeprom.register_read = rt61pci_eepromregister_read; |
| 2404 | eeprom.register_write = rt61pci_eepromregister_write; |
| 2405 | eeprom.width = rt2x00_get_field32(reg, E2PROM_CSR_TYPE_93C46) ? |
| 2406 | PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66; |
| 2407 | eeprom.reg_data_in = 0; |
| 2408 | eeprom.reg_data_out = 0; |
| 2409 | eeprom.reg_data_clock = 0; |
| 2410 | eeprom.reg_chip_select = 0; |
| 2411 | |
| 2412 | eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom, |
| 2413 | EEPROM_SIZE / sizeof(u16)); |
| 2414 | |
| 2415 | /* |
| 2416 | * Start validation of the data that has been read. |
| 2417 | */ |
| 2418 | mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0); |
| 2419 | if (!is_valid_ether_addr(mac)) { |
Joe Perches | f4f7f414 | 2012-07-12 19:33:08 +0000 | [diff] [blame] | 2420 | eth_random_addr(mac); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2421 | rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2422 | } |
| 2423 | |
| 2424 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word); |
| 2425 | if (word == 0xffff) { |
| 2426 | rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2); |
Ivo van Doorn | 362f3b6 | 2007-10-13 16:26:18 +0200 | [diff] [blame] | 2427 | rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT, |
| 2428 | ANTENNA_B); |
| 2429 | rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT, |
| 2430 | ANTENNA_B); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2431 | rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0); |
| 2432 | rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0); |
| 2433 | rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0); |
| 2434 | rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5225); |
| 2435 | rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2436 | rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2437 | } |
| 2438 | |
| 2439 | rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word); |
| 2440 | if (word == 0xffff) { |
| 2441 | rt2x00_set_field16(&word, EEPROM_NIC_ENABLE_DIVERSITY, 0); |
| 2442 | rt2x00_set_field16(&word, EEPROM_NIC_TX_DIVERSITY, 0); |
Ivo van Doorn | 91581b6 | 2008-12-20 10:57:47 +0100 | [diff] [blame] | 2443 | rt2x00_set_field16(&word, EEPROM_NIC_RX_FIXED, 0); |
| 2444 | rt2x00_set_field16(&word, EEPROM_NIC_TX_FIXED, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2445 | rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0); |
| 2446 | rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0); |
| 2447 | rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0); |
| 2448 | rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2449 | rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2450 | } |
| 2451 | |
| 2452 | rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word); |
| 2453 | if (word == 0xffff) { |
| 2454 | rt2x00_set_field16(&word, EEPROM_LED_LED_MODE, |
| 2455 | LED_MODE_DEFAULT); |
| 2456 | rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2457 | rt2x00_eeprom_dbg(rt2x00dev, "Led: 0x%04x\n", word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2458 | } |
| 2459 | |
| 2460 | rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word); |
| 2461 | if (word == 0xffff) { |
| 2462 | rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0); |
| 2463 | rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0); |
| 2464 | rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2465 | rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2466 | } |
| 2467 | |
| 2468 | rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word); |
| 2469 | if (word == 0xffff) { |
| 2470 | rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0); |
| 2471 | rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0); |
| 2472 | rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2473 | rt2x00_eeprom_dbg(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2474 | } else { |
| 2475 | value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1); |
| 2476 | if (value < -10 || value > 10) |
| 2477 | rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0); |
| 2478 | value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2); |
| 2479 | if (value < -10 || value > 10) |
| 2480 | rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0); |
| 2481 | rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word); |
| 2482 | } |
| 2483 | |
| 2484 | rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word); |
| 2485 | if (word == 0xffff) { |
| 2486 | rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0); |
| 2487 | rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0); |
| 2488 | rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2489 | rt2x00_eeprom_dbg(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2490 | } else { |
| 2491 | value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1); |
| 2492 | if (value < -10 || value > 10) |
| 2493 | rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0); |
| 2494 | value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2); |
| 2495 | if (value < -10 || value > 10) |
| 2496 | rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0); |
| 2497 | rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word); |
| 2498 | } |
| 2499 | |
| 2500 | return 0; |
| 2501 | } |
| 2502 | |
| 2503 | static int rt61pci_init_eeprom(struct rt2x00_dev *rt2x00dev) |
| 2504 | { |
| 2505 | u32 reg; |
| 2506 | u16 value; |
| 2507 | u16 eeprom; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2508 | |
| 2509 | /* |
| 2510 | * Read EEPROM word for configuration. |
| 2511 | */ |
| 2512 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom); |
| 2513 | |
| 2514 | /* |
| 2515 | * Identify RF chipset. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2516 | */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2517 | value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2518 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR0, ®); |
Gertjan van Wingerde | 49e721e | 2010-02-13 20:55:49 +0100 | [diff] [blame] | 2519 | rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET), |
| 2520 | value, rt2x00_get_field32(reg, MAC_CSR0_REVISION)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2521 | |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 2522 | if (!rt2x00_rf(rt2x00dev, RF5225) && |
| 2523 | !rt2x00_rf(rt2x00dev, RF5325) && |
| 2524 | !rt2x00_rf(rt2x00dev, RF2527) && |
| 2525 | !rt2x00_rf(rt2x00dev, RF2529)) { |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 2526 | rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n"); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2527 | return -ENODEV; |
| 2528 | } |
| 2529 | |
| 2530 | /* |
Luis Correia | 4951348 | 2009-07-17 21:39:19 +0200 | [diff] [blame] | 2531 | * Determine number of antennas. |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 2532 | */ |
| 2533 | if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_NUM) == 2) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 2534 | __set_bit(CAPABILITY_DOUBLE_ANTENNA, &rt2x00dev->cap_flags); |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 2535 | |
| 2536 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2537 | * Identify default antenna configuration. |
| 2538 | */ |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 2539 | rt2x00dev->default_ant.tx = |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2540 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT); |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 2541 | rt2x00dev->default_ant.rx = |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2542 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT); |
| 2543 | |
| 2544 | /* |
| 2545 | * Read the Frame type. |
| 2546 | */ |
| 2547 | if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE)) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 2548 | __set_bit(CAPABILITY_FRAME_TYPE, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2549 | |
| 2550 | /* |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 2551 | * Detect if this device has a hardware controlled radio. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2552 | */ |
| 2553 | if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO)) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 2554 | __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2555 | |
| 2556 | /* |
| 2557 | * Read frequency offset and RF programming sequence. |
| 2558 | */ |
| 2559 | rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom); |
| 2560 | if (rt2x00_get_field16(eeprom, EEPROM_FREQ_SEQ)) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 2561 | __set_bit(CAPABILITY_RF_SEQUENCE, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2562 | |
| 2563 | rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET); |
| 2564 | |
| 2565 | /* |
| 2566 | * Read external LNA informations. |
| 2567 | */ |
| 2568 | rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom); |
| 2569 | |
| 2570 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A)) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 2571 | __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2572 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG)) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 2573 | __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2574 | |
| 2575 | /* |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 2576 | * When working with a RF2529 chip without double antenna, |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 2577 | * the antenna settings should be gathered from the NIC |
| 2578 | * eeprom word. |
| 2579 | */ |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 2580 | if (rt2x00_rf(rt2x00dev, RF2529) && |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 2581 | !rt2x00_has_cap_double_antenna(rt2x00dev)) { |
Ivo van Doorn | 91581b6 | 2008-12-20 10:57:47 +0100 | [diff] [blame] | 2582 | rt2x00dev->default_ant.rx = |
| 2583 | ANTENNA_A + rt2x00_get_field16(eeprom, EEPROM_NIC_RX_FIXED); |
| 2584 | rt2x00dev->default_ant.tx = |
| 2585 | ANTENNA_B - rt2x00_get_field16(eeprom, EEPROM_NIC_TX_FIXED); |
Ivo van Doorn | e4cd2ff | 2007-10-27 13:39:57 +0200 | [diff] [blame] | 2586 | |
| 2587 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY)) |
| 2588 | rt2x00dev->default_ant.tx = ANTENNA_SW_DIVERSITY; |
| 2589 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY)) |
| 2590 | rt2x00dev->default_ant.rx = ANTENNA_SW_DIVERSITY; |
| 2591 | } |
| 2592 | |
| 2593 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2594 | * Store led settings, for correct led behaviour. |
| 2595 | * If the eeprom value is invalid, |
| 2596 | * switch to default led mode. |
| 2597 | */ |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 2598 | #ifdef CONFIG_RT2X00_LIB_LEDS |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2599 | rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 2600 | value = rt2x00_get_field16(eeprom, EEPROM_LED_LED_MODE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2601 | |
Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 2602 | rt61pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO); |
| 2603 | rt61pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC); |
| 2604 | if (value == LED_MODE_SIGNAL_STRENGTH) |
| 2605 | rt61pci_init_led(rt2x00dev, &rt2x00dev->led_qual, |
| 2606 | LED_TYPE_QUALITY); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 2607 | |
| 2608 | rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value); |
| 2609 | rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2610 | rt2x00_get_field16(eeprom, |
| 2611 | EEPROM_LED_POLARITY_GPIO_0)); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 2612 | rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2613 | rt2x00_get_field16(eeprom, |
| 2614 | EEPROM_LED_POLARITY_GPIO_1)); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 2615 | rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2616 | rt2x00_get_field16(eeprom, |
| 2617 | EEPROM_LED_POLARITY_GPIO_2)); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 2618 | rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2619 | rt2x00_get_field16(eeprom, |
| 2620 | EEPROM_LED_POLARITY_GPIO_3)); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 2621 | rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2622 | rt2x00_get_field16(eeprom, |
| 2623 | EEPROM_LED_POLARITY_GPIO_4)); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 2624 | rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2625 | rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT)); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 2626 | rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2627 | rt2x00_get_field16(eeprom, |
| 2628 | EEPROM_LED_POLARITY_RDY_G)); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 2629 | rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2630 | rt2x00_get_field16(eeprom, |
| 2631 | EEPROM_LED_POLARITY_RDY_A)); |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 2632 | #endif /* CONFIG_RT2X00_LIB_LEDS */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2633 | |
| 2634 | return 0; |
| 2635 | } |
| 2636 | |
| 2637 | /* |
| 2638 | * RF value list for RF5225 & RF5325 |
| 2639 | * Supports: 2.4 GHz & 5.2 GHz, rf_sequence disabled |
| 2640 | */ |
| 2641 | static const struct rf_channel rf_vals_noseq[] = { |
| 2642 | { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b }, |
| 2643 | { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f }, |
| 2644 | { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b }, |
| 2645 | { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f }, |
| 2646 | { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b }, |
| 2647 | { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f }, |
| 2648 | { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b }, |
| 2649 | { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f }, |
| 2650 | { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b }, |
| 2651 | { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f }, |
| 2652 | { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b }, |
| 2653 | { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f }, |
| 2654 | { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b }, |
| 2655 | { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 }, |
| 2656 | |
| 2657 | /* 802.11 UNI / HyperLan 2 */ |
| 2658 | { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 }, |
| 2659 | { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 }, |
| 2660 | { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b }, |
| 2661 | { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 }, |
| 2662 | { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b }, |
| 2663 | { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 }, |
| 2664 | { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 }, |
| 2665 | { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b }, |
| 2666 | |
| 2667 | /* 802.11 HyperLan 2 */ |
| 2668 | { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 }, |
| 2669 | { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b }, |
| 2670 | { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 }, |
| 2671 | { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b }, |
| 2672 | { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 }, |
| 2673 | { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 }, |
| 2674 | { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b }, |
| 2675 | { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 }, |
| 2676 | { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b }, |
| 2677 | { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 }, |
| 2678 | |
| 2679 | /* 802.11 UNII */ |
| 2680 | { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 }, |
| 2681 | { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f }, |
| 2682 | { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 }, |
| 2683 | { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 }, |
| 2684 | { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f }, |
| 2685 | { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 }, |
| 2686 | |
| 2687 | /* MMAC(Japan)J52 ch 34,38,42,46 */ |
| 2688 | { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b }, |
| 2689 | { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 }, |
| 2690 | { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b }, |
| 2691 | { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 }, |
| 2692 | }; |
| 2693 | |
| 2694 | /* |
| 2695 | * RF value list for RF5225 & RF5325 |
| 2696 | * Supports: 2.4 GHz & 5.2 GHz, rf_sequence enabled |
| 2697 | */ |
| 2698 | static const struct rf_channel rf_vals_seq[] = { |
| 2699 | { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b }, |
| 2700 | { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f }, |
| 2701 | { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b }, |
| 2702 | { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f }, |
| 2703 | { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b }, |
| 2704 | { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f }, |
| 2705 | { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b }, |
| 2706 | { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f }, |
| 2707 | { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b }, |
| 2708 | { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f }, |
| 2709 | { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b }, |
| 2710 | { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f }, |
| 2711 | { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b }, |
| 2712 | { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 }, |
| 2713 | |
| 2714 | /* 802.11 UNI / HyperLan 2 */ |
| 2715 | { 36, 0x00002cd4, 0x0004481a, 0x00098455, 0x000c0a03 }, |
| 2716 | { 40, 0x00002cd0, 0x00044682, 0x00098455, 0x000c0a03 }, |
| 2717 | { 44, 0x00002cd0, 0x00044686, 0x00098455, 0x000c0a1b }, |
| 2718 | { 48, 0x00002cd0, 0x0004468e, 0x00098655, 0x000c0a0b }, |
| 2719 | { 52, 0x00002cd0, 0x00044692, 0x00098855, 0x000c0a23 }, |
| 2720 | { 56, 0x00002cd0, 0x0004469a, 0x00098c55, 0x000c0a13 }, |
| 2721 | { 60, 0x00002cd0, 0x000446a2, 0x00098e55, 0x000c0a03 }, |
| 2722 | { 64, 0x00002cd0, 0x000446a6, 0x00099255, 0x000c0a1b }, |
| 2723 | |
| 2724 | /* 802.11 HyperLan 2 */ |
| 2725 | { 100, 0x00002cd4, 0x0004489a, 0x000b9855, 0x000c0a03 }, |
| 2726 | { 104, 0x00002cd4, 0x000448a2, 0x000b9855, 0x000c0a03 }, |
| 2727 | { 108, 0x00002cd4, 0x000448aa, 0x000b9855, 0x000c0a03 }, |
| 2728 | { 112, 0x00002cd4, 0x000448b2, 0x000b9a55, 0x000c0a03 }, |
| 2729 | { 116, 0x00002cd4, 0x000448ba, 0x000b9a55, 0x000c0a03 }, |
| 2730 | { 120, 0x00002cd0, 0x00044702, 0x000b9a55, 0x000c0a03 }, |
| 2731 | { 124, 0x00002cd0, 0x00044706, 0x000b9a55, 0x000c0a1b }, |
| 2732 | { 128, 0x00002cd0, 0x0004470e, 0x000b9c55, 0x000c0a0b }, |
| 2733 | { 132, 0x00002cd0, 0x00044712, 0x000b9c55, 0x000c0a23 }, |
| 2734 | { 136, 0x00002cd0, 0x0004471a, 0x000b9e55, 0x000c0a13 }, |
| 2735 | |
| 2736 | /* 802.11 UNII */ |
| 2737 | { 140, 0x00002cd0, 0x00044722, 0x000b9e55, 0x000c0a03 }, |
| 2738 | { 149, 0x00002cd0, 0x0004472e, 0x000ba255, 0x000c0a1b }, |
| 2739 | { 153, 0x00002cd0, 0x00044736, 0x000ba255, 0x000c0a0b }, |
| 2740 | { 157, 0x00002cd4, 0x0004490a, 0x000ba255, 0x000c0a17 }, |
| 2741 | { 161, 0x00002cd4, 0x00044912, 0x000ba255, 0x000c0a17 }, |
| 2742 | { 165, 0x00002cd4, 0x0004491a, 0x000ba255, 0x000c0a17 }, |
| 2743 | |
| 2744 | /* MMAC(Japan)J52 ch 34,38,42,46 */ |
| 2745 | { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000c0a0b }, |
| 2746 | { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000c0a13 }, |
| 2747 | { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000c0a1b }, |
| 2748 | { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000c0a23 }, |
| 2749 | }; |
| 2750 | |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 2751 | static int rt61pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2752 | { |
| 2753 | struct hw_mode_spec *spec = &rt2x00dev->spec; |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 2754 | struct channel_info *info; |
| 2755 | char *tx_power; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2756 | unsigned int i; |
| 2757 | |
| 2758 | /* |
Gertjan van Wingerde | 93b6bd2 | 2009-12-14 20:33:55 +0100 | [diff] [blame] | 2759 | * Disable powersaving as default. |
| 2760 | */ |
| 2761 | rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT; |
| 2762 | |
| 2763 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2764 | * Initialize all hw fields. |
| 2765 | */ |
| 2766 | rt2x00dev->hw->flags = |
Bruno Randolf | 566bfe5 | 2008-05-08 19:15:40 +0200 | [diff] [blame] | 2767 | IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING | |
Johannes Berg | 4be8c38 | 2009-01-07 18:28:20 +0100 | [diff] [blame] | 2768 | IEEE80211_HW_SIGNAL_DBM | |
| 2769 | IEEE80211_HW_SUPPORTS_PS | |
| 2770 | IEEE80211_HW_PS_NULLFUNC_STACK; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2771 | |
Gertjan van Wingerde | 14a3bf8 | 2008-06-16 19:55:43 +0200 | [diff] [blame] | 2772 | SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2773 | SET_IEEE80211_PERM_ADDR(rt2x00dev->hw, |
| 2774 | rt2x00_eeprom_addr(rt2x00dev, |
| 2775 | EEPROM_MAC_ADDR_0)); |
| 2776 | |
| 2777 | /* |
Ivo van Doorn | e1b4d7b | 2010-06-14 22:12:54 +0200 | [diff] [blame] | 2778 | * As rt61 has a global fallback table we cannot specify |
| 2779 | * more then one tx rate per frame but since the hw will |
| 2780 | * try several rates (based on the fallback table) we should |
Helmut Schaa | ba3b9e5 | 2010-10-02 11:32:16 +0200 | [diff] [blame] | 2781 | * initialize max_report_rates to the maximum number of rates |
Ivo van Doorn | e1b4d7b | 2010-06-14 22:12:54 +0200 | [diff] [blame] | 2782 | * we are going to try. Otherwise mac80211 will truncate our |
| 2783 | * reported tx rates and the rc algortihm will end up with |
| 2784 | * incorrect data. |
| 2785 | */ |
Helmut Schaa | ba3b9e5 | 2010-10-02 11:32:16 +0200 | [diff] [blame] | 2786 | rt2x00dev->hw->max_rates = 1; |
| 2787 | rt2x00dev->hw->max_report_rates = 7; |
Ivo van Doorn | e1b4d7b | 2010-06-14 22:12:54 +0200 | [diff] [blame] | 2788 | rt2x00dev->hw->max_rate_tries = 1; |
| 2789 | |
| 2790 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2791 | * Initialize hw_mode information. |
| 2792 | */ |
Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 2793 | spec->supported_bands = SUPPORT_BAND_2GHZ; |
| 2794 | spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2795 | |
Gabor Juhos | f3218be | 2013-10-11 13:18:43 +0200 | [diff] [blame] | 2796 | if (!rt2x00_has_cap_rf_sequence(rt2x00dev)) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2797 | spec->num_channels = 14; |
| 2798 | spec->channels = rf_vals_noseq; |
| 2799 | } else { |
| 2800 | spec->num_channels = 14; |
| 2801 | spec->channels = rf_vals_seq; |
| 2802 | } |
| 2803 | |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 2804 | if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF5325)) { |
Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 2805 | spec->supported_bands |= SUPPORT_BAND_5GHZ; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2806 | spec->num_channels = ARRAY_SIZE(rf_vals_seq); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2807 | } |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 2808 | |
| 2809 | /* |
| 2810 | * Create channel information array |
| 2811 | */ |
Joe Perches | baeb2ff | 2010-08-11 07:02:48 +0000 | [diff] [blame] | 2812 | info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL); |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 2813 | if (!info) |
| 2814 | return -ENOMEM; |
| 2815 | |
| 2816 | spec->channels_info = info; |
| 2817 | |
| 2818 | tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START); |
Ivo van Doorn | 8d1331b | 2010-08-23 19:56:07 +0200 | [diff] [blame] | 2819 | for (i = 0; i < 14; i++) { |
| 2820 | info[i].max_power = MAX_TXPOWER; |
| 2821 | info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]); |
| 2822 | } |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 2823 | |
| 2824 | if (spec->num_channels > 14) { |
| 2825 | tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START); |
Ivo van Doorn | 8d1331b | 2010-08-23 19:56:07 +0200 | [diff] [blame] | 2826 | for (i = 14; i < spec->num_channels; i++) { |
| 2827 | info[i].max_power = MAX_TXPOWER; |
Gabor Juhos | 0a6f3a8 | 2013-06-22 13:13:25 +0200 | [diff] [blame] | 2828 | info[i].default_power1 = |
| 2829 | TXPOWER_FROM_DEV(tx_power[i - 14]); |
Ivo van Doorn | 8d1331b | 2010-08-23 19:56:07 +0200 | [diff] [blame] | 2830 | } |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 2831 | } |
| 2832 | |
| 2833 | return 0; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2834 | } |
| 2835 | |
| 2836 | static int rt61pci_probe_hw(struct rt2x00_dev *rt2x00dev) |
| 2837 | { |
| 2838 | int retval; |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 2839 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2840 | |
| 2841 | /* |
Pavel Roskin | 117839b | 2009-08-02 14:30:02 -0400 | [diff] [blame] | 2842 | * Disable power saving. |
| 2843 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2844 | rt2x00mmio_register_write(rt2x00dev, SOFT_RESET_CSR, 0x00000007); |
Pavel Roskin | 117839b | 2009-08-02 14:30:02 -0400 | [diff] [blame] | 2845 | |
| 2846 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2847 | * Allocate eeprom data. |
| 2848 | */ |
| 2849 | retval = rt61pci_validate_eeprom(rt2x00dev); |
| 2850 | if (retval) |
| 2851 | return retval; |
| 2852 | |
| 2853 | retval = rt61pci_init_eeprom(rt2x00dev); |
| 2854 | if (retval) |
| 2855 | return retval; |
| 2856 | |
| 2857 | /* |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 2858 | * Enable rfkill polling by setting GPIO direction of the |
| 2859 | * rfkill switch GPIO pin correctly. |
| 2860 | */ |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2861 | rt2x00mmio_register_read(rt2x00dev, MAC_CSR13, ®); |
Gertjan van Wingerde | 99bdf51 | 2012-08-31 19:22:13 +0200 | [diff] [blame] | 2862 | rt2x00_set_field32(®, MAC_CSR13_DIR5, 1); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2863 | rt2x00mmio_register_write(rt2x00dev, MAC_CSR13, reg); |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 2864 | |
| 2865 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2866 | * Initialize hw specifications. |
| 2867 | */ |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 2868 | retval = rt61pci_probe_hw_mode(rt2x00dev); |
| 2869 | if (retval) |
| 2870 | return retval; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2871 | |
| 2872 | /* |
Igor Perminov | 1afcfd54 | 2009-08-08 23:55:55 +0200 | [diff] [blame] | 2873 | * This device has multiple filters for control frames, |
| 2874 | * but has no a separate filter for PS Poll frames. |
| 2875 | */ |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 2876 | __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags); |
Igor Perminov | 1afcfd54 | 2009-08-08 23:55:55 +0200 | [diff] [blame] | 2877 | |
| 2878 | /* |
Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 2879 | * This device requires firmware and DMA mapped skbs. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2880 | */ |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 2881 | __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags); |
| 2882 | __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags); |
Ivo van Doorn | 008c448 | 2008-08-06 17:27:31 +0200 | [diff] [blame] | 2883 | if (!modparam_nohwcrypt) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 2884 | __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags); |
| 2885 | __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2886 | |
| 2887 | /* |
| 2888 | * Set the rssi offset. |
| 2889 | */ |
| 2890 | rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET; |
| 2891 | |
| 2892 | return 0; |
| 2893 | } |
| 2894 | |
| 2895 | /* |
| 2896 | * IEEE80211 stack callback functions. |
| 2897 | */ |
Eliad Peller | 8a3a3c8 | 2011-10-02 10:15:52 +0200 | [diff] [blame] | 2898 | static int rt61pci_conf_tx(struct ieee80211_hw *hw, |
| 2899 | struct ieee80211_vif *vif, u16 queue_idx, |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2900 | const struct ieee80211_tx_queue_params *params) |
| 2901 | { |
| 2902 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 2903 | struct data_queue *queue; |
| 2904 | struct rt2x00_field32 field; |
| 2905 | int retval; |
| 2906 | u32 reg; |
Ivo van Doorn | 5e79002 | 2009-01-17 20:42:58 +0100 | [diff] [blame] | 2907 | u32 offset; |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2908 | |
| 2909 | /* |
| 2910 | * First pass the configuration through rt2x00lib, that will |
| 2911 | * update the queue settings and validate the input. After that |
| 2912 | * we are free to update the registers based on the value |
| 2913 | * in the queue parameter. |
| 2914 | */ |
Eliad Peller | 8a3a3c8 | 2011-10-02 10:15:52 +0200 | [diff] [blame] | 2915 | retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params); |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2916 | if (retval) |
| 2917 | return retval; |
| 2918 | |
Ivo van Doorn | 5e79002 | 2009-01-17 20:42:58 +0100 | [diff] [blame] | 2919 | /* |
| 2920 | * We only need to perform additional register initialization |
Thadeu Lima de Souza Cascardo | b34e620 | 2009-11-09 09:45:50 +0100 | [diff] [blame] | 2921 | * for WMM queues. |
Ivo van Doorn | 5e79002 | 2009-01-17 20:42:58 +0100 | [diff] [blame] | 2922 | */ |
| 2923 | if (queue_idx >= 4) |
| 2924 | return 0; |
| 2925 | |
Helmut Schaa | 11f818e | 2011-03-03 19:38:55 +0100 | [diff] [blame] | 2926 | queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx); |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2927 | |
| 2928 | /* Update WMM TXOP register */ |
Ivo van Doorn | 5e79002 | 2009-01-17 20:42:58 +0100 | [diff] [blame] | 2929 | offset = AC_TXOP_CSR0 + (sizeof(u32) * (!!(queue_idx & 2))); |
| 2930 | field.bit_offset = (queue_idx & 1) * 16; |
| 2931 | field.bit_mask = 0xffff << field.bit_offset; |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2932 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2933 | rt2x00mmio_register_read(rt2x00dev, offset, ®); |
Ivo van Doorn | 5e79002 | 2009-01-17 20:42:58 +0100 | [diff] [blame] | 2934 | rt2x00_set_field32(®, field, queue->txop); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2935 | rt2x00mmio_register_write(rt2x00dev, offset, reg); |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2936 | |
| 2937 | /* Update WMM registers */ |
| 2938 | field.bit_offset = queue_idx * 4; |
| 2939 | field.bit_mask = 0xf << field.bit_offset; |
| 2940 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2941 | rt2x00mmio_register_read(rt2x00dev, AIFSN_CSR, ®); |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2942 | rt2x00_set_field32(®, field, queue->aifs); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2943 | rt2x00mmio_register_write(rt2x00dev, AIFSN_CSR, reg); |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2944 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2945 | rt2x00mmio_register_read(rt2x00dev, CWMIN_CSR, ®); |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2946 | rt2x00_set_field32(®, field, queue->cw_min); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2947 | rt2x00mmio_register_write(rt2x00dev, CWMIN_CSR, reg); |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2948 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2949 | rt2x00mmio_register_read(rt2x00dev, CWMAX_CSR, ®); |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2950 | rt2x00_set_field32(®, field, queue->cw_max); |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2951 | rt2x00mmio_register_write(rt2x00dev, CWMAX_CSR, reg); |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2952 | |
| 2953 | return 0; |
| 2954 | } |
| 2955 | |
Eliad Peller | 37a41b4 | 2011-09-21 14:06:11 +0300 | [diff] [blame] | 2956 | static u64 rt61pci_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2957 | { |
| 2958 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 2959 | u64 tsf; |
| 2960 | u32 reg; |
| 2961 | |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2962 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR13, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2963 | tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32; |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 2964 | rt2x00mmio_register_read(rt2x00dev, TXRX_CSR12, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2965 | tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER); |
| 2966 | |
| 2967 | return tsf; |
| 2968 | } |
| 2969 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2970 | static const struct ieee80211_ops rt61pci_mac80211_ops = { |
| 2971 | .tx = rt2x00mac_tx, |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 2972 | .start = rt2x00mac_start, |
| 2973 | .stop = rt2x00mac_stop, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2974 | .add_interface = rt2x00mac_add_interface, |
| 2975 | .remove_interface = rt2x00mac_remove_interface, |
| 2976 | .config = rt2x00mac_config, |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 2977 | .configure_filter = rt2x00mac_configure_filter, |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 2978 | .set_key = rt2x00mac_set_key, |
Ivo van Doorn | d8147f9 | 2010-07-11 12:24:47 +0200 | [diff] [blame] | 2979 | .sw_scan_start = rt2x00mac_sw_scan_start, |
| 2980 | .sw_scan_complete = rt2x00mac_sw_scan_complete, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2981 | .get_stats = rt2x00mac_get_stats, |
Johannes Berg | 471b3ef | 2007-12-28 14:32:58 +0100 | [diff] [blame] | 2982 | .bss_info_changed = rt2x00mac_bss_info_changed, |
Ivo van Doorn | 2af0a57 | 2008-08-29 21:05:45 +0200 | [diff] [blame] | 2983 | .conf_tx = rt61pci_conf_tx, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2984 | .get_tsf = rt61pci_get_tsf, |
Ivo van Doorn | e47a5cd | 2009-07-01 15:17:35 +0200 | [diff] [blame] | 2985 | .rfkill_poll = rt2x00mac_rfkill_poll, |
Ivo van Doorn | f44df18 | 2010-11-04 20:40:11 +0100 | [diff] [blame] | 2986 | .flush = rt2x00mac_flush, |
Ivo van Doorn | 0ed7b3c | 2011-04-18 15:35:12 +0200 | [diff] [blame] | 2987 | .set_antenna = rt2x00mac_set_antenna, |
| 2988 | .get_antenna = rt2x00mac_get_antenna, |
Ivo van Doorn | e7dee44 | 2011-04-18 15:34:41 +0200 | [diff] [blame] | 2989 | .get_ringparam = rt2x00mac_get_ringparam, |
Gertjan van Wingerde | 5f0dd29 | 2011-07-06 23:00:21 +0200 | [diff] [blame] | 2990 | .tx_frames_pending = rt2x00mac_tx_frames_pending, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2991 | }; |
| 2992 | |
| 2993 | static const struct rt2x00lib_ops rt61pci_rt2x00_ops = { |
| 2994 | .irq_handler = rt61pci_interrupt, |
Helmut Schaa | 5846a55 | 2011-01-30 13:19:08 +0100 | [diff] [blame] | 2995 | .txstatus_tasklet = rt61pci_txstatus_tasklet, |
| 2996 | .tbtt_tasklet = rt61pci_tbtt_tasklet, |
| 2997 | .rxdone_tasklet = rt61pci_rxdone_tasklet, |
| 2998 | .autowake_tasklet = rt61pci_autowake_tasklet, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2999 | .probe_hw = rt61pci_probe_hw, |
| 3000 | .get_firmware_name = rt61pci_get_firmware_name, |
Ivo van Doorn | 0cbe006 | 2009-01-28 00:33:47 +0100 | [diff] [blame] | 3001 | .check_firmware = rt61pci_check_firmware, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3002 | .load_firmware = rt61pci_load_firmware, |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 3003 | .initialize = rt2x00mmio_initialize, |
| 3004 | .uninitialize = rt2x00mmio_uninitialize, |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 3005 | .get_entry_state = rt61pci_get_entry_state, |
| 3006 | .clear_entry = rt61pci_clear_entry, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3007 | .set_device_state = rt61pci_set_device_state, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3008 | .rfkill_poll = rt61pci_rfkill_poll, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3009 | .link_stats = rt61pci_link_stats, |
| 3010 | .reset_tuner = rt61pci_reset_tuner, |
| 3011 | .link_tuner = rt61pci_link_tuner, |
Ivo van Doorn | dbba306 | 2010-12-13 12:34:54 +0100 | [diff] [blame] | 3012 | .start_queue = rt61pci_start_queue, |
| 3013 | .kick_queue = rt61pci_kick_queue, |
| 3014 | .stop_queue = rt61pci_stop_queue, |
Gabor Juhos | 1d6205d | 2013-04-05 08:27:03 +0200 | [diff] [blame] | 3015 | .flush_queue = rt2x00mmio_flush_queue, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3016 | .write_tx_desc = rt61pci_write_tx_desc, |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 3017 | .write_beacon = rt61pci_write_beacon, |
Helmut Schaa | 69cf36a | 2011-01-30 13:16:03 +0100 | [diff] [blame] | 3018 | .clear_beacon = rt61pci_clear_beacon, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3019 | .fill_rxdone = rt61pci_fill_rxdone, |
Ivo van Doorn | 61e754f | 2008-08-04 16:38:02 +0200 | [diff] [blame] | 3020 | .config_shared_key = rt61pci_config_shared_key, |
| 3021 | .config_pairwise_key = rt61pci_config_pairwise_key, |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 3022 | .config_filter = rt61pci_config_filter, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 3023 | .config_intf = rt61pci_config_intf, |
Ivo van Doorn | 7281037 | 2008-03-09 22:46:18 +0100 | [diff] [blame] | 3024 | .config_erp = rt61pci_config_erp, |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 3025 | .config_ant = rt61pci_config_ant, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3026 | .config = rt61pci_config, |
| 3027 | }; |
| 3028 | |
Gabor Juhos | 7106d97 | 2013-06-04 13:40:48 +0200 | [diff] [blame] | 3029 | static void rt61pci_queue_init(struct data_queue *queue) |
| 3030 | { |
| 3031 | switch (queue->qid) { |
| 3032 | case QID_RX: |
| 3033 | queue->limit = 32; |
| 3034 | queue->data_size = DATA_FRAME_SIZE; |
| 3035 | queue->desc_size = RXD_DESC_SIZE; |
| 3036 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 3037 | break; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 3038 | |
Gabor Juhos | 7106d97 | 2013-06-04 13:40:48 +0200 | [diff] [blame] | 3039 | case QID_AC_VO: |
| 3040 | case QID_AC_VI: |
| 3041 | case QID_AC_BE: |
| 3042 | case QID_AC_BK: |
| 3043 | queue->limit = 32; |
| 3044 | queue->data_size = DATA_FRAME_SIZE; |
| 3045 | queue->desc_size = TXD_DESC_SIZE; |
| 3046 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 3047 | break; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 3048 | |
Gabor Juhos | 7106d97 | 2013-06-04 13:40:48 +0200 | [diff] [blame] | 3049 | case QID_BEACON: |
| 3050 | queue->limit = 4; |
| 3051 | queue->data_size = 0; /* No DMA required for beacons */ |
| 3052 | queue->desc_size = TXINFO_SIZE; |
| 3053 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 3054 | break; |
| 3055 | |
| 3056 | case QID_ATIM: |
| 3057 | /* fallthrough */ |
| 3058 | default: |
| 3059 | BUG(); |
| 3060 | break; |
| 3061 | } |
| 3062 | } |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 3063 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3064 | static const struct rt2x00_ops rt61pci_ops = { |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 3065 | .name = KBUILD_MODNAME, |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 3066 | .max_ap_intf = 4, |
| 3067 | .eeprom_size = EEPROM_SIZE, |
| 3068 | .rf_size = RF_SIZE, |
| 3069 | .tx_queues = NUM_TX_QUEUES, |
Gabor Juhos | 7106d97 | 2013-06-04 13:40:48 +0200 | [diff] [blame] | 3070 | .queue_init = rt61pci_queue_init, |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 3071 | .lib = &rt61pci_rt2x00_ops, |
| 3072 | .hw = &rt61pci_mac80211_ops, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3073 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 3074 | .debugfs = &rt61pci_rt2x00debug, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3075 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ |
| 3076 | }; |
| 3077 | |
| 3078 | /* |
| 3079 | * RT61pci module information. |
| 3080 | */ |
Alexey Dobriyan | a3aa188 | 2010-01-07 11:58:11 +0000 | [diff] [blame] | 3081 | static DEFINE_PCI_DEVICE_TABLE(rt61pci_device_table) = { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3082 | /* RT2561s */ |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 3083 | { PCI_DEVICE(0x1814, 0x0301) }, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3084 | /* RT2561 v2 */ |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 3085 | { PCI_DEVICE(0x1814, 0x0302) }, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3086 | /* RT2661 */ |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 3087 | { PCI_DEVICE(0x1814, 0x0401) }, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3088 | { 0, } |
| 3089 | }; |
| 3090 | |
| 3091 | MODULE_AUTHOR(DRV_PROJECT); |
| 3092 | MODULE_VERSION(DRV_VERSION); |
| 3093 | MODULE_DESCRIPTION("Ralink RT61 PCI & PCMCIA Wireless LAN driver."); |
| 3094 | MODULE_SUPPORTED_DEVICE("Ralink RT2561, RT2561s & RT2661 " |
| 3095 | "PCI & PCMCIA chipset based cards"); |
| 3096 | MODULE_DEVICE_TABLE(pci, rt61pci_device_table); |
| 3097 | MODULE_FIRMWARE(FIRMWARE_RT2561); |
| 3098 | MODULE_FIRMWARE(FIRMWARE_RT2561s); |
| 3099 | MODULE_FIRMWARE(FIRMWARE_RT2661); |
| 3100 | MODULE_LICENSE("GPL"); |
| 3101 | |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 3102 | static int rt61pci_probe(struct pci_dev *pci_dev, |
| 3103 | const struct pci_device_id *id) |
| 3104 | { |
| 3105 | return rt2x00pci_probe(pci_dev, &rt61pci_ops); |
| 3106 | } |
| 3107 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3108 | static struct pci_driver rt61pci_driver = { |
Ivo van Doorn | 2360157 | 2007-11-27 21:47:34 +0100 | [diff] [blame] | 3109 | .name = KBUILD_MODNAME, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3110 | .id_table = rt61pci_device_table, |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 3111 | .probe = rt61pci_probe, |
Bill Pemberton | 6920235 | 2012-12-03 09:56:39 -0500 | [diff] [blame] | 3112 | .remove = rt2x00pci_remove, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3113 | .suspend = rt2x00pci_suspend, |
| 3114 | .resume = rt2x00pci_resume, |
| 3115 | }; |
| 3116 | |
Axel Lin | 5b0a3b7 | 2012-04-14 10:38:36 +0800 | [diff] [blame] | 3117 | module_pci_driver(rt61pci_driver); |