blob: d3f6f9da96b27fdf7ff7fd907e1444bff77c149a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Sergei Shtylyov6273d262007-02-07 18:18:20 +01002 * linux/drivers/ide/pci/hpt366.c Version 1.01 Dec 23, 2006
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov836c0062006-12-13 00:35:47 -08007 * Portions Copyright (C) 2005-2006 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Thanks to HighPoint Technologies for their assistance, and hardware.
10 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
11 * donation of an ABit BP6 mainboard, processor, and memory acellerated
12 * development and support.
13 *
Alan Coxb39b01f2005-06-27 15:24:27 -070014 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080015 * HighPoint has its own drivers (open source except for the RAID part)
16 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
17 * This may be useful to anyone wanting to work on this driver, however do not
18 * trust them too much since the code tends to become less and less meaningful
19 * as the time passes... :-/
Alan Coxb39b01f2005-06-27 15:24:27 -070020 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 * Note that final HPT370 support was done by force extraction of GPL.
22 *
23 * - add function for getting/setting power status of drive
24 * - the HPT370's state machine can get confused. reset it before each dma
25 * xfer to prevent that from happening.
26 * - reset state engine whenever we get an error.
27 * - check for busmaster state at end of dma.
28 * - use new highpoint timings.
29 * - detect bus speed using highpoint register.
30 * - use pll if we don't have a clock table. added a 66MHz table that's
31 * just 2x the 33MHz table.
32 * - removed turnaround. NOTE: we never want to switch between pll and
33 * pci clocks as the chip can glitch in those cases. the highpoint
34 * approved workaround slows everything down too much to be useful. in
35 * addition, we would have to serialize access to each chip.
36 * Adrian Sun <a.sun@sun.com>
37 *
38 * add drive timings for 66MHz PCI bus,
39 * fix ATA Cable signal detection, fix incorrect /proc info
40 * add /proc display for per-drive PIO/DMA/UDMA mode and
41 * per-channel ATA-33/66 Cable detect.
42 * Duncan Laurie <void@sun.com>
43 *
44 * fixup /proc output for multiple controllers
45 * Tim Hockin <thockin@sun.com>
46 *
47 * On hpt366:
48 * Reset the hpt366 on error, reset on dma
49 * Fix disabling Fast Interrupt hpt366.
50 * Mike Waychison <crlf@sun.com>
51 *
52 * Added support for 372N clocking and clock switching. The 372N needs
53 * different clocks on read/write. This requires overloading rw_disk and
54 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
55 * keeping me sane.
56 * Alan Cox <alan@redhat.com>
57 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080058 * - fix the clock turnaround code: it was writing to the wrong ports when
59 * called for the secondary channel, caching the current clock mode per-
60 * channel caused the cached register value to get out of sync with the
61 * actual one, the channels weren't serialized, the turnaround shouldn't
62 * be done on 66 MHz PCI bus
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010063 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
64 * does not allow for this speed anyway
65 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
66 * their primary channel is kind of virtual, it isn't tied to any pins)
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -080067 * - fix/remove bad/unused timing tables and use one set of tables for the whole
68 * HPT37x chip family; save space by introducing the separate transfer mode
69 * table in which the mode lookup is done
Sergei Shtylyov26c068d2006-12-13 00:35:52 -080070 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
71 * the wrong PCI frequency since DPLL has already been calibrated by BIOS
Sergei Shtylyov33b18a62006-12-13 00:35:50 -080072 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -080074 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010076 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
Sergei Shtylyov90778572007-02-07 18:17:51 +010078 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
Sergei Shtylyove139b0b2007-02-07 18:17:37 +010080 * - optimize the rate masking/filtering and the drive list lookup code
Sergei Shtylyovb4586712007-02-07 18:17:54 +010081 * - use pci_get_slot() to get to the function 1 of HPT36x/374
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010082 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +010086 * - rename all the register related variables consistently
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010087 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
89 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +010094 * - clean up DMA timeout handling for HPT370
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010095 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
102 * supported DMA mode, and the chip settings table pointer filled, then, at
103 * the init_chipset stage, allocate per-chip instance and fill it with the
104 * rest of the necessary information
105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
109 * anything newer than HPT370/A
Sergei Shtylyov6273d262007-02-07 18:18:20 +0100110 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
111 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100112 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
113 * the register setting lists into the table indexed by the clock selected
114 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 */
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#include <linux/types.h>
118#include <linux/module.h>
119#include <linux/kernel.h>
120#include <linux/delay.h>
121#include <linux/timer.h>
122#include <linux/mm.h>
123#include <linux/ioport.h>
124#include <linux/blkdev.h>
125#include <linux/hdreg.h>
126
127#include <linux/interrupt.h>
128#include <linux/pci.h>
129#include <linux/init.h>
130#include <linux/ide.h>
131
132#include <asm/uaccess.h>
133#include <asm/io.h>
134#include <asm/irq.h>
135
136/* various tuning parameters */
137#define HPT_RESET_STATE_ENGINE
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800138#undef HPT_DELAY_INTERRUPT
139#define HPT_SERIALIZE_IO 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
141static const char *quirk_drives[] = {
142 "QUANTUM FIREBALLlct08 08",
143 "QUANTUM FIREBALLP KA6.4",
144 "QUANTUM FIREBALLP LM20.4",
145 "QUANTUM FIREBALLP LM20.5",
146 NULL
147};
148
149static const char *bad_ata100_5[] = {
150 "IBM-DTLA-307075",
151 "IBM-DTLA-307060",
152 "IBM-DTLA-307045",
153 "IBM-DTLA-307030",
154 "IBM-DTLA-307020",
155 "IBM-DTLA-307015",
156 "IBM-DTLA-305040",
157 "IBM-DTLA-305030",
158 "IBM-DTLA-305020",
159 "IC35L010AVER07-0",
160 "IC35L020AVER07-0",
161 "IC35L030AVER07-0",
162 "IC35L040AVER07-0",
163 "IC35L060AVER07-0",
164 "WDC AC310200R",
165 NULL
166};
167
168static const char *bad_ata66_4[] = {
169 "IBM-DTLA-307075",
170 "IBM-DTLA-307060",
171 "IBM-DTLA-307045",
172 "IBM-DTLA-307030",
173 "IBM-DTLA-307020",
174 "IBM-DTLA-307015",
175 "IBM-DTLA-305040",
176 "IBM-DTLA-305030",
177 "IBM-DTLA-305020",
178 "IC35L010AVER07-0",
179 "IC35L020AVER07-0",
180 "IC35L030AVER07-0",
181 "IC35L040AVER07-0",
182 "IC35L060AVER07-0",
183 "WDC AC310200R",
184 NULL
185};
186
187static const char *bad_ata66_3[] = {
188 "WDC AC310200R",
189 NULL
190};
191
192static const char *bad_ata33[] = {
193 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
194 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
195 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
196 "Maxtor 90510D4",
197 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
198 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
199 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
200 NULL
201};
202
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800203static u8 xfer_speeds[] = {
204 XFER_UDMA_6,
205 XFER_UDMA_5,
206 XFER_UDMA_4,
207 XFER_UDMA_3,
208 XFER_UDMA_2,
209 XFER_UDMA_1,
210 XFER_UDMA_0,
211
212 XFER_MW_DMA_2,
213 XFER_MW_DMA_1,
214 XFER_MW_DMA_0,
215
216 XFER_PIO_4,
217 XFER_PIO_3,
218 XFER_PIO_2,
219 XFER_PIO_1,
220 XFER_PIO_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221};
222
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800223/* Key for bus clock timings
224 * 36x 37x
225 * bits bits
226 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
227 * cycles = value + 1
228 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
229 * cycles = value + 1
230 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
231 * register access.
232 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
233 * register access.
234 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
235 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
236 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
237 * MW DMA xfer.
238 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
239 * task file register access.
240 * 28 28 UDMA enable.
241 * 29 29 DMA enable.
242 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
243 * PIO xfer.
244 * 31 31 FIFO enable.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800247static u32 forty_base_hpt36x[] = {
248 /* XFER_UDMA_6 */ 0x900fd943,
249 /* XFER_UDMA_5 */ 0x900fd943,
250 /* XFER_UDMA_4 */ 0x900fd943,
251 /* XFER_UDMA_3 */ 0x900ad943,
252 /* XFER_UDMA_2 */ 0x900bd943,
253 /* XFER_UDMA_1 */ 0x9008d943,
254 /* XFER_UDMA_0 */ 0x9008d943,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800256 /* XFER_MW_DMA_2 */ 0xa008d943,
257 /* XFER_MW_DMA_1 */ 0xa010d955,
258 /* XFER_MW_DMA_0 */ 0xa010d9fc,
259
260 /* XFER_PIO_4 */ 0xc008d963,
261 /* XFER_PIO_3 */ 0xc010d974,
262 /* XFER_PIO_2 */ 0xc010d997,
263 /* XFER_PIO_1 */ 0xc010d9c7,
264 /* XFER_PIO_0 */ 0xc018d9d9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265};
266
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800267static u32 thirty_three_base_hpt36x[] = {
268 /* XFER_UDMA_6 */ 0x90c9a731,
269 /* XFER_UDMA_5 */ 0x90c9a731,
270 /* XFER_UDMA_4 */ 0x90c9a731,
271 /* XFER_UDMA_3 */ 0x90cfa731,
272 /* XFER_UDMA_2 */ 0x90caa731,
273 /* XFER_UDMA_1 */ 0x90cba731,
274 /* XFER_UDMA_0 */ 0x90c8a731,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800276 /* XFER_MW_DMA_2 */ 0xa0c8a731,
277 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
278 /* XFER_MW_DMA_0 */ 0xa0c8a797,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800280 /* XFER_PIO_4 */ 0xc0c8a731,
281 /* XFER_PIO_3 */ 0xc0c8a742,
282 /* XFER_PIO_2 */ 0xc0d0a753,
283 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
284 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285};
286
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800287static u32 twenty_five_base_hpt36x[] = {
288 /* XFER_UDMA_6 */ 0x90c98521,
289 /* XFER_UDMA_5 */ 0x90c98521,
290 /* XFER_UDMA_4 */ 0x90c98521,
291 /* XFER_UDMA_3 */ 0x90cf8521,
292 /* XFER_UDMA_2 */ 0x90cf8521,
293 /* XFER_UDMA_1 */ 0x90cb8521,
294 /* XFER_UDMA_0 */ 0x90cb8521,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800296 /* XFER_MW_DMA_2 */ 0xa0ca8521,
297 /* XFER_MW_DMA_1 */ 0xa0ca8532,
298 /* XFER_MW_DMA_0 */ 0xa0ca8575,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800300 /* XFER_PIO_4 */ 0xc0ca8521,
301 /* XFER_PIO_3 */ 0xc0ca8532,
302 /* XFER_PIO_2 */ 0xc0ca8542,
303 /* XFER_PIO_1 */ 0xc0d08572,
304 /* XFER_PIO_0 */ 0xc0d08585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305};
306
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800307static u32 thirty_three_base_hpt37x[] = {
308 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
309 /* XFER_UDMA_5 */ 0x12446231,
310 /* XFER_UDMA_4 */ 0x12446231,
311 /* XFER_UDMA_3 */ 0x126c6231,
312 /* XFER_UDMA_2 */ 0x12486231,
313 /* XFER_UDMA_1 */ 0x124c6233,
314 /* XFER_UDMA_0 */ 0x12506297,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800316 /* XFER_MW_DMA_2 */ 0x22406c31,
317 /* XFER_MW_DMA_1 */ 0x22406c33,
318 /* XFER_MW_DMA_0 */ 0x22406c97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800320 /* XFER_PIO_4 */ 0x06414e31,
321 /* XFER_PIO_3 */ 0x06414e42,
322 /* XFER_PIO_2 */ 0x06414e53,
323 /* XFER_PIO_1 */ 0x06814e93,
324 /* XFER_PIO_0 */ 0x06814ea7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325};
326
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800327static u32 fifty_base_hpt37x[] = {
328 /* XFER_UDMA_6 */ 0x12848242,
329 /* XFER_UDMA_5 */ 0x12848242,
330 /* XFER_UDMA_4 */ 0x12ac8242,
331 /* XFER_UDMA_3 */ 0x128c8242,
332 /* XFER_UDMA_2 */ 0x120c8242,
333 /* XFER_UDMA_1 */ 0x12148254,
334 /* XFER_UDMA_0 */ 0x121882ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800336 /* XFER_MW_DMA_2 */ 0x22808242,
337 /* XFER_MW_DMA_1 */ 0x22808254,
338 /* XFER_MW_DMA_0 */ 0x228082ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800340 /* XFER_PIO_4 */ 0x0a81f442,
341 /* XFER_PIO_3 */ 0x0a81f443,
342 /* XFER_PIO_2 */ 0x0a81f454,
343 /* XFER_PIO_1 */ 0x0ac1f465,
344 /* XFER_PIO_0 */ 0x0ac1f48a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345};
346
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800347static u32 sixty_six_base_hpt37x[] = {
348 /* XFER_UDMA_6 */ 0x1c869c62,
349 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
350 /* XFER_UDMA_4 */ 0x1c8a9c62,
351 /* XFER_UDMA_3 */ 0x1c8e9c62,
352 /* XFER_UDMA_2 */ 0x1c929c62,
353 /* XFER_UDMA_1 */ 0x1c9a9c62,
354 /* XFER_UDMA_0 */ 0x1c829c62,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800356 /* XFER_MW_DMA_2 */ 0x2c829c62,
357 /* XFER_MW_DMA_1 */ 0x2c829c66,
358 /* XFER_MW_DMA_0 */ 0x2c829d2e,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800360 /* XFER_PIO_4 */ 0x0c829c62,
361 /* XFER_PIO_3 */ 0x0c829c84,
362 /* XFER_PIO_2 */ 0x0c829ca6,
363 /* XFER_PIO_1 */ 0x0d029d26,
364 /* XFER_PIO_0 */ 0x0d029d5e
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365};
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367#define HPT366_DEBUG_DRIVE_INFO 0
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100368#define HPT374_ALLOW_ATA133_6 1
369#define HPT371_ALLOW_ATA133_6 1
370#define HPT302_ALLOW_ATA133_6 1
371#define HPT372_ALLOW_ATA133_6 1
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100372#define HPT370_ALLOW_ATA100_5 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define HPT366_ALLOW_ATA66_4 1
374#define HPT366_ALLOW_ATA66_3 1
375#define HPT366_MAX_DEVS 8
376
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100377/* Supported ATA clock frequencies */
378enum ata_clock {
379 ATA_CLOCK_25MHZ,
380 ATA_CLOCK_33MHZ,
381 ATA_CLOCK_40MHZ,
382 ATA_CLOCK_50MHZ,
383 ATA_CLOCK_66MHZ,
384 NUM_ATA_CLOCKS
Alan Coxb39b01f2005-06-27 15:24:27 -0700385};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Alan Coxb39b01f2005-06-27 15:24:27 -0700387/*
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100388 * Hold all the HighPoint chip information in one place.
Alan Coxb39b01f2005-06-27 15:24:27 -0700389 */
390
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100391struct hpt_info {
392 u8 chip_type; /* Chip type */
393 u8 max_mode; /* Speeds allowed */
394 u8 dpll_clk; /* DPLL clock in MHz */
395 u8 pci_clk; /* PCI clock in MHz */
396 u32 **settings; /* Chipset settings table */
397};
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100398
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100399/* Supported HighPoint chips */
400enum {
401 HPT36x,
402 HPT370,
403 HPT370A,
404 HPT374,
405 HPT372,
406 HPT372A,
407 HPT302,
408 HPT371,
409 HPT372N,
410 HPT302N,
411 HPT371N
412};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100414static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
415 twenty_five_base_hpt36x,
416 thirty_three_base_hpt36x,
417 forty_base_hpt36x,
418 NULL,
419 NULL
420};
421
422static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
423 NULL,
424 thirty_three_base_hpt37x,
425 NULL,
426 fifty_base_hpt37x,
427 sixty_six_base_hpt37x
428};
429
430static struct hpt_info hpt36x __devinitdata = {
431 .chip_type = HPT36x,
432 .max_mode = (HPT366_ALLOW_ATA66_4 || HPT366_ALLOW_ATA66_3) ? 2 : 1,
433 .dpll_clk = 0, /* no DPLL */
434 .settings = hpt36x_settings
435};
436
437static struct hpt_info hpt370 __devinitdata = {
438 .chip_type = HPT370,
439 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
440 .dpll_clk = 48,
441 .settings = hpt37x_settings
442};
443
444static struct hpt_info hpt370a __devinitdata = {
445 .chip_type = HPT370A,
446 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
447 .dpll_clk = 48,
448 .settings = hpt37x_settings
449};
450
451static struct hpt_info hpt374 __devinitdata = {
452 .chip_type = HPT374,
453 .max_mode = HPT374_ALLOW_ATA133_6 ? 4 : 3,
454 .dpll_clk = 48,
455 .settings = hpt37x_settings
456};
457
458static struct hpt_info hpt372 __devinitdata = {
459 .chip_type = HPT372,
460 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
461 .dpll_clk = 55,
462 .settings = hpt37x_settings
463};
464
465static struct hpt_info hpt372a __devinitdata = {
466 .chip_type = HPT372A,
467 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
468 .dpll_clk = 66,
469 .settings = hpt37x_settings
470};
471
472static struct hpt_info hpt302 __devinitdata = {
473 .chip_type = HPT302,
474 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
475 .dpll_clk = 66,
476 .settings = hpt37x_settings
477};
478
479static struct hpt_info hpt371 __devinitdata = {
480 .chip_type = HPT371,
481 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
482 .dpll_clk = 66,
483 .settings = hpt37x_settings
484};
485
486static struct hpt_info hpt372n __devinitdata = {
487 .chip_type = HPT372N,
488 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
489 .dpll_clk = 77,
490 .settings = hpt37x_settings
491};
492
493static struct hpt_info hpt302n __devinitdata = {
494 .chip_type = HPT302N,
495 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
496 .dpll_clk = 77,
497};
498
499static struct hpt_info hpt371n __devinitdata = {
500 .chip_type = HPT371N,
501 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
502 .dpll_clk = 77,
503 .settings = hpt37x_settings
504};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100506static int check_in_drive_list(ide_drive_t *drive, const char **list)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100508 struct hd_driveid *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100510 while (*list)
511 if (!strcmp(*list++,id->model))
512 return 1;
513 return 0;
514}
Alan Coxb39b01f2005-06-27 15:24:27 -0700515
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100516static u8 hpt3xx_ratemask(ide_drive_t *drive)
517{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100518 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100519 u8 mode = info->max_mode;
520
Alan Coxb39b01f2005-06-27 15:24:27 -0700521 if (!eighty_ninty_three(drive) && mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 mode = min(mode, (u8)1);
523 return mode;
524}
525
526/*
527 * Note for the future; the SATA hpt37x we must set
528 * either PIO or UDMA modes 0,4,5
529 */
530
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100531static u8 hpt3xx_ratefilter(ide_drive_t *drive, u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100533 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
534 u8 chip_type = info->chip_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 u8 mode = hpt3xx_ratemask(drive);
536
537 if (drive->media != ide_disk)
538 return min(speed, (u8)XFER_PIO_4);
539
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100540 switch (mode) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 case 0x04:
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100542 speed = min_t(u8, speed, XFER_UDMA_6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 break;
544 case 0x03:
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100545 speed = min_t(u8, speed, XFER_UDMA_5);
546 if (chip_type >= HPT374)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 break;
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100548 if (!check_in_drive_list(drive, bad_ata100_5))
549 goto check_bad_ata33;
550 /* fall thru */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 case 0x02:
Andrew Mortonf36702b2007-02-07 18:17:37 +0100552 speed = min_t(u8, speed, XFER_UDMA_4);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100553
554 /*
555 * CHECK ME, Does this need to be changed to HPT374 ??
556 */
557 if (chip_type >= HPT370)
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100558 goto check_bad_ata33;
559 if (HPT366_ALLOW_ATA66_4 &&
560 !check_in_drive_list(drive, bad_ata66_4))
561 goto check_bad_ata33;
562
Andrew Mortonf36702b2007-02-07 18:17:37 +0100563 speed = min_t(u8, speed, XFER_UDMA_3);
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100564 if (HPT366_ALLOW_ATA66_3 &&
565 !check_in_drive_list(drive, bad_ata66_3))
566 goto check_bad_ata33;
567 /* fall thru */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 case 0x01:
Andrew Mortonf36702b2007-02-07 18:17:37 +0100569 speed = min_t(u8, speed, XFER_UDMA_2);
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100570
571 check_bad_ata33:
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100572 if (chip_type >= HPT370A)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 break;
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100574 if (!check_in_drive_list(drive, bad_ata33))
575 break;
576 /* fall thru */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 case 0x00:
578 default:
Andrew Mortonf36702b2007-02-07 18:17:37 +0100579 speed = min_t(u8, speed, XFER_MW_DMA_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 break;
581 }
582 return speed;
583}
584
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100585static u32 get_speed_setting(u8 speed, struct hpt_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586{
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800587 int i;
588
589 /*
590 * Lookup the transfer mode table to get the index into
591 * the timing table.
592 *
593 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
594 */
595 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
596 if (xfer_speeds[i] == speed)
597 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100598 /*
599 * NOTE: info->settings only points to the pointer
600 * to the list of the actual register values
601 */
602 return (*info->settings)[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603}
604
605static int hpt36x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
606{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100607 ide_hwif_t *hwif = HWIF(drive);
608 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100609 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100610 u8 speed = hpt3xx_ratefilter(drive, xferspeed);
611 u8 itr_addr = drive->dn ? 0x44 : 0x40;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100612 u32 itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
613 (speed < XFER_UDMA_0 ? 0xc0070000 : 0xc03800ff);
614 u32 new_itr = get_speed_setting(speed, info);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100615 u32 old_itr = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -0700616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 /*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100618 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
619 * to avoid problems handling I/O errors later
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100621 pci_read_config_dword(dev, itr_addr, &old_itr);
622 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
623 new_itr &= ~0xc0000000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100625 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
627 return ide_config_drive_speed(drive, speed);
628}
629
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100630static int hpt37x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100632 ide_hwif_t *hwif = HWIF(drive);
633 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100634 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100635 u8 speed = hpt3xx_ratefilter(drive, xferspeed);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100636 u8 itr_addr = 0x40 + (drive->dn * 4);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100637 u32 itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
638 (speed < XFER_UDMA_0 ? 0xc03c0000 : 0xc1c001ff);
639 u32 new_itr = get_speed_setting(speed, info);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100640 u32 old_itr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100642 pci_read_config_dword(dev, itr_addr, &old_itr);
643 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Alan Coxb39b01f2005-06-27 15:24:27 -0700645 if (speed < XFER_MW_DMA_0)
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100646 new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
647 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
649 return ide_config_drive_speed(drive, speed);
650}
651
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100652static int hpt3xx_tune_chipset(ide_drive_t *drive, u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100654 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100655 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100657 if (info->chip_type >= HPT370)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100658 return hpt37x_tune_chipset(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 else /* hpt368: hpt_minimum_revision(dev, 2) */
660 return hpt36x_tune_chipset(drive, speed);
661}
662
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100663static void hpt3xx_tune_drive(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100665 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
666 (void) hpt3xx_tune_chipset (drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667}
668
669/*
670 * This allows the configuration of ide_pci chipset registers
671 * for cards that learn about the drive's UDMA, DMA, PIO capabilities
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100672 * after the drive is reported by the OS. Initially designed for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 * HPT366 UDMA chipset by HighPoint|Triones Technologies, Inc.
674 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 */
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100676static int config_chipset_for_dma(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677{
678 u8 speed = ide_dma_speed(drive, hpt3xx_ratemask(drive));
679
Alan Coxb39b01f2005-06-27 15:24:27 -0700680 if (!speed)
681 return 0;
682
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 (void) hpt3xx_tune_chipset(drive, speed);
684 return ide_dma_enable(drive);
685}
686
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100687static int hpt3xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100689 struct hd_driveid *id = drive->id;
690 const char **list = quirk_drives;
691
692 while (*list)
693 if (strstr(id->model, *list++))
694 return 1;
695 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696}
697
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100698static void hpt3xx_intrproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100700 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
702 if (drive->quirk_list)
703 return;
704 /* drives in the quirk_list may not like intr setups/cleanups */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100705 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100708static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100710 ide_hwif_t *hwif = HWIF(drive);
711 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100712 struct hpt_info *info = pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714 if (drive->quirk_list) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100715 if (info->chip_type >= HPT370) {
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100716 u8 scr1 = 0;
717
718 pci_read_config_byte(dev, 0x5a, &scr1);
719 if (((scr1 & 0x10) >> 4) != mask) {
720 if (mask)
721 scr1 |= 0x10;
722 else
723 scr1 &= ~0x10;
724 pci_write_config_byte(dev, 0x5a, scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100726 } else {
727 if (mask)
728 disable_irq(hwif->irq);
729 else
730 enable_irq (hwif->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100732 } else
733 hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
734 IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735}
736
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100737static int hpt366_config_drive_xfer_rate(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100739 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
741 drive->init_speed = 0;
742
Bartlomiej Zolnierkiewicz7569e8d2007-02-17 02:40:25 +0100743 if (ide_use_dma(drive) && config_chipset_for_dma(drive))
744 return hwif->ide_dma_on(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
Bartlomiej Zolnierkiewicz7569e8d2007-02-17 02:40:25 +0100746 if (ide_use_fast_pio(drive)) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100747 hpt3xx_tune_drive(drive, 255);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 return hwif->ide_dma_off_quietly(drive);
749 }
750 /* IORDY not supported */
751 return 0;
752}
753
754/*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100755 * This is specific to the HPT366 UDMA chipset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 * by HighPoint|Triones Technologies, Inc.
757 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100758static int hpt366_ide_dma_lostirq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100760 struct pci_dev *dev = HWIF(drive)->pci_dev;
761 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100763 pci_read_config_byte(dev, 0x50, &mcr1);
764 pci_read_config_byte(dev, 0x52, &mcr3);
765 pci_read_config_byte(dev, 0x5a, &scr1);
766 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
767 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
768 if (scr1 & 0x10)
769 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 return __ide_dma_lostirq(drive);
771}
772
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100773static void hpt370_clear_engine(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100775 ide_hwif_t *hwif = HWIF(drive);
776
777 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 udelay(10);
779}
780
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100781static void hpt370_irq_timeout(ide_drive_t *drive)
782{
783 ide_hwif_t *hwif = HWIF(drive);
784 u16 bfifo = 0;
785 u8 dma_cmd;
786
787 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
788 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
789
790 /* get DMA command mode */
791 dma_cmd = hwif->INB(hwif->dma_command);
792 /* stop DMA */
793 hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
794 hpt370_clear_engine(drive);
795}
796
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797static void hpt370_ide_dma_start(ide_drive_t *drive)
798{
799#ifdef HPT_RESET_STATE_ENGINE
800 hpt370_clear_engine(drive);
801#endif
802 ide_dma_start(drive);
803}
804
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100805static int hpt370_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806{
807 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100808 u8 dma_stat = hwif->INB(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
810 if (dma_stat & 0x01) {
811 /* wait a little */
812 udelay(20);
813 dma_stat = hwif->INB(hwif->dma_status);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100814 if (dma_stat & 0x01)
815 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 return __ide_dma_end(drive);
818}
819
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100820static int hpt370_ide_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821{
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100822 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 return __ide_dma_timeout(drive);
824}
825
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826/* returns 1 if DMA IRQ issued, 0 otherwise */
827static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
828{
829 ide_hwif_t *hwif = HWIF(drive);
830 u16 bfifo = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100831 u8 dma_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100833 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 if (bfifo & 0x1FF) {
835// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
836 return 0;
837 }
838
839 dma_stat = hwif->INB(hwif->dma_status);
840 /* return 1 if INTR asserted */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100841 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 return 1;
843
844 if (!drive->waiting_for_dma)
845 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
846 drive->name, __FUNCTION__);
847 return 0;
848}
849
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100850static int hpt374_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100853 struct pci_dev *dev = hwif->pci_dev;
854 u8 mcr = 0, mcr_addr = hwif->select_data;
855 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100857 pci_read_config_byte(dev, 0x6a, &bwsr);
858 pci_read_config_byte(dev, mcr_addr, &mcr);
859 if (bwsr & mask)
860 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 return __ide_dma_end(drive);
862}
863
864/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800865 * hpt3xxn_set_clock - perform clock switching dance
866 * @hwif: hwif to switch
867 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800869 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800871
872static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100874 u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800875
876 if ((scr2 & 0x7f) == mode)
877 return;
878
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 /* Tristate the bus */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100880 hwif->OUTB(0x80, hwif->dma_master + 0x73);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800881 hwif->OUTB(0x80, hwif->dma_master + 0x77);
882
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 /* Switch clock and reset channels */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800884 hwif->OUTB(mode, hwif->dma_master + 0x7b);
885 hwif->OUTB(0xc0, hwif->dma_master + 0x79);
886
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100887 /*
888 * Reset the state machines.
889 * NOTE: avoid accidentally enabling the disabled channels.
890 */
891 hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
892 hwif->dma_master + 0x70);
893 hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
894 hwif->dma_master + 0x74);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800895
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 /* Complete reset */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800897 hwif->OUTB(0x00, hwif->dma_master + 0x79);
898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 /* Reconnect channels to bus */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100900 hwif->OUTB(0x00, hwif->dma_master + 0x73);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800901 hwif->OUTB(0x00, hwif->dma_master + 0x77);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902}
903
904/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800905 * hpt3xxn_rw_disk - prepare for I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 * @drive: drive for command
907 * @rq: block request structure
908 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800909 * This is called when a disk I/O is issued to HPT3xxN.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 * We need it because of the clock switching.
911 */
912
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800913static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100915 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916}
917
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918/*
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800919 * Set/get power state for a drive.
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100920 * NOTE: affects both drives on each channel.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 *
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800922 * When we turn the power back on, we need to re-initialize things.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 */
924#define TRISTATE_BIT 0x8000
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800925
926static int hpt3xx_busproc(ide_drive_t *drive, int state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100928 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100930 u8 mcr_addr = hwif->select_data + 2;
931 u8 resetmask = hwif->channel ? 0x80 : 0x40;
932 u8 bsr2 = 0;
933 u16 mcr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
935 hwif->bus_state = state;
936
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800937 /* Grab the status. */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100938 pci_read_config_word(dev, mcr_addr, &mcr);
939 pci_read_config_byte(dev, 0x59, &bsr2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800941 /*
942 * Set the state. We don't set it if we don't need to do so.
943 * Make sure that the drive knows that it has failed if it's off.
944 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 switch (state) {
946 case BUSSTATE_ON:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100947 if (!(bsr2 & resetmask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 return 0;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800949 hwif->drives[0].failures = hwif->drives[1].failures = 0;
950
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100951 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
952 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800953 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 case BUSSTATE_OFF:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100955 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100957 mcr &= ~TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 break;
959 case BUSSTATE_TRISTATE:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100960 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100962 mcr |= TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 break;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800964 default:
965 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800968 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
969 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
970
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100971 pci_write_config_word(dev, mcr_addr, mcr);
972 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 return 0;
974}
975
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100976/**
977 * hpt37x_calibrate_dpll - calibrate the DPLL
978 * @dev: PCI device
979 *
980 * Perform a calibration cycle on the DPLL.
981 * Returns 1 if this succeeds
982 */
983static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100985 u32 dpll = (f_high << 16) | f_low | 0x100;
986 u8 scr2;
987 int i;
Alan Coxb39b01f2005-06-27 15:24:27 -0700988
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100989 pci_write_config_dword(dev, 0x5c, dpll);
Alan Coxb39b01f2005-06-27 15:24:27 -0700990
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100991 /* Wait for oscillator ready */
992 for(i = 0; i < 0x5000; ++i) {
993 udelay(50);
994 pci_read_config_byte(dev, 0x5b, &scr2);
995 if (scr2 & 0x80)
Alan Coxb39b01f2005-06-27 15:24:27 -0700996 break;
997 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100998 /* See if it stays ready (we'll just bail out if it's not yet) */
999 for(i = 0; i < 0x1000; ++i) {
1000 pci_read_config_byte(dev, 0x5b, &scr2);
1001 /* DPLL destabilized? */
1002 if(!(scr2 & 0x80))
1003 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001004 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001005 /* Turn off tuning, we have the DPLL set */
1006 pci_read_config_dword (dev, 0x5c, &dpll);
1007 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
1008 return 1;
Alan Coxb39b01f2005-06-27 15:24:27 -07001009}
1010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
1012{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001013 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
1014 unsigned long io_base = pci_resource_start(dev, 4);
1015 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
1016 enum ata_clock clock;
1017
1018 if (info == NULL) {
1019 printk(KERN_ERR "%s: out of memory!\n", name);
1020 return -ENOMEM;
1021 }
1022
1023 /*
1024 * Copy everything from a static "template" structure
1025 * to just allocated per-chip hpt_info structure.
1026 */
1027 *info = *(struct hpt_info *)pci_get_drvdata(dev);
1028
Linus Torvalds9ec4ff42005-09-11 09:22:50 -07001029 /*
1030 * FIXME: Not portable. Also, why do we enable the ROM in the first place?
1031 * We don't seem to be using it.
1032 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 if (dev->resource[PCI_ROM_RESOURCE].start)
Linus Torvalds9ec4ff42005-09-11 09:22:50 -07001034 pci_write_config_dword(dev, PCI_ROM_ADDRESS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
1036
Alan Coxb39b01f2005-06-27 15:24:27 -07001037 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1038 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1039 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1040 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001042 /*
1043 * First, try to estimate the PCI clock frequency...
1044 */
1045 if (info->chip_type >= HPT370) {
1046 u8 scr1 = 0;
1047 u16 f_cnt = 0;
1048 u32 temp = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -07001049
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001050 /* Interrupt force enable. */
1051 pci_read_config_byte(dev, 0x5a, &scr1);
1052 if (scr1 & 0x10)
1053 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001054
1055 /*
1056 * HighPoint does this for HPT372A.
1057 * NOTE: This register is only writeable via I/O space.
1058 */
1059 if (info->chip_type == HPT372A)
1060 outb(0x0e, io_base + 0x9c);
1061
1062 /*
1063 * Default to PCI clock. Make sure MA15/16 are set to output
1064 * to prevent drives having problems with 40-pin cables.
1065 */
1066 pci_write_config_byte(dev, 0x5b, 0x23);
1067
1068 /*
1069 * We'll have to read f_CNT value in order to determine
1070 * the PCI clock frequency according to the following ratio:
1071 *
1072 * f_CNT = Fpci * 192 / Fdpll
1073 *
1074 * First try reading the register in which the HighPoint BIOS
1075 * saves f_CNT value before reprogramming the DPLL from its
1076 * default setting (which differs for the various chips).
1077 * NOTE: This register is only accessible via I/O space.
1078 *
1079 * In case the signature check fails, we'll have to resort to
1080 * reading the f_CNT register itself in hopes that nobody has
1081 * touched the DPLL yet...
1082 */
1083 temp = inl(io_base + 0x90);
1084 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1085 int i;
1086
1087 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1088 name);
1089
1090 /* Calculate the average value of f_CNT. */
1091 for (temp = i = 0; i < 128; i++) {
1092 pci_read_config_word(dev, 0x78, &f_cnt);
1093 temp += f_cnt & 0x1ff;
1094 mdelay(1);
1095 }
1096 f_cnt = temp / 128;
1097 } else
1098 f_cnt = temp & 0x1ff;
1099
1100 dpll_clk = info->dpll_clk;
1101 pci_clk = (f_cnt * dpll_clk) / 192;
1102
1103 /* Clamp PCI clock to bands. */
1104 if (pci_clk < 40)
1105 pci_clk = 33;
1106 else if(pci_clk < 45)
1107 pci_clk = 40;
1108 else if(pci_clk < 55)
1109 pci_clk = 50;
1110 else
1111 pci_clk = 66;
1112
1113 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1114 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1115 } else {
1116 u32 itr1 = 0;
1117
1118 pci_read_config_dword(dev, 0x40, &itr1);
1119
1120 /* Detect PCI clock by looking at cmd_high_time. */
1121 switch((itr1 >> 8) & 0x07) {
1122 case 0x09:
1123 pci_clk = 40;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001124 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001125 case 0x05:
1126 pci_clk = 25;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001127 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001128 case 0x07:
1129 default:
1130 pci_clk = 33;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001131 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001132 }
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001133 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001135 /* Let's assume we'll use PCI clock for the ATA clock... */
1136 switch (pci_clk) {
1137 case 25:
1138 clock = ATA_CLOCK_25MHZ;
1139 break;
1140 case 33:
1141 default:
1142 clock = ATA_CLOCK_33MHZ;
1143 break;
1144 case 40:
1145 clock = ATA_CLOCK_40MHZ;
1146 break;
1147 case 50:
1148 clock = ATA_CLOCK_50MHZ;
1149 break;
1150 case 66:
1151 clock = ATA_CLOCK_66MHZ;
1152 break;
1153 }
1154
1155 /*
1156 * Only try the DPLL if we don't have a table for the PCI clock that
1157 * we are running at for HPT370/A, always use it for anything newer...
1158 *
1159 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1160 * We also don't like using the DPLL because this causes glitches
1161 * on PRST-/SRST- when the state engine gets reset...
1162 */
1163 if (info->chip_type >= HPT374 || info->settings[clock] == NULL) {
1164 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1165 int adjust;
1166
1167 /*
1168 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1169 * supported/enabled, use 50 MHz DPLL clock otherwise...
1170 */
1171 if (info->max_mode == 0x04) {
1172 dpll_clk = 66;
1173 clock = ATA_CLOCK_66MHZ;
1174 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1175 dpll_clk = 50;
1176 clock = ATA_CLOCK_50MHZ;
1177 }
1178
1179 if (info->settings[clock] == NULL) {
1180 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1181 kfree(info);
1182 return -EIO;
1183 }
1184
1185 /* Select the DPLL clock. */
1186 pci_write_config_byte(dev, 0x5b, 0x21);
1187
1188 /*
1189 * Adjust the DPLL based upon PCI clock, enable it,
1190 * and wait for stabilization...
1191 */
1192 f_low = (pci_clk * 48) / dpll_clk;
1193
1194 for (adjust = 0; adjust < 8; adjust++) {
1195 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1196 break;
1197
1198 /*
1199 * See if it'll settle at a fractionally different clock
1200 */
1201 if (adjust & 1)
1202 f_low -= adjust >> 1;
1203 else
1204 f_low += adjust >> 1;
1205 }
1206 if (adjust == 8) {
1207 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1208 kfree(info);
1209 return -EIO;
1210 }
1211
1212 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1213 } else {
1214 /* Mark the fact that we're not using the DPLL. */
1215 dpll_clk = 0;
1216
1217 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1218 }
1219
1220 /*
1221 * Advance the table pointer to a slot which points to the list
1222 * of the register values settings matching the clock being used.
1223 */
1224 info->settings += clock;
1225
1226 /* Store the clock frequencies. */
1227 info->dpll_clk = dpll_clk;
1228 info->pci_clk = pci_clk;
1229
1230 /* Point to this chip's own instance of the hpt_info structure. */
1231 pci_set_drvdata(dev, info);
1232
1233 if (info->chip_type >= HPT370) {
1234 u8 mcr1, mcr4;
1235
1236 /*
1237 * Reset the state engines.
1238 * NOTE: Avoid accidentally enabling the disabled channels.
1239 */
1240 pci_read_config_byte (dev, 0x50, &mcr1);
1241 pci_read_config_byte (dev, 0x54, &mcr4);
1242 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1243 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1244 udelay(100);
1245 }
1246
1247 /*
1248 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1249 * the MISC. register to stretch the UltraDMA Tss timing.
1250 * NOTE: This register is only writeable via I/O space.
1251 */
1252 if (info->chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
1253
1254 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 return dev->irq;
1257}
1258
1259static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1260{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001261 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001262 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001263 int serialize = HPT_SERIALIZE_IO;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001264 u8 scr1 = 0, ata66 = (hwif->channel) ? 0x01 : 0x02;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001265 u8 chip_type = info->chip_type;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001266 u8 new_mcr, old_mcr = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001267
1268 /* Cache the channel's MISC. control registers' offset */
1269 hwif->select_data = hwif->channel ? 0x54 : 0x50;
1270
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 hwif->tuneproc = &hpt3xx_tune_drive;
1272 hwif->speedproc = &hpt3xx_tune_chipset;
1273 hwif->quirkproc = &hpt3xx_quirkproc;
1274 hwif->intrproc = &hpt3xx_intrproc;
1275 hwif->maskproc = &hpt3xx_maskproc;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001276 hwif->busproc = &hpt3xx_busproc;
1277
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001278 /*
1279 * HPT3xxN chips have some complications:
1280 *
1281 * - on 33 MHz PCI we must clock switch
1282 * - on 66 MHz PCI we must NOT use the PCI clock
1283 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001284 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001285 /*
1286 * Clock is shared between the channels,
1287 * so we'll have to serialize them... :-(
1288 */
1289 serialize = 1;
1290 hwif->rw_disk = &hpt3xxn_rw_disk;
1291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001293 /* Serialize access to this device if needed */
1294 if (serialize && hwif->mate)
1295 hwif->serialized = hwif->mate->serialized = 1;
1296
1297 /*
1298 * Disable the "fast interrupt" prediction. Don't hold off
1299 * on interrupts. (== 0x01 despite what the docs say)
1300 */
1301 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1302
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001303 if (info->chip_type >= HPT374)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001304 new_mcr = old_mcr & ~0x07;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001305 else if (info->chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001306 new_mcr = old_mcr;
1307 new_mcr &= ~0x02;
1308
1309#ifdef HPT_DELAY_INTERRUPT
1310 new_mcr &= ~0x01;
1311#else
1312 new_mcr |= 0x01;
1313#endif
1314 } else /* HPT366 and HPT368 */
1315 new_mcr = old_mcr & ~0x80;
1316
1317 if (new_mcr != old_mcr)
1318 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1319
1320 if (!hwif->dma_base) {
1321 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
1322 return;
1323 }
1324
1325 hwif->ultra_mask = 0x7f;
1326 hwif->mwdma_mask = 0x07;
1327
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 /*
1329 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001330 * address lines to access an external EEPROM. To read valid
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 * cable detect state the pins must be enabled as inputs.
1332 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001333 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 /*
1335 * HPT374 PCI function 1
1336 * - set bit 15 of reg 0x52 to enable TCBLID as input
1337 * - set bit 15 of reg 0x56 to enable FCBLID as input
1338 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001339 u8 mcr_addr = hwif->select_data + 2;
1340 u16 mcr;
1341
1342 pci_read_config_word (dev, mcr_addr, &mcr);
1343 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 /* now read cable id register */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001345 pci_read_config_byte (dev, 0x5a, &scr1);
1346 pci_write_config_word(dev, mcr_addr, mcr);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001347 } else if (chip_type >= HPT370) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 /*
1349 * HPT370/372 and 374 pcifn 0
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001350 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001352 u8 scr2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001354 pci_read_config_byte (dev, 0x5b, &scr2);
1355 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1356 /* now read cable id register */
1357 pci_read_config_byte (dev, 0x5a, &scr1);
1358 pci_write_config_byte(dev, 0x5b, scr2);
1359 } else
1360 pci_read_config_byte (dev, 0x5a, &scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001362 if (!hwif->udma_four)
1363 hwif->udma_four = (scr1 & ata66) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001365 hwif->ide_dma_check = &hpt366_config_drive_xfer_rate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001367 if (chip_type >= HPT374) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001368 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1369 hwif->ide_dma_end = &hpt374_ide_dma_end;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001370 } else if (chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001371 hwif->dma_start = &hpt370_ide_dma_start;
1372 hwif->ide_dma_end = &hpt370_ide_dma_end;
1373 hwif->ide_dma_timeout = &hpt370_ide_dma_timeout;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001374 } else
1375 hwif->ide_dma_lostirq = &hpt366_ide_dma_lostirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
1377 if (!noautodma)
1378 hwif->autodma = 1;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001379 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380}
1381
1382static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1383{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001384 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001385 u8 masterdma = 0, slavedma = 0;
1386 u8 dma_new = 0, dma_old = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 unsigned long flags;
1388
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001389 dma_old = hwif->INB(dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
1391 local_irq_save(flags);
1392
1393 dma_new = dma_old;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001394 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1395 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
1397 if (masterdma & 0x30) dma_new |= 0x20;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001398 if ( slavedma & 0x30) dma_new |= 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 if (dma_new != dma_old)
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001400 hwif->OUTB(dma_new, dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
1402 local_irq_restore(flags);
1403
1404 ide_setup_dma(hwif, dmabase, 8);
1405}
1406
1407static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
1408{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001409 struct pci_dev *dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
1411 if (PCI_FUNC(dev->devfn) & 1)
1412 return -ENODEV;
1413
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001414 pci_set_drvdata(dev, &hpt374);
1415
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001416 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1417 int ret;
1418
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001419 pci_set_drvdata(dev2, &hpt374);
1420
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001421 if (dev2->irq != dev->irq) {
1422 /* FIXME: we need a core pci_set_interrupt() */
1423 dev2->irq = dev->irq;
1424 printk(KERN_WARNING "%s: PCI config space interrupt "
1425 "fixed.\n", d->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001427 ret = ide_setup_pci_devices(dev, dev2, d);
1428 if (ret < 0)
1429 pci_dev_put(dev2);
1430 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 }
1432 return ide_setup_pci_device(dev, d);
1433}
1434
Sergei Shtylyov90778572007-02-07 18:17:51 +01001435static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001437 pci_set_drvdata(dev, &hpt372n);
1438
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 return ide_setup_pci_device(dev, d);
1440}
1441
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001442static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
1443{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001444 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001445 u8 rev = 0, mcr1 = 0;
1446
1447 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1448
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001449 if (rev > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001450 d->name = "HPT371N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001451
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001452 info = &hpt371n;
1453 } else
1454 info = &hpt371;
1455
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001456 /*
1457 * HPT371 chips physically have only one channel, the secondary one,
1458 * but the primary channel registers do exist! Go figure...
1459 * So, we manually disable the non-existing channel here
1460 * (if the BIOS hasn't done this already).
1461 */
1462 pci_read_config_byte(dev, 0x50, &mcr1);
1463 if (mcr1 & 0x04)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001464 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
1465
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001466 pci_set_drvdata(dev, info);
1467
Sergei Shtylyov90778572007-02-07 18:17:51 +01001468 return ide_setup_pci_device(dev, d);
1469}
1470
1471static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
1472{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001473 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001474 u8 rev = 0;
1475
1476 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1477
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001478 if (rev > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001479 d->name = "HPT372N";
1480
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001481 info = &hpt372n;
1482 } else
1483 info = &hpt372a;
1484 pci_set_drvdata(dev, info);
1485
Sergei Shtylyov90778572007-02-07 18:17:51 +01001486 return ide_setup_pci_device(dev, d);
1487}
1488
1489static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
1490{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001491 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001492 u8 rev = 0;
1493
1494 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1495
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001496 if (rev > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001497 d->name = "HPT302N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001498
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001499 info = &hpt302n;
1500 } else
1501 info = &hpt302;
1502 pci_set_drvdata(dev, info);
1503
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001504 return ide_setup_pci_device(dev, d);
1505}
1506
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
1508{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001509 struct pci_dev *dev2;
1510 u8 rev = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001511 static char *chipset_names[] = { "HPT366", "HPT366", "HPT368",
1512 "HPT370", "HPT370A", "HPT372",
1513 "HPT372N" };
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001514 static struct hpt_info *info[] = { &hpt36x, &hpt36x, &hpt36x,
1515 &hpt370, &hpt370a, &hpt372,
1516 &hpt372n };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 if (PCI_FUNC(dev->devfn) & 1)
1519 return -ENODEV;
1520
Sergei Shtylyove139b0b2007-02-07 18:17:37 +01001521 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
Sergei Shtylyov90778572007-02-07 18:17:51 +01001523 if (rev > 6)
Sergei Shtylyove139b0b2007-02-07 18:17:37 +01001524 rev = 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
Sergei Shtylyov90778572007-02-07 18:17:51 +01001526 d->name = chipset_names[rev];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001528 pci_set_drvdata(dev, info[rev]);
1529
Sergei Shtylyov90778572007-02-07 18:17:51 +01001530 if (rev > 2)
1531 goto init_single;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
1533 d->channels = 1;
1534
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001535 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1536 u8 pin1 = 0, pin2 = 0;
1537 int ret;
1538
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001539 pci_set_drvdata(dev2, info[rev]);
1540
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001541 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1542 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1543 if (pin1 != pin2 && dev->irq == dev2->irq) {
1544 d->bootable = ON_BOARD;
1545 printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
1546 d->name, pin1, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001548 ret = ide_setup_pci_devices(dev, dev2, d);
1549 if (ret < 0)
1550 pci_dev_put(dev2);
1551 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 }
1553init_single:
1554 return ide_setup_pci_device(dev, d);
1555}
1556
1557static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
1558 { /* 0 */
1559 .name = "HPT366",
1560 .init_setup = init_setup_hpt366,
1561 .init_chipset = init_chipset_hpt366,
1562 .init_hwif = init_hwif_hpt366,
1563 .init_dma = init_dma_hpt366,
1564 .channels = 2,
1565 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001566 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 .bootable = OFF_BOARD,
1568 .extra = 240
1569 },{ /* 1 */
1570 .name = "HPT372A",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001571 .init_setup = init_setup_hpt372a,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 .init_chipset = init_chipset_hpt366,
1573 .init_hwif = init_hwif_hpt366,
1574 .init_dma = init_dma_hpt366,
1575 .channels = 2,
1576 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001577 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001579 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 },{ /* 2 */
1581 .name = "HPT302",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001582 .init_setup = init_setup_hpt302,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 .init_chipset = init_chipset_hpt366,
1584 .init_hwif = init_hwif_hpt366,
1585 .init_dma = init_dma_hpt366,
1586 .channels = 2,
1587 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001588 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001590 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 },{ /* 3 */
1592 .name = "HPT371",
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001593 .init_setup = init_setup_hpt371,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 .init_chipset = init_chipset_hpt366,
1595 .init_hwif = init_hwif_hpt366,
1596 .init_dma = init_dma_hpt366,
1597 .channels = 2,
1598 .autodma = AUTODMA,
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001599 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001601 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 },{ /* 4 */
1603 .name = "HPT374",
1604 .init_setup = init_setup_hpt374,
1605 .init_chipset = init_chipset_hpt366,
1606 .init_hwif = init_hwif_hpt366,
1607 .init_dma = init_dma_hpt366,
1608 .channels = 2, /* 4 */
1609 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001610 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001612 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 },{ /* 5 */
1614 .name = "HPT372N",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001615 .init_setup = init_setup_hpt372n,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 .init_chipset = init_chipset_hpt366,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 .init_hwif = init_hwif_hpt366,
1618 .init_dma = init_dma_hpt366,
1619 .channels = 2, /* 4 */
1620 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001621 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001623 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 }
1625};
1626
1627/**
1628 * hpt366_init_one - called when an HPT366 is found
1629 * @dev: the hpt366 device
1630 * @id: the matching pci id
1631 *
1632 * Called when the PCI registration layer (or the IDE initialization)
1633 * finds a device matching our IDE device tables.
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001634 *
1635 * NOTE: since we'll have to modify some fields of the ide_pci_device_t
1636 * structure depending on the chip's revision, we'd better pass a local
1637 * copy down the call chain...
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1640{
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001641 ide_pci_device_t d = hpt366_chipsets[id->driver_data];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001643 return d.init_setup(dev, &d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644}
1645
1646static struct pci_device_id hpt366_pci_tbl[] = {
1647 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1648 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1649 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
1650 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
1651 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
1652 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
1653 { 0, },
1654};
1655MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1656
1657static struct pci_driver driver = {
1658 .name = "HPT366_IDE",
1659 .id_table = hpt366_pci_tbl,
1660 .probe = hpt366_init_one,
1661};
1662
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001663static int __init hpt366_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664{
1665 return ide_pci_register_driver(&driver);
1666}
1667
1668module_init(hpt366_ide_init);
1669
1670MODULE_AUTHOR("Andre Hedrick");
1671MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1672MODULE_LICENSE("GPL");