blob: efc42e1f9b4aef4b6fa2be572494cb837d360ab5 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070031#include <linux/kernel.h>
32#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070033#include <linux/ip.h>
34#include <linux/tcp.h>
35#include <linux/skbuff.h>
36#include <linux/ethtool.h>
37#include <linux/if_ether.h>
38#include <linux/crc32.h>
39#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000040#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070041#include <linux/if_vlan.h>
42#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040044#include <linux/prefetch.h>
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000045#ifdef CONFIG_STMMAC_DEBUG_FS
46#include <linux/debugfs.h>
47#include <linux/seq_file.h>
48#endif
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070050
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070051#undef STMMAC_DEBUG
52/*#define STMMAC_DEBUG*/
53#ifdef STMMAC_DEBUG
54#define DBG(nlevel, klevel, fmt, args...) \
55 ((void)(netif_msg_##nlevel(priv) && \
56 printk(KERN_##klevel fmt, ## args)))
57#else
58#define DBG(nlevel, klevel, fmt, args...) do { } while (0)
59#endif
60
61#undef STMMAC_RX_DEBUG
62/*#define STMMAC_RX_DEBUG*/
63#ifdef STMMAC_RX_DEBUG
64#define RX_DBG(fmt, args...) printk(fmt, ## args)
65#else
66#define RX_DBG(fmt, args...) do { } while (0)
67#endif
68
69#undef STMMAC_XMIT_DEBUG
70/*#define STMMAC_XMIT_DEBUG*/
71#ifdef STMMAC_TX_DEBUG
72#define TX_DBG(fmt, args...) printk(fmt, ## args)
73#else
74#define TX_DBG(fmt, args...) do { } while (0)
75#endif
76
77#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
78#define JUMBO_LEN 9000
79
80/* Module parameters */
81#define TX_TIMEO 5000 /* default 5 seconds */
82static int watchdog = TX_TIMEO;
83module_param(watchdog, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds");
85
86static int debug = -1; /* -1: default, 0: no output, 16: all */
87module_param(debug, int, S_IRUGO | S_IWUSR);
88MODULE_PARM_DESC(debug, "Message Level (0: no output, 16: all)");
89
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000090int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091module_param(phyaddr, int, S_IRUGO);
92MODULE_PARM_DESC(phyaddr, "Physical device address");
93
94#define DMA_TX_SIZE 256
95static int dma_txsize = DMA_TX_SIZE;
96module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
97MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
98
99#define DMA_RX_SIZE 256
100static int dma_rxsize = DMA_RX_SIZE;
101module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
102MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
103
104static int flow_ctrl = FLOW_OFF;
105module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
106MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
107
108static int pause = PAUSE_TIME;
109module_param(pause, int, S_IRUGO | S_IWUSR);
110MODULE_PARM_DESC(pause, "Flow Control Pause Time");
111
112#define TC_DEFAULT 64
113static int tc = TC_DEFAULT;
114module_param(tc, int, S_IRUGO | S_IWUSR);
115MODULE_PARM_DESC(tc, "DMA threshold control value");
116
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700117/* Pay attention to tune this parameter; take care of both
118 * hardware capability and network stabitily/performance impact.
119 * Many tests showed that ~4ms latency seems to be good enough. */
120#ifdef CONFIG_STMMAC_TIMER
121#define DEFAULT_PERIODIC_RATE 256
122static int tmrate = DEFAULT_PERIODIC_RATE;
123module_param(tmrate, int, S_IRUGO | S_IWUSR);
124MODULE_PARM_DESC(tmrate, "External timer freq. (default: 256Hz)");
125#endif
126
127#define DMA_BUFFER_SIZE BUF_SIZE_2KiB
128static int buf_sz = DMA_BUFFER_SIZE;
129module_param(buf_sz, int, S_IRUGO | S_IWUSR);
130MODULE_PARM_DESC(buf_sz, "DMA buffer size");
131
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700132static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
133 NETIF_MSG_LINK | NETIF_MSG_IFUP |
134 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
135
136static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700137
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000138#ifdef CONFIG_STMMAC_DEBUG_FS
139static int stmmac_init_fs(struct net_device *dev);
140static void stmmac_exit_fs(void);
141#endif
142
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143/**
144 * stmmac_verify_args - verify the driver parameters.
145 * Description: it verifies if some wrong parameter is passed to the driver.
146 * Note that wrong parameters are replaced with the default values.
147 */
148static void stmmac_verify_args(void)
149{
150 if (unlikely(watchdog < 0))
151 watchdog = TX_TIMEO;
152 if (unlikely(dma_rxsize < 0))
153 dma_rxsize = DMA_RX_SIZE;
154 if (unlikely(dma_txsize < 0))
155 dma_txsize = DMA_TX_SIZE;
156 if (unlikely((buf_sz < DMA_BUFFER_SIZE) || (buf_sz > BUF_SIZE_16KiB)))
157 buf_sz = DMA_BUFFER_SIZE;
158 if (unlikely(flow_ctrl > 1))
159 flow_ctrl = FLOW_AUTO;
160 else if (likely(flow_ctrl < 0))
161 flow_ctrl = FLOW_OFF;
162 if (unlikely((pause < 0) || (pause > 0xffff)))
163 pause = PAUSE_TIME;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700164}
165
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166static void stmmac_clk_csr_set(struct stmmac_priv *priv)
167{
168#ifdef CONFIG_HAVE_CLK
169 u32 clk_rate;
170
171 clk_rate = clk_get_rate(priv->stmmac_clk);
172
173 /* Platform provided default clk_csr would be assumed valid
174 * for all other cases except for the below mentioned ones. */
175 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
176 if (clk_rate < CSR_F_35M)
177 priv->clk_csr = STMMAC_CSR_20_35M;
178 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
179 priv->clk_csr = STMMAC_CSR_35_60M;
180 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
181 priv->clk_csr = STMMAC_CSR_60_100M;
182 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
183 priv->clk_csr = STMMAC_CSR_100_150M;
184 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
185 priv->clk_csr = STMMAC_CSR_150_250M;
186 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
187 priv->clk_csr = STMMAC_CSR_250_300M;
188 } /* For values higher than the IEEE 802.3 specified frequency
189 * we can not estimate the proper divider as it is not known
190 * the frequency of clk_csr_i. So we do not change the default
191 * divider. */
192#endif
193}
194
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700195#if defined(STMMAC_XMIT_DEBUG) || defined(STMMAC_RX_DEBUG)
196static void print_pkt(unsigned char *buf, int len)
197{
198 int j;
199 pr_info("len = %d byte, buf addr: 0x%p", len, buf);
200 for (j = 0; j < len; j++) {
201 if ((j % 16) == 0)
202 pr_info("\n %03x:", j);
203 pr_info(" %02x", buf[j]);
204 }
205 pr_info("\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700206}
207#endif
208
209/* minimum number of free TX descriptors required to wake up TX process */
210#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
211
212static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
213{
214 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
215}
216
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217/* On some ST platforms, some HW system configuraton registers have to be
218 * set according to the link speed negotiated.
219 */
220static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
221{
222 struct phy_device *phydev = priv->phydev;
223
224 if (likely(priv->plat->fix_mac_speed))
225 priv->plat->fix_mac_speed(priv->plat->bsp_priv,
226 phydev->speed);
227}
228
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700229/**
230 * stmmac_adjust_link
231 * @dev: net device structure
232 * Description: it adjusts the link parameters.
233 */
234static void stmmac_adjust_link(struct net_device *dev)
235{
236 struct stmmac_priv *priv = netdev_priv(dev);
237 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700238 unsigned long flags;
239 int new_state = 0;
240 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
241
242 if (phydev == NULL)
243 return;
244
245 DBG(probe, DEBUG, "stmmac_adjust_link: called. address %d link %d\n",
246 phydev->addr, phydev->link);
247
248 spin_lock_irqsave(&priv->lock, flags);
249 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000250 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700251
252 /* Now we make sure that we can be in full duplex mode.
253 * If not, we operate in half-duplex mode. */
254 if (phydev->duplex != priv->oldduplex) {
255 new_state = 1;
256 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000257 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700258 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000259 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700260 priv->oldduplex = phydev->duplex;
261 }
262 /* Flow Control operation */
263 if (phydev->pause)
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000264 priv->hw->mac->flow_ctrl(priv->ioaddr, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000265 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700266
267 if (phydev->speed != priv->speed) {
268 new_state = 1;
269 switch (phydev->speed) {
270 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000271 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000272 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +0000273 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700274 break;
275 case 100:
276 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000277 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000278 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700279 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000280 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700281 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000282 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700283 }
284 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000285 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700286 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000287 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700288 break;
289 default:
290 if (netif_msg_link(priv))
291 pr_warning("%s: Speed (%d) is not 10"
292 " or 100!\n", dev->name, phydev->speed);
293 break;
294 }
295
296 priv->speed = phydev->speed;
297 }
298
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000299 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700300
301 if (!priv->oldlink) {
302 new_state = 1;
303 priv->oldlink = 1;
304 }
305 } else if (priv->oldlink) {
306 new_state = 1;
307 priv->oldlink = 0;
308 priv->speed = 0;
309 priv->oldduplex = -1;
310 }
311
312 if (new_state && netif_msg_link(priv))
313 phy_print_status(phydev);
314
315 spin_unlock_irqrestore(&priv->lock, flags);
316
317 DBG(probe, DEBUG, "stmmac_adjust_link: exiting\n");
318}
319
320/**
321 * stmmac_init_phy - PHY initialization
322 * @dev: net device structure
323 * Description: it initializes the driver's PHY state, and attaches the PHY
324 * to the mac driver.
325 * Return value:
326 * 0 on success
327 */
328static int stmmac_init_phy(struct net_device *dev)
329{
330 struct stmmac_priv *priv = netdev_priv(dev);
331 struct phy_device *phydev;
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000332 char phy_id[MII_BUS_ID_SIZE + 3];
333 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000334 int interface = priv->plat->interface;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700335 priv->oldlink = 0;
336 priv->speed = 0;
337 priv->oldduplex = -1;
338
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000339 if (priv->plat->phy_bus_name)
340 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
341 priv->plat->phy_bus_name, priv->plat->bus_id);
342 else
343 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
344 priv->plat->bus_id);
345
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000346 snprintf(phy_id, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000347 priv->plat->phy_addr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700348 pr_debug("stmmac_init_phy: trying to attach to %s\n", phy_id);
349
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000350 phydev = phy_connect(dev, phy_id, &stmmac_adjust_link, 0, interface);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700351
352 if (IS_ERR(phydev)) {
353 pr_err("%s: Could not attach to PHY\n", dev->name);
354 return PTR_ERR(phydev);
355 }
356
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000357 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000358 if ((interface == PHY_INTERFACE_MODE_MII) ||
359 (interface == PHY_INTERFACE_MODE_RMII))
360 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
361 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000362
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700363 /*
364 * Broken HW is sometimes missing the pull-up resistor on the
365 * MDIO line, which results in reads to non-existent devices returning
366 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
367 * device as well.
368 * Note: phydev->phy_id is the result of reading the UID PHY registers.
369 */
370 if (phydev->phy_id == 0) {
371 phy_disconnect(phydev);
372 return -ENODEV;
373 }
374 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000375 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700376
377 priv->phydev = phydev;
378
379 return 0;
380}
381
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700382/**
383 * display_ring
384 * @p: pointer to the ring.
385 * @size: size of the ring.
386 * Description: display all the descriptors within the ring.
387 */
388static void display_ring(struct dma_desc *p, int size)
389{
390 struct tmp_s {
391 u64 a;
392 unsigned int b;
393 unsigned int c;
394 };
395 int i;
396 for (i = 0; i < size; i++) {
397 struct tmp_s *x = (struct tmp_s *)(p + i);
398 pr_info("\t%d [0x%x]: DES0=0x%x DES1=0x%x BUF1=0x%x BUF2=0x%x",
399 i, (unsigned int)virt_to_phys(&p[i]),
400 (unsigned int)(x->a), (unsigned int)((x->a) >> 32),
401 x->b, x->c);
402 pr_info("\n");
403 }
404}
405
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000406static int stmmac_set_bfsize(int mtu, int bufsize)
407{
408 int ret = bufsize;
409
410 if (mtu >= BUF_SIZE_4KiB)
411 ret = BUF_SIZE_8KiB;
412 else if (mtu >= BUF_SIZE_2KiB)
413 ret = BUF_SIZE_4KiB;
414 else if (mtu >= DMA_BUFFER_SIZE)
415 ret = BUF_SIZE_2KiB;
416 else
417 ret = DMA_BUFFER_SIZE;
418
419 return ret;
420}
421
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700422/**
423 * init_dma_desc_rings - init the RX/TX descriptor rings
424 * @dev: net device structure
425 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000426 * and allocates the socket buffers. It suppors the chained and ring
427 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700428 */
429static void init_dma_desc_rings(struct net_device *dev)
430{
431 int i;
432 struct stmmac_priv *priv = netdev_priv(dev);
433 struct sk_buff *skb;
434 unsigned int txsize = priv->dma_tx_size;
435 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000436 unsigned int bfsize;
437 int dis_ic = 0;
438 int des3_as_data_buf = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700439
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000440 /* Set the max buffer size according to the DESC mode
441 * and the MTU. Note that RING mode allows 16KiB bsize. */
442 bfsize = priv->hw->ring->set_16kib_bfsize(dev->mtu);
443
444 if (bfsize == BUF_SIZE_16KiB)
445 des3_as_data_buf = 1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700446 else
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000447 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700448
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000449#ifdef CONFIG_STMMAC_TIMER
450 /* Disable interrupts on completion for the reception if timer is on */
451 if (likely(priv->tm->enable))
452 dis_ic = 1;
453#endif
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700454
455 DBG(probe, INFO, "stmmac: txsize %d, rxsize %d, bfsize %d\n",
456 txsize, rxsize, bfsize);
457
458 priv->rx_skbuff_dma = kmalloc(rxsize * sizeof(dma_addr_t), GFP_KERNEL);
459 priv->rx_skbuff =
460 kmalloc(sizeof(struct sk_buff *) * rxsize, GFP_KERNEL);
461 priv->dma_rx =
462 (struct dma_desc *)dma_alloc_coherent(priv->device,
463 rxsize *
464 sizeof(struct dma_desc),
465 &priv->dma_rx_phy,
466 GFP_KERNEL);
467 priv->tx_skbuff = kmalloc(sizeof(struct sk_buff *) * txsize,
468 GFP_KERNEL);
469 priv->dma_tx =
470 (struct dma_desc *)dma_alloc_coherent(priv->device,
471 txsize *
472 sizeof(struct dma_desc),
473 &priv->dma_tx_phy,
474 GFP_KERNEL);
475
476 if ((priv->dma_rx == NULL) || (priv->dma_tx == NULL)) {
477 pr_err("%s:ERROR allocating the DMA Tx/Rx desc\n", __func__);
478 return;
479 }
480
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000481 DBG(probe, INFO, "stmmac (%s) DMA desc: virt addr (Rx %p, "
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700482 "Tx %p)\n\tDMA phy addr (Rx 0x%08x, Tx 0x%08x)\n",
483 dev->name, priv->dma_rx, priv->dma_tx,
484 (unsigned int)priv->dma_rx_phy, (unsigned int)priv->dma_tx_phy);
485
486 /* RX INITIALIZATION */
487 DBG(probe, INFO, "stmmac: SKB addresses:\n"
488 "skb\t\tskb data\tdma data\n");
489
490 for (i = 0; i < rxsize; i++) {
491 struct dma_desc *p = priv->dma_rx + i;
492
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +0000493 skb = __netdev_alloc_skb(dev, bfsize + NET_IP_ALIGN,
494 GFP_KERNEL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700495 if (unlikely(skb == NULL)) {
496 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
497 break;
498 }
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +0000499 skb_reserve(skb, NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700500 priv->rx_skbuff[i] = skb;
501 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
502 bfsize, DMA_FROM_DEVICE);
503
504 p->des2 = priv->rx_skbuff_dma[i];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000505
506 priv->hw->ring->init_desc3(des3_as_data_buf, p);
507
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700508 DBG(probe, INFO, "[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
509 priv->rx_skbuff[i]->data, priv->rx_skbuff_dma[i]);
510 }
511 priv->cur_rx = 0;
512 priv->dirty_rx = (unsigned int)(i - rxsize);
513 priv->dma_buf_sz = bfsize;
514 buf_sz = bfsize;
515
516 /* TX INITIALIZATION */
517 for (i = 0; i < txsize; i++) {
518 priv->tx_skbuff[i] = NULL;
519 priv->dma_tx[i].des2 = 0;
520 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000521
522 /* In case of Chained mode this sets the des3 to the next
523 * element in the chain */
524 priv->hw->ring->init_dma_chain(priv->dma_rx, priv->dma_rx_phy, rxsize);
525 priv->hw->ring->init_dma_chain(priv->dma_tx, priv->dma_tx_phy, txsize);
526
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700527 priv->dirty_tx = 0;
528 priv->cur_tx = 0;
529
530 /* Clear the Rx/Tx descriptors */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000531 priv->hw->desc->init_rx_desc(priv->dma_rx, rxsize, dis_ic);
532 priv->hw->desc->init_tx_desc(priv->dma_tx, txsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700533
534 if (netif_msg_hw(priv)) {
535 pr_info("RX descriptor ring:\n");
536 display_ring(priv->dma_rx, rxsize);
537 pr_info("TX descriptor ring:\n");
538 display_ring(priv->dma_tx, txsize);
539 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700540}
541
542static void dma_free_rx_skbufs(struct stmmac_priv *priv)
543{
544 int i;
545
546 for (i = 0; i < priv->dma_rx_size; i++) {
547 if (priv->rx_skbuff[i]) {
548 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
549 priv->dma_buf_sz, DMA_FROM_DEVICE);
550 dev_kfree_skb_any(priv->rx_skbuff[i]);
551 }
552 priv->rx_skbuff[i] = NULL;
553 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700554}
555
556static void dma_free_tx_skbufs(struct stmmac_priv *priv)
557{
558 int i;
559
560 for (i = 0; i < priv->dma_tx_size; i++) {
561 if (priv->tx_skbuff[i] != NULL) {
562 struct dma_desc *p = priv->dma_tx + i;
563 if (p->des2)
564 dma_unmap_single(priv->device, p->des2,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000565 priv->hw->desc->get_tx_len(p),
566 DMA_TO_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700567 dev_kfree_skb_any(priv->tx_skbuff[i]);
568 priv->tx_skbuff[i] = NULL;
569 }
570 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700571}
572
573static void free_dma_desc_resources(struct stmmac_priv *priv)
574{
575 /* Release the DMA TX/RX socket buffers */
576 dma_free_rx_skbufs(priv);
577 dma_free_tx_skbufs(priv);
578
579 /* Free the region of consistent memory previously allocated for
580 * the DMA */
581 dma_free_coherent(priv->device,
582 priv->dma_tx_size * sizeof(struct dma_desc),
583 priv->dma_tx, priv->dma_tx_phy);
584 dma_free_coherent(priv->device,
585 priv->dma_rx_size * sizeof(struct dma_desc),
586 priv->dma_rx, priv->dma_rx_phy);
587 kfree(priv->rx_skbuff_dma);
588 kfree(priv->rx_skbuff);
589 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700590}
591
592/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700593 * stmmac_dma_operation_mode - HW DMA operation mode
594 * @priv : pointer to the private device structure.
595 * Description: it sets the DMA operation mode: tx/rx DMA thresholds
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +0000596 * or Store-And-Forward capability.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700597 */
598static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
599{
Srinivas Kandagatla61b80132011-07-17 20:54:09 +0000600 if (likely(priv->plat->force_sf_dma_mode ||
601 ((priv->plat->tx_coe) && (!priv->no_csum_insertion)))) {
602 /*
603 * In case of GMAC, SF mode can be enabled
604 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +0000605 * 1) TX COE if actually supported
606 * 2) There is no bugged Jumbo frame support
607 * that needs to not insert csum in the TDES.
608 */
609 priv->hw->dma->dma_mode(priv->ioaddr,
610 SF_DMA_MODE, SF_DMA_MODE);
611 tc = SF_DMA_MODE;
612 } else
613 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700614}
615
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700616/**
617 * stmmac_tx:
618 * @priv: private driver structure
619 * Description: it reclaims resources after transmission completes.
620 */
621static void stmmac_tx(struct stmmac_priv *priv)
622{
623 unsigned int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700624
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +0000625 spin_lock(&priv->tx_lock);
626
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700627 while (priv->dirty_tx != priv->cur_tx) {
628 int last;
629 unsigned int entry = priv->dirty_tx % txsize;
630 struct sk_buff *skb = priv->tx_skbuff[entry];
631 struct dma_desc *p = priv->dma_tx + entry;
632
633 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000634 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700635 break;
636
637 /* Verify tx error by looking at the last segment */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000638 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700639 if (likely(last)) {
640 int tx_error =
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000641 priv->hw->desc->tx_status(&priv->dev->stats,
642 &priv->xstats, p,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000643 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700644 if (likely(tx_error == 0)) {
645 priv->dev->stats.tx_packets++;
646 priv->xstats.tx_pkt_n++;
647 } else
648 priv->dev->stats.tx_errors++;
649 }
650 TX_DBG("%s: curr %d, dirty %d\n", __func__,
651 priv->cur_tx, priv->dirty_tx);
652
653 if (likely(p->des2))
654 dma_unmap_single(priv->device, p->des2,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000655 priv->hw->desc->get_tx_len(p),
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700656 DMA_TO_DEVICE);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000657 priv->hw->ring->clean_desc3(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700658
659 if (likely(skb != NULL)) {
660 /*
661 * If there's room in the queue (limit it to size)
662 * we add this skb back into the pool,
663 * if it's the right size.
664 */
665 if ((skb_queue_len(&priv->rx_recycle) <
666 priv->dma_rx_size) &&
667 skb_recycle_check(skb, priv->dma_buf_sz))
668 __skb_queue_head(&priv->rx_recycle, skb);
669 else
670 dev_kfree_skb(skb);
671
672 priv->tx_skbuff[entry] = NULL;
673 }
674
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000675 priv->hw->desc->release_tx_desc(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700676
677 entry = (++priv->dirty_tx) % txsize;
678 }
679 if (unlikely(netif_queue_stopped(priv->dev) &&
680 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
681 netif_tx_lock(priv->dev);
682 if (netif_queue_stopped(priv->dev) &&
683 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
684 TX_DBG("%s: restart transmit\n", __func__);
685 netif_wake_queue(priv->dev);
686 }
687 netif_tx_unlock(priv->dev);
688 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +0000689 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690}
691
692static inline void stmmac_enable_irq(struct stmmac_priv *priv)
693{
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000694#ifdef CONFIG_STMMAC_TIMER
695 if (likely(priv->tm->enable))
696 priv->tm->timer_start(tmrate);
697 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700698#endif
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000699 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700700}
701
702static inline void stmmac_disable_irq(struct stmmac_priv *priv)
703{
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000704#ifdef CONFIG_STMMAC_TIMER
705 if (likely(priv->tm->enable))
706 priv->tm->timer_stop();
707 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700708#endif
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000709 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700710}
711
712static int stmmac_has_work(struct stmmac_priv *priv)
713{
714 unsigned int has_work = 0;
715 int rxret, tx_work = 0;
716
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000717 rxret = priv->hw->desc->get_rx_owner(priv->dma_rx +
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718 (priv->cur_rx % priv->dma_rx_size));
719
720 if (priv->dirty_tx != priv->cur_tx)
721 tx_work = 1;
722
723 if (likely(!rxret || tx_work))
724 has_work = 1;
725
726 return has_work;
727}
728
729static inline void _stmmac_schedule(struct stmmac_priv *priv)
730{
731 if (likely(stmmac_has_work(priv))) {
732 stmmac_disable_irq(priv);
733 napi_schedule(&priv->napi);
734 }
735}
736
737#ifdef CONFIG_STMMAC_TIMER
738void stmmac_schedule(struct net_device *dev)
739{
740 struct stmmac_priv *priv = netdev_priv(dev);
741
742 priv->xstats.sched_timer_n++;
743
744 _stmmac_schedule(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700745}
746
747static void stmmac_no_timer_started(unsigned int x)
748{;
749};
750
751static void stmmac_no_timer_stopped(void)
752{;
753};
754#endif
755
756/**
757 * stmmac_tx_err:
758 * @priv: pointer to the private device structure
759 * Description: it cleans the descriptors and restarts the transmission
760 * in case of errors.
761 */
762static void stmmac_tx_err(struct stmmac_priv *priv)
763{
764 netif_stop_queue(priv->dev);
765
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000766 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700767 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000768 priv->hw->desc->init_tx_desc(priv->dma_tx, priv->dma_tx_size);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700769 priv->dirty_tx = 0;
770 priv->cur_tx = 0;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000771 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700772
773 priv->dev->stats.tx_errors++;
774 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700775}
776
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000777
778static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700779{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000780 int status;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700781
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000782 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000783 if (likely(status == handle_tx_rx))
784 _stmmac_schedule(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700785
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000786 else if (unlikely(status == tx_hard_error_bump_tc)) {
787 /* Try to bump up the dma threshold on this failure */
788 if (unlikely(tc != SF_DMA_MODE) && (tc <= 256)) {
789 tc += 64;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000790 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000791 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700792 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000793 } else if (unlikely(status == tx_hard_error))
794 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700795}
796
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +0000797static void stmmac_mmc_setup(struct stmmac_priv *priv)
798{
799 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
800 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
801
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +0000802 /* Mask MMC irq, counters are managed in SW and registers
803 * are cleared on each READ eventually. */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +0000804 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +0000805
806 if (priv->dma_cap.rmon) {
807 dwmac_mmc_ctrl(priv->ioaddr, mode);
808 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
809 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +0000810 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +0000811}
812
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +0000813static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
814{
815 u32 hwid = priv->hw->synopsys_uid;
816
817 /* Only check valid Synopsys Id because old MAC chips
818 * have no HW registers where get the ID */
819 if (likely(hwid)) {
820 u32 uid = ((hwid & 0x0000ff00) >> 8);
821 u32 synid = (hwid & 0x000000ff);
822
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +0000823 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +0000824 uid, synid);
825
826 return synid;
827 }
828 return 0;
829}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000830
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +0000831/**
832 * stmmac_selec_desc_mode
833 * @dev : device pointer
834 * Description: select the Enhanced/Alternate or Normal descriptors */
835static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
836{
837 if (priv->plat->enh_desc) {
838 pr_info(" Enhanced/Alternate descriptors\n");
839 priv->hw->desc = &enh_desc_ops;
840 } else {
841 pr_info(" Normal descriptors\n");
842 priv->hw->desc = &ndesc_ops;
843 }
844}
845
846/**
847 * stmmac_get_hw_features
848 * @priv : private device pointer
849 * Description:
850 * new GMAC chip generations have a new register to indicate the
851 * presence of the optional feature/functions.
852 * This can be also used to override the value passed through the
853 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000854 */
855static int stmmac_get_hw_features(struct stmmac_priv *priv)
856{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +0000857 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +0000858
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +0000859 if (priv->hw->dma->get_hw_feature) {
860 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000861
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000862 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
863 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
864 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
865 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
866 priv->dma_cap.multi_addr =
867 (hw_cap & DMA_HW_FEAT_ADDMACADRSEL) >> 5;
868 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
869 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
870 priv->dma_cap.pmt_remote_wake_up =
871 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
872 priv->dma_cap.pmt_magic_frame =
873 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +0000874 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000875 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000876 /* IEEE 1588-2002*/
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000877 priv->dma_cap.time_stamp =
878 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000879 /* IEEE 1588-2008*/
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000880 priv->dma_cap.atime_stamp =
881 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000882 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000883 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
884 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000885 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000886 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
887 priv->dma_cap.rx_coe_type1 =
888 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
889 priv->dma_cap.rx_coe_type2 =
890 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
891 priv->dma_cap.rxfifo_over_2048 =
892 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000893 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000894 priv->dma_cap.number_rx_channel =
895 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
896 priv->dma_cap.number_tx_channel =
897 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000898 /* Alternate (enhanced) DESC mode*/
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000899 priv->dma_cap.enh_desc =
900 (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000901
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +0000902 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000903
904 return hw_cap;
905}
906
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000907static void stmmac_check_ether_addr(struct stmmac_priv *priv)
908{
909 /* verify if the MAC address is valid, in case of failures it
910 * generates a random MAC address */
911 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
912 priv->hw->mac->get_umac_addr((void __iomem *)
913 priv->dev->base_addr,
914 priv->dev->dev_addr, 0);
915 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000916 eth_hw_addr_random(priv->dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000917 }
918 pr_warning("%s: device MAC address %pM\n", priv->dev->name,
919 priv->dev->dev_addr);
920}
921
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +0000922static int stmmac_init_dma_engine(struct stmmac_priv *priv)
923{
924 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
925
926 /* Some DMA parameters can be passed from the platform;
927 * in case of these are not passed we keep a default
928 * (good for all the chips) and init the DMA! */
929 if (priv->plat->dma_cfg) {
930 pbl = priv->plat->dma_cfg->pbl;
931 fixed_burst = priv->plat->dma_cfg->fixed_burst;
932 burst_len = priv->plat->dma_cfg->burst_len;
933 }
934
935 return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst,
936 burst_len, priv->dma_tx_phy,
937 priv->dma_rx_phy);
938}
939
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000940/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700941 * stmmac_open - open entry point of the driver
942 * @dev : pointer to the device structure.
943 * Description:
944 * This function is the open entry point of the driver.
945 * Return value:
946 * 0 on success and an appropriate (-)ve integer as defined in errno.h
947 * file on failure.
948 */
949static int stmmac_open(struct net_device *dev)
950{
951 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700952 int ret;
953
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700954#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000955 priv->tm = kzalloc(sizeof(struct stmmac_timer *), GFP_KERNEL);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +0000956 if (unlikely(priv->tm == NULL))
957 return -ENOMEM;
Joe Perchese404dec2012-01-29 12:56:23 +0000958
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700959 priv->tm->freq = tmrate;
960
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000961 /* Test if the external timer can be actually used.
962 * In case of failure continue without timer. */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700963 if (unlikely((stmmac_open_ext_timer(dev, priv->tm)) < 0)) {
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000964 pr_warning("stmmaceth: cannot attach the external timer.\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700965 priv->tm->freq = 0;
966 priv->tm->timer_start = stmmac_no_timer_started;
967 priv->tm->timer_stop = stmmac_no_timer_stopped;
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000968 } else
969 priv->tm->enable = 1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700970#endif
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +0000971 stmmac_clk_enable(priv);
972
973 stmmac_check_ether_addr(priv);
974
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +0000975 ret = stmmac_init_phy(dev);
976 if (unlikely(ret)) {
977 pr_err("%s: Cannot attach to PHY (error: %d)\n", __func__, ret);
978 goto open_error;
979 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700980
981 /* Create and initialize the TX/RX descriptors chains. */
982 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
983 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
984 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
985 init_dma_desc_rings(dev);
986
987 /* DMA initialization and SW reset */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +0000988 ret = stmmac_init_dma_engine(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +0000989 if (ret < 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700990 pr_err("%s: DMA initialization failed\n", __func__);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +0000991 goto open_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700992 }
993
994 /* Copy the MAC addr into the HW */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000995 priv->hw->mac->set_umac_addr(priv->ioaddr, dev->dev_addr, 0);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +0000996
Giuseppe CAVALLAROca5f12c2010-01-06 23:07:15 +0000997 /* If required, perform hw setup of the bus. */
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000998 if (priv->plat->bus_setup)
999 priv->plat->bus_setup(priv->ioaddr);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001001 /* Initialize the MAC Core */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001002 priv->hw->mac->core_init(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001003
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001004 /* Request the IRQ lines */
1005 ret = request_irq(dev->irq, stmmac_interrupt,
1006 IRQF_SHARED, dev->name, dev);
1007 if (unlikely(ret < 0)) {
1008 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1009 __func__, dev->irq, ret);
1010 goto open_error;
1011 }
1012
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001013 /* Request the Wake IRQ in case of another line is used for WoL */
1014 if (priv->wol_irq != dev->irq) {
1015 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1016 IRQF_SHARED, dev->name, dev);
1017 if (unlikely(ret < 0)) {
1018 pr_err("%s: ERROR: allocating the ext WoL IRQ %d "
1019 "(error: %d)\n", __func__, priv->wol_irq, ret);
1020 goto open_error_wolirq;
1021 }
1022 }
1023
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001024 /* Enable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001025 stmmac_set_mac(priv->ioaddr, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001026
1027 /* Set the HW DMA mode and the COE */
1028 stmmac_dma_operation_mode(priv);
1029
1030 /* Extra statistics */
1031 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1032 priv->xstats.threshold = tc;
1033
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001034 stmmac_mmc_setup(priv);
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001035
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001036#ifdef CONFIG_STMMAC_DEBUG_FS
1037 ret = stmmac_init_fs(dev);
1038 if (ret < 0)
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001039 pr_warning("%s: failed debugFS registration\n", __func__);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001040#endif
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001041 /* Start the ball rolling... */
1042 DBG(probe, DEBUG, "%s: DMA RX/TX processes started...\n", dev->name);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001043 priv->hw->dma->start_tx(priv->ioaddr);
1044 priv->hw->dma->start_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001045
1046#ifdef CONFIG_STMMAC_TIMER
1047 priv->tm->timer_start(tmrate);
1048#endif
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001049
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001050 /* Dump DMA/MAC registers */
1051 if (netif_msg_hw(priv)) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001052 priv->hw->mac->dump_regs(priv->ioaddr);
1053 priv->hw->dma->dump_regs(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001054 }
1055
1056 if (priv->phydev)
1057 phy_start(priv->phydev);
1058
1059 napi_enable(&priv->napi);
1060 skb_queue_head_init(&priv->rx_recycle);
1061 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001062
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001063 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001064
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001065open_error_wolirq:
1066 free_irq(dev->irq, dev);
1067
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001068open_error:
1069#ifdef CONFIG_STMMAC_TIMER
1070 kfree(priv->tm);
1071#endif
1072 if (priv->phydev)
1073 phy_disconnect(priv->phydev);
1074
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00001075 stmmac_clk_disable(priv);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001076
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001077 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001078}
1079
1080/**
1081 * stmmac_release - close entry point of the driver
1082 * @dev : device pointer.
1083 * Description:
1084 * This is the stop entry point of the driver.
1085 */
1086static int stmmac_release(struct net_device *dev)
1087{
1088 struct stmmac_priv *priv = netdev_priv(dev);
1089
1090 /* Stop and disconnect the PHY */
1091 if (priv->phydev) {
1092 phy_stop(priv->phydev);
1093 phy_disconnect(priv->phydev);
1094 priv->phydev = NULL;
1095 }
1096
1097 netif_stop_queue(dev);
1098
1099#ifdef CONFIG_STMMAC_TIMER
1100 /* Stop and release the timer */
1101 stmmac_close_ext_timer();
1102 if (priv->tm != NULL)
1103 kfree(priv->tm);
1104#endif
1105 napi_disable(&priv->napi);
1106 skb_queue_purge(&priv->rx_recycle);
1107
1108 /* Free the IRQ lines */
1109 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001110 if (priv->wol_irq != dev->irq)
1111 free_irq(priv->wol_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112
1113 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001114 priv->hw->dma->stop_tx(priv->ioaddr);
1115 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001116
1117 /* Release and free the Rx/Tx resources */
1118 free_dma_desc_resources(priv);
1119
avisconti19449bf2010-10-25 18:58:14 +00001120 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001121 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001122
1123 netif_carrier_off(dev);
1124
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001125#ifdef CONFIG_STMMAC_DEBUG_FS
1126 stmmac_exit_fs();
1127#endif
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00001128 stmmac_clk_disable(priv);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001129
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001130 return 0;
1131}
1132
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001133/**
1134 * stmmac_xmit:
1135 * @skb : the socket buffer
1136 * @dev : device pointer
1137 * Description : Tx entry point of the driver.
1138 */
1139static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1140{
1141 struct stmmac_priv *priv = netdev_priv(dev);
1142 unsigned int txsize = priv->dma_tx_size;
1143 unsigned int entry;
1144 int i, csum_insertion = 0;
1145 int nfrags = skb_shinfo(skb)->nr_frags;
1146 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001147 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001148
1149 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1150 if (!netif_queue_stopped(dev)) {
1151 netif_stop_queue(dev);
1152 /* This is a hard error, log it. */
1153 pr_err("%s: BUG! Tx Ring full when queue awake\n",
1154 __func__);
1155 }
1156 return NETDEV_TX_BUSY;
1157 }
1158
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001159 spin_lock(&priv->tx_lock);
1160
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001161 entry = priv->cur_tx % txsize;
1162
1163#ifdef STMMAC_XMIT_DEBUG
1164 if ((skb->len > ETH_FRAME_LEN) || nfrags)
1165 pr_info("stmmac xmit:\n"
1166 "\tskb addr %p - len: %d - nopaged_len: %d\n"
1167 "\tn_frags: %d - ip_summed: %d - %s gso\n",
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001168 skb, skb->len, nopaged_len, nfrags, skb->ip_summed,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001169 !skb_is_gso(skb) ? "isn't" : "is");
1170#endif
1171
Michał Mirosław5e982f32011-04-09 02:46:55 +00001172 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001173
1174 desc = priv->dma_tx + entry;
1175 first = desc;
1176
1177#ifdef STMMAC_XMIT_DEBUG
1178 if ((nfrags > 0) || (skb->len > ETH_FRAME_LEN))
1179 pr_debug("stmmac xmit: skb len: %d, nopaged_len: %d,\n"
1180 "\t\tn_frags: %d, ip_summed: %d\n",
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001181 skb->len, nopaged_len, nfrags, skb->ip_summed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001182#endif
1183 priv->tx_skbuff[entry] = skb;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001184
1185 if (priv->hw->ring->is_jumbo_frm(skb->len, priv->plat->enh_desc)) {
1186 entry = priv->hw->ring->jumbo_frm(priv, skb, csum_insertion);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001187 desc = priv->dma_tx + entry;
1188 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001189 desc->des2 = dma_map_single(priv->device, skb->data,
1190 nopaged_len, DMA_TO_DEVICE);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001191 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
1192 csum_insertion);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001193 }
1194
1195 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001196 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1197 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001198
1199 entry = (++priv->cur_tx) % txsize;
1200 desc = priv->dma_tx + entry;
1201
1202 TX_DBG("\t[entry %d] segment len: %d\n", entry, len);
Ian Campbellf7223802011-09-21 21:53:20 +00001203 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
1204 DMA_TO_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001205 priv->tx_skbuff[entry] = NULL;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001206 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001207 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001208 priv->hw->desc->set_tx_owner(desc);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001209 }
1210
1211 /* Interrupt on completition only for the latest segment */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001212 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00001213
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001214#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00001215 /* Clean IC while using timer */
1216 if (likely(priv->tm->enable))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001217 priv->hw->desc->clear_tx_ic(desc);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001218#endif
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001219
1220 wmb();
1221
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001222 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001223 priv->hw->desc->set_tx_owner(first);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001224
1225 priv->cur_tx++;
1226
1227#ifdef STMMAC_XMIT_DEBUG
1228 if (netif_msg_pktdata(priv)) {
1229 pr_info("stmmac xmit: current=%d, dirty=%d, entry=%d, "
1230 "first=%p, nfrags=%d\n",
1231 (priv->cur_tx % txsize), (priv->dirty_tx % txsize),
1232 entry, first, nfrags);
1233 display_ring(priv->dma_tx, txsize);
1234 pr_info(">>> frame to be transmitted: ");
1235 print_pkt(skb->data, skb->len);
1236 }
1237#endif
1238 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
1239 TX_DBG("%s: stop transmitted packets\n", __func__);
1240 netif_stop_queue(dev);
1241 }
1242
1243 dev->stats.tx_bytes += skb->len;
1244
Richard Cochran3e82ce12011-06-12 02:19:06 +00001245 skb_tx_timestamp(skb);
1246
Richard Cochran52f64fa2011-06-19 03:31:43 +00001247 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
1248
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001249 spin_unlock(&priv->tx_lock);
1250
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001251 return NETDEV_TX_OK;
1252}
1253
1254static inline void stmmac_rx_refill(struct stmmac_priv *priv)
1255{
1256 unsigned int rxsize = priv->dma_rx_size;
1257 int bfsize = priv->dma_buf_sz;
1258 struct dma_desc *p = priv->dma_rx;
1259
1260 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
1261 unsigned int entry = priv->dirty_rx % rxsize;
1262 if (likely(priv->rx_skbuff[entry] == NULL)) {
1263 struct sk_buff *skb;
1264
1265 skb = __skb_dequeue(&priv->rx_recycle);
1266 if (skb == NULL)
1267 skb = netdev_alloc_skb_ip_align(priv->dev,
1268 bfsize);
1269
1270 if (unlikely(skb == NULL))
1271 break;
1272
1273 priv->rx_skbuff[entry] = skb;
1274 priv->rx_skbuff_dma[entry] =
1275 dma_map_single(priv->device, skb->data, bfsize,
1276 DMA_FROM_DEVICE);
1277
1278 (p + entry)->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001279
1280 if (unlikely(priv->plat->has_gmac))
1281 priv->hw->ring->refill_desc3(bfsize, p + entry);
1282
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001283 RX_DBG(KERN_INFO "\trefill entry #%d\n", entry);
1284 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001285 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001286 priv->hw->desc->set_rx_owner(p + entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001288}
1289
1290static int stmmac_rx(struct stmmac_priv *priv, int limit)
1291{
1292 unsigned int rxsize = priv->dma_rx_size;
1293 unsigned int entry = priv->cur_rx % rxsize;
1294 unsigned int next_entry;
1295 unsigned int count = 0;
1296 struct dma_desc *p = priv->dma_rx + entry;
1297 struct dma_desc *p_next;
1298
1299#ifdef STMMAC_RX_DEBUG
1300 if (netif_msg_hw(priv)) {
1301 pr_debug(">>> stmmac_rx: descriptor ring:\n");
1302 display_ring(priv->dma_rx, rxsize);
1303 }
1304#endif
1305 count = 0;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001306 while (!priv->hw->desc->get_rx_owner(p)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307 int status;
1308
1309 if (count >= limit)
1310 break;
1311
1312 count++;
1313
1314 next_entry = (++priv->cur_rx) % rxsize;
1315 p_next = priv->dma_rx + next_entry;
1316 prefetch(p_next);
1317
1318 /* read the status of the incoming frame */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001319 status = (priv->hw->desc->rx_status(&priv->dev->stats,
1320 &priv->xstats, p));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001321 if (unlikely(status == discard_frame))
1322 priv->dev->stats.rx_errors++;
1323 else {
1324 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00001325 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001326
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001327 frame_len = priv->hw->desc->get_rx_frame_len(p,
1328 priv->plat->rx_coe);
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00001329 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
1330 * Type frames (LLC/LLC-SNAP) */
1331 if (unlikely(status != llc_snap))
1332 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001333#ifdef STMMAC_RX_DEBUG
1334 if (frame_len > ETH_FRAME_LEN)
1335 pr_debug("\tRX frame size %d, COE status: %d\n",
1336 frame_len, status);
1337
1338 if (netif_msg_hw(priv))
1339 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
1340 p, entry, p->des2);
1341#endif
1342 skb = priv->rx_skbuff[entry];
1343 if (unlikely(!skb)) {
1344 pr_err("%s: Inconsistent Rx descriptor chain\n",
1345 priv->dev->name);
1346 priv->dev->stats.rx_dropped++;
1347 break;
1348 }
1349 prefetch(skb->data - NET_IP_ALIGN);
1350 priv->rx_skbuff[entry] = NULL;
1351
1352 skb_put(skb, frame_len);
1353 dma_unmap_single(priv->device,
1354 priv->rx_skbuff_dma[entry],
1355 priv->dma_buf_sz, DMA_FROM_DEVICE);
1356#ifdef STMMAC_RX_DEBUG
1357 if (netif_msg_pktdata(priv)) {
1358 pr_info(" frame received (%dbytes)", frame_len);
1359 print_pkt(skb->data, frame_len);
1360 }
1361#endif
1362 skb->protocol = eth_type_trans(skb, priv->dev);
1363
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001364 if (unlikely(!priv->plat->rx_coe)) {
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001365 /* No RX COE for old mac10/100 devices */
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001366 skb_checksum_none_assert(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001367 netif_receive_skb(skb);
1368 } else {
1369 skb->ip_summed = CHECKSUM_UNNECESSARY;
1370 napi_gro_receive(&priv->napi, skb);
1371 }
1372
1373 priv->dev->stats.rx_packets++;
1374 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001375 }
1376 entry = next_entry;
1377 p = p_next; /* use prefetched values */
1378 }
1379
1380 stmmac_rx_refill(priv);
1381
1382 priv->xstats.rx_pkt_n += count;
1383
1384 return count;
1385}
1386
1387/**
1388 * stmmac_poll - stmmac poll method (NAPI)
1389 * @napi : pointer to the napi structure.
1390 * @budget : maximum number of packets that the current CPU can receive from
1391 * all interfaces.
1392 * Description :
1393 * This function implements the the reception process.
1394 * Also it runs the TX completion thread
1395 */
1396static int stmmac_poll(struct napi_struct *napi, int budget)
1397{
1398 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
1399 int work_done = 0;
1400
1401 priv->xstats.poll_n++;
1402 stmmac_tx(priv);
1403 work_done = stmmac_rx(priv, budget);
1404
1405 if (work_done < budget) {
1406 napi_complete(napi);
1407 stmmac_enable_irq(priv);
1408 }
1409 return work_done;
1410}
1411
1412/**
1413 * stmmac_tx_timeout
1414 * @dev : Pointer to net device structure
1415 * Description: this function is called when a packet transmission fails to
1416 * complete within a reasonable tmrate. The driver will mark the error in the
1417 * netdev structure and arrange for the device to be reset to a sane state
1418 * in order to transmit a new packet.
1419 */
1420static void stmmac_tx_timeout(struct net_device *dev)
1421{
1422 struct stmmac_priv *priv = netdev_priv(dev);
1423
1424 /* Clear Tx resources and restart transmitting again */
1425 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001426}
1427
1428/* Configuration changes (passed on by ifconfig) */
1429static int stmmac_config(struct net_device *dev, struct ifmap *map)
1430{
1431 if (dev->flags & IFF_UP) /* can't act on a running interface */
1432 return -EBUSY;
1433
1434 /* Don't allow changing the I/O address */
1435 if (map->base_addr != dev->base_addr) {
1436 pr_warning("%s: can't change I/O address\n", dev->name);
1437 return -EOPNOTSUPP;
1438 }
1439
1440 /* Don't allow changing the IRQ */
1441 if (map->irq != dev->irq) {
1442 pr_warning("%s: can't change IRQ number %d\n",
1443 dev->name, dev->irq);
1444 return -EOPNOTSUPP;
1445 }
1446
1447 /* ignore other fields */
1448 return 0;
1449}
1450
1451/**
Jiri Pirko01789342011-08-16 06:29:00 +00001452 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001453 * @dev : pointer to the device structure
1454 * Description:
1455 * This function is a driver entry point which gets called by the kernel
1456 * whenever multicast addresses must be enabled/disabled.
1457 * Return value:
1458 * void.
1459 */
Jiri Pirko01789342011-08-16 06:29:00 +00001460static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001461{
1462 struct stmmac_priv *priv = netdev_priv(dev);
1463
1464 spin_lock(&priv->lock);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001465 priv->hw->mac->set_filter(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001466 spin_unlock(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001467}
1468
1469/**
1470 * stmmac_change_mtu - entry point to change MTU size for the device.
1471 * @dev : device pointer.
1472 * @new_mtu : the new MTU size for the device.
1473 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
1474 * to drive packet transmission. Ethernet has an MTU of 1500 octets
1475 * (ETH_DATA_LEN). This value can be changed with ifconfig.
1476 * Return value:
1477 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1478 * file on failure.
1479 */
1480static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
1481{
1482 struct stmmac_priv *priv = netdev_priv(dev);
1483 int max_mtu;
1484
1485 if (netif_running(dev)) {
1486 pr_err("%s: must be stopped to change its MTU\n", dev->name);
1487 return -EBUSY;
1488 }
1489
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00001490 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001491 max_mtu = JUMBO_LEN;
1492 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00001493 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001494
1495 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
1496 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
1497 return -EINVAL;
1498 }
1499
Michał Mirosław5e982f32011-04-09 02:46:55 +00001500 dev->mtu = new_mtu;
1501 netdev_update_features(dev);
1502
1503 return 0;
1504}
1505
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001506static netdev_features_t stmmac_fix_features(struct net_device *dev,
1507 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00001508{
1509 struct stmmac_priv *priv = netdev_priv(dev);
1510
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001511 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00001512 features &= ~NETIF_F_RXCSUM;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001513 else if (priv->plat->rx_coe == STMMAC_RX_COE_TYPE1)
1514 features &= ~NETIF_F_IPV6_CSUM;
Michał Mirosław5e982f32011-04-09 02:46:55 +00001515 if (!priv->plat->tx_coe)
1516 features &= ~NETIF_F_ALL_CSUM;
1517
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001518 /* Some GMAC devices have a bugged Jumbo frame support that
1519 * needs to have the Tx COE disabled for oversized frames
1520 * (due to limited buffer sizes). In this case we disable
1521 * the TX csum insertionin the TDES and not use SF. */
Michał Mirosław5e982f32011-04-09 02:46:55 +00001522 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
1523 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001524
Michał Mirosław5e982f32011-04-09 02:46:55 +00001525 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001526}
1527
1528static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
1529{
1530 struct net_device *dev = (struct net_device *)dev_id;
1531 struct stmmac_priv *priv = netdev_priv(dev);
1532
1533 if (unlikely(!dev)) {
1534 pr_err("%s: invalid dev pointer\n", __func__);
1535 return IRQ_NONE;
1536 }
1537
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +00001538 if (priv->plat->has_gmac)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001539 /* To handle GMAC own interrupts */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001540 priv->hw->mac->host_irq_status((void __iomem *) dev->base_addr);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001541
1542 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001543
1544 return IRQ_HANDLED;
1545}
1546
1547#ifdef CONFIG_NET_POLL_CONTROLLER
1548/* Polling receive - used by NETCONSOLE and other diagnostic tools
1549 * to allow network I/O with interrupts disabled. */
1550static void stmmac_poll_controller(struct net_device *dev)
1551{
1552 disable_irq(dev->irq);
1553 stmmac_interrupt(dev->irq, dev);
1554 enable_irq(dev->irq);
1555}
1556#endif
1557
1558/**
1559 * stmmac_ioctl - Entry point for the Ioctl
1560 * @dev: Device pointer.
1561 * @rq: An IOCTL specefic structure, that can contain a pointer to
1562 * a proprietary structure used to pass information to the driver.
1563 * @cmd: IOCTL command
1564 * Description:
1565 * Currently there are no special functionality supported in IOCTL, just the
1566 * phy_mii_ioctl(...) can be invoked.
1567 */
1568static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1569{
1570 struct stmmac_priv *priv = netdev_priv(dev);
Richard Cochran28b04112010-07-17 08:48:55 +00001571 int ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001572
1573 if (!netif_running(dev))
1574 return -EINVAL;
1575
Richard Cochran28b04112010-07-17 08:48:55 +00001576 if (!priv->phydev)
1577 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001578
Richard Cochran28b04112010-07-17 08:48:55 +00001579 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
Richard Cochran28b04112010-07-17 08:48:55 +00001580
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001581 return ret;
1582}
1583
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001584#ifdef CONFIG_STMMAC_DEBUG_FS
1585static struct dentry *stmmac_fs_dir;
1586static struct dentry *stmmac_rings_status;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001587static struct dentry *stmmac_dma_cap;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001588
1589static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
1590{
1591 struct tmp_s {
1592 u64 a;
1593 unsigned int b;
1594 unsigned int c;
1595 };
1596 int i;
1597 struct net_device *dev = seq->private;
1598 struct stmmac_priv *priv = netdev_priv(dev);
1599
1600 seq_printf(seq, "=======================\n");
1601 seq_printf(seq, " RX descriptor ring\n");
1602 seq_printf(seq, "=======================\n");
1603
1604 for (i = 0; i < priv->dma_rx_size; i++) {
1605 struct tmp_s *x = (struct tmp_s *)(priv->dma_rx + i);
1606 seq_printf(seq, "[%d] DES0=0x%x DES1=0x%x BUF1=0x%x BUF2=0x%x",
1607 i, (unsigned int)(x->a),
1608 (unsigned int)((x->a) >> 32), x->b, x->c);
1609 seq_printf(seq, "\n");
1610 }
1611
1612 seq_printf(seq, "\n");
1613 seq_printf(seq, "=======================\n");
1614 seq_printf(seq, " TX descriptor ring\n");
1615 seq_printf(seq, "=======================\n");
1616
1617 for (i = 0; i < priv->dma_tx_size; i++) {
1618 struct tmp_s *x = (struct tmp_s *)(priv->dma_tx + i);
1619 seq_printf(seq, "[%d] DES0=0x%x DES1=0x%x BUF1=0x%x BUF2=0x%x",
1620 i, (unsigned int)(x->a),
1621 (unsigned int)((x->a) >> 32), x->b, x->c);
1622 seq_printf(seq, "\n");
1623 }
1624
1625 return 0;
1626}
1627
1628static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
1629{
1630 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
1631}
1632
1633static const struct file_operations stmmac_rings_status_fops = {
1634 .owner = THIS_MODULE,
1635 .open = stmmac_sysfs_ring_open,
1636 .read = seq_read,
1637 .llseek = seq_lseek,
1638 .release = seq_release,
1639};
1640
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001641static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
1642{
1643 struct net_device *dev = seq->private;
1644 struct stmmac_priv *priv = netdev_priv(dev);
1645
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001646 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001647 seq_printf(seq, "DMA HW features not supported\n");
1648 return 0;
1649 }
1650
1651 seq_printf(seq, "==============================\n");
1652 seq_printf(seq, "\tDMA HW features\n");
1653 seq_printf(seq, "==============================\n");
1654
1655 seq_printf(seq, "\t10/100 Mbps %s\n",
1656 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
1657 seq_printf(seq, "\t1000 Mbps %s\n",
1658 (priv->dma_cap.mbps_1000) ? "Y" : "N");
1659 seq_printf(seq, "\tHalf duple %s\n",
1660 (priv->dma_cap.half_duplex) ? "Y" : "N");
1661 seq_printf(seq, "\tHash Filter: %s\n",
1662 (priv->dma_cap.hash_filter) ? "Y" : "N");
1663 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
1664 (priv->dma_cap.multi_addr) ? "Y" : "N");
1665 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
1666 (priv->dma_cap.pcs) ? "Y" : "N");
1667 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
1668 (priv->dma_cap.sma_mdio) ? "Y" : "N");
1669 seq_printf(seq, "\tPMT Remote wake up: %s\n",
1670 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
1671 seq_printf(seq, "\tPMT Magic Frame: %s\n",
1672 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
1673 seq_printf(seq, "\tRMON module: %s\n",
1674 (priv->dma_cap.rmon) ? "Y" : "N");
1675 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
1676 (priv->dma_cap.time_stamp) ? "Y" : "N");
1677 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
1678 (priv->dma_cap.atime_stamp) ? "Y" : "N");
1679 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
1680 (priv->dma_cap.eee) ? "Y" : "N");
1681 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
1682 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
1683 (priv->dma_cap.tx_coe) ? "Y" : "N");
1684 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
1685 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
1686 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
1687 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
1688 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
1689 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
1690 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
1691 priv->dma_cap.number_rx_channel);
1692 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
1693 priv->dma_cap.number_tx_channel);
1694 seq_printf(seq, "\tEnhanced descriptors: %s\n",
1695 (priv->dma_cap.enh_desc) ? "Y" : "N");
1696
1697 return 0;
1698}
1699
1700static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
1701{
1702 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
1703}
1704
1705static const struct file_operations stmmac_dma_cap_fops = {
1706 .owner = THIS_MODULE,
1707 .open = stmmac_sysfs_dma_cap_open,
1708 .read = seq_read,
1709 .llseek = seq_lseek,
1710 .release = seq_release,
1711};
1712
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001713static int stmmac_init_fs(struct net_device *dev)
1714{
1715 /* Create debugfs entries */
1716 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
1717
1718 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
1719 pr_err("ERROR %s, debugfs create directory failed\n",
1720 STMMAC_RESOURCE_NAME);
1721
1722 return -ENOMEM;
1723 }
1724
1725 /* Entry to report DMA RX/TX rings */
1726 stmmac_rings_status = debugfs_create_file("descriptors_status",
1727 S_IRUGO, stmmac_fs_dir, dev,
1728 &stmmac_rings_status_fops);
1729
1730 if (!stmmac_rings_status || IS_ERR(stmmac_rings_status)) {
1731 pr_info("ERROR creating stmmac ring debugfs file\n");
1732 debugfs_remove(stmmac_fs_dir);
1733
1734 return -ENOMEM;
1735 }
1736
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001737 /* Entry to report the DMA HW features */
1738 stmmac_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, stmmac_fs_dir,
1739 dev, &stmmac_dma_cap_fops);
1740
1741 if (!stmmac_dma_cap || IS_ERR(stmmac_dma_cap)) {
1742 pr_info("ERROR creating stmmac MMC debugfs file\n");
1743 debugfs_remove(stmmac_rings_status);
1744 debugfs_remove(stmmac_fs_dir);
1745
1746 return -ENOMEM;
1747 }
1748
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001749 return 0;
1750}
1751
1752static void stmmac_exit_fs(void)
1753{
1754 debugfs_remove(stmmac_rings_status);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001755 debugfs_remove(stmmac_dma_cap);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001756 debugfs_remove(stmmac_fs_dir);
1757}
1758#endif /* CONFIG_STMMAC_DEBUG_FS */
1759
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001760static const struct net_device_ops stmmac_netdev_ops = {
1761 .ndo_open = stmmac_open,
1762 .ndo_start_xmit = stmmac_xmit,
1763 .ndo_stop = stmmac_release,
1764 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00001765 .ndo_fix_features = stmmac_fix_features,
Jiri Pirko01789342011-08-16 06:29:00 +00001766 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001767 .ndo_tx_timeout = stmmac_tx_timeout,
1768 .ndo_do_ioctl = stmmac_ioctl,
1769 .ndo_set_config = stmmac_config,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001770#ifdef CONFIG_NET_POLL_CONTROLLER
1771 .ndo_poll_controller = stmmac_poll_controller,
1772#endif
1773 .ndo_set_mac_address = eth_mac_addr,
1774};
1775
1776/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001777 * stmmac_hw_init - Init the MAC device
1778 * @priv : pointer to the private device structure.
1779 * Description: this function detects which MAC device
1780 * (GMAC/MAC10-100) has to attached, checks the HW capability
1781 * (if supported) and sets the driver's features (for example
1782 * to use the ring or chaine mode or support the normal/enh
1783 * descriptor structure).
1784 */
1785static int stmmac_hw_init(struct stmmac_priv *priv)
1786{
1787 int ret = 0;
1788 struct mac_device_info *mac;
1789
1790 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00001791 if (priv->plat->has_gmac) {
1792 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001793 mac = dwmac1000_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00001794 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001795 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00001796 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001797 if (!mac)
1798 return -ENOMEM;
1799
1800 priv->hw = mac;
1801
1802 /* To use the chained or ring mode */
1803 priv->hw->ring = &ring_mode_ops;
1804
1805 /* Get and dump the chip ID */
1806 stmmac_get_synopsys_id(priv);
1807
1808 /* Get the HW capability (new GMAC newer than 3.50a) */
1809 priv->hw_cap_support = stmmac_get_hw_features(priv);
1810 if (priv->hw_cap_support) {
1811 pr_info(" DMA HW capability register supported");
1812
1813 /* We can override some gmac/dma configuration fields: e.g.
1814 * enh_desc, tx_coe (e.g. that are passed through the
1815 * platform) with the values from the HW capability
1816 * register (if supported).
1817 */
1818 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001819 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001820
1821 priv->plat->tx_coe = priv->dma_cap.tx_coe;
1822
1823 if (priv->dma_cap.rx_coe_type2)
1824 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
1825 else if (priv->dma_cap.rx_coe_type1)
1826 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
1827
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001828 } else
1829 pr_info(" No HW DMA feature register supported");
1830
1831 /* Select the enhnaced/normal descriptor structures */
1832 stmmac_selec_desc_mode(priv);
1833
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001834 /* Enable the IPC (Checksum Offload) and check if the feature has been
1835 * enabled during the core configuration. */
1836 ret = priv->hw->mac->rx_ipc(priv->ioaddr);
1837 if (!ret) {
1838 pr_warning(" RX IPC Checksum Offload not configured.\n");
1839 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
1840 }
1841
1842 if (priv->plat->rx_coe)
1843 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
1844 priv->plat->rx_coe);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001845 if (priv->plat->tx_coe)
1846 pr_info(" TX Checksum insertion supported\n");
1847
1848 if (priv->plat->pmt) {
1849 pr_info(" Wake-Up On Lan supported\n");
1850 device_set_wakeup_capable(priv->device, 1);
1851 }
1852
1853 return ret;
1854}
1855
1856/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001857 * stmmac_dvr_probe
1858 * @device: device pointer
1859 * Description: this is the main probe function used to
1860 * call the alloc_etherdev, allocate the priv structure.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001861 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001862struct stmmac_priv *stmmac_dvr_probe(struct device *device,
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001863 struct plat_stmmacenet_data *plat_dat,
1864 void __iomem *addr)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001865{
1866 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001867 struct net_device *ndev = NULL;
1868 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001869
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001870 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00001871 if (!ndev)
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001872 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001873
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001874 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001875
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001876 priv = netdev_priv(ndev);
1877 priv->device = device;
1878 priv->dev = ndev;
1879
1880 ether_setup(ndev);
1881
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001882 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001883 priv->pause = pause;
1884 priv->plat = plat_dat;
1885 priv->ioaddr = addr;
1886 priv->dev->base_addr = (unsigned long)addr;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001887
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001888 /* Verify driver arguments */
1889 stmmac_verify_args();
1890
1891 /* Override with kernel parameters if supplied XXX CRS XXX
1892 * this needs to have multiple instances */
1893 if ((phyaddr >= 0) && (phyaddr <= 31))
1894 priv->plat->phy_addr = phyaddr;
1895
1896 /* Init MAC and get the capabilities */
1897 stmmac_hw_init(priv);
1898
1899 ndev->netdev_ops = &stmmac_netdev_ops;
1900
1901 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1902 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001903 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
1904 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001905#ifdef STMMAC_VLAN_TAG_USED
1906 /* Both mac100 and gmac support receive VLAN tag detection */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001907 ndev->features |= NETIF_F_HW_VLAN_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908#endif
1909 priv->msg_enable = netif_msg_init(debug, default_msg_level);
1910
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911 if (flow_ctrl)
1912 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
1913
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001914 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001915
Vlad Lunguf8e96162010-11-29 22:52:52 +00001916 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001917 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00001918
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001919 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001920 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001921 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001922 goto error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001923 }
1924
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00001925 if (stmmac_clk_get(priv))
1926 goto error;
1927
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00001928 /* If a specific clk_csr value is passed from the platform
1929 * this means that the CSR Clock Range selection cannot be
1930 * changed at run-time and it is fixed. Viceversa the driver'll try to
1931 * set the MDC clock dynamically according to the csr actual
1932 * clock input.
1933 */
1934 if (!priv->plat->clk_csr)
1935 stmmac_clk_csr_set(priv);
1936 else
1937 priv->clk_csr = priv->plat->clk_csr;
1938
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001939 /* MDIO bus Registration */
1940 ret = stmmac_mdio_register(ndev);
1941 if (ret < 0) {
1942 pr_debug("%s: MDIO bus (id: %d) registration failed",
1943 __func__, priv->plat->bus_id);
1944 goto error;
1945 }
1946
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001947 return priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001948
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001949error:
1950 netif_napi_del(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001951
Dan Carpenter34a52f32010-12-20 21:34:56 +00001952 unregister_netdev(ndev);
Dan Carpenter34a52f32010-12-20 21:34:56 +00001953 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001954
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001955 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001956}
1957
1958/**
1959 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001960 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001961 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001962 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001963 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001964int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001965{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001966 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001967
1968 pr_info("%s:\n\tremoving driver", __func__);
1969
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001970 priv->hw->dma->stop_rx(priv->ioaddr);
1971 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001972
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001973 stmmac_set_mac(priv->ioaddr, false);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001974 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001975 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001976 unregister_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001977 free_netdev(ndev);
1978
1979 return 0;
1980}
1981
1982#ifdef CONFIG_PM
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001983int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001984{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001985 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001986 int dis_ic = 0;
1987
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001988 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001989 return 0;
1990
Francesco Virlinzi102463b2011-11-16 21:58:02 +00001991 if (priv->phydev)
1992 phy_stop(priv->phydev);
1993
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001994 spin_lock(&priv->lock);
1995
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001996 netif_device_detach(ndev);
1997 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001998
1999#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002000 priv->tm->timer_stop();
2001 if (likely(priv->tm->enable))
2002 dis_ic = 1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002003#endif
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002004 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002005
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002006 /* Stop TX/RX DMA */
2007 priv->hw->dma->stop_tx(priv->ioaddr);
2008 priv->hw->dma->stop_rx(priv->ioaddr);
2009 /* Clear the Rx/Tx descriptors */
2010 priv->hw->desc->init_rx_desc(priv->dma_rx, priv->dma_rx_size,
2011 dis_ic);
2012 priv->hw->desc->init_tx_desc(priv->dma_tx, priv->dma_tx_size);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002013
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002014 /* Enable Power down mode by programming the PMT regs */
2015 if (device_may_wakeup(priv->device))
2016 priv->hw->mac->pmt(priv->ioaddr, priv->wolopts);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002017 else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002018 stmmac_set_mac(priv->ioaddr, false);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002019 /* Disable clock in case of PWM is off */
2020 stmmac_clk_disable(priv);
2021 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002022 spin_unlock(&priv->lock);
2023 return 0;
2024}
2025
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002026int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002027{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002028 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002029
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002030 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002031 return 0;
2032
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02002033 spin_lock(&priv->lock);
2034
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002035 /* Power Down bit, into the PM register, is cleared
2036 * automatically as soon as a magic packet or a Wake-up frame
2037 * is received. Anyway, it's better to manually clear
2038 * this bit because it can generate problems while resuming
2039 * from another devices (e.g. serial console). */
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002040 if (device_may_wakeup(priv->device))
Giuseppe Cavallaro543876c2010-09-24 21:27:41 -07002041 priv->hw->mac->pmt(priv->ioaddr, 0);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002042 else
2043 /* enable the clk prevously disabled */
2044 stmmac_clk_enable(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002045
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002046 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002047
2048 /* Enable the MAC and DMA */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002049 stmmac_set_mac(priv->ioaddr, true);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002050 priv->hw->dma->start_tx(priv->ioaddr);
2051 priv->hw->dma->start_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002052
2053#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002054 if (likely(priv->tm->enable))
2055 priv->tm->timer_start(tmrate);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002056#endif
2057 napi_enable(&priv->napi);
2058
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002059 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002060
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002061 spin_unlock(&priv->lock);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002062
2063 if (priv->phydev)
2064 phy_start(priv->phydev);
2065
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002066 return 0;
2067}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002068
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002069int stmmac_freeze(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002070{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002071 if (!ndev || !netif_running(ndev))
2072 return 0;
2073
2074 return stmmac_release(ndev);
2075}
2076
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002077int stmmac_restore(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002078{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002079 if (!ndev || !netif_running(ndev))
2080 return 0;
2081
2082 return stmmac_open(ndev);
2083}
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002084#endif /* CONFIG_PM */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002085
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002086#ifndef MODULE
2087static int __init stmmac_cmdline_opt(char *str)
2088{
2089 char *opt;
2090
2091 if (!str || !*str)
2092 return -EINVAL;
2093 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002094 if (!strncmp(opt, "debug:", 6)) {
2095 if (strict_strtoul(opt + 6, 0, (unsigned long *)&debug))
2096 goto err;
2097 } else if (!strncmp(opt, "phyaddr:", 8)) {
2098 if (strict_strtoul(opt + 8, 0,
2099 (unsigned long *)&phyaddr))
2100 goto err;
2101 } else if (!strncmp(opt, "dma_txsize:", 11)) {
2102 if (strict_strtoul(opt + 11, 0,
2103 (unsigned long *)&dma_txsize))
2104 goto err;
2105 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
2106 if (strict_strtoul(opt + 11, 0,
2107 (unsigned long *)&dma_rxsize))
2108 goto err;
2109 } else if (!strncmp(opt, "buf_sz:", 7)) {
2110 if (strict_strtoul(opt + 7, 0,
2111 (unsigned long *)&buf_sz))
2112 goto err;
2113 } else if (!strncmp(opt, "tc:", 3)) {
2114 if (strict_strtoul(opt + 3, 0, (unsigned long *)&tc))
2115 goto err;
2116 } else if (!strncmp(opt, "watchdog:", 9)) {
2117 if (strict_strtoul(opt + 9, 0,
2118 (unsigned long *)&watchdog))
2119 goto err;
2120 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
2121 if (strict_strtoul(opt + 10, 0,
2122 (unsigned long *)&flow_ctrl))
2123 goto err;
2124 } else if (!strncmp(opt, "pause:", 6)) {
2125 if (strict_strtoul(opt + 6, 0, (unsigned long *)&pause))
2126 goto err;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002127#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002128 } else if (!strncmp(opt, "tmrate:", 7)) {
2129 if (strict_strtoul(opt + 7, 0,
2130 (unsigned long *)&tmrate))
2131 goto err;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002132#endif
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002133 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002134 }
2135 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002136
2137err:
2138 pr_err("%s: ERROR broken module parameter conversion", __func__);
2139 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002140}
2141
2142__setup("stmmaceth=", stmmac_cmdline_opt);
2143#endif
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05002144
2145MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
2146MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
2147MODULE_LICENSE("GPL");