blob: 7515757d6911b152c249d32d7784bcbb61d769a1 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-pxa/include/mach/hardware.h
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __ASM_ARCH_HARDWARE_H
14#define __ASM_ARCH_HARDWARE_H
15
16/*
17 * We requires absolute addresses.
18 */
19#define PCIO_BASE 0
20
21/*
22 * Workarounds for at least 2 errata so far require this.
23 * The mapping is set in mach-pxa/generic.c.
24 */
25#define UNCACHED_PHYS_0 0xff000000
26#define UNCACHED_ADDR UNCACHED_PHYS_0
27
28/*
29 * Intel PXA2xx internal register mapping:
30 *
31 * 0x40000000 - 0x41ffffff <--> 0xf2000000 - 0xf3ffffff
32 * 0x44000000 - 0x45ffffff <--> 0xf4000000 - 0xf5ffffff
33 * 0x48000000 - 0x49ffffff <--> 0xf6000000 - 0xf7ffffff
34 * 0x4c000000 - 0x4dffffff <--> 0xf8000000 - 0xf9ffffff
35 * 0x50000000 - 0x51ffffff <--> 0xfa000000 - 0xfbffffff
36 * 0x54000000 - 0x55ffffff <--> 0xfc000000 - 0xfdffffff
37 * 0x58000000 - 0x59ffffff <--> 0xfe000000 - 0xffffffff
38 *
39 * Note that not all PXA2xx chips implement all those addresses, and the
40 * kernel only maps the minimum needed range of this mapping.
41 */
42#define io_p2v(x) (0xf2000000 + ((x) & 0x01ffffff) + (((x) & 0x1c000000) >> 1))
43#define io_v2p(x) (0x3c000000 + ((x) & 0x01ffffff) + (((x) & 0x0e000000) << 1))
44
45#ifndef __ASSEMBLY__
46
47# define __REG(x) (*((volatile u32 *)io_p2v(x)))
48
49/* With indexed regs we don't want to feed the index through io_p2v()
50 especially if it is a variable, otherwise horrible code will result. */
51# define __REG2(x,y) \
52 (*(volatile u32 *)((u32)&__REG(x) + (y)))
53
54# define __PREG(x) (io_v2p((u32)&(x)))
55
56#else
57
58# define __REG(x) io_p2v(x)
59# define __PREG(x) io_v2p(x)
60
61#endif
62
63#ifndef __ASSEMBLY__
64
Russell King0ba8b9b2008-08-10 18:08:10 +010065#include <asm/cputype.h>
66
Eric Miao0ffcbfd2008-09-11 10:27:30 +080067/*
68 * CPU Stepping CPU_ID JTAG_ID
69 *
70 * PXA210 B0 0x69052922 0x2926C013
71 * PXA210 B1 0x69052923 0x3926C013
72 * PXA210 B2 0x69052924 0x4926C013
73 * PXA210 C0 0x69052D25 0x5926C013
74 *
75 * PXA250 A0 0x69052100 0x09264013
76 * PXA250 A1 0x69052101 0x19264013
77 * PXA250 B0 0x69052902 0x29264013
78 * PXA250 B1 0x69052903 0x39264013
79 * PXA250 B2 0x69052904 0x49264013
80 * PXA250 C0 0x69052D05 0x59264013
81 *
82 * PXA255 A0 0x69052D06 0x69264013
83 *
84 * PXA26x A0 0x69052903 0x39264013
85 * PXA26x B0 0x69052D05 0x59264013
86 *
87 * PXA27x A0 0x69054110 0x09265013
88 * PXA27x A1 0x69054111 0x19265013
89 * PXA27x B0 0x69054112 0x29265013
90 * PXA27x B1 0x69054113 0x39265013
91 * PXA27x C0 0x69054114 0x49265013
92 * PXA27x C5 0x69054117 0x79265013
93 *
94 * PXA30x A0 0x69056880 0x0E648013
95 * PXA30x A1 0x69056881 0x1E648013
96 * PXA31x A0 0x69056890 0x0E649013
97 * PXA31x A1 0x69056891 0x1E649013
98 * PXA31x A2 0x69056892 0x2E649013
99 * PXA32x B1 0x69056825 0x5E642013
100 * PXA32x B2 0x69056826 0x6E642013
101 *
102 * PXA930 B0 0x69056835 0x5E643013
103 * PXA930 B1 0x69056837 0x7E643013
104 * PXA930 B2 0x69056838 0x8E643013
Eric Miaof1c6cd62008-11-26 15:39:39 +0800105 *
106 * PXA935 A0 0x56056931 0x1E653013
107 * PXA935 B0 0x56056936 0x6E653013
Haojian Zhuang61333c62009-11-04 21:58:16 -0500108 * PXA935 B1 0x56056938 0x8E653013
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800109 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100110#ifdef CONFIG_PXA25x
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800111#define __cpu_is_pxa210(id) \
Russell Kinga09e64f2008-08-05 16:14:15 +0100112 ({ \
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800113 unsigned int _id = (id) & 0xf3f0; \
114 _id == 0x2120; \
Russell Kinga09e64f2008-08-05 16:14:15 +0100115 })
116
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800117#define __cpu_is_pxa250(id) \
118 ({ \
119 unsigned int _id = (id) & 0xf3ff; \
120 _id <= 0x2105; \
121 })
122
123#define __cpu_is_pxa255(id) \
124 ({ \
125 unsigned int _id = (id) & 0xffff; \
126 _id == 0x2d06; \
127 })
Russell Kinga09e64f2008-08-05 16:14:15 +0100128
129#define __cpu_is_pxa25x(id) \
130 ({ \
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800131 unsigned int _id = (id) & 0xf300; \
132 _id == 0x2100; \
Russell Kinga09e64f2008-08-05 16:14:15 +0100133 })
134#else
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800135#define __cpu_is_pxa210(id) (0)
136#define __cpu_is_pxa250(id) (0)
Russell Kinga09e64f2008-08-05 16:14:15 +0100137#define __cpu_is_pxa255(id) (0)
138#define __cpu_is_pxa25x(id) (0)
139#endif
140
141#ifdef CONFIG_PXA27x
142#define __cpu_is_pxa27x(id) \
143 ({ \
144 unsigned int _id = (id) >> 4 & 0xfff; \
145 _id == 0x411; \
146 })
147#else
148#define __cpu_is_pxa27x(id) (0)
149#endif
150
151#ifdef CONFIG_CPU_PXA300
152#define __cpu_is_pxa300(id) \
153 ({ \
154 unsigned int _id = (id) >> 4 & 0xfff; \
155 _id == 0x688; \
156 })
157#else
158#define __cpu_is_pxa300(id) (0)
159#endif
160
161#ifdef CONFIG_CPU_PXA310
162#define __cpu_is_pxa310(id) \
163 ({ \
164 unsigned int _id = (id) >> 4 & 0xfff; \
165 _id == 0x689; \
166 })
167#else
168#define __cpu_is_pxa310(id) (0)
169#endif
170
171#ifdef CONFIG_CPU_PXA320
172#define __cpu_is_pxa320(id) \
173 ({ \
174 unsigned int _id = (id) >> 4 & 0xfff; \
175 _id == 0x603 || _id == 0x682; \
176 })
177#else
178#define __cpu_is_pxa320(id) (0)
179#endif
180
181#ifdef CONFIG_CPU_PXA930
182#define __cpu_is_pxa930(id) \
183 ({ \
184 unsigned int _id = (id) >> 4 & 0xfff; \
Eric Miaof1c6cd62008-11-26 15:39:39 +0800185 _id == 0x683; \
Russell Kinga09e64f2008-08-05 16:14:15 +0100186 })
187#else
188#define __cpu_is_pxa930(id) (0)
189#endif
190
Eric Miaof1c6cd62008-11-26 15:39:39 +0800191#ifdef CONFIG_CPU_PXA935
192#define __cpu_is_pxa935(id) \
193 ({ \
194 unsigned int _id = (id) >> 4 & 0xfff; \
195 _id == 0x693; \
196 })
197#else
198#define __cpu_is_pxa935(id) (0)
199#endif
200
Haojian Zhuang4646dd22009-08-26 10:32:00 +0800201#ifdef CONFIG_CPU_PXA950
202#define __cpu_is_pxa950(id) \
203 ({ \
204 unsigned int _id = (id) >> 4 & 0xfff; \
205 id == 0x697; \
206 })
207#else
208#define __cpu_is_pxa950(id) (0)
209#endif
210
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800211#define cpu_is_pxa210() \
Russell Kinga09e64f2008-08-05 16:14:15 +0100212 ({ \
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800213 __cpu_is_pxa210(read_cpuid_id()); \
214 })
215
216#define cpu_is_pxa250() \
217 ({ \
218 __cpu_is_pxa250(read_cpuid_id()); \
Russell Kinga09e64f2008-08-05 16:14:15 +0100219 })
220
221#define cpu_is_pxa255() \
222 ({ \
223 __cpu_is_pxa255(read_cpuid_id()); \
224 })
225
226#define cpu_is_pxa25x() \
227 ({ \
228 __cpu_is_pxa25x(read_cpuid_id()); \
229 })
230
231#define cpu_is_pxa27x() \
232 ({ \
233 __cpu_is_pxa27x(read_cpuid_id()); \
234 })
235
236#define cpu_is_pxa300() \
237 ({ \
238 __cpu_is_pxa300(read_cpuid_id()); \
239 })
240
241#define cpu_is_pxa310() \
242 ({ \
243 __cpu_is_pxa310(read_cpuid_id()); \
244 })
245
246#define cpu_is_pxa320() \
247 ({ \
248 __cpu_is_pxa320(read_cpuid_id()); \
249 })
250
251#define cpu_is_pxa930() \
252 ({ \
Eric Miao0dfc84c2010-01-04 14:44:42 +0800253 __cpu_is_pxa930(read_cpuid_id()); \
Russell Kinga09e64f2008-08-05 16:14:15 +0100254 })
255
Eric Miaof1c6cd62008-11-26 15:39:39 +0800256#define cpu_is_pxa935() \
257 ({ \
Eric Miao0dfc84c2010-01-04 14:44:42 +0800258 __cpu_is_pxa935(read_cpuid_id()); \
Eric Miaof1c6cd62008-11-26 15:39:39 +0800259 })
260
Haojian Zhuang4646dd22009-08-26 10:32:00 +0800261#define cpu_is_pxa950() \
262 ({ \
Eric Miao0dfc84c2010-01-04 14:44:42 +0800263 __cpu_is_pxa950(read_cpuid_id()); \
Haojian Zhuang4646dd22009-08-26 10:32:00 +0800264 })
265
266
Russell Kinga09e64f2008-08-05 16:14:15 +0100267/*
268 * CPUID Core Generation Bit
269 * <= 0x2 for pxa21x/pxa25x/pxa26x/pxa27x
270 * == 0x3 for pxa300/pxa310/pxa320
271 */
272#define __cpu_is_pxa2xx(id) \
273 ({ \
274 unsigned int _id = (id) >> 13 & 0x7; \
275 _id <= 0x2; \
276 })
277
278#define __cpu_is_pxa3xx(id) \
279 ({ \
280 unsigned int _id = (id) >> 13 & 0x7; \
281 _id == 0x3; \
282 })
283
Haojian Zhuang61333c62009-11-04 21:58:16 -0500284#define __cpu_is_pxa93x(id) \
Eric Miaof1c6cd62008-11-26 15:39:39 +0800285 ({ \
286 unsigned int _id = (id) >> 4 & 0xfff; \
287 _id == 0x683 || _id == 0x693; \
288 })
289
Russell Kinga09e64f2008-08-05 16:14:15 +0100290#define cpu_is_pxa2xx() \
291 ({ \
292 __cpu_is_pxa2xx(read_cpuid_id()); \
293 })
294
295#define cpu_is_pxa3xx() \
296 ({ \
297 __cpu_is_pxa3xx(read_cpuid_id()); \
298 })
299
Haojian Zhuang61333c62009-11-04 21:58:16 -0500300#define cpu_is_pxa93x() \
Eric Miaof1c6cd62008-11-26 15:39:39 +0800301 ({ \
Haojian Zhuang61333c62009-11-04 21:58:16 -0500302 __cpu_is_pxa93x(read_cpuid_id()); \
Eric Miaof1c6cd62008-11-26 15:39:39 +0800303 })
Russell Kinga09e64f2008-08-05 16:14:15 +0100304/*
Russell Kinga09e64f2008-08-05 16:14:15 +0100305 * return current memory and LCD clock frequency in units of 10kHz
306 */
307extern unsigned int get_memclk_frequency_10khz(void);
308
Eric Miao67697172008-12-18 11:10:32 +0800309/* return the clock tick rate of the OS timer */
310extern unsigned long get_clock_tick_rate(void);
Russell Kinga09e64f2008-08-05 16:14:15 +0100311#endif
312
313#if defined(CONFIG_MACH_ARMCORE) && defined(CONFIG_PCI)
314#define PCIBIOS_MIN_IO 0
315#define PCIBIOS_MIN_MEM 0
316#define pcibios_assign_all_busses() 1
317#endif
318
Russell King67fbc232008-12-11 17:20:44 +0000319
Russell Kinga09e64f2008-08-05 16:14:15 +0100320#endif /* _ASM_ARCH_HARDWARE_H */