blob: 67962188c775ef2f947673559406dc8927192fa3 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030037#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
55#define APIC_BUS_CYCLE_NS 1
56
57/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
60#define APIC_LVT_NUM 6
61/* 14 is the version for Xeon and Pentium 8.4.8*/
62#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63#define LAPIC_MMIO_LENGTH (1 << 12)
64/* followed define is not in apicdef.h */
65#define APIC_SHORT_MASK 0xc0000
66#define APIC_DEST_NOSHORT 0x0
67#define APIC_DEST_MASK 0x800
68#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090069#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030070
71#define VEC_POS(v) ((v) & (32 - 1))
72#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080073
Jan Kiszka9bc57912011-09-12 14:10:22 +020074static unsigned int min_timer_period_us = 500;
75module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
76
Eddie Dong97222cc2007-09-12 10:58:04 +030077static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78{
79 *((u32 *) (apic->regs + reg_off)) = val;
80}
81
82static inline int apic_test_and_set_vector(int vec, void *bitmap)
83{
84 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
87static inline int apic_test_and_clear_vector(int vec, void *bitmap)
88{
89 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
90}
91
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030092static inline int apic_test_vector(int vec, void *bitmap)
93{
94 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
95}
96
Yang Zhang10606912013-04-11 19:21:38 +080097bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
98{
99 struct kvm_lapic *apic = vcpu->arch.apic;
100
101 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
102 apic_test_vector(vector, apic->regs + APIC_IRR);
103}
104
Eddie Dong97222cc2007-09-12 10:58:04 +0300105static inline void apic_set_vector(int vec, void *bitmap)
106{
107 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
110static inline void apic_clear_vector(int vec, void *bitmap)
111{
112 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300115static inline int __apic_test_and_set_vector(int vec, void *bitmap)
116{
117 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
118}
119
120static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
121{
122 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
123}
124
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300125struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300126struct static_key_deferred apic_sw_disabled __read_mostly;
127
128static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +0300129{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300130 if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300131 if (val & APIC_SPIV_APIC_ENABLED)
132 static_key_slow_dec_deferred(&apic_sw_disabled);
133 else
134 static_key_slow_inc(&apic_sw_disabled.key);
135 }
136 apic_set_reg(apic, APIC_SPIV, val);
137}
138
Eddie Dong97222cc2007-09-12 10:58:04 +0300139static inline int apic_enabled(struct kvm_lapic *apic)
140{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300141 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300142}
143
Eddie Dong97222cc2007-09-12 10:58:04 +0300144#define LVT_MASK \
145 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
146
147#define LINT_MASK \
148 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
149 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
150
151static inline int kvm_apic_id(struct kvm_lapic *apic)
152{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300153 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300154}
155
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300156static void recalculate_apic_map(struct kvm *kvm)
157{
158 struct kvm_apic_map *new, *old = NULL;
159 struct kvm_vcpu *vcpu;
160 int i;
161
162 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
163
164 mutex_lock(&kvm->arch.apic_map_lock);
165
166 if (!new)
167 goto out;
168
169 new->ldr_bits = 8;
170 /* flat mode is default */
171 new->cid_shift = 8;
172 new->cid_mask = 0;
173 new->lid_mask = 0xff;
174
175 kvm_for_each_vcpu(i, vcpu, kvm) {
176 struct kvm_lapic *apic = vcpu->arch.apic;
177 u16 cid, lid;
178 u32 ldr;
179
180 if (!kvm_apic_present(vcpu))
181 continue;
182
183 /*
184 * All APICs have to be configured in the same mode by an OS.
185 * We take advatage of this while building logical id loockup
186 * table. After reset APICs are in xapic/flat mode, so if we
187 * find apic with different setting we assume this is the mode
188 * OS wants all apics to be in; build lookup table accordingly.
189 */
190 if (apic_x2apic_mode(apic)) {
191 new->ldr_bits = 32;
192 new->cid_shift = 16;
193 new->cid_mask = new->lid_mask = 0xffff;
194 } else if (kvm_apic_sw_enabled(apic) &&
195 !new->cid_mask /* flat mode */ &&
196 kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
197 new->cid_shift = 4;
198 new->cid_mask = 0xf;
199 new->lid_mask = 0xf;
200 }
201
202 new->phys_map[kvm_apic_id(apic)] = apic;
203
204 ldr = kvm_apic_get_reg(apic, APIC_LDR);
205 cid = apic_cluster_id(new, ldr);
206 lid = apic_logical_id(new, ldr);
207
208 if (lid)
209 new->logical_map[cid][ffs(lid) - 1] = apic;
210 }
211out:
212 old = rcu_dereference_protected(kvm->arch.apic_map,
213 lockdep_is_held(&kvm->arch.apic_map_lock));
214 rcu_assign_pointer(kvm->arch.apic_map, new);
215 mutex_unlock(&kvm->arch.apic_map_lock);
216
217 if (old)
218 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800219
220 kvm_ioapic_make_eoibitmap_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300221}
222
223static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
224{
225 apic_set_reg(apic, APIC_ID, id << 24);
226 recalculate_apic_map(apic->vcpu->kvm);
227}
228
229static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
230{
231 apic_set_reg(apic, APIC_LDR, id);
232 recalculate_apic_map(apic->vcpu->kvm);
233}
234
Eddie Dong97222cc2007-09-12 10:58:04 +0300235static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
236{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300237 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300238}
239
240static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
241{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300242 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300243}
244
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800245static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
246{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300247 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800248 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
249}
250
Eddie Dong97222cc2007-09-12 10:58:04 +0300251static inline int apic_lvtt_period(struct kvm_lapic *apic)
252{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300253 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800254 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
255}
256
257static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
258{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300259 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800260 apic->lapic_timer.timer_mode_mask) ==
261 APIC_LVT_TIMER_TSCDEADLINE);
Eddie Dong97222cc2007-09-12 10:58:04 +0300262}
263
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200264static inline int apic_lvt_nmi_mode(u32 lvt_val)
265{
266 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
267}
268
Gleb Natapovfc61b802009-07-05 17:39:35 +0300269void kvm_apic_set_version(struct kvm_vcpu *vcpu)
270{
271 struct kvm_lapic *apic = vcpu->arch.apic;
272 struct kvm_cpuid_entry2 *feat;
273 u32 v = APIC_VERSION;
274
Gleb Natapovc48f1492012-08-05 15:58:33 +0300275 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300276 return;
277
278 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
279 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
280 v |= APIC_LVR_DIRECTED_EOI;
281 apic_set_reg(apic, APIC_LVR, v);
282}
283
Mathias Krausef1d24832012-08-30 01:30:18 +0200284static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800285 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300286 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
287 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
288 LINT_MASK, LINT_MASK, /* LVT0-1 */
289 LVT_MASK /* LVTERR */
290};
291
292static int find_highest_vector(void *bitmap)
293{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900294 int vec;
295 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300296
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900297 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
298 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
299 reg = bitmap + REG_POS(vec);
300 if (*reg)
301 return fls(*reg) - 1 + vec;
302 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300303
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900304 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305}
306
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300307static u8 count_vectors(void *bitmap)
308{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900309 int vec;
310 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300311 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900312
313 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
314 reg = bitmap + REG_POS(vec);
315 count += hweight32(*reg);
316 }
317
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300318 return count;
319}
320
Eddie Dong97222cc2007-09-12 10:58:04 +0300321static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
322{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300323 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300324 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
325}
326
Gleb Natapov33e4c682009-06-11 11:06:51 +0300327static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300328{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300329 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300330}
331
332static inline int apic_find_highest_irr(struct kvm_lapic *apic)
333{
334 int result;
335
Yang Zhangc7c9c562013-01-25 10:18:51 +0800336 /*
337 * Note that irr_pending is just a hint. It will be always
338 * true with virtual interrupt delivery enabled.
339 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300340 if (!apic->irr_pending)
341 return -1;
342
343 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300344 ASSERT(result == -1 || result >= 16);
345
346 return result;
347}
348
Gleb Natapov33e4c682009-06-11 11:06:51 +0300349static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
350{
351 apic->irr_pending = false;
352 apic_clear_vector(vec, apic->regs + APIC_IRR);
353 if (apic_search_irr(apic) != -1)
354 apic->irr_pending = true;
355}
356
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300357static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
358{
359 if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
360 ++apic->isr_count;
361 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
362 /*
363 * ISR (in service register) bit is set when injecting an interrupt.
364 * The highest vector is injected. Thus the latest bit set matches
365 * the highest bit in ISR.
366 */
367 apic->highest_isr_cache = vec;
368}
369
370static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
371{
372 if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
373 --apic->isr_count;
374 BUG_ON(apic->isr_count < 0);
375 apic->highest_isr_cache = -1;
376}
377
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800378int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
379{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800380 int highest_irr;
381
Gleb Natapov33e4c682009-06-11 11:06:51 +0300382 /* This may race with setting of irr in __apic_accept_irq() and
383 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
384 * will cause vmexit immediately and the value will be recalculated
385 * on the next vmentry.
386 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300387 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800388 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300389 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800390
391 return highest_irr;
392}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800393
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200394static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800395 int vector, int level, int trig_mode,
396 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200397
Yang Zhangb4f22252013-04-11 19:21:37 +0800398int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
399 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300400{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800401 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800402
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200403 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800404 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300405}
406
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300407static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
408{
409
410 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
411 sizeof(val));
412}
413
414static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
415{
416
417 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
418 sizeof(*val));
419}
420
421static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
422{
423 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
424}
425
426static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
427{
428 u8 val;
429 if (pv_eoi_get_user(vcpu, &val) < 0)
430 apic_debug("Can't read EOI MSR value: 0x%llx\n",
431 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
432 return val & 0x1;
433}
434
435static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
436{
437 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
438 apic_debug("Can't set EOI MSR value: 0x%llx\n",
439 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
440 return;
441 }
442 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
443}
444
445static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
446{
447 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
448 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
449 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
450 return;
451 }
452 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
453}
454
Eddie Dong97222cc2007-09-12 10:58:04 +0300455static inline int apic_find_highest_isr(struct kvm_lapic *apic)
456{
457 int result;
Yang Zhangc7c9c562013-01-25 10:18:51 +0800458
459 /* Note that isr_count is always 1 with vid enabled */
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300460 if (!apic->isr_count)
461 return -1;
462 if (likely(apic->highest_isr_cache != -1))
463 return apic->highest_isr_cache;
Eddie Dong97222cc2007-09-12 10:58:04 +0300464
465 result = find_highest_vector(apic->regs + APIC_ISR);
466 ASSERT(result == -1 || result >= 16);
467
468 return result;
469}
470
471static void apic_update_ppr(struct kvm_lapic *apic)
472{
Avi Kivity3842d132010-07-27 12:30:24 +0300473 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300474 int isr;
475
Gleb Natapovc48f1492012-08-05 15:58:33 +0300476 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
477 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300478 isr = apic_find_highest_isr(apic);
479 isrv = (isr != -1) ? isr : 0;
480
481 if ((tpr & 0xf0) >= (isrv & 0xf0))
482 ppr = tpr & 0xff;
483 else
484 ppr = isrv & 0xf0;
485
486 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
487 apic, ppr, isr, isrv);
488
Avi Kivity3842d132010-07-27 12:30:24 +0300489 if (old_ppr != ppr) {
490 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200491 if (ppr < old_ppr)
492 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300493 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300494}
495
496static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
497{
498 apic_set_reg(apic, APIC_TASKPRI, tpr);
499 apic_update_ppr(apic);
500}
501
502int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
503{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200504 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300505}
506
507int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
508{
509 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300510 u32 logical_id;
511
512 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300513 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300514 return logical_id & mda;
515 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300516
Gleb Natapovc48f1492012-08-05 15:58:33 +0300517 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300518
Gleb Natapovc48f1492012-08-05 15:58:33 +0300519 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300520 case APIC_DFR_FLAT:
521 if (logical_id & mda)
522 result = 1;
523 break;
524 case APIC_DFR_CLUSTER:
525 if (((logical_id >> 4) == (mda >> 0x4))
526 && (logical_id & mda & 0xf))
527 result = 1;
528 break;
529 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200530 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300531 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300532 break;
533 }
534
535 return result;
536}
537
Gleb Natapov343f94f2009-03-05 16:34:54 +0200538int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300539 int short_hand, int dest, int dest_mode)
540{
541 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800542 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300543
544 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200545 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300546 target, source, dest, dest_mode, short_hand);
547
Zachary Amsdenbd371392010-06-14 11:42:15 -1000548 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300549 switch (short_hand) {
550 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200551 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300552 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200553 result = kvm_apic_match_physical_addr(target, dest);
554 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300555 /* Logical mode. */
556 result = kvm_apic_match_logical_addr(target, dest);
557 break;
558 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200559 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300560 break;
561 case APIC_DEST_ALLINC:
562 result = 1;
563 break;
564 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200565 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300566 break;
567 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200568 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
569 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300570 break;
571 }
572
573 return result;
574}
575
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300576bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800577 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300578{
579 struct kvm_apic_map *map;
580 unsigned long bitmap = 1;
581 struct kvm_lapic **dst;
582 int i;
583 bool ret = false;
584
585 *r = -1;
586
587 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800588 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300589 return true;
590 }
591
592 if (irq->shorthand)
593 return false;
594
595 rcu_read_lock();
596 map = rcu_dereference(kvm->arch.apic_map);
597
598 if (!map)
599 goto out;
600
601 if (irq->dest_mode == 0) { /* physical mode */
602 if (irq->delivery_mode == APIC_DM_LOWEST ||
603 irq->dest_id == 0xff)
604 goto out;
605 dst = &map->phys_map[irq->dest_id & 0xff];
606 } else {
607 u32 mda = irq->dest_id << (32 - map->ldr_bits);
608
609 dst = map->logical_map[apic_cluster_id(map, mda)];
610
611 bitmap = apic_logical_id(map, mda);
612
613 if (irq->delivery_mode == APIC_DM_LOWEST) {
614 int l = -1;
615 for_each_set_bit(i, &bitmap, 16) {
616 if (!dst[i])
617 continue;
618 if (l < 0)
619 l = i;
620 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
621 l = i;
622 }
623
624 bitmap = (l >= 0) ? 1 << l : 0;
625 }
626 }
627
628 for_each_set_bit(i, &bitmap, 16) {
629 if (!dst[i])
630 continue;
631 if (*r < 0)
632 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800633 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300634 }
635
636 ret = true;
637out:
638 rcu_read_unlock();
639 return ret;
640}
641
Eddie Dong97222cc2007-09-12 10:58:04 +0300642/*
643 * Add a pending IRQ into lapic.
644 * Return 1 if successfully added and 0 if discarded.
645 */
646static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800647 int vector, int level, int trig_mode,
648 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300649{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200650 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300651 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300652
653 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300654 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200655 vcpu->arch.apic_arb_prio++;
656 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300657 /* FIXME add logic for vcpu on reset */
658 if (unlikely(!apic_enabled(apic)))
659 break;
660
Yang Zhangb4f22252013-04-11 19:21:37 +0800661 if (dest_map)
662 __set_bit(vcpu->vcpu_id, dest_map);
663
Avi Kivitya5d36f82009-12-29 12:42:16 +0200664 if (trig_mode) {
665 apic_debug("level trig mode for vector %d", vector);
666 apic_set_vector(vector, apic->regs + APIC_TMR);
667 } else
668 apic_clear_vector(vector, apic->regs + APIC_TMR);
669
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200670 result = !apic_test_and_set_irr(vector, apic);
Gleb Natapov1000ff82009-07-07 16:00:57 +0300671 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
Gleb Natapov4da74892009-08-27 16:25:04 +0300672 trig_mode, vector, !result);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200673 if (!result) {
674 if (trig_mode)
675 apic_debug("level trig mode repeatedly for "
676 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300677 break;
678 }
679
Avi Kivity3842d132010-07-27 12:30:24 +0300680 kvm_make_request(KVM_REQ_EVENT, vcpu);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300681 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300682 break;
683
684 case APIC_DM_REMRD:
Jan Kiszka7712de82011-09-12 11:25:51 +0200685 apic_debug("Ignoring delivery mode 3\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300686 break;
687
688 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200689 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300690 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800691
Eddie Dong97222cc2007-09-12 10:58:04 +0300692 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200693 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800694 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200695 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300696 break;
697
698 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100699 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200700 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100701 /* assumes that there are only KVM_APIC_INIT/SIPI */
702 apic->pending_events = (1UL << KVM_APIC_INIT);
703 /* make sure pending_events is visible before sending
704 * the request */
705 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300706 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300707 kvm_vcpu_kick(vcpu);
708 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200709 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
710 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300711 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300712 break;
713
714 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200715 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
716 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100717 result = 1;
718 apic->sipi_vector = vector;
719 /* make sure sipi_vector is visible for the receiver */
720 smp_wmb();
721 set_bit(KVM_APIC_SIPI, &apic->pending_events);
722 kvm_make_request(KVM_REQ_EVENT, vcpu);
723 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300724 break;
725
Jan Kiszka23930f92008-09-26 09:30:52 +0200726 case APIC_DM_EXTINT:
727 /*
728 * Should only be called by kvm_apic_local_deliver() with LVT0,
729 * before NMI watchdog was enabled. Already handled by
730 * kvm_apic_accept_pic_intr().
731 */
732 break;
733
Eddie Dong97222cc2007-09-12 10:58:04 +0300734 default:
735 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
736 delivery_mode);
737 break;
738 }
739 return result;
740}
741
Gleb Natapove1035712009-03-05 16:34:59 +0200742int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300743{
Gleb Natapove1035712009-03-05 16:34:59 +0200744 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800745}
746
Yang Zhangc7c9c562013-01-25 10:18:51 +0800747static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
748{
749 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
750 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
751 int trigger_mode;
752 if (apic_test_vector(vector, apic->regs + APIC_TMR))
753 trigger_mode = IOAPIC_LEVEL_TRIG;
754 else
755 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800756 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800757 }
758}
759
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300760static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300761{
762 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300763
764 trace_kvm_eoi(apic, vector);
765
Eddie Dong97222cc2007-09-12 10:58:04 +0300766 /*
767 * Not every write EOI will has corresponding ISR,
768 * one example is when Kernel check timer on setup_IO_APIC
769 */
770 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300771 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300772
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300773 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300774 apic_update_ppr(apic);
775
Yang Zhangc7c9c562013-01-25 10:18:51 +0800776 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300777 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300778 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300779}
780
Yang Zhangc7c9c562013-01-25 10:18:51 +0800781/*
782 * this interface assumes a trap-like exit, which has already finished
783 * desired side effect including vISR and vPPR update.
784 */
785void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
786{
787 struct kvm_lapic *apic = vcpu->arch.apic;
788
789 trace_kvm_eoi(apic, vector);
790
791 kvm_ioapic_send_eoi(apic, vector);
792 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
793}
794EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
795
Eddie Dong97222cc2007-09-12 10:58:04 +0300796static void apic_send_ipi(struct kvm_lapic *apic)
797{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300798 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
799 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200800 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300801
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200802 irq.vector = icr_low & APIC_VECTOR_MASK;
803 irq.delivery_mode = icr_low & APIC_MODE_MASK;
804 irq.dest_mode = icr_low & APIC_DEST_MASK;
805 irq.level = icr_low & APIC_INT_ASSERT;
806 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
807 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300808 if (apic_x2apic_mode(apic))
809 irq.dest_id = icr_high;
810 else
811 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300812
Gleb Natapov1000ff82009-07-07 16:00:57 +0300813 trace_kvm_apic_ipi(icr_low, irq.dest_id);
814
Eddie Dong97222cc2007-09-12 10:58:04 +0300815 apic_debug("icr_high 0x%x, icr_low 0x%x, "
816 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
817 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400818 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200819 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
820 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300821
Yang Zhangb4f22252013-04-11 19:21:37 +0800822 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300823}
824
825static u32 apic_get_tmcct(struct kvm_lapic *apic)
826{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200827 ktime_t remaining;
828 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200829 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300830
831 ASSERT(apic != NULL);
832
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200833 /* if initial count is 0, current count should also be 0 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300834 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200835 return 0;
836
Marcelo Tosattiace15462009-10-08 10:55:03 -0300837 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200838 if (ktime_to_ns(remaining) < 0)
839 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300840
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300841 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
842 tmcct = div64_u64(ns,
843 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300844
845 return tmcct;
846}
847
Avi Kivityb209749f2007-10-22 16:50:39 +0200848static void __report_tpr_access(struct kvm_lapic *apic, bool write)
849{
850 struct kvm_vcpu *vcpu = apic->vcpu;
851 struct kvm_run *run = vcpu->run;
852
Avi Kivitya8eeb042010-05-10 12:34:53 +0300853 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300854 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200855 run->tpr_access.is_write = write;
856}
857
858static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
859{
860 if (apic->vcpu->arch.tpr_access_reporting)
861 __report_tpr_access(apic, write);
862}
863
Eddie Dong97222cc2007-09-12 10:58:04 +0300864static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
865{
866 u32 val = 0;
867
868 if (offset >= LAPIC_MMIO_LENGTH)
869 return 0;
870
871 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300872 case APIC_ID:
873 if (apic_x2apic_mode(apic))
874 val = kvm_apic_id(apic);
875 else
876 val = kvm_apic_id(apic) << 24;
877 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300878 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200879 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300880 break;
881
882 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800883 if (apic_lvtt_tscdeadline(apic))
884 return 0;
885
Eddie Dong97222cc2007-09-12 10:58:04 +0300886 val = apic_get_tmcct(apic);
887 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300888 case APIC_PROCPRI:
889 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300890 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300891 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200892 case APIC_TASKPRI:
893 report_tpr_access(apic, false);
894 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300895 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300896 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300897 break;
898 }
899
900 return val;
901}
902
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400903static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
904{
905 return container_of(dev, struct kvm_lapic, dev);
906}
907
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300908static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
909 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300910{
Eddie Dong97222cc2007-09-12 10:58:04 +0300911 unsigned char alignment = offset & 0xf;
912 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800913 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300914 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300915
916 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300917 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
918 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300919 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300920 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300921
922 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300923 apic_debug("KVM_APIC_READ: read reserved register %x\n",
924 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300925 return 1;
926 }
927
Eddie Dong97222cc2007-09-12 10:58:04 +0300928 result = __apic_read(apic, offset & ~0xf);
929
Marcelo Tosatti229456f2009-06-17 09:22:14 -0300930 trace_kvm_apic_read(offset, result);
931
Eddie Dong97222cc2007-09-12 10:58:04 +0300932 switch (len) {
933 case 1:
934 case 2:
935 case 4:
936 memcpy(data, (char *)&result + alignment, len);
937 break;
938 default:
939 printk(KERN_ERR "Local APIC read with len = %x, "
940 "should be 1,2, or 4 instead\n", len);
941 break;
942 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300943 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300944}
945
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300946static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
947{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300948 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300949 addr >= apic->base_address &&
950 addr < apic->base_address + LAPIC_MMIO_LENGTH;
951}
952
953static int apic_mmio_read(struct kvm_io_device *this,
954 gpa_t address, int len, void *data)
955{
956 struct kvm_lapic *apic = to_lapic(this);
957 u32 offset = address - apic->base_address;
958
959 if (!apic_mmio_in_range(apic, address))
960 return -EOPNOTSUPP;
961
962 apic_reg_read(apic, offset, len, data);
963
964 return 0;
965}
966
Eddie Dong97222cc2007-09-12 10:58:04 +0300967static void update_divide_count(struct kvm_lapic *apic)
968{
969 u32 tmp1, tmp2, tdcr;
970
Gleb Natapovc48f1492012-08-05 15:58:33 +0300971 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300972 tmp1 = tdcr & 0xf;
973 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300974 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300975
976 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400977 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300978}
979
980static void start_apic_timer(struct kvm_lapic *apic)
981{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800982 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300983 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +0200984
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800985 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800986 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800987 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +0300988 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800989 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +0200990
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800991 if (!apic->lapic_timer.period)
992 return;
993 /*
994 * Do not allow the guest to program periodic timers with small
995 * interval, since the hrtimers are not throttled by the host
996 * scheduler.
997 */
998 if (apic_lvtt_period(apic)) {
999 s64 min_period = min_timer_period_us * 1000LL;
1000
1001 if (apic->lapic_timer.period < min_period) {
1002 pr_info_ratelimited(
1003 "kvm: vcpu %i: requested %lld ns "
1004 "lapic timer period limited to %lld ns\n",
1005 apic->vcpu->vcpu_id,
1006 apic->lapic_timer.period, min_period);
1007 apic->lapic_timer.period = min_period;
1008 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001009 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001010
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001011 hrtimer_start(&apic->lapic_timer.timer,
1012 ktime_add_ns(now, apic->lapic_timer.period),
1013 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001014
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001015 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001016 PRIx64 ", "
1017 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001018 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001019 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001020 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001021 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001022 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001023 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001024 } else if (apic_lvtt_tscdeadline(apic)) {
1025 /* lapic timer in tsc deadline mode */
1026 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1027 u64 ns = 0;
1028 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001029 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001030 unsigned long flags;
1031
1032 if (unlikely(!tscdeadline || !this_tsc_khz))
1033 return;
1034
1035 local_irq_save(flags);
1036
1037 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001038 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001039 if (likely(tscdeadline > guest_tsc)) {
1040 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1041 do_div(ns, this_tsc_khz);
1042 }
1043 hrtimer_start(&apic->lapic_timer.timer,
1044 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1045
1046 local_irq_restore(flags);
1047 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001048}
1049
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001050static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1051{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001052 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001053
1054 if (apic_lvt_nmi_mode(lvt0_val)) {
1055 if (!nmi_wd_enabled) {
1056 apic_debug("Receive NMI setting on APIC_LVT0 "
1057 "for cpu %d\n", apic->vcpu->vcpu_id);
1058 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1059 }
1060 } else if (nmi_wd_enabled)
1061 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1062}
1063
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001064static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001065{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001066 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001067
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001068 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001069
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001070 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001071 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001072 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001073 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001074 else
1075 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001076 break;
1077
1078 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001079 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001080 apic_set_tpr(apic, val & 0xff);
1081 break;
1082
1083 case APIC_EOI:
1084 apic_set_eoi(apic);
1085 break;
1086
1087 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001088 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001089 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001090 else
1091 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001092 break;
1093
1094 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001095 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001096 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001097 recalculate_apic_map(apic->vcpu->kvm);
1098 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001099 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001100 break;
1101
Gleb Natapovfc61b802009-07-05 17:39:35 +03001102 case APIC_SPIV: {
1103 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001104 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001105 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001106 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001107 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1108 int i;
1109 u32 lvt_val;
1110
1111 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001112 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001113 APIC_LVTT + 0x10 * i);
1114 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1115 lvt_val | APIC_LVT_MASKED);
1116 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001117 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001118
1119 }
1120 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001121 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001122 case APIC_ICR:
1123 /* No delay here, so we always clear the pending bit */
1124 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1125 apic_send_ipi(apic);
1126 break;
1127
1128 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001129 if (!apic_x2apic_mode(apic))
1130 val &= 0xff000000;
1131 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001132 break;
1133
Jan Kiszka23930f92008-09-26 09:30:52 +02001134 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001135 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001136 case APIC_LVTTHMR:
1137 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001138 case APIC_LVT1:
1139 case APIC_LVTERR:
1140 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001141 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001142 val |= APIC_LVT_MASKED;
1143
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001144 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1145 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001146
1147 break;
1148
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001149 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001150 if ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001151 apic->lapic_timer.timer_mode_mask) !=
1152 (val & apic->lapic_timer.timer_mode_mask))
1153 hrtimer_cancel(&apic->lapic_timer.timer);
1154
Gleb Natapovc48f1492012-08-05 15:58:33 +03001155 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001156 val |= APIC_LVT_MASKED;
1157 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1158 apic_set_reg(apic, APIC_LVTT, val);
1159 break;
1160
Eddie Dong97222cc2007-09-12 10:58:04 +03001161 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001162 if (apic_lvtt_tscdeadline(apic))
1163 break;
1164
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001165 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001166 apic_set_reg(apic, APIC_TMICT, val);
1167 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001168 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001169
1170 case APIC_TDCR:
1171 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001172 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001173 apic_set_reg(apic, APIC_TDCR, val);
1174 update_divide_count(apic);
1175 break;
1176
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001177 case APIC_ESR:
1178 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001179 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001180 ret = 1;
1181 }
1182 break;
1183
1184 case APIC_SELF_IPI:
1185 if (apic_x2apic_mode(apic)) {
1186 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1187 } else
1188 ret = 1;
1189 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001190 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001191 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001192 break;
1193 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001194 if (ret)
1195 apic_debug("Local APIC Write to read-only register %x\n", reg);
1196 return ret;
1197}
1198
1199static int apic_mmio_write(struct kvm_io_device *this,
1200 gpa_t address, int len, const void *data)
1201{
1202 struct kvm_lapic *apic = to_lapic(this);
1203 unsigned int offset = address - apic->base_address;
1204 u32 val;
1205
1206 if (!apic_mmio_in_range(apic, address))
1207 return -EOPNOTSUPP;
1208
1209 /*
1210 * APIC register must be aligned on 128-bits boundary.
1211 * 32/64/128 bits registers must be accessed thru 32 bits.
1212 * Refer SDM 8.4.1
1213 */
1214 if (len != 4 || (offset & 0xf)) {
1215 /* Don't shout loud, $infamous_os would cause only noise. */
1216 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001217 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001218 }
1219
1220 val = *(u32*)data;
1221
1222 /* too common printing */
1223 if (offset != APIC_EOI)
1224 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1225 "0x%x\n", __func__, offset, len, val);
1226
1227 apic_reg_write(apic, offset & 0xff0, val);
1228
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001229 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001230}
1231
Kevin Tian58fbbf22011-08-30 13:56:17 +03001232void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1233{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001234 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001235 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1236}
1237EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1238
Yang Zhang83d4c282013-01-25 10:18:49 +08001239/* emulate APIC access in a trap manner */
1240void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1241{
1242 u32 val = 0;
1243
1244 /* hw has done the conditional check and inst decode */
1245 offset &= 0xff0;
1246
1247 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1248
1249 /* TODO: optimize to just emulate side effect w/o one more write */
1250 apic_reg_write(vcpu->arch.apic, offset, val);
1251}
1252EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1253
Rusty Russelld5894442007-10-08 10:48:30 +10001254void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001255{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001256 struct kvm_lapic *apic = vcpu->arch.apic;
1257
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001258 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001259 return;
1260
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001261 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001262
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001263 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1264 static_key_slow_dec_deferred(&apic_hw_disabled);
1265
Gleb Natapovc48f1492012-08-05 15:58:33 +03001266 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001267 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001268
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001269 if (apic->regs)
1270 free_page((unsigned long)apic->regs);
1271
1272 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001273}
1274
1275/*
1276 *----------------------------------------------------------------------
1277 * LAPIC interface
1278 *----------------------------------------------------------------------
1279 */
1280
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001281u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1282{
1283 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001284
Gleb Natapovc48f1492012-08-05 15:58:33 +03001285 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001286 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001287 return 0;
1288
1289 return apic->lapic_timer.tscdeadline;
1290}
1291
1292void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1293{
1294 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001295
Gleb Natapovc48f1492012-08-05 15:58:33 +03001296 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001297 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001298 return;
1299
1300 hrtimer_cancel(&apic->lapic_timer.timer);
1301 apic->lapic_timer.tscdeadline = data;
1302 start_apic_timer(apic);
1303}
1304
Eddie Dong97222cc2007-09-12 10:58:04 +03001305void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1306{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001307 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001308
Gleb Natapovc48f1492012-08-05 15:58:33 +03001309 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001310 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001311
Avi Kivityb93463a2007-10-25 16:52:32 +02001312 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001313 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001314}
1315
1316u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1317{
Eddie Dong97222cc2007-09-12 10:58:04 +03001318 u64 tpr;
1319
Gleb Natapovc48f1492012-08-05 15:58:33 +03001320 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001321 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001322
Gleb Natapovc48f1492012-08-05 15:58:33 +03001323 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001324
1325 return (tpr & 0xf0) >> 4;
1326}
1327
1328void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1329{
Yang Zhang8d146952013-01-25 10:18:50 +08001330 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001331 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001332
1333 if (!apic) {
1334 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001335 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001336 return;
1337 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001338
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001339 /* update jump label if enable bit changes */
1340 if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
1341 if (value & MSR_IA32_APICBASE_ENABLE)
1342 static_key_slow_dec_deferred(&apic_hw_disabled);
1343 else
1344 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001345 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001346 }
1347
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001348 if (!kvm_vcpu_is_bsp(apic->vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001349 value &= ~MSR_IA32_APICBASE_BSP;
1350
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001351 vcpu->arch.apic_base = value;
Yang Zhang8d146952013-01-25 10:18:50 +08001352 if ((old_value ^ value) & X2APIC_ENABLE) {
1353 if (value & X2APIC_ENABLE) {
1354 u32 id = kvm_apic_id(apic);
1355 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1356 kvm_apic_set_ldr(apic, ldr);
1357 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1358 } else
1359 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001360 }
Yang Zhang8d146952013-01-25 10:18:50 +08001361
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001362 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001363 MSR_IA32_APICBASE_BASE;
1364
1365 /* with FSB delivery interrupt, we can restart APIC functionality */
1366 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001367 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001368
1369}
1370
He, Qingc5ec1532007-09-03 17:07:41 +03001371void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001372{
1373 struct kvm_lapic *apic;
1374 int i;
1375
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001376 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001377
1378 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001379 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001380 ASSERT(apic != NULL);
1381
1382 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001383 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001384
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001385 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001386 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001387
1388 for (i = 0; i < APIC_LVT_NUM; i++)
1389 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +08001390 apic_set_reg(apic, APIC_LVT0,
1391 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001392
1393 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001394 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001395 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001396 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001397 apic_set_reg(apic, APIC_ESR, 0);
1398 apic_set_reg(apic, APIC_ICR, 0);
1399 apic_set_reg(apic, APIC_ICR2, 0);
1400 apic_set_reg(apic, APIC_TDCR, 0);
1401 apic_set_reg(apic, APIC_TMICT, 0);
1402 for (i = 0; i < 8; i++) {
1403 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1404 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1405 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1406 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001407 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1408 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001409 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001410 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001411 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001412 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001413 kvm_lapic_set_base(vcpu,
1414 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001415 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001416 apic_update_ppr(apic);
1417
Gleb Natapove1035712009-03-05 16:34:59 +02001418 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001419 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001420
Eddie Dong97222cc2007-09-12 10:58:04 +03001421 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001422 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001423 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001424 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001425}
1426
Eddie Dong97222cc2007-09-12 10:58:04 +03001427/*
1428 *----------------------------------------------------------------------
1429 * timer interface
1430 *----------------------------------------------------------------------
1431 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001432
Avi Kivity2a6eac92012-07-26 18:01:51 +03001433static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001434{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001435 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001436}
1437
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001438int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1439{
Gleb Natapov54e98182012-08-05 15:58:32 +03001440 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001441
Gleb Natapovc48f1492012-08-05 15:58:33 +03001442 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001443 apic_lvt_enabled(apic, APIC_LVTT))
1444 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001445
1446 return 0;
1447}
1448
Avi Kivity89342082011-11-10 14:57:21 +02001449int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001450{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001451 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001452 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001453
Gleb Natapovc48f1492012-08-05 15:58:33 +03001454 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001455 vector = reg & APIC_VECTOR_MASK;
1456 mode = reg & APIC_MODE_MASK;
1457 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001458 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1459 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001460 }
1461 return 0;
1462}
1463
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001464void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001465{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001466 struct kvm_lapic *apic = vcpu->arch.apic;
1467
1468 if (apic)
1469 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001470}
1471
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001472static const struct kvm_io_device_ops apic_mmio_ops = {
1473 .read = apic_mmio_read,
1474 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001475};
1476
Avi Kivitye9d90d42012-07-26 18:01:50 +03001477static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1478{
1479 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001480 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1481 struct kvm_vcpu *vcpu = apic->vcpu;
Avi Kivitye9d90d42012-07-26 18:01:50 +03001482 wait_queue_head_t *q = &vcpu->wq;
1483
1484 /*
1485 * There is a race window between reading and incrementing, but we do
1486 * not care about potentially losing timer events in the !reinject
1487 * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
1488 * in vcpu_enter_guest.
1489 */
Avi Kivity2a6eac92012-07-26 18:01:51 +03001490 if (!atomic_read(&ktimer->pending)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001491 atomic_inc(&ktimer->pending);
1492 /* FIXME: this code should not know anything about vcpus */
1493 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1494 }
1495
1496 if (waitqueue_active(q))
1497 wake_up_interruptible(q);
1498
Avi Kivity2a6eac92012-07-26 18:01:51 +03001499 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001500 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1501 return HRTIMER_RESTART;
1502 } else
1503 return HRTIMER_NORESTART;
1504}
1505
Eddie Dong97222cc2007-09-12 10:58:04 +03001506int kvm_create_lapic(struct kvm_vcpu *vcpu)
1507{
1508 struct kvm_lapic *apic;
1509
1510 ASSERT(vcpu != NULL);
1511 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1512
1513 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1514 if (!apic)
1515 goto nomem;
1516
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001517 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001518
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001519 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1520 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001521 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1522 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001523 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001524 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001525 apic->vcpu = vcpu;
1526
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001527 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1528 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001529 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001530
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001531 /*
1532 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1533 * thinking that APIC satet has changed.
1534 */
1535 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001536 kvm_lapic_set_base(vcpu,
1537 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001538
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001539 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001540 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001541 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001542
1543 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001544nomem_free_apic:
1545 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001546nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001547 return -ENOMEM;
1548}
Eddie Dong97222cc2007-09-12 10:58:04 +03001549
1550int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1551{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001552 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001553 int highest_irr;
1554
Gleb Natapovc48f1492012-08-05 15:58:33 +03001555 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001556 return -1;
1557
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001558 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001559 highest_irr = apic_find_highest_irr(apic);
1560 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001561 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001562 return -1;
1563 return highest_irr;
1564}
1565
Qing He40487c62007-09-17 14:47:13 +08001566int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1567{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001568 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001569 int r = 0;
1570
Gleb Natapovc48f1492012-08-05 15:58:33 +03001571 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001572 r = 1;
1573 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1574 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1575 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001576 return r;
1577}
1578
Eddie Dong1b9778d2007-09-03 16:56:58 +03001579void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1580{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001581 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001582
Gleb Natapovc48f1492012-08-05 15:58:33 +03001583 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001584 return;
1585
1586 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001587 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001588 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001589 }
1590}
1591
Eddie Dong97222cc2007-09-12 10:58:04 +03001592int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1593{
1594 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001595 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001596
1597 if (vector == -1)
1598 return -1;
1599
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001600 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001601 apic_update_ppr(apic);
1602 apic_clear_irr(vector, apic);
1603 return vector;
1604}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001605
Gleb Natapov64eb0622012-08-08 15:24:36 +03001606void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1607 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001608{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001609 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001610
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001611 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001612 /* set SPIV separately to get count of SW disabled APICs right */
1613 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1614 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001615 /* call kvm_apic_set_id() to put apic into apic_map */
1616 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001617 kvm_apic_set_version(vcpu);
1618
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001619 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001620 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001621 update_divide_count(apic);
1622 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001623 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001624 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1625 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001626 apic->highest_isr_cache = -1;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001627 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001628 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001629 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001630}
Eddie Donga3d7f852007-09-03 16:15:12 +03001631
Avi Kivity2f52d582008-01-16 12:49:30 +02001632void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001633{
Eddie Donga3d7f852007-09-03 16:15:12 +03001634 struct hrtimer *timer;
1635
Gleb Natapovc48f1492012-08-05 15:58:33 +03001636 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001637 return;
1638
Gleb Natapov54e98182012-08-05 15:58:32 +03001639 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001640 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001641 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001642}
Avi Kivityb93463a2007-10-25 16:52:32 +02001643
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001644/*
1645 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1646 *
1647 * Detect whether guest triggered PV EOI since the
1648 * last entry. If yes, set EOI on guests's behalf.
1649 * Clear PV EOI in guest memory in any case.
1650 */
1651static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1652 struct kvm_lapic *apic)
1653{
1654 bool pending;
1655 int vector;
1656 /*
1657 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1658 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1659 *
1660 * KVM_APIC_PV_EOI_PENDING is unset:
1661 * -> host disabled PV EOI.
1662 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1663 * -> host enabled PV EOI, guest did not execute EOI yet.
1664 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1665 * -> host enabled PV EOI, guest executed EOI.
1666 */
1667 BUG_ON(!pv_eoi_enabled(vcpu));
1668 pending = pv_eoi_get_pending(vcpu);
1669 /*
1670 * Clear pending bit in any case: it will be set again on vmentry.
1671 * While this might not be ideal from performance point of view,
1672 * this makes sure pv eoi is only enabled when we know it's safe.
1673 */
1674 pv_eoi_clr_pending(vcpu);
1675 if (pending)
1676 return;
1677 vector = apic_set_eoi(apic);
1678 trace_kvm_pv_eoi(apic, vector);
1679}
1680
Avi Kivityb93463a2007-10-25 16:52:32 +02001681void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1682{
1683 u32 data;
1684 void *vapic;
1685
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001686 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1687 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1688
Gleb Natapov41383772012-04-19 14:06:29 +03001689 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001690 return;
1691
Cong Wang8fd75e12011-11-25 23:14:17 +08001692 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001693 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
Cong Wang8fd75e12011-11-25 23:14:17 +08001694 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001695
1696 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1697}
1698
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001699/*
1700 * apic_sync_pv_eoi_to_guest - called before vmentry
1701 *
1702 * Detect whether it's safe to enable PV EOI and
1703 * if yes do so.
1704 */
1705static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1706 struct kvm_lapic *apic)
1707{
1708 if (!pv_eoi_enabled(vcpu) ||
1709 /* IRR set or many bits in ISR: could be nested. */
1710 apic->irr_pending ||
1711 /* Cache not set: could be safe but we don't bother. */
1712 apic->highest_isr_cache == -1 ||
1713 /* Need EOI to update ioapic. */
1714 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1715 /*
1716 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1717 * so we need not do anything here.
1718 */
1719 return;
1720 }
1721
1722 pv_eoi_set_pending(apic->vcpu);
1723}
1724
Avi Kivityb93463a2007-10-25 16:52:32 +02001725void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1726{
1727 u32 data, tpr;
1728 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001729 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001730 void *vapic;
1731
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001732 apic_sync_pv_eoi_to_guest(vcpu, apic);
1733
Gleb Natapov41383772012-04-19 14:06:29 +03001734 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001735 return;
1736
Gleb Natapovc48f1492012-08-05 15:58:33 +03001737 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001738 max_irr = apic_find_highest_irr(apic);
1739 if (max_irr < 0)
1740 max_irr = 0;
1741 max_isr = apic_find_highest_isr(apic);
1742 if (max_isr < 0)
1743 max_isr = 0;
1744 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1745
Cong Wang8fd75e12011-11-25 23:14:17 +08001746 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001747 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
Cong Wang8fd75e12011-11-25 23:14:17 +08001748 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001749}
1750
1751void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1752{
Avi Kivityb93463a2007-10-25 16:52:32 +02001753 vcpu->arch.apic->vapic_addr = vapic_addr;
Gleb Natapov41383772012-04-19 14:06:29 +03001754 if (vapic_addr)
1755 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1756 else
1757 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Avi Kivityb93463a2007-10-25 16:52:32 +02001758}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001759
1760int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1761{
1762 struct kvm_lapic *apic = vcpu->arch.apic;
1763 u32 reg = (msr - APIC_BASE_MSR) << 4;
1764
1765 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1766 return 1;
1767
1768 /* if this is ICR write vector before command */
1769 if (msr == 0x830)
1770 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1771 return apic_reg_write(apic, reg, (u32)data);
1772}
1773
1774int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1775{
1776 struct kvm_lapic *apic = vcpu->arch.apic;
1777 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1778
1779 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1780 return 1;
1781
1782 if (apic_reg_read(apic, reg, 4, &low))
1783 return 1;
1784 if (msr == 0x830)
1785 apic_reg_read(apic, APIC_ICR2, 4, &high);
1786
1787 *data = (((u64)high) << 32) | low;
1788
1789 return 0;
1790}
Gleb Natapov10388a02010-01-17 15:51:23 +02001791
1792int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1793{
1794 struct kvm_lapic *apic = vcpu->arch.apic;
1795
Gleb Natapovc48f1492012-08-05 15:58:33 +03001796 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001797 return 1;
1798
1799 /* if this is ICR write vector before command */
1800 if (reg == APIC_ICR)
1801 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1802 return apic_reg_write(apic, reg, (u32)data);
1803}
1804
1805int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1806{
1807 struct kvm_lapic *apic = vcpu->arch.apic;
1808 u32 low, high = 0;
1809
Gleb Natapovc48f1492012-08-05 15:58:33 +03001810 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001811 return 1;
1812
1813 if (apic_reg_read(apic, reg, 4, &low))
1814 return 1;
1815 if (reg == APIC_ICR)
1816 apic_reg_read(apic, APIC_ICR2, 4, &high);
1817
1818 *data = (((u64)high) << 32) | low;
1819
1820 return 0;
1821}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001822
1823int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1824{
1825 u64 addr = data & ~KVM_MSR_ENABLED;
1826 if (!IS_ALIGNED(addr, 4))
1827 return 1;
1828
1829 vcpu->arch.pv_eoi.msr_val = data;
1830 if (!pv_eoi_enabled(vcpu))
1831 return 0;
1832 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
1833 addr);
1834}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001835
Jan Kiszka66450a22013-03-13 12:42:34 +01001836void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1837{
1838 struct kvm_lapic *apic = vcpu->arch.apic;
1839 unsigned int sipi_vector;
1840
1841 if (!kvm_vcpu_has_lapic(vcpu))
1842 return;
1843
1844 if (test_and_clear_bit(KVM_APIC_INIT, &apic->pending_events)) {
1845 kvm_lapic_reset(vcpu);
1846 kvm_vcpu_reset(vcpu);
1847 if (kvm_vcpu_is_bsp(apic->vcpu))
1848 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1849 else
1850 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1851 }
1852 if (test_and_clear_bit(KVM_APIC_SIPI, &apic->pending_events) &&
1853 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1854 /* evaluate pending_events before reading the vector */
1855 smp_rmb();
1856 sipi_vector = apic->sipi_vector;
1857 pr_debug("vcpu %d received sipi with vector # %x\n",
1858 vcpu->vcpu_id, sipi_vector);
1859 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1860 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1861 }
1862}
1863
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001864void kvm_lapic_init(void)
1865{
1866 /* do not patch jump label more than once per second */
1867 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001868 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001869}