blob: cee9561e8ef6aab35da0ae608d4c99c92fbfac85 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070041
Arun Sharma600634972011-07-26 16:09:06 -070042#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070043
Amir Vadaiec693d42013-04-23 06:06:49 +000044#include <linux/clocksource.h>
45
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000046#define MAX_MSIX_P_PORT 17
47#define MAX_MSIX 64
48#define MSIX_LEGACY_SZ 4
49#define MIN_MSIX_P_PORT 5
50
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020051#define MLX4_ROCE_MAX_GIDS 128
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +020052#define MLX4_ROCE_PF_GIDS 16
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020053
Roland Dreier225c7b12007-05-08 18:00:38 -070054enum {
55 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070056 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000057 MLX4_FLAG_MASTER = 1 << 2,
58 MLX4_FLAG_SLAVE = 1 << 3,
59 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020060 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Roland Dreier225c7b12007-05-08 18:00:38 -070061};
62
63enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000064 MLX4_PORT_CAP_IS_SM = 1 << 1,
65 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
66};
67
68enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000069 MLX4_MAX_PORTS = 2,
70 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070071};
72
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030073/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
74 * These qkeys must not be allowed for general use. This is a 64k range,
75 * and to test for violation, we use the mask (protect against future chg).
76 */
77#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
78#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
79
Roland Dreier225c7b12007-05-08 18:00:38 -070080enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020081 MLX4_BOARD_ID_LEN = 64
82};
83
84enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000085 MLX4_MAX_NUM_PF = 16,
86 MLX4_MAX_NUM_VF = 64,
Matan Barak1ab95d372014-03-19 18:11:50 +020087 MLX4_MAX_NUM_VF_P_PORT = 64,
Jack Morgenstein623ed842011-12-13 04:10:33 +000088 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000089 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000090 MLX4_MFUNC_EQ_NUM = 4,
91 MLX4_MFUNC_MAX_EQES = 8,
92 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
93};
94
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000095/* Driver supports 3 diffrent device methods to manage traffic steering:
96 * -device managed - High level API for ib and eth flow steering. FW is
97 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000098 * - B0 steering mode - Common low level API for ib and (if supported) eth.
99 * - A0 steering mode - Limited low level API for eth. In case of IB,
100 * B0 mode is in use.
101 */
102enum {
103 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000104 MLX4_STEERING_MODE_B0,
105 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000106};
107
108static inline const char *mlx4_steering_mode_str(int steering_mode)
109{
110 switch (steering_mode) {
111 case MLX4_STEERING_MODE_A0:
112 return "A0 steering";
113
114 case MLX4_STEERING_MODE_B0:
115 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000116
117 case MLX4_STEERING_MODE_DEVICE_MANAGED:
118 return "Device managed flow steering";
119
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000120 default:
121 return "Unrecognize steering mode";
122 }
123}
124
Jack Morgenstein623ed842011-12-13 04:10:33 +0000125enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200126 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
127 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
128};
129
130enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000131 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
132 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
133 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700134 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000135 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
136 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
137 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
138 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
139 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
140 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
141 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
142 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
143 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
144 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
145 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
146 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000147 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
148 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000149 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000150 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
151 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000152 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
153 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000154 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000155 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000156 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300157 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
158 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000159 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
160 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700161};
162
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300163enum {
164 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
165 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000166 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000167 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200168 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000169 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000170 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300171 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200172 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800173 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
174 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Jack Morgenstein114840c2014-06-01 11:53:50 +0300175 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300176};
177
Or Gerlitz08ff3232012-10-21 14:59:24 +0000178enum {
179 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
180 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
181};
182
183enum {
184 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
185};
186
187enum {
188 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
189};
190
191
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200192#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
193
194enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000195 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700196 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
197 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
198 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
199 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
200 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
201};
202
Roland Dreier225c7b12007-05-08 18:00:38 -0700203enum mlx4_event {
204 MLX4_EVENT_TYPE_COMP = 0x00,
205 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
206 MLX4_EVENT_TYPE_COMM_EST = 0x02,
207 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
208 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
209 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
210 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
211 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
212 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
213 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
214 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
215 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
216 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
217 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
218 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
219 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
220 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000221 MLX4_EVENT_TYPE_CMD = 0x0a,
222 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
223 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300224 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200225 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000226 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300227 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000228 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700229};
230
231enum {
232 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
233 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
234};
235
236enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200237 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
238};
239
Jack Morgenstein993c4012012-08-03 08:40:48 +0000240enum slave_port_state {
241 SLAVE_PORT_DOWN = 0,
242 SLAVE_PENDING_UP,
243 SLAVE_PORT_UP,
244};
245
246enum slave_port_gen_event {
247 SLAVE_PORT_GEN_EVENT_DOWN = 0,
248 SLAVE_PORT_GEN_EVENT_UP,
249 SLAVE_PORT_GEN_EVENT_NONE,
250};
251
252enum slave_port_state_event {
253 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
254 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
255 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
256 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
257};
258
Jack Morgenstein5984be92012-03-06 15:50:49 +0200259enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700260 MLX4_PERM_LOCAL_READ = 1 << 10,
261 MLX4_PERM_LOCAL_WRITE = 1 << 11,
262 MLX4_PERM_REMOTE_READ = 1 << 12,
263 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000264 MLX4_PERM_ATOMIC = 1 << 14,
265 MLX4_PERM_BIND_MW = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700266};
267
268enum {
269 MLX4_OPCODE_NOP = 0x00,
270 MLX4_OPCODE_SEND_INVAL = 0x01,
271 MLX4_OPCODE_RDMA_WRITE = 0x08,
272 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
273 MLX4_OPCODE_SEND = 0x0a,
274 MLX4_OPCODE_SEND_IMM = 0x0b,
275 MLX4_OPCODE_LSO = 0x0e,
276 MLX4_OPCODE_RDMA_READ = 0x10,
277 MLX4_OPCODE_ATOMIC_CS = 0x11,
278 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300279 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
280 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700281 MLX4_OPCODE_BIND_MW = 0x18,
282 MLX4_OPCODE_FMR = 0x19,
283 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
284 MLX4_OPCODE_CONFIG_CMD = 0x1f,
285
286 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
287 MLX4_RECV_OPCODE_SEND = 0x01,
288 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
289 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
290
291 MLX4_CQE_OPCODE_ERROR = 0x1e,
292 MLX4_CQE_OPCODE_RESIZE = 0x16,
293};
294
295enum {
296 MLX4_STAT_RATE_OFFSET = 5
297};
298
Aleksey Seninda995a82010-12-02 11:44:49 +0000299enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000300 MLX4_PROT_IB_IPV6 = 0,
301 MLX4_PROT_ETH,
302 MLX4_PROT_IB_IPV4,
303 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000304};
305
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700306enum {
307 MLX4_MTT_FLAG_PRESENT = 1
308};
309
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700310enum mlx4_qp_region {
311 MLX4_QP_REGION_FW = 0,
312 MLX4_QP_REGION_ETH_ADDR,
313 MLX4_QP_REGION_FC_ADDR,
314 MLX4_QP_REGION_FC_EXCH,
315 MLX4_NUM_QP_REGION
316};
317
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700318enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000319 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700320 MLX4_PORT_TYPE_IB = 1,
321 MLX4_PORT_TYPE_ETH = 2,
322 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700323};
324
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700325enum mlx4_special_vlan_idx {
326 MLX4_NO_VLAN_IDX = 0,
327 MLX4_VLAN_MISS_IDX,
328 MLX4_VLAN_REGULAR
329};
330
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000331enum mlx4_steer_type {
332 MLX4_MC_STEER = 0,
333 MLX4_UC_STEER,
334 MLX4_NUM_STEERS
335};
336
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700337enum {
338 MLX4_NUM_FEXCH = 64 * 1024,
339};
340
Eli Cohen5a0fd092010-10-07 16:24:16 +0200341enum {
342 MLX4_MAX_FAST_REG_PAGES = 511,
343};
344
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300345enum {
346 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
347 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
348 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
349};
350
351/* Port mgmt change event handling */
352enum {
353 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
354 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
355 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
356 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
357 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
358};
359
360#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
361 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
362
Jack Morgensteinea54b102008-01-28 10:40:59 +0200363static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
364{
365 return (major << 32) | (minor << 16) | subminor;
366}
367
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000368struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300369 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
370 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000371 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000372 u32 base_sqpn;
373 u32 base_proxy_sqpn;
374 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000375};
376
Roland Dreier225c7b12007-05-08 18:00:38 -0700377struct mlx4_caps {
378 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000379 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700380 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700381 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700382 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800383 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700384 u64 def_mac[MLX4_MAX_PORTS + 1];
385 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700386 int gid_table_len[MLX4_MAX_PORTS + 1];
387 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000388 int trans_type[MLX4_MAX_PORTS + 1];
389 int vendor_oui[MLX4_MAX_PORTS + 1];
390 int wavelength[MLX4_MAX_PORTS + 1];
391 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700392 int local_ca_ack_delay;
393 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000394 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700395 int bf_reg_size;
396 int bf_regs_per_page;
397 int max_sq_sg;
398 int max_rq_sg;
399 int num_qps;
400 int max_wqes;
401 int max_sq_desc_sz;
402 int max_rq_desc_sz;
403 int max_qp_init_rdma;
404 int max_qp_dest_rdma;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300405 u32 *qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000406 u32 *qp0_proxy;
407 u32 *qp1_proxy;
408 u32 *qp0_tunnel;
409 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700410 int num_srqs;
411 int max_srq_wqes;
412 int max_srq_sge;
413 int reserved_srqs;
414 int num_cqs;
415 int max_cqes;
416 int reserved_cqs;
417 int num_eqs;
418 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800419 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000420 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700421 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200422 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000423 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700424 int fmr_reserved_mtts;
425 int reserved_mtts;
426 int reserved_mrws;
427 int reserved_uars;
428 int num_mgms;
429 int num_amgms;
430 int reserved_mcgs;
431 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000432 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000433 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700434 int num_pds;
435 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700436 int max_xrcds;
437 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700438 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300439 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700440 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000441 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300442 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700443 u32 bmme_flags;
444 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700445 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700446 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700447 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300448 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700449 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
450 int reserved_qps;
451 int reserved_qps_base[MLX4_NUM_QP_REGION];
452 int log_num_macs;
453 int log_num_vlans;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700454 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
455 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000456 u8 suggested_type[MLX4_MAX_PORTS + 1];
457 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000458 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700459 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000460 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200461 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000462 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000463 u32 eqe_size;
464 u32 cqe_size;
465 u8 eqe_factor;
466 u32 userspace_caps; /* userspace must be aware of these */
467 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000468 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200469 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200470 int tunnel_offload_mode;
Roland Dreier225c7b12007-05-08 18:00:38 -0700471};
472
473struct mlx4_buf_list {
474 void *buf;
475 dma_addr_t map;
476};
477
478struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800479 struct mlx4_buf_list direct;
480 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700481 int nbufs;
482 int npages;
483 int page_shift;
484};
485
486struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000487 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700488 int order;
489 int page_shift;
490};
491
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700492enum {
493 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
494};
495
496struct mlx4_db_pgdir {
497 struct list_head list;
498 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
499 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
500 unsigned long *bits[2];
501 __be32 *db_page;
502 dma_addr_t db_dma;
503};
504
505struct mlx4_ib_user_db_page;
506
507struct mlx4_db {
508 __be32 *db;
509 union {
510 struct mlx4_db_pgdir *pgdir;
511 struct mlx4_ib_user_db_page *user_page;
512 } u;
513 dma_addr_t dma;
514 int index;
515 int order;
516};
517
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700518struct mlx4_hwq_resources {
519 struct mlx4_db db;
520 struct mlx4_mtt mtt;
521 struct mlx4_buf buf;
522};
523
Roland Dreier225c7b12007-05-08 18:00:38 -0700524struct mlx4_mr {
525 struct mlx4_mtt mtt;
526 u64 iova;
527 u64 size;
528 u32 key;
529 u32 pd;
530 u32 access;
531 int enabled;
532};
533
Shani Michaeli804d6a82013-02-06 16:19:14 +0000534enum mlx4_mw_type {
535 MLX4_MW_TYPE_1 = 1,
536 MLX4_MW_TYPE_2 = 2,
537};
538
539struct mlx4_mw {
540 u32 key;
541 u32 pd;
542 enum mlx4_mw_type type;
543 int enabled;
544};
545
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300546struct mlx4_fmr {
547 struct mlx4_mr mr;
548 struct mlx4_mpt_entry *mpt;
549 __be64 *mtts;
550 dma_addr_t dma_handle;
551 int max_pages;
552 int max_maps;
553 int maps;
554 u8 page_shift;
555};
556
Roland Dreier225c7b12007-05-08 18:00:38 -0700557struct mlx4_uar {
558 unsigned long pfn;
559 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000560 struct list_head bf_list;
561 unsigned free_bf_bmap;
562 void __iomem *map;
563 void __iomem *bf_map;
564};
565
566struct mlx4_bf {
567 unsigned long offset;
568 int buf_size;
569 struct mlx4_uar *uar;
570 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700571};
572
573struct mlx4_cq {
574 void (*comp) (struct mlx4_cq *);
575 void (*event) (struct mlx4_cq *, enum mlx4_event);
576
577 struct mlx4_uar *uar;
578
579 u32 cons_index;
580
Yuval Atias2eacc232014-05-14 12:15:10 +0300581 u16 irq;
Roland Dreier225c7b12007-05-08 18:00:38 -0700582 __be32 *set_ci_db;
583 __be32 *arm_db;
584 int arm_sn;
585
586 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800587 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700588
589 atomic_t refcount;
590 struct completion free;
591};
592
593struct mlx4_qp {
594 void (*event) (struct mlx4_qp *, enum mlx4_event);
595
596 int qpn;
597
598 atomic_t refcount;
599 struct completion free;
600};
601
602struct mlx4_srq {
603 void (*event) (struct mlx4_srq *, enum mlx4_event);
604
605 int srqn;
606 int max;
607 int max_gs;
608 int wqe_shift;
609
610 atomic_t refcount;
611 struct completion free;
612};
613
614struct mlx4_av {
615 __be32 port_pd;
616 u8 reserved1;
617 u8 g_slid;
618 __be16 dlid;
619 u8 reserved2;
620 u8 gid_index;
621 u8 stat_rate;
622 u8 hop_limit;
623 __be32 sl_tclass_flowlabel;
624 u8 dgid[16];
625};
626
Eli Cohenfa417f72010-10-24 21:08:52 -0700627struct mlx4_eth_av {
628 __be32 port_pd;
629 u8 reserved1;
630 u8 smac_idx;
631 u16 reserved2;
632 u8 reserved3;
633 u8 gid_index;
634 u8 stat_rate;
635 u8 hop_limit;
636 __be32 sl_tclass_flowlabel;
637 u8 dgid[16];
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200638 u8 s_mac[6];
639 u8 reserved4[2];
Eli Cohenfa417f72010-10-24 21:08:52 -0700640 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700641 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700642};
643
644union mlx4_ext_av {
645 struct mlx4_av ib;
646 struct mlx4_eth_av eth;
647};
648
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000649struct mlx4_counter {
650 u8 reserved1[3];
651 u8 counter_mode;
652 __be32 num_ifc;
653 u32 reserved2[2];
654 __be64 rx_frames;
655 __be64 rx_bytes;
656 __be64 tx_frames;
657 __be64 tx_bytes;
658};
659
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200660struct mlx4_quotas {
661 int qp;
662 int cq;
663 int srq;
664 int mpt;
665 int mtt;
666 int counter;
667 int xrcd;
668};
669
Matan Barak1ab95d372014-03-19 18:11:50 +0200670struct mlx4_vf_dev {
671 u8 min_port;
672 u8 n_ports;
673};
674
Roland Dreier225c7b12007-05-08 18:00:38 -0700675struct mlx4_dev {
676 struct pci_dev *pdev;
677 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000678 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700679 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000680 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200681 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700682 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000683 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200684 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000685 int num_vfs;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200686 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000687 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000688 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
689 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Matan Barak1ab95d372014-03-19 18:11:50 +0200690 struct mlx4_vf_dev *dev_vfs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700691};
692
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300693struct mlx4_eqe {
694 u8 reserved1;
695 u8 type;
696 u8 reserved2;
697 u8 subtype;
698 union {
699 u32 raw[6];
700 struct {
701 __be32 cqn;
702 } __packed comp;
703 struct {
704 u16 reserved1;
705 __be16 token;
706 u32 reserved2;
707 u8 reserved3[3];
708 u8 status;
709 __be64 out_param;
710 } __packed cmd;
711 struct {
712 __be32 qpn;
713 } __packed qp;
714 struct {
715 __be32 srqn;
716 } __packed srq;
717 struct {
718 __be32 cqn;
719 u32 reserved1;
720 u8 reserved2[3];
721 u8 syndrome;
722 } __packed cq_err;
723 struct {
724 u32 reserved1[2];
725 __be32 port;
726 } __packed port_change;
727 struct {
728 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
729 u32 reserved;
730 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
731 } __packed comm_channel_arm;
732 struct {
733 u8 port;
734 u8 reserved[3];
735 __be64 mac;
736 } __packed mac_update;
737 struct {
738 __be32 slave_id;
739 } __packed flr_event;
740 struct {
741 __be16 current_temperature;
742 __be16 warning_threshold;
743 } __packed warming;
744 struct {
745 u8 reserved[3];
746 u8 port;
747 union {
748 struct {
749 __be16 mstr_sm_lid;
750 __be16 port_lid;
751 __be32 changed_attr;
752 u8 reserved[3];
753 u8 mstr_sm_sl;
754 __be64 gid_prefix;
755 } __packed port_info;
756 struct {
757 __be32 block_ptr;
758 __be32 tbl_entries_mask;
759 } __packed tbl_change_info;
760 } params;
761 } __packed port_mgmt_change;
762 } event;
763 u8 slave_id;
764 u8 reserved3[2];
765 u8 owner;
766} __packed;
767
Roland Dreier225c7b12007-05-08 18:00:38 -0700768struct mlx4_init_port_param {
769 int set_guid0;
770 int set_node_guid;
771 int set_si_guid;
772 u16 mtu;
773 int port_width_cap;
774 u16 vl_cap;
775 u16 max_gid;
776 u16 max_pkey;
777 u64 guid0;
778 u64 node_guid;
779 u64 si_guid;
780};
781
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700782#define mlx4_foreach_port(port, dev, type) \
783 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000784 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700785
Jack Morgenstein026149c2012-08-03 08:40:55 +0000786#define mlx4_foreach_non_ib_transport_port(port, dev) \
787 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
788 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
789
Jack Morgenstein65dab252011-12-13 04:10:41 +0000790#define mlx4_foreach_ib_transport_port(port, dev) \
791 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
792 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
793 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700794
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300795#define MLX4_INVALID_SLAVE_ID 0xFF
796
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300797void handle_port_mgmt_change_event(struct work_struct *work);
798
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300799static inline int mlx4_master_func_num(struct mlx4_dev *dev)
800{
801 return dev->caps.function;
802}
803
Jack Morgenstein623ed842011-12-13 04:10:33 +0000804static inline int mlx4_is_master(struct mlx4_dev *dev)
805{
806 return dev->flags & MLX4_FLAG_MASTER;
807}
808
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200809static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
810{
811 return dev->phys_caps.base_sqpn + 8 +
812 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
813}
814
Jack Morgenstein623ed842011-12-13 04:10:33 +0000815static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
816{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000817 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000818 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
819}
820
821static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
822{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000823 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000824
Jack Morgenstein47605df2012-08-03 08:40:57 +0000825 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000826 return 1;
827
828 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000829}
830
831static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
832{
833 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
834}
835
836static inline int mlx4_is_slave(struct mlx4_dev *dev)
837{
838 return dev->flags & MLX4_FLAG_SLAVE;
839}
Eli Cohenfa417f72010-10-24 21:08:52 -0700840
Roland Dreier225c7b12007-05-08 18:00:38 -0700841int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
Jiri Kosina40f22872014-05-11 15:15:12 +0300842 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700843void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800844static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
845{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200846 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800847 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800848 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800849 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800850 (offset & (PAGE_SIZE - 1));
851}
Roland Dreier225c7b12007-05-08 18:00:38 -0700852
853int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
854void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700855int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
856void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700857
858int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
859void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200860int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000861void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700862
863int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
864 struct mlx4_mtt *mtt);
865void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
866u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
867
868int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
869 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000870int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700871int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000872int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
873 struct mlx4_mw *mw);
874void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
875int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700876int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
877 int start_index, int npages, u64 *page_list);
878int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jiri Kosina40f22872014-05-11 15:15:12 +0300879 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700880
Jiri Kosina40f22872014-05-11 15:15:12 +0300881int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
882 gfp_t gfp);
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700883void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
884
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700885int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
886 int size, int max_direct);
887void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
888 int size);
889
Roland Dreier225c7b12007-05-08 18:00:38 -0700890int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700891 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000892 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700893void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
894
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700895int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
896void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
897
Jiri Kosina40f22872014-05-11 15:15:12 +0300898int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
899 gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700900void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
901
Sean Hefty18abd5e2011-06-02 10:43:26 -0700902int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
903 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700904void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
905int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300906int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700907
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700908int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700909int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
910
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000911int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
912 int block_mcast_loopback, enum mlx4_protocol prot);
913int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
914 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700915int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000916 u8 port, int block_mcast_loopback,
917 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000918int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000919 enum mlx4_protocol protocol, u64 reg_id);
920
921enum {
922 MLX4_DOMAIN_UVERBS = 0x1000,
923 MLX4_DOMAIN_ETHTOOL = 0x2000,
924 MLX4_DOMAIN_RFS = 0x3000,
925 MLX4_DOMAIN_NIC = 0x5000,
926};
927
928enum mlx4_net_trans_rule_id {
929 MLX4_NET_TRANS_RULE_ID_ETH = 0,
930 MLX4_NET_TRANS_RULE_ID_IB,
931 MLX4_NET_TRANS_RULE_ID_IPV6,
932 MLX4_NET_TRANS_RULE_ID_IPV4,
933 MLX4_NET_TRANS_RULE_ID_TCP,
934 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200935 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000936 MLX4_NET_TRANS_RULE_NUM, /* should be last */
937};
938
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000939extern const u16 __sw_id_hw[];
940
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000941static inline int map_hw_to_sw_id(u16 header_id)
942{
943
944 int i;
945 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
946 if (header_id == __sw_id_hw[i])
947 return i;
948 }
949 return -EINVAL;
950}
951
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000952enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +0000953 MLX4_FS_REGULAR = 1,
954 MLX4_FS_ALL_DEFAULT,
955 MLX4_FS_MC_DEFAULT,
956 MLX4_FS_UC_SNIFFER,
957 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +0000958 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000959};
960
961struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -0700962 u8 dst_mac[ETH_ALEN];
963 u8 dst_mac_msk[ETH_ALEN];
964 u8 src_mac[ETH_ALEN];
965 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000966 u8 ether_type_enable;
967 __be16 ether_type;
968 __be16 vlan_id_msk;
969 __be16 vlan_id;
970};
971
972struct mlx4_spec_tcp_udp {
973 __be16 dst_port;
974 __be16 dst_port_msk;
975 __be16 src_port;
976 __be16 src_port_msk;
977};
978
979struct mlx4_spec_ipv4 {
980 __be32 dst_ip;
981 __be32 dst_ip_msk;
982 __be32 src_ip;
983 __be32 src_ip_msk;
984};
985
986struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +0000987 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000988 __be32 qpn_msk;
989 u8 dst_gid[16];
990 u8 dst_gid_msk[16];
991};
992
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200993struct mlx4_spec_vxlan {
994 __be32 vni;
995 __be32 vni_mask;
996
997};
998
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000999struct mlx4_spec_list {
1000 struct list_head list;
1001 enum mlx4_net_trans_rule_id id;
1002 union {
1003 struct mlx4_spec_eth eth;
1004 struct mlx4_spec_ib ib;
1005 struct mlx4_spec_ipv4 ipv4;
1006 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001007 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001008 };
1009};
1010
1011enum mlx4_net_trans_hw_rule_queue {
1012 MLX4_NET_TRANS_Q_FIFO,
1013 MLX4_NET_TRANS_Q_LIFO,
1014};
1015
1016struct mlx4_net_trans_rule {
1017 struct list_head list;
1018 enum mlx4_net_trans_hw_rule_queue queue_mode;
1019 bool exclusive;
1020 bool allow_loopback;
1021 enum mlx4_net_trans_promisc_mode promisc_mode;
1022 u8 port;
1023 u16 priority;
1024 u32 qpn;
1025};
1026
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001027struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001028 __be16 prio;
1029 u8 type;
1030 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001031 u8 rsvd1;
1032 u8 funcid;
1033 u8 vep;
1034 u8 port;
1035 __be32 qpn;
1036 __be32 rsvd2;
1037};
1038
1039struct mlx4_net_trans_rule_hw_ib {
1040 u8 size;
1041 u8 rsvd1;
1042 __be16 id;
1043 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001044 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001045 __be32 qpn_mask;
1046 u8 dst_gid[16];
1047 u8 dst_gid_msk[16];
1048} __packed;
1049
1050struct mlx4_net_trans_rule_hw_eth {
1051 u8 size;
1052 u8 rsvd;
1053 __be16 id;
1054 u8 rsvd1[6];
1055 u8 dst_mac[6];
1056 u16 rsvd2;
1057 u8 dst_mac_msk[6];
1058 u16 rsvd3;
1059 u8 src_mac[6];
1060 u16 rsvd4;
1061 u8 src_mac_msk[6];
1062 u8 rsvd5;
1063 u8 ether_type_enable;
1064 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001065 __be16 vlan_tag_msk;
1066 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001067} __packed;
1068
1069struct mlx4_net_trans_rule_hw_tcp_udp {
1070 u8 size;
1071 u8 rsvd;
1072 __be16 id;
1073 __be16 rsvd1[3];
1074 __be16 dst_port;
1075 __be16 rsvd2;
1076 __be16 dst_port_msk;
1077 __be16 rsvd3;
1078 __be16 src_port;
1079 __be16 rsvd4;
1080 __be16 src_port_msk;
1081} __packed;
1082
1083struct mlx4_net_trans_rule_hw_ipv4 {
1084 u8 size;
1085 u8 rsvd;
1086 __be16 id;
1087 __be32 rsvd1;
1088 __be32 dst_ip;
1089 __be32 dst_ip_msk;
1090 __be32 src_ip;
1091 __be32 src_ip_msk;
1092} __packed;
1093
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001094struct mlx4_net_trans_rule_hw_vxlan {
1095 u8 size;
1096 u8 rsvd;
1097 __be16 id;
1098 __be32 rsvd1;
1099 __be32 vni;
1100 __be32 vni_mask;
1101} __packed;
1102
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001103struct _rule_hw {
1104 union {
1105 struct {
1106 u8 size;
1107 u8 rsvd;
1108 __be16 id;
1109 };
1110 struct mlx4_net_trans_rule_hw_eth eth;
1111 struct mlx4_net_trans_rule_hw_ib ib;
1112 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1113 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001114 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001115 };
1116};
1117
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001118enum {
1119 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1120 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1121 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1122 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1123 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1124};
1125
1126
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001127int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1128 enum mlx4_net_trans_promisc_mode mode);
1129int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1130 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001131int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1132int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1133int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1134int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1135int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001136
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001137int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1138void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001139int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1140int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +00001141void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001142int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1143 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1144int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1145 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001146int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1147int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1148 u8 *pg, u16 *ratelimit);
Or Gerlitz1b136de2014-03-27 14:02:04 +02001149int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001150int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001151int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001152int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001153void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001154
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001155int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1156 int npages, u64 iova, u32 *lkey, u32 *rkey);
1157int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1158 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1159int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1160void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1161 u32 *lkey, u32 *rkey);
1162int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1163int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001164int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001165int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1166 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001167void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001168
Amir Vadai35f6f452014-06-29 11:54:55 +03001169int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1170
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001171int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001172int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1173int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1174
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001175int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1176void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1177
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001178int mlx4_flow_attach(struct mlx4_dev *dev,
1179 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1180int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001181int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1182 enum mlx4_net_trans_promisc_mode flow_type);
1183int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1184 enum mlx4_net_trans_rule_id id);
1185int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001186
Jack Morgenstein54679e12012-08-03 08:40:43 +00001187void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1188 int i, int val);
1189
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001190int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1191
Jack Morgenstein993c4012012-08-03 08:40:48 +00001192int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1193int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1194int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1195int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1196int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1197enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1198int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1199
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001200void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1201__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein9cd59352014-03-12 12:00:38 +02001202
1203int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1204 int *slave_id);
1205int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1206 u8 *gid);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001207
Matan Barak4de65802013-11-07 15:25:14 +02001208int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1209 u32 max_range_qpn);
1210
Amir Vadaiec693d42013-04-23 06:06:49 +00001211cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1212
Matan Barakf74462a2014-03-19 18:11:51 +02001213struct mlx4_active_ports {
1214 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1215};
1216/* Returns a bitmap of the physical ports which are assigned to slave */
1217struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1218
1219/* Returns the physical port that represents the virtual port of the slave, */
1220/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1221/* mapping is returned. */
1222int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1223
1224struct mlx4_slaves_pport {
1225 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1226};
1227/* Returns a bitmap of all slaves that are assigned to port. */
1228struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1229 int port);
1230
1231/* Returns a bitmap of all slaves that are assigned exactly to all the */
1232/* the ports that are set in crit_ports. */
1233struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1234 struct mlx4_dev *dev,
1235 const struct mlx4_active_ports *crit_ports);
1236
1237/* Returns the slave's virtual port that represents the physical port. */
1238int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1239
Matan Barak449fc482014-03-19 18:11:52 +02001240int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
Or Gerlitzd18f1412014-03-27 14:02:03 +02001241
1242int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
Jack Morgenstein97982f52014-05-29 16:31:02 +03001243int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03001244int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1245int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1246 int enable);
Roland Dreier225c7b12007-05-08 18:00:38 -07001247#endif /* MLX4_DEVICE_H */