blob: 86d564a640bb80f8adf1dc961637907592530da4 [file] [log] [blame]
Hiroshi DOYU340a6142006-12-07 15:43:59 -08001/*
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07002 * Mailbox reservation modules for OMAP2/3
Hiroshi DOYU340a6142006-12-07 15:43:59 -08003 *
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07004 * Copyright (C) 2006-2009 Nokia Corporation
Hiroshi DOYU340a6142006-12-07 15:43:59 -08005 * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07006 * and Paul Mundt
Hiroshi DOYU340a6142006-12-07 15:43:59 -08007 *
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
11 */
12
Hiroshi DOYU340a6142006-12-07 15:43:59 -080013#include <linux/clk.h>
14#include <linux/err.h>
15#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010016#include <linux/io.h>
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080017#include <linux/pm_runtime.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070018#include <plat/mailbox.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010019#include <mach/irqs.h>
Hiroshi DOYU340a6142006-12-07 15:43:59 -080020
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070021#define MAILBOX_REVISION 0x000
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070022#define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
23#define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
24#define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
25#define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
26#define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
27
C A Subramaniam5f00ec62009-11-22 10:11:22 -080028#define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 10 * (u))
29#define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 10 * (u))
30#define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 10 * (u))
31
32#define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
33#define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
Hiroshi DOYU340a6142006-12-07 15:43:59 -080034
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070035#define MBOX_REG_SIZE 0x120
C A Subramaniam5f00ec62009-11-22 10:11:22 -080036
37#define OMAP4_MBOX_REG_SIZE 0x130
38
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070039#define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
C A Subramaniam5f00ec62009-11-22 10:11:22 -080040#define OMAP4_MBOX_NR_REGS (OMAP4_MBOX_REG_SIZE / sizeof(u32))
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070041
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070042static void __iomem *mbox_base;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080043
Hiroshi DOYU340a6142006-12-07 15:43:59 -080044struct omap_mbox2_fifo {
45 unsigned long msg;
46 unsigned long fifo_stat;
47 unsigned long msg_stat;
48};
49
50struct omap_mbox2_priv {
51 struct omap_mbox2_fifo tx_fifo;
52 struct omap_mbox2_fifo rx_fifo;
53 unsigned long irqenable;
54 unsigned long irqstatus;
55 u32 newmsg_bit;
56 u32 notfull_bit;
C A Subramaniam5f00ec62009-11-22 10:11:22 -080057 u32 ctx[OMAP4_MBOX_NR_REGS];
58 unsigned long irqdisable;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080059};
60
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030061static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
62 omap_mbox_type_t irq);
63
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070064static inline unsigned int mbox_read_reg(size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080065{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070066 return __raw_readl(mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080067}
68
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070069static inline void mbox_write_reg(u32 val, size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080070{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070071 __raw_writel(val, mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080072}
73
74/* Mailbox H/W preparations */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030075static int omap2_mbox_startup(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080076{
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070077 u32 l;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080078
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080079 pm_runtime_enable(mbox->dev->parent);
80 pm_runtime_get_sync(mbox->dev->parent);
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070081
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070082 l = mbox_read_reg(MAILBOX_REVISION);
Felipe Contreras909f9dc2010-06-11 15:51:37 +000083 pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070084
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030085 omap2_mbox_enable_irq(mbox, IRQ_RX);
86
Hiroshi DOYU340a6142006-12-07 15:43:59 -080087 return 0;
88}
89
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030090static void omap2_mbox_shutdown(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080091{
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080092 pm_runtime_put_sync(mbox->dev->parent);
93 pm_runtime_disable(mbox->dev->parent);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080094}
95
96/* Mailbox FIFO handle functions */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030097static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080098{
99 struct omap_mbox2_fifo *fifo =
100 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
101 return (mbox_msg_t) mbox_read_reg(fifo->msg);
102}
103
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300104static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800105{
106 struct omap_mbox2_fifo *fifo =
107 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
108 mbox_write_reg(msg, fifo->msg);
109}
110
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300111static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800112{
113 struct omap_mbox2_fifo *fifo =
114 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
115 return (mbox_read_reg(fifo->msg_stat) == 0);
116}
117
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300118static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800119{
120 struct omap_mbox2_fifo *fifo =
121 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800122 return mbox_read_reg(fifo->fifo_stat);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800123}
124
125/* Mailbox IRQ handle functions */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300126static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800127 omap_mbox_type_t irq)
128{
matt mooneyb45b5012010-09-27 19:04:32 -0700129 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800130 u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
131
132 l = mbox_read_reg(p->irqenable);
133 l |= bit;
134 mbox_write_reg(l, p->irqenable);
135}
136
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300137static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800138 omap_mbox_type_t irq)
139{
matt mooneyb45b5012010-09-27 19:04:32 -0700140 struct omap_mbox2_priv *p = mbox->priv;
Hari Kanigeri525a1132011-03-02 22:14:18 +0000141 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
142
143 if (!cpu_is_omap44xx())
144 bit = mbox_read_reg(p->irqdisable) & ~bit;
145
146 mbox_write_reg(bit, p->irqdisable);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800147}
148
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300149static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800150 omap_mbox_type_t irq)
151{
matt mooneyb45b5012010-09-27 19:04:32 -0700152 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800153 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
154
155 mbox_write_reg(bit, p->irqstatus);
Hiroshi DOYU88288802009-09-24 16:23:10 -0700156
157 /* Flush posted write for irq status to avoid spurious interrupts */
158 mbox_read_reg(p->irqstatus);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800159}
160
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300161static int omap2_mbox_is_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800162 omap_mbox_type_t irq)
163{
matt mooneyb45b5012010-09-27 19:04:32 -0700164 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800165 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
166 u32 enable = mbox_read_reg(p->irqenable);
167 u32 status = mbox_read_reg(p->irqstatus);
168
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800169 return (int)(enable & status & bit);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800170}
171
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700172static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
173{
174 int i;
175 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800176 int nr_regs;
177 if (cpu_is_omap44xx())
178 nr_regs = OMAP4_MBOX_NR_REGS;
179 else
180 nr_regs = MBOX_NR_REGS;
181 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700182 p->ctx[i] = mbox_read_reg(i * sizeof(u32));
183
184 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
185 i, p->ctx[i]);
186 }
187}
188
189static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
190{
191 int i;
192 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800193 int nr_regs;
194 if (cpu_is_omap44xx())
195 nr_regs = OMAP4_MBOX_NR_REGS;
196 else
197 nr_regs = MBOX_NR_REGS;
198 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700199 mbox_write_reg(p->ctx[i], i * sizeof(u32));
200
201 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
202 i, p->ctx[i]);
203 }
204}
205
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800206static struct omap_mbox_ops omap2_mbox_ops = {
207 .type = OMAP_MBOX_TYPE2,
208 .startup = omap2_mbox_startup,
209 .shutdown = omap2_mbox_shutdown,
210 .fifo_read = omap2_mbox_fifo_read,
211 .fifo_write = omap2_mbox_fifo_write,
212 .fifo_empty = omap2_mbox_fifo_empty,
213 .fifo_full = omap2_mbox_fifo_full,
214 .enable_irq = omap2_mbox_enable_irq,
215 .disable_irq = omap2_mbox_disable_irq,
216 .ack_irq = omap2_mbox_ack_irq,
217 .is_irq = omap2_mbox_is_irq,
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700218 .save_ctx = omap2_mbox_save_ctx,
219 .restore_ctx = omap2_mbox_restore_ctx,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800220};
221
222/*
223 * MAILBOX 0: ARM -> DSP,
224 * MAILBOX 1: ARM <- DSP.
225 * MAILBOX 2: ARM -> IVA,
226 * MAILBOX 3: ARM <- IVA.
227 */
228
229/* FIXME: the following structs should be filled automatically by the user id */
Felipe Contreras07d65d82010-06-11 15:51:38 +0000230
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500231#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP2)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800232/* DSP */
233static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
234 .tx_fifo = {
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700235 .msg = MAILBOX_MESSAGE(0),
236 .fifo_stat = MAILBOX_FIFOSTATUS(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800237 },
238 .rx_fifo = {
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700239 .msg = MAILBOX_MESSAGE(1),
240 .msg_stat = MAILBOX_MSGSTATUS(1),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800241 },
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700242 .irqenable = MAILBOX_IRQENABLE(0),
243 .irqstatus = MAILBOX_IRQSTATUS(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800244 .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
245 .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800246 .irqdisable = MAILBOX_IRQENABLE(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800247};
248
Felipe Contreras07d65d82010-06-11 15:51:38 +0000249struct omap_mbox mbox_dsp_info = {
250 .name = "dsp",
251 .ops = &omap2_mbox_ops,
252 .priv = &omap2_mbox_dsp_priv,
253};
Felipe Contreras14476bd2010-06-11 15:51:47 +0000254#endif
Felipe Contreras07d65d82010-06-11 15:51:38 +0000255
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500256#if defined(CONFIG_ARCH_OMAP3)
Felipe Contreras898ee752010-06-11 15:51:45 +0000257struct omap_mbox *omap3_mboxes[] = { &mbox_dsp_info, NULL };
Felipe Contreras14476bd2010-06-11 15:51:47 +0000258#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000259
Tony Lindgren59b479e2011-01-27 16:39:40 -0800260#if defined(CONFIG_SOC_OMAP2420)
Felipe Contreras07d65d82010-06-11 15:51:38 +0000261/* IVA */
262static struct omap_mbox2_priv omap2_mbox_iva_priv = {
263 .tx_fifo = {
264 .msg = MAILBOX_MESSAGE(2),
265 .fifo_stat = MAILBOX_FIFOSTATUS(2),
266 },
267 .rx_fifo = {
268 .msg = MAILBOX_MESSAGE(3),
269 .msg_stat = MAILBOX_MSGSTATUS(3),
270 },
271 .irqenable = MAILBOX_IRQENABLE(3),
272 .irqstatus = MAILBOX_IRQSTATUS(3),
273 .notfull_bit = MAILBOX_IRQ_NOTFULL(2),
274 .newmsg_bit = MAILBOX_IRQ_NEWMSG(3),
275 .irqdisable = MAILBOX_IRQENABLE(3),
276};
277
278static struct omap_mbox mbox_iva_info = {
279 .name = "iva",
280 .ops = &omap2_mbox_ops,
281 .priv = &omap2_mbox_iva_priv,
282};
Felipe Contreras898ee752010-06-11 15:51:45 +0000283
Kevin Hilmaneca83252011-02-11 19:56:42 +0000284struct omap_mbox *omap2_mboxes[] = { &mbox_dsp_info, &mbox_iva_info, NULL };
Felipe Contreras07d65d82010-06-11 15:51:38 +0000285#endif
286
Felipe Contreras14476bd2010-06-11 15:51:47 +0000287#if defined(CONFIG_ARCH_OMAP4)
Felipe Contreras07d65d82010-06-11 15:51:38 +0000288/* OMAP4 */
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800289static struct omap_mbox2_priv omap2_mbox_1_priv = {
290 .tx_fifo = {
291 .msg = MAILBOX_MESSAGE(0),
292 .fifo_stat = MAILBOX_FIFOSTATUS(0),
293 },
294 .rx_fifo = {
295 .msg = MAILBOX_MESSAGE(1),
296 .msg_stat = MAILBOX_MSGSTATUS(1),
297 },
298 .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
299 .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
300 .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
301 .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
302 .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
303};
304
305struct omap_mbox mbox_1_info = {
306 .name = "mailbox-1",
307 .ops = &omap2_mbox_ops,
308 .priv = &omap2_mbox_1_priv,
309};
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800310
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800311static struct omap_mbox2_priv omap2_mbox_2_priv = {
312 .tx_fifo = {
313 .msg = MAILBOX_MESSAGE(3),
314 .fifo_stat = MAILBOX_FIFOSTATUS(3),
315 },
316 .rx_fifo = {
317 .msg = MAILBOX_MESSAGE(2),
318 .msg_stat = MAILBOX_MSGSTATUS(2),
319 },
320 .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
321 .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
322 .notfull_bit = MAILBOX_IRQ_NOTFULL(3),
323 .newmsg_bit = MAILBOX_IRQ_NEWMSG(2),
324 .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
325};
326
327struct omap_mbox mbox_2_info = {
328 .name = "mailbox-2",
329 .ops = &omap2_mbox_ops,
330 .priv = &omap2_mbox_2_priv,
331};
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800332
Felipe Contreras898ee752010-06-11 15:51:45 +0000333struct omap_mbox *omap4_mboxes[] = { &mbox_1_info, &mbox_2_info, NULL };
Felipe Contreras14476bd2010-06-11 15:51:47 +0000334#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000335
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700336static int __devinit omap2_mbox_probe(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800337{
Felipe Contreras898ee752010-06-11 15:51:45 +0000338 struct resource *mem;
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700339 int ret;
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000340 struct omap_mbox **list;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800341
Felipe Contreras14476bd2010-06-11 15:51:47 +0000342 if (false)
343 ;
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500344#if defined(CONFIG_ARCH_OMAP3)
345 else if (cpu_is_omap34xx()) {
Felipe Contreras898ee752010-06-11 15:51:45 +0000346 list = omap3_mboxes;
347
Felipe Contreras69dbf852011-02-24 12:51:33 -0800348 list[0]->irq = platform_get_irq(pdev, 0);
Felipe Contreras898ee752010-06-11 15:51:45 +0000349 }
Felipe Contreras14476bd2010-06-11 15:51:47 +0000350#endif
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500351#if defined(CONFIG_ARCH_OMAP2)
352 else if (cpu_is_omap2430()) {
353 list = omap2_mboxes;
354
Felipe Contreras69dbf852011-02-24 12:51:33 -0800355 list[0]->irq = platform_get_irq(pdev, 0);
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500356 } else if (cpu_is_omap2420()) {
Felipe Contreras898ee752010-06-11 15:51:45 +0000357 list = omap2_mboxes;
358
359 list[0]->irq = platform_get_irq_byname(pdev, "dsp");
360 list[1]->irq = platform_get_irq_byname(pdev, "iva");
361 }
362#endif
Felipe Contreras14476bd2010-06-11 15:51:47 +0000363#if defined(CONFIG_ARCH_OMAP4)
Felipe Contreras898ee752010-06-11 15:51:45 +0000364 else if (cpu_is_omap44xx()) {
365 list = omap4_mboxes;
366
Felipe Contreras69dbf852011-02-24 12:51:33 -0800367 list[0]->irq = list[1]->irq = platform_get_irq(pdev, 0);
Felipe Contreras898ee752010-06-11 15:51:45 +0000368 }
Felipe Contreras14476bd2010-06-11 15:51:47 +0000369#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000370 else {
371 pr_err("%s: platform not supported\n", __func__);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800372 return -ENODEV;
373 }
Felipe Contreras898ee752010-06-11 15:51:45 +0000374
375 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
376 mbox_base = ioremap(mem->start, resource_size(mem));
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700377 if (!mbox_base)
378 return -ENOMEM;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800379
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000380 ret = omap_mbox_register(&pdev->dev, list);
381 if (ret) {
382 iounmap(mbox_base);
383 return ret;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800384 }
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800385
Omar Ramirez Luna5d783732010-12-01 14:15:08 -0600386 return 0;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800387}
388
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700389static int __devexit omap2_mbox_remove(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800390{
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000391 omap_mbox_unregister();
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700392 iounmap(mbox_base);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800393 return 0;
394}
395
396static struct platform_driver omap2_mbox_driver = {
397 .probe = omap2_mbox_probe,
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700398 .remove = __devexit_p(omap2_mbox_remove),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800399 .driver = {
Felipe Contrerasd7427092010-06-11 15:51:48 +0000400 .name = "omap-mailbox",
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800401 },
402};
403
404static int __init omap2_mbox_init(void)
405{
406 return platform_driver_register(&omap2_mbox_driver);
407}
408
409static void __exit omap2_mbox_exit(void)
410{
411 platform_driver_unregister(&omap2_mbox_driver);
412}
413
414module_init(omap2_mbox_init);
415module_exit(omap2_mbox_exit);
416
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700417MODULE_LICENSE("GPL v2");
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800418MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
Ohad Ben-Cohenf3753252010-05-05 15:33:07 +0000419MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>");
420MODULE_AUTHOR("Paul Mundt");
Felipe Contrerasd7427092010-06-11 15:51:48 +0000421MODULE_ALIAS("platform:omap2-mailbox");