blob: aa4116e9452f725e0f63241cfc083576c665be19 [file] [log] [blame]
Andrew Victor907d6de2006-06-20 19:30:19 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/pm.c
Andrew Victor907d6de2006-06-20 19:30:19 +01003 * AT91 Power Management
4 *
5 * Copyright (C) 2005 David Brownell
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
Russell King2f8163b2011-07-26 10:53:52 +010013#include <linux/gpio.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070014#include <linux/suspend.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010015#include <linux/sched.h>
16#include <linux/proc_fs.h>
Alexandre Bellonid2e46792015-01-15 15:59:25 +010017#include <linux/genalloc.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010018#include <linux/interrupt.h>
19#include <linux/sysfs.h>
20#include <linux/module.h>
Alexandre Bellonif5598d32015-01-15 15:59:24 +010021#include <linux/of.h>
Alexandre Bellonid2e46792015-01-15 15:59:25 +010022#include <linux/of_platform.h>
Alexandre Belloni827de1f2015-01-27 17:38:46 +010023#include <linux/of_address.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010024#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Boris BREZILLON2edb90a2013-10-11 09:37:45 +020026#include <linux/clk/at91_pmc.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010027
Andrew Victor907d6de2006-06-20 19:30:19 +010028#include <asm/irq.h>
Arun Sharma600634972011-07-26 16:09:06 -070029#include <linux/atomic.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010030#include <asm/mach/time.h>
31#include <asm/mach/irq.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010032
Russell Kinga09e64f2008-08-05 16:14:15 +010033#include <mach/cpu.h>
Uwe Kleine-Königac11a1d2013-11-14 10:49:19 +010034#include <mach/hardware.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010035
36#include "generic.h"
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010037#include "pm.h"
Andrew Victor907d6de2006-06-20 19:30:19 +010038
Alexandre Bellonif5598d32015-01-15 15:59:24 +010039static struct {
40 unsigned long uhp_udp_mask;
41 int memctrl;
42} at91_pm_data;
43
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020044static void (*at91_pm_standby)(void);
Alexandre Belloni827de1f2015-01-27 17:38:46 +010045void __iomem *at91_ramc_base[2];
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020046
Andrew Victor907d6de2006-06-20 19:30:19 +010047static int at91_pm_valid_state(suspend_state_t state)
48{
49 switch (state) {
50 case PM_SUSPEND_ON:
51 case PM_SUSPEND_STANDBY:
52 case PM_SUSPEND_MEM:
53 return 1;
54
55 default:
56 return 0;
57 }
58}
59
60
61static suspend_state_t target_state;
62
63/*
64 * Called after processes are frozen, but before we shutdown devices.
65 */
Rafael J. Wysockic697eec2008-01-08 00:04:17 +010066static int at91_pm_begin(suspend_state_t state)
Andrew Victor907d6de2006-06-20 19:30:19 +010067{
68 target_state = state;
69 return 0;
70}
71
72/*
73 * Verify that all the clocks are correct before entering
74 * slow-clock mode.
75 */
76static int at91_pm_verify_clocks(void)
77{
78 unsigned long scsr;
79 int i;
80
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +080081 scsr = at91_pmc_read(AT91_PMC_SCSR);
Andrew Victor907d6de2006-06-20 19:30:19 +010082
83 /* USB must not be using PLLB */
Alexandre Bellonif5598d32015-01-15 15:59:24 +010084 if ((scsr & at91_pm_data.uhp_udp_mask) != 0) {
85 pr_err("AT91: PM - Suspend-to-RAM with USB still active\n");
86 return 0;
Andrew Victor907d6de2006-06-20 19:30:19 +010087 }
88
Andrew Victor907d6de2006-06-20 19:30:19 +010089 /* PCK0..PCK3 must be disabled, or configured to use clk32k */
90 for (i = 0; i < 4; i++) {
91 u32 css;
92
93 if ((scsr & (AT91_PMC_PCK0 << i)) == 0)
94 continue;
95
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +080096 css = at91_pmc_read(AT91_PMC_PCKR(i)) & AT91_PMC_CSS;
Andrew Victor907d6de2006-06-20 19:30:19 +010097 if (css != AT91_PMC_CSS_SLOW) {
Ryan Mallon7f96b1c2009-04-01 20:33:30 +010098 pr_err("AT91: PM - Suspend-to-RAM with PCK%d src %d\n", i, css);
Andrew Victor907d6de2006-06-20 19:30:19 +010099 return 0;
100 }
101 }
Andrew Victor907d6de2006-06-20 19:30:19 +0100102
103 return 1;
104}
105
106/*
107 * Call this from platform driver suspend() to see how deeply to suspend.
108 * For example, some controllers (like OHCI) need one of the PLL clocks
109 * in order to act as a wakeup source, and those are not available when
110 * going into slow clock mode.
111 *
112 * REVISIT: generalize as clk_will_be_available(clk)? Other platforms have
113 * the very same problem (but not using at91 main_clk), and it'd be better
114 * to add one generic API rather than lots of platform-specific ones.
115 */
116int at91_suspend_entering_slow_clock(void)
117{
118 return (target_state == PM_SUSPEND_MEM);
119}
120EXPORT_SYMBOL(at91_suspend_entering_slow_clock);
121
122
Jean-Christophe PLAGNIOL-VILLARDfb7e1972012-02-22 17:50:55 +0100123static void (*slow_clock)(void __iomem *pmc, void __iomem *ramc0,
124 void __iomem *ramc1, int memctrl);
Andrew Victor907d6de2006-06-20 19:30:19 +0100125
Andrew Victorf5d0f452008-04-02 21:50:16 +0100126#ifdef CONFIG_AT91_SLOW_CLOCK
Jean-Christophe PLAGNIOL-VILLARDfb7e1972012-02-22 17:50:55 +0100127extern void at91_slow_clock(void __iomem *pmc, void __iomem *ramc0,
128 void __iomem *ramc1, int memctrl);
Andrew Victorf5d0f452008-04-02 21:50:16 +0100129extern u32 at91_slow_clock_sz;
130#endif
131
Andrew Victor907d6de2006-06-20 19:30:19 +0100132static int at91_pm_enter(suspend_state_t state)
133{
Arnd Bergmann85c4b312014-12-02 12:08:27 +0100134 at91_pinctrl_gpio_suspend();
Andrew Victor907d6de2006-06-20 19:30:19 +0100135
Andrew Victor907d6de2006-06-20 19:30:19 +0100136 switch (state) {
137 /*
138 * Suspend-to-RAM is like STANDBY plus slow clock mode, so
139 * drivers must suspend more deeply: only the master clock
140 * controller may be using the main oscillator.
141 */
142 case PM_SUSPEND_MEM:
143 /*
144 * Ensure that clocks are in a valid state.
145 */
146 if (!at91_pm_verify_clocks())
147 goto error;
148
149 /*
150 * Enter slow clock mode by switching over to clk32k and
151 * turning off the main oscillator; reverse on wakeup.
152 */
153 if (slow_clock) {
Andrew Victorf5d0f452008-04-02 21:50:16 +0100154#ifdef CONFIG_AT91_SLOW_CLOCK
155 /* copy slow_clock handler to SRAM, and call it */
156 memcpy(slow_clock, at91_slow_clock, at91_slow_clock_sz);
157#endif
Jean-Christophe PLAGNIOL-VILLARDfb7e1972012-02-22 17:50:55 +0100158 slow_clock(at91_pmc_base, at91_ramc_base[0],
Alexandre Bellonif5598d32015-01-15 15:59:24 +0100159 at91_ramc_base[1],
160 at91_pm_data.memctrl);
Andrew Victor907d6de2006-06-20 19:30:19 +0100161 break;
162 } else {
Andrew Victorf5d0f452008-04-02 21:50:16 +0100163 pr_info("AT91: PM - no slow clock mode enabled ...\n");
Andrew Victor907d6de2006-06-20 19:30:19 +0100164 /* FALLTHROUGH leaving master clock alone */
165 }
166
167 /*
168 * STANDBY mode has *all* drivers suspended; ignores irqs not
169 * marked as 'wakeup' event sources; and reduces DRAM power.
170 * But otherwise it's identical to PM_SUSPEND_ON: cpu idle, and
171 * nothing fancy done with main or cpu clocks.
172 */
173 case PM_SUSPEND_STANDBY:
174 /*
175 * NOTE: the Wait-for-Interrupt instruction needs to be
Andrew Victorf5d0f452008-04-02 21:50:16 +0100176 * in icache so no SDRAM accesses are needed until the
177 * wakeup IRQ occurs and self-refresh is terminated.
Nicolas Ferre8aeeda82010-10-22 17:53:39 +0200178 * For ARM 926 based chips, this requirement is weaker
179 * as at91sam9 can access a RAM in self-refresh mode.
Andrew Victor907d6de2006-06-20 19:30:19 +0100180 */
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200181 if (at91_pm_standby)
182 at91_pm_standby();
Andrew Victorf5d0f452008-04-02 21:50:16 +0100183 break;
Andrew Victor907d6de2006-06-20 19:30:19 +0100184
185 case PM_SUSPEND_ON:
Nicolas Ferre8aeeda82010-10-22 17:53:39 +0200186 cpu_do_idle();
Andrew Victor907d6de2006-06-20 19:30:19 +0100187 break;
188
189 default:
190 pr_debug("AT91: PM - bogus suspend state %d\n", state);
191 goto error;
192 }
193
Andrew Victor907d6de2006-06-20 19:30:19 +0100194error:
195 target_state = PM_SUSPEND_ON;
Boris BREZILLON07192602014-07-10 19:14:20 +0200196
Arnd Bergmann85c4b312014-12-02 12:08:27 +0100197 at91_pinctrl_gpio_resume();
Andrew Victor907d6de2006-06-20 19:30:19 +0100198 return 0;
199}
200
Rafael J. Wysockic697eec2008-01-08 00:04:17 +0100201/*
202 * Called right prior to thawing processes.
203 */
204static void at91_pm_end(void)
205{
206 target_state = PM_SUSPEND_ON;
207}
208
Andrew Victor907d6de2006-06-20 19:30:19 +0100209
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100210static const struct platform_suspend_ops at91_pm_ops = {
Rafael J. Wysockic697eec2008-01-08 00:04:17 +0100211 .valid = at91_pm_valid_state,
212 .begin = at91_pm_begin,
213 .enter = at91_pm_enter,
214 .end = at91_pm_end,
Andrew Victor907d6de2006-06-20 19:30:19 +0100215};
216
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200217static struct platform_device at91_cpuidle_device = {
218 .name = "cpuidle-at91",
219};
220
221void at91_pm_set_standby(void (*at91_standby)(void))
222{
223 if (at91_standby) {
224 at91_cpuidle_device.dev.platform_data = at91_standby;
225 at91_pm_standby = at91_standby;
226 }
227}
228
Uwe Kleine-König444d2d32015-02-18 21:19:56 +0100229static const struct of_device_id ramc_ids[] __initconst = {
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100230 { .compatible = "atmel,at91rm9200-sdramc", .data = at91rm9200_standby },
231 { .compatible = "atmel,at91sam9260-sdramc", .data = at91sam9_sdram_standby },
232 { .compatible = "atmel,at91sam9g45-ddramc", .data = at91_ddr_standby },
233 { .compatible = "atmel,sama5d3-ddramc", .data = at91_ddr_standby },
234 { /*sentinel*/ }
235};
236
Uwe Kleine-König444d2d32015-02-18 21:19:56 +0100237static __init void at91_dt_ramc(void)
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100238{
239 struct device_node *np;
240 const struct of_device_id *of_id;
241 int idx = 0;
242 const void *standby = NULL;
243
244 for_each_matching_node_and_match(np, ramc_ids, &of_id) {
245 at91_ramc_base[idx] = of_iomap(np, 0);
246 if (!at91_ramc_base[idx])
247 panic(pr_fmt("unable to map ramc[%d] cpu registers\n"), idx);
248
249 if (!standby)
250 standby = of_id->data;
251
252 idx++;
253 }
254
255 if (!idx)
256 panic(pr_fmt("unable to find compatible ram controller node in dtb\n"));
257
258 if (!standby) {
259 pr_warn("ramc no standby function available\n");
260 return;
261 }
262
263 at91_pm_set_standby(standby);
264}
265
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100266#ifdef CONFIG_AT91_SLOW_CLOCK
267static void __init at91_pm_sram_init(void)
268{
269 struct gen_pool *sram_pool;
270 phys_addr_t sram_pbase;
271 unsigned long sram_base;
272 struct device_node *node;
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100273 struct platform_device *pdev = NULL;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100274
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100275 for_each_compatible_node(node, NULL, "mmio-sram") {
276 pdev = of_find_device_by_node(node);
277 if (pdev) {
278 of_node_put(node);
279 break;
280 }
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100281 }
282
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100283 if (!pdev) {
284 pr_warn("%s: failed to find sram device!\n", __func__);
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100285 return;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100286 }
287
288 sram_pool = dev_get_gen_pool(&pdev->dev);
289 if (!sram_pool) {
290 pr_warn("%s: sram pool unavailable!\n", __func__);
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100291 return;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100292 }
293
294 sram_base = gen_pool_alloc(sram_pool, at91_slow_clock_sz);
295 if (!sram_base) {
296 pr_warn("%s: unable to alloc ocram!\n", __func__);
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100297 return;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100298 }
299
300 sram_pbase = gen_pool_virt_to_phys(sram_pool, sram_base);
301 slow_clock = __arm_ioremap_exec(sram_pbase, at91_slow_clock_sz, false);
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100302}
303#endif
304
305
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100306static void __init at91_pm_init(void)
Andrew Victor907d6de2006-06-20 19:30:19 +0100307{
Andrew Victorf5d0f452008-04-02 21:50:16 +0100308#ifdef CONFIG_AT91_SLOW_CLOCK
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100309 at91_pm_sram_init();
Andrew Victor907d6de2006-06-20 19:30:19 +0100310#endif
311
Andrew Victorf5d0f452008-04-02 21:50:16 +0100312 pr_info("AT91: Power Management%s\n", (slow_clock ? " (with slow clock mode)" : ""));
313
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200314 if (at91_cpuidle_device.dev.platform_data)
315 platform_device_register(&at91_cpuidle_device);
Andrew Victor907d6de2006-06-20 19:30:19 +0100316
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700317 suspend_set_ops(&at91_pm_ops);
Andrew Victor907d6de2006-06-20 19:30:19 +0100318}
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100319
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100320void __init at91rm9200_pm_init(void)
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100321{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100322 at91_dt_ramc();
323
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100324 /*
325 * AT91RM9200 SDRAM low-power mode cannot be used with self-refresh.
326 */
327 at91_ramc_write(0, AT91RM9200_SDRAMC_LPR, 0);
328
329 at91_pm_data.uhp_udp_mask = AT91RM9200_PMC_UHP | AT91RM9200_PMC_UDP;
330 at91_pm_data.memctrl = AT91_MEMCTRL_MC;
331
332 at91_pm_init();
333}
334
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100335void __init at91sam9260_pm_init(void)
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100336{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100337 at91_dt_ramc();
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100338 at91_pm_data.memctrl = AT91_MEMCTRL_SDRAMC;
339 at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP;
340 return at91_pm_init();
341}
342
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100343void __init at91sam9g45_pm_init(void)
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100344{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100345 at91_dt_ramc();
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100346 at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP;
347 at91_pm_data.memctrl = AT91_MEMCTRL_DDRSDR;
348 return at91_pm_init();
349}
Nicolas Ferrebf022802015-01-22 16:54:50 +0100350
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100351void __init at91sam9x5_pm_init(void)
Nicolas Ferrebf022802015-01-22 16:54:50 +0100352{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100353 at91_dt_ramc();
Nicolas Ferrebf022802015-01-22 16:54:50 +0100354 at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP;
355 at91_pm_data.memctrl = AT91_MEMCTRL_DDRSDR;
356 return at91_pm_init();
357}