blob: c2f09d4563008ff7e32238675dab1b4da02ec967 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
288 ret = intel_ring_begin(ring, 4);
289 if (ret)
290 return ret;
291 intel_ring_emit(ring, MI_NOOP);
292 /* WaFbcNukeOn3DBlt:ivb/hsw */
293 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
294 intel_ring_emit(ring, MSG_FBC_REND_STATE);
295 intel_ring_emit(ring, value);
296 intel_ring_advance(ring);
297
298 ring->fbc_dirty = false;
299 return 0;
300}
301
Paulo Zanonif3987632012-08-17 18:35:43 -0300302static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300303gen7_render_ring_flush(struct intel_ring_buffer *ring,
304 u32 invalidate_domains, u32 flush_domains)
305{
306 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100307 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300308 int ret;
309
Paulo Zanonif3987632012-08-17 18:35:43 -0300310 /*
311 * Ensure that any following seqno writes only happen when the render
312 * cache is indeed flushed.
313 *
314 * Workaround: 4th PIPE_CONTROL command (except the ones with only
315 * read-cache invalidate bits set) must have the CS_STALL bit set. We
316 * don't try to be clever and just set it unconditionally.
317 */
318 flags |= PIPE_CONTROL_CS_STALL;
319
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300320 /* Just flush everything. Experiments have shown that reducing the
321 * number of bits based on the write domains has little performance
322 * impact.
323 */
324 if (flush_domains) {
325 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
326 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 }
328 if (invalidate_domains) {
329 flags |= PIPE_CONTROL_TLB_INVALIDATE;
330 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
331 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
332 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
335 /*
336 * TLB invalidate requires a post-sync write.
337 */
338 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200339 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300340
341 /* Workaround: we must issue a pipe_control with CS-stall bit
342 * set before a pipe_control command that has the state cache
343 * invalidate bit set. */
344 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346
347 ret = intel_ring_begin(ring, 4);
348 if (ret)
349 return ret;
350
351 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
352 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200353 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 intel_ring_emit(ring, 0);
355 intel_ring_advance(ring);
356
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300357 if (flush_domains)
358 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
359
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 return 0;
361}
362
Ben Widawskya5f3d682013-11-02 21:07:27 -0700363static int
364gen8_render_ring_flush(struct intel_ring_buffer *ring,
365 u32 invalidate_domains, u32 flush_domains)
366{
367 u32 flags = 0;
368 u32 scratch_addr = ring->scratch.gtt_offset + 128;
369 int ret;
370
371 flags |= PIPE_CONTROL_CS_STALL;
372
373 if (flush_domains) {
374 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
375 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
376 }
377 if (invalidate_domains) {
378 flags |= PIPE_CONTROL_TLB_INVALIDATE;
379 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
380 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
381 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
382 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
383 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
384 flags |= PIPE_CONTROL_QW_WRITE;
385 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
386 }
387
388 ret = intel_ring_begin(ring, 6);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
393 intel_ring_emit(ring, flags);
394 intel_ring_emit(ring, scratch_addr);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_emit(ring, 0);
398 intel_ring_advance(ring);
399
400 return 0;
401
402}
403
Chris Wilson78501ea2010-10-27 12:18:21 +0100404static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100405 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800406{
Chris Wilson78501ea2010-10-27 12:18:21 +0100407 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100408 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800409}
410
Chris Wilson78501ea2010-10-27 12:18:21 +0100411u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800412{
Chris Wilson78501ea2010-10-27 12:18:21 +0100413 drm_i915_private_t *dev_priv = ring->dev->dev_private;
414 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200415 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800416
417 return I915_READ(acthd_reg);
418}
419
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200420static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
421{
422 struct drm_i915_private *dev_priv = ring->dev->dev_private;
423 u32 addr;
424
425 addr = dev_priv->status_page_dmah->busaddr;
426 if (INTEL_INFO(ring->dev)->gen >= 4)
427 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
428 I915_WRITE(HWS_PGA, addr);
429}
430
Chris Wilson78501ea2010-10-27 12:18:21 +0100431static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200433 struct drm_device *dev = ring->dev;
434 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000435 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200436 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800438
Ben Widawskyab484f82013-10-05 17:57:11 -0700439 gen6_gt_force_wake_get(dev_priv);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200440
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200441 if (I915_NEED_GFX_HWS(dev))
442 intel_ring_setup_status_page(ring);
443 else
444 ring_setup_phys_status_page(ring);
445
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200447 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200448 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100449 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800450
Daniel Vetter570ef602010-08-02 17:06:23 +0200451 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452
453 /* G45 ring initialization fails to reset head to zero */
454 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000455 DRM_DEBUG_KMS("%s head not reset to zero "
456 "ctl %08x head %08x tail %08x start %08x\n",
457 ring->name,
458 I915_READ_CTL(ring),
459 I915_READ_HEAD(ring),
460 I915_READ_TAIL(ring),
461 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800462
Daniel Vetter570ef602010-08-02 17:06:23 +0200463 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800464
Chris Wilson6fd0d562010-12-05 20:42:33 +0000465 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
466 DRM_ERROR("failed to set %s head to zero "
467 "ctl %08x head %08x tail %08x start %08x\n",
468 ring->name,
469 I915_READ_CTL(ring),
470 I915_READ_HEAD(ring),
471 I915_READ_TAIL(ring),
472 I915_READ_START(ring));
473 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700474 }
475
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200476 /* Initialize the ring. This must happen _after_ we've cleared the ring
477 * registers with the above sequence (the readback of the HEAD registers
478 * also enforces ordering), otherwise the hw might lose the new ring
479 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700480 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200481 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000482 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000483 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800484
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800485 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400486 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700487 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400488 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000489 DRM_ERROR("%s initialization failed "
490 "ctl %08x head %08x tail %08x start %08x\n",
491 ring->name,
492 I915_READ_CTL(ring),
493 I915_READ_HEAD(ring),
494 I915_READ_TAIL(ring),
495 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200496 ret = -EIO;
497 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800498 }
499
Chris Wilson78501ea2010-10-27 12:18:21 +0100500 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
501 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800502 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000503 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200504 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000505 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100506 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800507 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000508
Chris Wilson50f018d2013-06-10 11:20:19 +0100509 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
510
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200511out:
Ben Widawskyab484f82013-10-05 17:57:11 -0700512 gen6_gt_force_wake_put(dev_priv);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200513
514 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700515}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800516
Chris Wilsonc6df5412010-12-15 09:56:50 +0000517static int
518init_pipe_control(struct intel_ring_buffer *ring)
519{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000520 int ret;
521
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100522 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000523 return 0;
524
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100525 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
526 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000527 DRM_ERROR("Failed to allocate seqno page\n");
528 ret = -ENOMEM;
529 goto err;
530 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100531
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100532 i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000533
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100534 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000535 if (ret)
536 goto err_unref;
537
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100538 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
539 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
540 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800541 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000542 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800543 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000544
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200545 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100546 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000547 return 0;
548
549err_unpin:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100550 i915_gem_object_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000551err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100552 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000553err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000554 return ret;
555}
556
Chris Wilson78501ea2010-10-27 12:18:21 +0100557static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Chris Wilson78501ea2010-10-27 12:18:21 +0100559 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000560 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100561 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800562
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000563 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200564 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000565
566 /* We need to disable the AsyncFlip performance optimisations in order
567 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
568 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100569 *
570 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000571 */
572 if (INTEL_INFO(dev)->gen >= 6)
573 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
574
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000575 /* Required for the hardware to program scanline values for waiting */
576 if (INTEL_INFO(dev)->gen == 6)
577 I915_WRITE(GFX_MODE,
578 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
579
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000580 if (IS_GEN7(dev))
581 I915_WRITE(GFX_MODE_GEN7,
582 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
583 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100584
Jesse Barnes8d315282011-10-16 10:23:31 +0200585 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000586 ret = init_pipe_control(ring);
587 if (ret)
588 return ret;
589 }
590
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200591 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700592 /* From the Sandybridge PRM, volume 1 part 3, page 24:
593 * "If this bit is set, STCunit will have LRA as replacement
594 * policy. [...] This bit must be reset. LRA replacement
595 * policy is not supported."
596 */
597 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200598 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700599
600 /* This is not explicitly set for GEN6, so read the register.
601 * see intel_ring_mi_set_context() for why we care.
602 * TODO: consider explicitly setting the bit for GEN5
603 */
604 ring->itlb_before_ctx_switch =
605 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800606 }
607
Daniel Vetter6b26c862012-04-24 14:04:12 +0200608 if (INTEL_INFO(dev)->gen >= 6)
609 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000610
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700611 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700612 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700613
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614 return ret;
615}
616
Chris Wilsonc6df5412010-12-15 09:56:50 +0000617static void render_ring_cleanup(struct intel_ring_buffer *ring)
618{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100619 struct drm_device *dev = ring->dev;
620
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100621 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000622 return;
623
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100624 if (INTEL_INFO(dev)->gen >= 5) {
625 kunmap(sg_page(ring->scratch.obj->pages->sgl));
626 i915_gem_object_unpin(ring->scratch.obj);
627 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100628
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100629 drm_gem_object_unreference(&ring->scratch.obj->base);
630 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000631}
632
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700634update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000635 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000636{
Ben Widawskyad776f82013-05-28 19:22:18 -0700637/* NB: In order to be able to do semaphore MBOX updates for varying number
638 * of rings, it's easiest if we round up each individual update to a
639 * multiple of 2 (since ring updates must always be a multiple of 2)
640 * even though the actual update only requires 3 dwords.
641 */
642#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000643 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700644 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100645 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700646 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000647}
648
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700649/**
650 * gen6_add_request - Update the semaphore mailbox registers
651 *
652 * @ring - ring that is adding a request
653 * @seqno - return seqno stuck into the ring
654 *
655 * Update the mailbox registers in the *other* rings with the current seqno.
656 * This acts like a signal in the canonical semaphore.
657 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000658static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000659gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000660{
Ben Widawskyad776f82013-05-28 19:22:18 -0700661 struct drm_device *dev = ring->dev;
662 struct drm_i915_private *dev_priv = dev->dev_private;
663 struct intel_ring_buffer *useless;
664 int i, ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000665
Ben Widawskyad776f82013-05-28 19:22:18 -0700666 ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
667 MBOX_UPDATE_DWORDS) +
668 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000669 if (ret)
670 return ret;
Ben Widawskyad776f82013-05-28 19:22:18 -0700671#undef MBOX_UPDATE_DWORDS
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000672
Ben Widawskyad776f82013-05-28 19:22:18 -0700673 for_each_ring(useless, dev_priv, i) {
674 u32 mbox_reg = ring->signal_mbox[i];
675 if (mbox_reg != GEN6_NOSYNC)
676 update_mboxes(ring, mbox_reg);
677 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000678
679 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
680 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100681 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000682 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100683 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000684
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000685 return 0;
686}
687
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200688static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
689 u32 seqno)
690{
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 return dev_priv->last_seqno < seqno;
693}
694
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700695/**
696 * intel_ring_sync - sync the waiter to the signaller on seqno
697 *
698 * @waiter - ring that is waiting
699 * @signaller - ring which has, or will signal
700 * @seqno - seqno which the waiter will block on
701 */
702static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200703gen6_ring_sync(struct intel_ring_buffer *waiter,
704 struct intel_ring_buffer *signaller,
705 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000706{
707 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700708 u32 dw1 = MI_SEMAPHORE_MBOX |
709 MI_SEMAPHORE_COMPARE |
710 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000711
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700712 /* Throughout all of the GEM code, seqno passed implies our current
713 * seqno is >= the last seqno executed. However for hardware the
714 * comparison is strictly greater than.
715 */
716 seqno -= 1;
717
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200718 WARN_ON(signaller->semaphore_register[waiter->id] ==
719 MI_SEMAPHORE_SYNC_INVALID);
720
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700721 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000722 if (ret)
723 return ret;
724
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200725 /* If seqno wrap happened, omit the wait with no-ops */
726 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
727 intel_ring_emit(waiter,
728 dw1 |
729 signaller->semaphore_register[waiter->id]);
730 intel_ring_emit(waiter, seqno);
731 intel_ring_emit(waiter, 0);
732 intel_ring_emit(waiter, MI_NOOP);
733 } else {
734 intel_ring_emit(waiter, MI_NOOP);
735 intel_ring_emit(waiter, MI_NOOP);
736 intel_ring_emit(waiter, MI_NOOP);
737 intel_ring_emit(waiter, MI_NOOP);
738 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700739 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000740
741 return 0;
742}
743
Chris Wilsonc6df5412010-12-15 09:56:50 +0000744#define PIPE_CONTROL_FLUSH(ring__, addr__) \
745do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200746 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
747 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000748 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
749 intel_ring_emit(ring__, 0); \
750 intel_ring_emit(ring__, 0); \
751} while (0)
752
753static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000754pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000755{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100756 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000757 int ret;
758
759 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
760 * incoherent with writes to memory, i.e. completely fubar,
761 * so we need to use PIPE_NOTIFY instead.
762 *
763 * However, we also need to workaround the qword write
764 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
765 * memory before requesting an interrupt.
766 */
767 ret = intel_ring_begin(ring, 32);
768 if (ret)
769 return ret;
770
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200771 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200772 PIPE_CONTROL_WRITE_FLUSH |
773 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100774 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100775 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000776 intel_ring_emit(ring, 0);
777 PIPE_CONTROL_FLUSH(ring, scratch_addr);
778 scratch_addr += 128; /* write to separate cachelines */
779 PIPE_CONTROL_FLUSH(ring, scratch_addr);
780 scratch_addr += 128;
781 PIPE_CONTROL_FLUSH(ring, scratch_addr);
782 scratch_addr += 128;
783 PIPE_CONTROL_FLUSH(ring, scratch_addr);
784 scratch_addr += 128;
785 PIPE_CONTROL_FLUSH(ring, scratch_addr);
786 scratch_addr += 128;
787 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000788
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200789 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200790 PIPE_CONTROL_WRITE_FLUSH |
791 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000792 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100793 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100794 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000795 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100796 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000797
Chris Wilsonc6df5412010-12-15 09:56:50 +0000798 return 0;
799}
800
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800801static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100802gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100803{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100804 /* Workaround to force correct ordering between irq and seqno writes on
805 * ivb (and maybe also on snb) by reading from a CS register (like
806 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100807 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100808 intel_ring_get_active_head(ring);
809 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
810}
811
812static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100813ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800814{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000815 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
816}
817
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200818static void
819ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
820{
821 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
822}
823
Chris Wilsonc6df5412010-12-15 09:56:50 +0000824static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100825pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000826{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100827 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000828}
829
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200830static void
831pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
832{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100833 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200834}
835
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000836static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200837gen5_ring_get_irq(struct intel_ring_buffer *ring)
838{
839 struct drm_device *dev = ring->dev;
840 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100841 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200842
843 if (!dev->irq_enabled)
844 return false;
845
Chris Wilson7338aef2012-04-24 21:48:47 +0100846 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300847 if (ring->irq_refcount++ == 0)
848 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100849 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200850
851 return true;
852}
853
854static void
855gen5_ring_put_irq(struct intel_ring_buffer *ring)
856{
857 struct drm_device *dev = ring->dev;
858 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100859 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200860
Chris Wilson7338aef2012-04-24 21:48:47 +0100861 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300862 if (--ring->irq_refcount == 0)
863 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100864 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200865}
866
867static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200868i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700869{
Chris Wilson78501ea2010-10-27 12:18:21 +0100870 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000871 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100872 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700873
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000874 if (!dev->irq_enabled)
875 return false;
876
Chris Wilson7338aef2012-04-24 21:48:47 +0100877 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200878 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200879 dev_priv->irq_mask &= ~ring->irq_enable_mask;
880 I915_WRITE(IMR, dev_priv->irq_mask);
881 POSTING_READ(IMR);
882 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100883 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000884
885 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700886}
887
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800888static void
Daniel Vettere3670312012-04-11 22:12:53 +0200889i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700890{
Chris Wilson78501ea2010-10-27 12:18:21 +0100891 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000892 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100893 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700894
Chris Wilson7338aef2012-04-24 21:48:47 +0100895 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200896 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200897 dev_priv->irq_mask |= ring->irq_enable_mask;
898 I915_WRITE(IMR, dev_priv->irq_mask);
899 POSTING_READ(IMR);
900 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100901 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700902}
903
Chris Wilsonc2798b12012-04-22 21:13:57 +0100904static bool
905i8xx_ring_get_irq(struct intel_ring_buffer *ring)
906{
907 struct drm_device *dev = ring->dev;
908 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100909 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100910
911 if (!dev->irq_enabled)
912 return false;
913
Chris Wilson7338aef2012-04-24 21:48:47 +0100914 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200915 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100916 dev_priv->irq_mask &= ~ring->irq_enable_mask;
917 I915_WRITE16(IMR, dev_priv->irq_mask);
918 POSTING_READ16(IMR);
919 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100920 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100921
922 return true;
923}
924
925static void
926i8xx_ring_put_irq(struct intel_ring_buffer *ring)
927{
928 struct drm_device *dev = ring->dev;
929 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100930 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100931
Chris Wilson7338aef2012-04-24 21:48:47 +0100932 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200933 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100934 dev_priv->irq_mask |= ring->irq_enable_mask;
935 I915_WRITE16(IMR, dev_priv->irq_mask);
936 POSTING_READ16(IMR);
937 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100938 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100939}
940
Chris Wilson78501ea2010-10-27 12:18:21 +0100941void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800942{
Eric Anholt45930102011-05-06 17:12:35 -0700943 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100944 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700945 u32 mmio = 0;
946
947 /* The ring status page addresses are no longer next to the rest of
948 * the ring registers as of gen7.
949 */
950 if (IS_GEN7(dev)) {
951 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100952 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700953 mmio = RENDER_HWS_PGA_GEN7;
954 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100955 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700956 mmio = BLT_HWS_PGA_GEN7;
957 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100958 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700959 mmio = BSD_HWS_PGA_GEN7;
960 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700961 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700962 mmio = VEBOX_HWS_PGA_GEN7;
963 break;
Eric Anholt45930102011-05-06 17:12:35 -0700964 }
965 } else if (IS_GEN6(ring->dev)) {
966 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
967 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -0800968 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -0700969 mmio = RING_HWS_PGA(ring->mmio_base);
970 }
971
Chris Wilson78501ea2010-10-27 12:18:21 +0100972 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
973 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +0100974
975 /* Flush the TLB for this page */
976 if (INTEL_INFO(dev)->gen >= 6) {
977 u32 reg = RING_INSTPM(ring->mmio_base);
978 I915_WRITE(reg,
979 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
980 INSTPM_SYNC_FLUSH));
981 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
982 1000))
983 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
984 ring->name);
985 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800986}
987
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000988static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100989bsd_ring_flush(struct intel_ring_buffer *ring,
990 u32 invalidate_domains,
991 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800992{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000993 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000994
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000995 ret = intel_ring_begin(ring, 2);
996 if (ret)
997 return ret;
998
999 intel_ring_emit(ring, MI_FLUSH);
1000 intel_ring_emit(ring, MI_NOOP);
1001 intel_ring_advance(ring);
1002 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001003}
1004
Chris Wilson3cce4692010-10-27 16:11:02 +01001005static int
Chris Wilson9d7730912012-11-27 16:22:52 +00001006i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001007{
Chris Wilson3cce4692010-10-27 16:11:02 +01001008 int ret;
1009
1010 ret = intel_ring_begin(ring, 4);
1011 if (ret)
1012 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001013
Chris Wilson3cce4692010-10-27 16:11:02 +01001014 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1015 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001016 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001017 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001018 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001019
Chris Wilson3cce4692010-10-27 16:11:02 +01001020 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001021}
1022
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001023static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001024gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001025{
1026 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001027 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001028 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001029
1030 if (!dev->irq_enabled)
1031 return false;
1032
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001033 /* It looks like we need to prevent the gt from suspending while waiting
1034 * for an notifiy irq, otherwise irqs seem to get lost on at least the
1035 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +01001036 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001037
Chris Wilson7338aef2012-04-24 21:48:47 +01001038 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001039 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001040 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001041 I915_WRITE_IMR(ring,
1042 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001043 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001044 else
1045 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001046 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001047 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001048 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001049
1050 return true;
1051}
1052
1053static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001054gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001055{
1056 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001057 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001058 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001059
Chris Wilson7338aef2012-04-24 21:48:47 +01001060 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001061 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001062 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001063 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001064 else
1065 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001066 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001067 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001068 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001069
Daniel Vetter99ffa162012-01-25 14:04:00 +01001070 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001071}
1072
Ben Widawskya19d2932013-05-28 19:22:30 -07001073static bool
1074hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1075{
1076 struct drm_device *dev = ring->dev;
1077 struct drm_i915_private *dev_priv = dev->dev_private;
1078 unsigned long flags;
1079
1080 if (!dev->irq_enabled)
1081 return false;
1082
Daniel Vetter59cdb632013-07-04 23:35:28 +02001083 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001084 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001085 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001086 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001087 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001088 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001089
1090 return true;
1091}
1092
1093static void
1094hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1095{
1096 struct drm_device *dev = ring->dev;
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 unsigned long flags;
1099
1100 if (!dev->irq_enabled)
1101 return;
1102
Daniel Vetter59cdb632013-07-04 23:35:28 +02001103 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001104 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001105 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001106 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001107 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001108 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001109}
1110
Ben Widawskyabd58f02013-11-02 21:07:09 -07001111static bool
1112gen8_ring_get_irq(struct intel_ring_buffer *ring)
1113{
1114 struct drm_device *dev = ring->dev;
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116 unsigned long flags;
1117
1118 if (!dev->irq_enabled)
1119 return false;
1120
1121 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1122 if (ring->irq_refcount++ == 0) {
1123 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1124 I915_WRITE_IMR(ring,
1125 ~(ring->irq_enable_mask |
1126 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1127 } else {
1128 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1129 }
1130 POSTING_READ(RING_IMR(ring->mmio_base));
1131 }
1132 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1133
1134 return true;
1135}
1136
1137static void
1138gen8_ring_put_irq(struct intel_ring_buffer *ring)
1139{
1140 struct drm_device *dev = ring->dev;
1141 struct drm_i915_private *dev_priv = dev->dev_private;
1142 unsigned long flags;
1143
1144 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1145 if (--ring->irq_refcount == 0) {
1146 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1147 I915_WRITE_IMR(ring,
1148 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1149 } else {
1150 I915_WRITE_IMR(ring, ~0);
1151 }
1152 POSTING_READ(RING_IMR(ring->mmio_base));
1153 }
1154 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1155}
1156
Zou Nan haid1b851f2010-05-21 09:08:57 +08001157static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001158i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1159 u32 offset, u32 length,
1160 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001161{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001162 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001163
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001164 ret = intel_ring_begin(ring, 2);
1165 if (ret)
1166 return ret;
1167
Chris Wilson78501ea2010-10-27 12:18:21 +01001168 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001169 MI_BATCH_BUFFER_START |
1170 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001171 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001172 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001173 intel_ring_advance(ring);
1174
Zou Nan haid1b851f2010-05-21 09:08:57 +08001175 return 0;
1176}
1177
Daniel Vetterb45305f2012-12-17 16:21:27 +01001178/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1179#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001180static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001181i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001182 u32 offset, u32 len,
1183 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001184{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001185 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001186
Daniel Vetterb45305f2012-12-17 16:21:27 +01001187 if (flags & I915_DISPATCH_PINNED) {
1188 ret = intel_ring_begin(ring, 4);
1189 if (ret)
1190 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001191
Daniel Vetterb45305f2012-12-17 16:21:27 +01001192 intel_ring_emit(ring, MI_BATCH_BUFFER);
1193 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1194 intel_ring_emit(ring, offset + len - 8);
1195 intel_ring_emit(ring, MI_NOOP);
1196 intel_ring_advance(ring);
1197 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001198 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001199
1200 if (len > I830_BATCH_LIMIT)
1201 return -ENOSPC;
1202
1203 ret = intel_ring_begin(ring, 9+3);
1204 if (ret)
1205 return ret;
1206 /* Blit the batch (which has now all relocs applied) to the stable batch
1207 * scratch bo area (so that the CS never stumbles over its tlb
1208 * invalidation bug) ... */
1209 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1210 XY_SRC_COPY_BLT_WRITE_ALPHA |
1211 XY_SRC_COPY_BLT_WRITE_RGB);
1212 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1213 intel_ring_emit(ring, 0);
1214 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1215 intel_ring_emit(ring, cs_offset);
1216 intel_ring_emit(ring, 0);
1217 intel_ring_emit(ring, 4096);
1218 intel_ring_emit(ring, offset);
1219 intel_ring_emit(ring, MI_FLUSH);
1220
1221 /* ... and execute it. */
1222 intel_ring_emit(ring, MI_BATCH_BUFFER);
1223 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1224 intel_ring_emit(ring, cs_offset + len - 8);
1225 intel_ring_advance(ring);
1226 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001227
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001228 return 0;
1229}
1230
1231static int
1232i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001233 u32 offset, u32 len,
1234 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001235{
1236 int ret;
1237
1238 ret = intel_ring_begin(ring, 2);
1239 if (ret)
1240 return ret;
1241
Chris Wilson65f56872012-04-17 16:38:12 +01001242 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001243 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001244 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001245
Eric Anholt62fdfea2010-05-21 13:26:39 -07001246 return 0;
1247}
1248
Chris Wilson78501ea2010-10-27 12:18:21 +01001249static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001250{
Chris Wilson05394f32010-11-08 19:18:58 +00001251 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001252
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001253 obj = ring->status_page.obj;
1254 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001255 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001256
Chris Wilson9da3da62012-06-01 15:20:22 +01001257 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001258 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001259 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001260 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001261}
1262
Chris Wilson78501ea2010-10-27 12:18:21 +01001263static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001264{
Chris Wilson78501ea2010-10-27 12:18:21 +01001265 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001266 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001267 int ret;
1268
Eric Anholt62fdfea2010-05-21 13:26:39 -07001269 obj = i915_gem_alloc_object(dev, 4096);
1270 if (obj == NULL) {
1271 DRM_ERROR("Failed to allocate status page\n");
1272 ret = -ENOMEM;
1273 goto err;
1274 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001275
1276 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001277
Ben Widawskyc37e2202013-07-31 16:59:58 -07001278 ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001279 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001280 goto err_unref;
1281 }
1282
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001283 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001284 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001285 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001286 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001287 goto err_unpin;
1288 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001289 ring->status_page.obj = obj;
1290 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001291
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001292 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1293 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001294
1295 return 0;
1296
1297err_unpin:
1298 i915_gem_object_unpin(obj);
1299err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001300 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001301err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001302 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001303}
1304
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001305static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001306{
1307 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001308
1309 if (!dev_priv->status_page_dmah) {
1310 dev_priv->status_page_dmah =
1311 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1312 if (!dev_priv->status_page_dmah)
1313 return -ENOMEM;
1314 }
1315
Chris Wilson6b8294a2012-11-16 11:43:20 +00001316 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1317 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1318
1319 return 0;
1320}
1321
Ben Widawskyc43b5632012-04-16 14:07:40 -07001322static int intel_init_ring_buffer(struct drm_device *dev,
1323 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001324{
Chris Wilson05394f32010-11-08 19:18:58 +00001325 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001326 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001327 int ret;
1328
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001329 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001330 INIT_LIST_HEAD(&ring->active_list);
1331 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001332 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001333 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001334
Chris Wilsonb259f672011-03-29 13:19:09 +01001335 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001336
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001337 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001338 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001339 if (ret)
1340 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001341 } else {
1342 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001343 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001344 if (ret)
1345 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001346 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001347
Chris Wilsonebc052e2012-11-15 11:32:28 +00001348 obj = NULL;
1349 if (!HAS_LLC(dev))
1350 obj = i915_gem_object_create_stolen(dev, ring->size);
1351 if (obj == NULL)
1352 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001353 if (obj == NULL) {
1354 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001355 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001356 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001357 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001358
Chris Wilson05394f32010-11-08 19:18:58 +00001359 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001360
Ben Widawskyc37e2202013-07-31 16:59:58 -07001361 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001362 if (ret)
1363 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001364
Chris Wilson3eef8912012-06-04 17:05:40 +01001365 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1366 if (ret)
1367 goto err_unpin;
1368
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001369 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001370 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001371 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001372 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001373 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001374 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001375 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001376 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001377
Chris Wilson78501ea2010-10-27 12:18:21 +01001378 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001379 if (ret)
1380 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001381
Chris Wilson55249ba2010-12-22 14:04:47 +00001382 /* Workaround an erratum on the i830 which causes a hang if
1383 * the TAIL pointer points to within the last 2 cachelines
1384 * of the buffer.
1385 */
1386 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001387 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001388 ring->effective_size -= 128;
1389
Chris Wilsonc584fe42010-10-29 18:15:52 +01001390 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001391
1392err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001393 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001394err_unpin:
1395 i915_gem_object_unpin(obj);
1396err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001397 drm_gem_object_unreference(&obj->base);
1398 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001399err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001400 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001401 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001402}
1403
Chris Wilson78501ea2010-10-27 12:18:21 +01001404void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001405{
Chris Wilson33626e62010-10-29 16:18:36 +01001406 struct drm_i915_private *dev_priv;
1407 int ret;
1408
Chris Wilson05394f32010-11-08 19:18:58 +00001409 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001410 return;
1411
Chris Wilson33626e62010-10-29 16:18:36 +01001412 /* Disable the ring buffer. The ring must be idle at this point */
1413 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001414 ret = intel_ring_idle(ring);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001415 if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson29ee3992011-01-24 16:35:42 +00001416 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1417 ring->name, ret);
1418
Chris Wilson33626e62010-10-29 16:18:36 +01001419 I915_WRITE_CTL(ring, 0);
1420
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001421 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001422
Chris Wilson05394f32010-11-08 19:18:58 +00001423 i915_gem_object_unpin(ring->obj);
1424 drm_gem_object_unreference(&ring->obj->base);
1425 ring->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001426 ring->preallocated_lazy_request = NULL;
1427 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001428
Zou Nan hai8d192152010-11-02 16:31:01 +08001429 if (ring->cleanup)
1430 ring->cleanup(ring);
1431
Chris Wilson78501ea2010-10-27 12:18:21 +01001432 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001433}
1434
Chris Wilsona71d8d92012-02-15 11:25:36 +00001435static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1436{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001437 int ret;
1438
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001439 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001440 if (!ret)
1441 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001442
1443 return ret;
1444}
1445
1446static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1447{
1448 struct drm_i915_gem_request *request;
1449 u32 seqno = 0;
1450 int ret;
1451
1452 i915_gem_retire_requests_ring(ring);
1453
1454 if (ring->last_retired_head != -1) {
1455 ring->head = ring->last_retired_head;
1456 ring->last_retired_head = -1;
1457 ring->space = ring_space(ring);
1458 if (ring->space >= n)
1459 return 0;
1460 }
1461
1462 list_for_each_entry(request, &ring->request_list, list) {
1463 int space;
1464
1465 if (request->tail == -1)
1466 continue;
1467
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001468 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001469 if (space < 0)
1470 space += ring->size;
1471 if (space >= n) {
1472 seqno = request->seqno;
1473 break;
1474 }
1475
1476 /* Consume this request in case we need more space than
1477 * is available and so need to prevent a race between
1478 * updating last_retired_head and direct reads of
1479 * I915_RING_HEAD. It also provides a nice sanity check.
1480 */
1481 request->tail = -1;
1482 }
1483
1484 if (seqno == 0)
1485 return -ENOSPC;
1486
1487 ret = intel_ring_wait_seqno(ring, seqno);
1488 if (ret)
1489 return ret;
1490
1491 if (WARN_ON(ring->last_retired_head == -1))
1492 return -ENOSPC;
1493
1494 ring->head = ring->last_retired_head;
1495 ring->last_retired_head = -1;
1496 ring->space = ring_space(ring);
1497 if (WARN_ON(ring->space < n))
1498 return -ENOSPC;
1499
1500 return 0;
1501}
1502
Chris Wilson3e960502012-11-27 16:22:54 +00001503static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001504{
Chris Wilson78501ea2010-10-27 12:18:21 +01001505 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001506 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001507 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001508 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001509
Chris Wilsona71d8d92012-02-15 11:25:36 +00001510 ret = intel_ring_wait_request(ring, n);
1511 if (ret != -ENOSPC)
1512 return ret;
1513
Chris Wilson09246732013-08-10 22:16:32 +01001514 /* force the tail write in case we have been skipping them */
1515 __intel_ring_advance(ring);
1516
Chris Wilsondb53a302011-02-03 11:57:46 +00001517 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001518 /* With GEM the hangcheck timer should kick us out of the loop,
1519 * leaving it early runs the risk of corrupting GEM state (due
1520 * to running on almost untested codepaths). But on resume
1521 * timers don't work yet, so prevent a complete hang in that
1522 * case by choosing an insanely large timeout. */
1523 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001524
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001525 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001526 ring->head = I915_READ_HEAD(ring);
1527 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001528 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001529 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001530 return 0;
1531 }
1532
1533 if (dev->primary->master) {
1534 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1535 if (master_priv->sarea_priv)
1536 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1537 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001538
Chris Wilsone60a0b12010-10-13 10:09:14 +01001539 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001540
Daniel Vetter33196de2012-11-14 17:14:05 +01001541 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1542 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001543 if (ret)
1544 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001545 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001546 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001547 return -EBUSY;
1548}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001549
Chris Wilson3e960502012-11-27 16:22:54 +00001550static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1551{
1552 uint32_t __iomem *virt;
1553 int rem = ring->size - ring->tail;
1554
1555 if (ring->space < rem) {
1556 int ret = ring_wait_for_space(ring, rem);
1557 if (ret)
1558 return ret;
1559 }
1560
1561 virt = ring->virtual_start + ring->tail;
1562 rem /= 4;
1563 while (rem--)
1564 iowrite32(MI_NOOP, virt++);
1565
1566 ring->tail = 0;
1567 ring->space = ring_space(ring);
1568
1569 return 0;
1570}
1571
1572int intel_ring_idle(struct intel_ring_buffer *ring)
1573{
1574 u32 seqno;
1575 int ret;
1576
1577 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001578 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001579 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001580 if (ret)
1581 return ret;
1582 }
1583
1584 /* Wait upon the last request to be completed */
1585 if (list_empty(&ring->request_list))
1586 return 0;
1587
1588 seqno = list_entry(ring->request_list.prev,
1589 struct drm_i915_gem_request,
1590 list)->seqno;
1591
1592 return i915_wait_seqno(ring, seqno);
1593}
1594
Chris Wilson9d7730912012-11-27 16:22:52 +00001595static int
1596intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1597{
Chris Wilson18235212013-09-04 10:45:51 +01001598 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001599 return 0;
1600
Chris Wilson3c0e2342013-09-04 10:45:52 +01001601 if (ring->preallocated_lazy_request == NULL) {
1602 struct drm_i915_gem_request *request;
1603
1604 request = kmalloc(sizeof(*request), GFP_KERNEL);
1605 if (request == NULL)
1606 return -ENOMEM;
1607
1608 ring->preallocated_lazy_request = request;
1609 }
1610
Chris Wilson18235212013-09-04 10:45:51 +01001611 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001612}
1613
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001614static int __intel_ring_begin(struct intel_ring_buffer *ring,
1615 int bytes)
1616{
1617 int ret;
1618
1619 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1620 ret = intel_wrap_ring_buffer(ring);
1621 if (unlikely(ret))
1622 return ret;
1623 }
1624
1625 if (unlikely(ring->space < bytes)) {
1626 ret = ring_wait_for_space(ring, bytes);
1627 if (unlikely(ret))
1628 return ret;
1629 }
1630
1631 ring->space -= bytes;
1632 return 0;
1633}
1634
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001635int intel_ring_begin(struct intel_ring_buffer *ring,
1636 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001637{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001638 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001639 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001640
Daniel Vetter33196de2012-11-14 17:14:05 +01001641 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1642 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001643 if (ret)
1644 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001645
Chris Wilson9d7730912012-11-27 16:22:52 +00001646 /* Preallocate the olr before touching the ring */
1647 ret = intel_ring_alloc_seqno(ring);
1648 if (ret)
1649 return ret;
1650
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001651 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001652}
1653
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001654void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001655{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001656 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001657
Chris Wilson18235212013-09-04 10:45:51 +01001658 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001659
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001660 if (INTEL_INFO(ring->dev)->gen >= 6) {
1661 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1662 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001663 if (HAS_VEBOX(ring->dev))
1664 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001665 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001666
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001667 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001668 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001669}
1670
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001671static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1672 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001673{
Akshay Joshi0206e352011-08-16 15:34:10 -04001674 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001675
1676 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001677
Chris Wilson12f55812012-07-05 17:14:01 +01001678 /* Disable notification that the ring is IDLE. The GT
1679 * will then assume that it is busy and bring it out of rc6.
1680 */
1681 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1682 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1683
1684 /* Clear the context id. Here be magic! */
1685 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1686
1687 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001688 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001689 GEN6_BSD_SLEEP_INDICATOR) == 0,
1690 50))
1691 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001692
Chris Wilson12f55812012-07-05 17:14:01 +01001693 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001694 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001695 POSTING_READ(RING_TAIL(ring->mmio_base));
1696
1697 /* Let the ring send IDLE messages to the GT again,
1698 * and so let it sleep to conserve power when idle.
1699 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001700 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001701 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001702}
1703
Ben Widawskyea251322013-05-28 19:22:21 -07001704static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1705 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001706{
Chris Wilson71a77e02011-02-02 12:13:49 +00001707 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001708 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001709
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001710 ret = intel_ring_begin(ring, 4);
1711 if (ret)
1712 return ret;
1713
Chris Wilson71a77e02011-02-02 12:13:49 +00001714 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001715 if (INTEL_INFO(ring->dev)->gen >= 8)
1716 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001717 /*
1718 * Bspec vol 1c.5 - video engine command streamer:
1719 * "If ENABLED, all TLBs will be invalidated once the flush
1720 * operation is complete. This bit is only valid when the
1721 * Post-Sync Operation field is a value of 1h or 3h."
1722 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001723 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001724 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1725 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001726 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001727 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001728 if (INTEL_INFO(ring->dev)->gen >= 8) {
1729 intel_ring_emit(ring, 0); /* upper addr */
1730 intel_ring_emit(ring, 0); /* value */
1731 } else {
1732 intel_ring_emit(ring, 0);
1733 intel_ring_emit(ring, MI_NOOP);
1734 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001735 intel_ring_advance(ring);
1736 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001737}
1738
1739static int
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001740gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1741 u32 offset, u32 len,
1742 unsigned flags)
1743{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001744 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1745 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1746 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001747 int ret;
1748
1749 ret = intel_ring_begin(ring, 4);
1750 if (ret)
1751 return ret;
1752
1753 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001754 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001755 intel_ring_emit(ring, offset);
1756 intel_ring_emit(ring, 0);
1757 intel_ring_emit(ring, MI_NOOP);
1758 intel_ring_advance(ring);
1759
1760 return 0;
1761}
1762
1763static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001764hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1765 u32 offset, u32 len,
1766 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001767{
Akshay Joshi0206e352011-08-16 15:34:10 -04001768 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001769
Akshay Joshi0206e352011-08-16 15:34:10 -04001770 ret = intel_ring_begin(ring, 2);
1771 if (ret)
1772 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001773
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001774 intel_ring_emit(ring,
1775 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1776 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1777 /* bit0-7 is the length on GEN6+ */
1778 intel_ring_emit(ring, offset);
1779 intel_ring_advance(ring);
1780
1781 return 0;
1782}
1783
1784static int
1785gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1786 u32 offset, u32 len,
1787 unsigned flags)
1788{
1789 int ret;
1790
1791 ret = intel_ring_begin(ring, 2);
1792 if (ret)
1793 return ret;
1794
1795 intel_ring_emit(ring,
1796 MI_BATCH_BUFFER_START |
1797 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001798 /* bit0-7 is the length on GEN6+ */
1799 intel_ring_emit(ring, offset);
1800 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001801
Akshay Joshi0206e352011-08-16 15:34:10 -04001802 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001803}
1804
Chris Wilson549f7362010-10-19 11:19:32 +01001805/* Blitter support (SandyBridge+) */
1806
Ben Widawskyea251322013-05-28 19:22:21 -07001807static int gen6_ring_flush(struct intel_ring_buffer *ring,
1808 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001809{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001810 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001811 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001812 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001813
Daniel Vetter6a233c72011-12-14 13:57:07 +01001814 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001815 if (ret)
1816 return ret;
1817
Chris Wilson71a77e02011-02-02 12:13:49 +00001818 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001819 if (INTEL_INFO(ring->dev)->gen >= 8)
1820 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001821 /*
1822 * Bspec vol 1c.3 - blitter engine command streamer:
1823 * "If ENABLED, all TLBs will be invalidated once the flush
1824 * operation is complete. This bit is only valid when the
1825 * Post-Sync Operation field is a value of 1h or 3h."
1826 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001827 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001828 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001829 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001830 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001831 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001832 if (INTEL_INFO(ring->dev)->gen >= 8) {
1833 intel_ring_emit(ring, 0); /* upper addr */
1834 intel_ring_emit(ring, 0); /* value */
1835 } else {
1836 intel_ring_emit(ring, 0);
1837 intel_ring_emit(ring, MI_NOOP);
1838 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001839 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001840
1841 if (IS_GEN7(dev) && flush)
1842 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1843
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001844 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001845}
1846
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001847int intel_init_render_ring_buffer(struct drm_device *dev)
1848{
1849 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001850 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001851
Daniel Vetter59465b52012-04-11 22:12:48 +02001852 ring->name = "render ring";
1853 ring->id = RCS;
1854 ring->mmio_base = RENDER_RING_BASE;
1855
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001856 if (INTEL_INFO(dev)->gen >= 6) {
1857 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001858 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001859 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001860 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001861 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001862 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001863 ring->irq_get = gen8_ring_get_irq;
1864 ring->irq_put = gen8_ring_put_irq;
1865 } else {
1866 ring->irq_get = gen6_ring_get_irq;
1867 ring->irq_put = gen6_ring_put_irq;
1868 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001869 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001870 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001871 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001872 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001873 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1874 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1875 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001876 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001877 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1878 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1879 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001880 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001881 } else if (IS_GEN5(dev)) {
1882 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001883 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001884 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001885 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001886 ring->irq_get = gen5_ring_get_irq;
1887 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001888 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1889 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001890 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001891 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001892 if (INTEL_INFO(dev)->gen < 4)
1893 ring->flush = gen2_render_ring_flush;
1894 else
1895 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001896 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001897 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001898 if (IS_GEN2(dev)) {
1899 ring->irq_get = i8xx_ring_get_irq;
1900 ring->irq_put = i8xx_ring_put_irq;
1901 } else {
1902 ring->irq_get = i9xx_ring_get_irq;
1903 ring->irq_put = i9xx_ring_put_irq;
1904 }
Daniel Vettere3670312012-04-11 22:12:53 +02001905 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001906 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001907 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001908 if (IS_HASWELL(dev))
1909 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001910 else if (IS_GEN8(dev))
1911 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001912 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001913 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1914 else if (INTEL_INFO(dev)->gen >= 4)
1915 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1916 else if (IS_I830(dev) || IS_845G(dev))
1917 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1918 else
1919 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001920 ring->init = init_render_ring;
1921 ring->cleanup = render_ring_cleanup;
1922
Daniel Vetterb45305f2012-12-17 16:21:27 +01001923 /* Workaround batchbuffer to combat CS tlb bug. */
1924 if (HAS_BROKEN_CS_TLB(dev)) {
1925 struct drm_i915_gem_object *obj;
1926 int ret;
1927
1928 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1929 if (obj == NULL) {
1930 DRM_ERROR("Failed to allocate batch bo\n");
1931 return -ENOMEM;
1932 }
1933
Ben Widawskyc37e2202013-07-31 16:59:58 -07001934 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001935 if (ret != 0) {
1936 drm_gem_object_unreference(&obj->base);
1937 DRM_ERROR("Failed to ping batch bo\n");
1938 return ret;
1939 }
1940
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001941 ring->scratch.obj = obj;
1942 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001943 }
1944
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001945 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001946}
1947
Chris Wilsone8616b62011-01-20 09:57:11 +00001948int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1949{
1950 drm_i915_private_t *dev_priv = dev->dev_private;
1951 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001952 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001953
Daniel Vetter59465b52012-04-11 22:12:48 +02001954 ring->name = "render ring";
1955 ring->id = RCS;
1956 ring->mmio_base = RENDER_RING_BASE;
1957
Chris Wilsone8616b62011-01-20 09:57:11 +00001958 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001959 /* non-kms not supported on gen6+ */
1960 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001961 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001962
1963 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1964 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1965 * the special gen5 functions. */
1966 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001967 if (INTEL_INFO(dev)->gen < 4)
1968 ring->flush = gen2_render_ring_flush;
1969 else
1970 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001971 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001972 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001973 if (IS_GEN2(dev)) {
1974 ring->irq_get = i8xx_ring_get_irq;
1975 ring->irq_put = i8xx_ring_put_irq;
1976 } else {
1977 ring->irq_get = i9xx_ring_get_irq;
1978 ring->irq_put = i9xx_ring_put_irq;
1979 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001980 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001981 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001982 if (INTEL_INFO(dev)->gen >= 4)
1983 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1984 else if (IS_I830(dev) || IS_845G(dev))
1985 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1986 else
1987 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001988 ring->init = init_render_ring;
1989 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001990
1991 ring->dev = dev;
1992 INIT_LIST_HEAD(&ring->active_list);
1993 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001994
1995 ring->size = size;
1996 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001997 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001998 ring->effective_size -= 128;
1999
Daniel Vetter4225d0f2012-04-26 23:28:16 +02002000 ring->virtual_start = ioremap_wc(start, size);
2001 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002002 DRM_ERROR("can not ioremap virtual address for"
2003 " ring buffer\n");
2004 return -ENOMEM;
2005 }
2006
Chris Wilson6b8294a2012-11-16 11:43:20 +00002007 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002008 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002009 if (ret)
2010 return ret;
2011 }
2012
Chris Wilsone8616b62011-01-20 09:57:11 +00002013 return 0;
2014}
2015
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002016int intel_init_bsd_ring_buffer(struct drm_device *dev)
2017{
2018 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002019 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002020
Daniel Vetter58fa3832012-04-11 22:12:49 +02002021 ring->name = "bsd ring";
2022 ring->id = VCS;
2023
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002024 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002025 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002026 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002027 /* gen6 bsd needs a special wa for tail updates */
2028 if (IS_GEN6(dev))
2029 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002030 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002031 ring->add_request = gen6_add_request;
2032 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002033 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002034 if (INTEL_INFO(dev)->gen >= 8) {
2035 ring->irq_enable_mask =
2036 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2037 ring->irq_get = gen8_ring_get_irq;
2038 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002039 ring->dispatch_execbuffer =
2040 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002041 } else {
2042 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2043 ring->irq_get = gen6_ring_get_irq;
2044 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002045 ring->dispatch_execbuffer =
2046 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002047 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002048 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002049 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2050 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2051 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07002052 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002053 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2054 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2055 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002056 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002057 } else {
2058 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002059 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002060 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002061 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002062 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002063 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002064 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002065 ring->irq_get = gen5_ring_get_irq;
2066 ring->irq_put = gen5_ring_put_irq;
2067 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002068 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002069 ring->irq_get = i9xx_ring_get_irq;
2070 ring->irq_put = i9xx_ring_put_irq;
2071 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002072 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002073 }
2074 ring->init = init_ring_common;
2075
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002076 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002077}
Chris Wilson549f7362010-10-19 11:19:32 +01002078
2079int intel_init_blt_ring_buffer(struct drm_device *dev)
2080{
2081 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002082 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002083
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002084 ring->name = "blitter ring";
2085 ring->id = BCS;
2086
2087 ring->mmio_base = BLT_RING_BASE;
2088 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002089 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002090 ring->add_request = gen6_add_request;
2091 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002092 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002093 if (INTEL_INFO(dev)->gen >= 8) {
2094 ring->irq_enable_mask =
2095 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2096 ring->irq_get = gen8_ring_get_irq;
2097 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002098 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002099 } else {
2100 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2101 ring->irq_get = gen6_ring_get_irq;
2102 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002103 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002104 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002105 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002106 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2107 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2108 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07002109 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002110 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2111 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2112 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002113 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002114 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002115
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002116 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002117}
Chris Wilsona7b97612012-07-20 12:41:08 +01002118
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002119int intel_init_vebox_ring_buffer(struct drm_device *dev)
2120{
2121 drm_i915_private_t *dev_priv = dev->dev_private;
2122 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2123
2124 ring->name = "video enhancement ring";
2125 ring->id = VECS;
2126
2127 ring->mmio_base = VEBOX_RING_BASE;
2128 ring->write_tail = ring_write_tail;
2129 ring->flush = gen6_ring_flush;
2130 ring->add_request = gen6_add_request;
2131 ring->get_seqno = gen6_ring_get_seqno;
2132 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002133
2134 if (INTEL_INFO(dev)->gen >= 8) {
2135 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002136 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002137 ring->irq_get = gen8_ring_get_irq;
2138 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002139 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002140 } else {
2141 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2142 ring->irq_get = hsw_vebox_get_irq;
2143 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002144 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002145 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002146 ring->sync_to = gen6_ring_sync;
2147 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2148 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2149 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2150 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2151 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2152 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2153 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2154 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2155 ring->init = init_ring_common;
2156
2157 return intel_init_ring_buffer(dev, ring);
2158}
2159
Chris Wilsona7b97612012-07-20 12:41:08 +01002160int
2161intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2162{
2163 int ret;
2164
2165 if (!ring->gpu_caches_dirty)
2166 return 0;
2167
2168 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2169 if (ret)
2170 return ret;
2171
2172 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2173
2174 ring->gpu_caches_dirty = false;
2175 return 0;
2176}
2177
2178int
2179intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2180{
2181 uint32_t flush_domains;
2182 int ret;
2183
2184 flush_domains = 0;
2185 if (ring->gpu_caches_dirty)
2186 flush_domains = I915_GEM_GPU_DOMAINS;
2187
2188 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2189 if (ret)
2190 return ret;
2191
2192 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2193
2194 ring->gpu_caches_dirty = false;
2195 return 0;
2196}