blob: 16350740edf600436d4990fec8a5fc9ce62abafc [file] [log] [blame]
Jacob Panaf2730f2010-02-12 10:31:47 -08001/*
2 * mrst.h: Intel Moorestown platform specific setup code
3 *
4 * (C) Copyright 2009 Intel Corporation
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; version 2
9 * of the License.
10 */
11#ifndef _ASM_X86_MRST_H
12#define _ASM_X86_MRST_H
13extern int pci_mrst_init(void);
Feng Tangcf089452010-02-12 03:37:38 -080014int __init sfi_parse_mrtc(struct sfi_table_header *table);
Jacob Panaf2730f2010-02-12 10:31:47 -080015
Jacob Pana0c173b2010-05-19 12:01:24 -070016/*
17 * Medfield is the follow-up of Moorestown, it combines two chip solution into
18 * one. Other than that it also added always-on and constant tsc and lapic
19 * timers. Medfield is the platform name, and the chip name is called Penwell
20 * we treat Medfield/Penwell as a variant of Moorestown. Penwell can be
21 * identified via MSRs.
22 */
23enum mrst_cpu_type {
24 MRST_CPU_CHIP_LINCROFT = 1,
25 MRST_CPU_CHIP_PENWELL,
26};
27
H. Peter Anvina75af582010-05-19 13:40:14 -070028extern enum mrst_cpu_type __mrst_cpu_chip;
29static enum mrst_cpu_type mrst_identify_cpu(void)
30{
31 return __mrst_cpu_chip;
32}
33
Jacob Pana0c173b2010-05-19 12:01:24 -070034enum mrst_timer_options {
35 MRST_TIMER_DEFAULT,
36 MRST_TIMER_APBT_ONLY,
37 MRST_TIMER_LAPIC_APBT,
38};
39
H. Peter Anvin14671382010-05-19 14:37:40 -070040extern enum mrst_timer_options mrst_timer_options;
41
Jacob Pan16ab5392010-02-12 03:08:30 -080042#define SFI_MTMR_MAX_NUM 8
Feng Tangcf089452010-02-12 03:37:38 -080043#define SFI_MRTC_MAX 8
Jacob Pan16ab5392010-02-12 03:08:30 -080044
Jacob Panaf2730f2010-02-12 10:31:47 -080045#endif /* _ASM_X86_MRST_H */