blob: 65b9bdb8541a1d77c2887a0a13ae7cbe4695778c [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020023#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080024#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020025#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020026#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020027#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020028#include <linux/init.h>
29#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020030#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020032#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010033#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020034#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010035#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020036#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020037#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020038#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020039#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080040
Stefan Richtere8ca9702009-06-04 21:09:38 +020041#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020042#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020043#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050044
Stefan Richterea8d0062008-03-01 02:42:56 +010045#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
Stefan Richter77c9a5d2009-06-05 16:26:18 +020049#include "core.h"
50#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050051
Kristian Høgsberga77754a2007-05-07 20:33:35 -040052#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050065
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
Kristian Høgsberga77754a2007-05-07 20:33:35 -040075#define CONTROL_SET(regs) (regs)
76#define CONTROL_CLEAR(regs) ((regs) + 4)
77#define COMMAND_PTR(regs) ((regs) + 12)
78#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050079
Kristian Høgsberg32b46092007-02-06 14:49:30 -050080struct ar_buffer {
81 struct descriptor descriptor;
82 struct ar_buffer *next;
83 __le32 data[0];
84};
85
Kristian Høgsberged568912006-12-19 19:58:35 -050086struct ar_context {
87 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050088 struct ar_buffer *current_buffer;
89 struct ar_buffer *last_buffer;
90 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050091 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050092 struct tasklet_struct tasklet;
93};
94
Kristian Høgsberg30200732007-02-16 17:34:39 -050095struct context;
96
97typedef int (*descriptor_callback_t)(struct context *ctx,
98 struct descriptor *d,
99 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500100
101/*
102 * A buffer that contains a block of DMA-able coherent memory used for
103 * storing a portion of a DMA descriptor program.
104 */
105struct descriptor_buffer {
106 struct list_head list;
107 dma_addr_t buffer_bus;
108 size_t buffer_size;
109 size_t used;
110 struct descriptor buffer[0];
111};
112
Kristian Høgsberg30200732007-02-16 17:34:39 -0500113struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100114 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500115 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500116 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100117
David Moorefe5ca632008-01-06 17:21:41 -0500118 /*
119 * List of page-sized buffers for storing DMA descriptors.
120 * Head of list contains buffers in use and tail of list contains
121 * free buffers.
122 */
123 struct list_head buffer_list;
124
125 /*
126 * Pointer to a buffer inside buffer_list that contains the tail
127 * end of the current DMA program.
128 */
129 struct descriptor_buffer *buffer_tail;
130
131 /*
132 * The descriptor containing the branch address of the first
133 * descriptor that has not yet been filled by the device.
134 */
135 struct descriptor *last;
136
137 /*
138 * The last descriptor in the DMA program. It contains the branch
139 * address that must be updated upon appending a new descriptor.
140 */
141 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500142
143 descriptor_callback_t callback;
144
Stefan Richter373b2ed2007-03-04 14:45:18 +0100145 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500146};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500147
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400148#define IT_HEADER_SY(v) ((v) << 0)
149#define IT_HEADER_TCODE(v) ((v) << 4)
150#define IT_HEADER_CHANNEL(v) ((v) << 8)
151#define IT_HEADER_TAG(v) ((v) << 14)
152#define IT_HEADER_SPEED(v) ((v) << 16)
153#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500154
155struct iso_context {
156 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500157 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500158 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500159 void *header;
160 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500161};
162
163#define CONFIG_ROM_SIZE 1024
164
165struct fw_ohci {
166 struct fw_card card;
167
168 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500169 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500170 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100171 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100172 unsigned quirks;
Kristian Høgsberged568912006-12-19 19:58:35 -0500173
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400174 /*
175 * Spinlock for accessing fw_ohci data. Never call out of
176 * this driver with this lock held.
177 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500178 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500179
180 struct ar_context ar_request_ctx;
181 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500182 struct context at_request_ctx;
183 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500184
185 u32 it_context_mask;
186 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100187 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500188 u32 ir_context_mask;
189 struct iso_context *ir_context_list;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100190
191 __be32 *config_rom;
192 dma_addr_t config_rom_bus;
193 __be32 *next_config_rom;
194 dma_addr_t next_config_rom_bus;
195 __be32 next_header;
196
197 __le32 *self_id_cpu;
198 dma_addr_t self_id_bus;
199 struct tasklet_struct bus_reset_tasklet;
200
201 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500202};
203
Adrian Bunk95688e92007-01-22 19:17:37 +0100204static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500205{
206 return container_of(card, struct fw_ohci, card);
207}
208
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500209#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
210#define IR_CONTEXT_BUFFER_FILL 0x80000000
211#define IR_CONTEXT_ISOCH_HEADER 0x40000000
212#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
213#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
214#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500215
216#define CONTEXT_RUN 0x8000
217#define CONTEXT_WAKE 0x1000
218#define CONTEXT_DEAD 0x0800
219#define CONTEXT_ACTIVE 0x0400
220
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100221#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500222#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
223#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
224
Kristian Høgsberged568912006-12-19 19:58:35 -0500225#define OHCI1394_REGISTER_SIZE 0x800
226#define OHCI_LOOP_COUNT 500
227#define OHCI1394_PCI_HCI_Control 0x40
228#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500229#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500230#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500231
Kristian Høgsberged568912006-12-19 19:58:35 -0500232static char ohci_driver_name[] = KBUILD_MODNAME;
233
Clemens Ladisch262444e2010-06-05 12:31:25 +0200234#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100235#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
236
Stefan Richter4a635592010-02-21 17:58:01 +0100237#define QUIRK_CYCLE_TIMER 1
238#define QUIRK_RESET_PACKET 2
239#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200240#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200241#define QUIRK_NO_MSI 16
Stefan Richter4a635592010-02-21 17:58:01 +0100242
243/* In case of multiple matches in ohci_quirks[], only the first one is used. */
244static const struct {
245 unsigned short vendor, device, flags;
246} ohci_quirks[] = {
Clemens Ladisch8301b912010-03-17 11:07:55 +0100247 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200248 QUIRK_RESET_PACKET |
249 QUIRK_NO_1394A},
Stefan Richter4a635592010-02-21 17:58:01 +0100250 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
251 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
Clemens Ladisch262444e2010-06-05 12:31:25 +0200252 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100253 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
254 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
255 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
256};
257
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100258/* This overrides anything that was found in ohci_quirks[]. */
259static int param_quirks;
260module_param_named(quirks, param_quirks, int, 0644);
261MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
262 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
263 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
264 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200265 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200266 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100267 ")");
268
Stefan Richtera007bb82008-04-07 22:33:35 +0200269#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100270#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200271#define OHCI_PARAM_DEBUG_IRQS 4
272#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100273
Stefan Richter5da3dac2010-04-02 14:05:02 +0200274#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
275
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100276static int param_debug;
277module_param_named(debug, param_debug, int, 0644);
278MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100279 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200280 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
281 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
282 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100283 ", or a combination, or all = -1)");
284
285static void log_irqs(u32 evt)
286{
Stefan Richtera007bb82008-04-07 22:33:35 +0200287 if (likely(!(param_debug &
288 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100289 return;
290
Stefan Richtera007bb82008-04-07 22:33:35 +0200291 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
292 !(evt & OHCI1394_busReset))
293 return;
294
Stefan Richter168cf9a2010-02-14 18:49:18 +0100295 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200296 evt & OHCI1394_selfIDComplete ? " selfID" : "",
297 evt & OHCI1394_RQPkt ? " AR_req" : "",
298 evt & OHCI1394_RSPkt ? " AR_resp" : "",
299 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
300 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
301 evt & OHCI1394_isochRx ? " IR" : "",
302 evt & OHCI1394_isochTx ? " IT" : "",
303 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
304 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500305 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200306 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
307 evt & OHCI1394_busReset ? " busReset" : "",
308 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
309 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
310 OHCI1394_respTxComplete | OHCI1394_isochRx |
311 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Stefan Richter168cf9a2010-02-14 18:49:18 +0100312 OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200313 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100314 ? " ?" : "");
315}
316
317static const char *speed[] = {
318 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
319};
320static const char *power[] = {
321 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
322 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
323};
324static const char port[] = { '.', '-', 'p', 'c', };
325
326static char _p(u32 *s, int shift)
327{
328 return port[*s >> shift & 3];
329}
330
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200331static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100332{
333 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
334 return;
335
Stefan Richter161b96e2008-06-14 14:23:43 +0200336 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
337 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100338
339 for (; self_id_count--; ++s)
340 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200341 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
342 "%s gc=%d %s %s%s%s\n",
343 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
344 speed[*s >> 14 & 3], *s >> 16 & 63,
345 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
346 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100347 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200348 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
349 *s, *s >> 24 & 63,
350 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
351 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100352}
353
354static const char *evts[] = {
355 [0x00] = "evt_no_status", [0x01] = "-reserved-",
356 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
357 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
358 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
359 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
360 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
361 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
362 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
363 [0x10] = "-reserved-", [0x11] = "ack_complete",
364 [0x12] = "ack_pending ", [0x13] = "-reserved-",
365 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
366 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
367 [0x18] = "-reserved-", [0x19] = "-reserved-",
368 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
369 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
370 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
371 [0x20] = "pending/cancelled",
372};
373static const char *tcodes[] = {
374 [0x0] = "QW req", [0x1] = "BW req",
375 [0x2] = "W resp", [0x3] = "-reserved-",
376 [0x4] = "QR req", [0x5] = "BR req",
377 [0x6] = "QR resp", [0x7] = "BR resp",
378 [0x8] = "cycle start", [0x9] = "Lk req",
379 [0xa] = "async stream packet", [0xb] = "Lk resp",
380 [0xc] = "-reserved-", [0xd] = "-reserved-",
381 [0xe] = "link internal", [0xf] = "-reserved-",
382};
383static const char *phys[] = {
384 [0x0] = "phy config packet", [0x1] = "link-on packet",
385 [0x2] = "self-id packet", [0x3] = "-reserved-",
386};
387
388static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
389{
390 int tcode = header[0] >> 4 & 0xf;
391 char specific[12];
392
393 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
394 return;
395
396 if (unlikely(evt >= ARRAY_SIZE(evts)))
397 evt = 0x1f;
398
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200399 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200400 fw_notify("A%c evt_bus_reset, generation %d\n",
401 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200402 return;
403 }
404
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100405 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200406 fw_notify("A%c %s, %s, %08x\n",
407 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100408 return;
409 }
410
411 switch (tcode) {
412 case 0x0: case 0x6: case 0x8:
413 snprintf(specific, sizeof(specific), " = %08x",
414 be32_to_cpu((__force __be32)header[3]));
415 break;
416 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
417 snprintf(specific, sizeof(specific), " %x,%x",
418 header[3] >> 16, header[3] & 0xffff);
419 break;
420 default:
421 specific[0] = '\0';
422 }
423
424 switch (tcode) {
425 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200426 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100427 break;
428 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200429 fw_notify("A%c spd %x tl %02x, "
430 "%04x -> %04x, %s, "
431 "%s, %04x%08x%s\n",
432 dir, speed, header[0] >> 10 & 0x3f,
433 header[1] >> 16, header[0] >> 16, evts[evt],
434 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100435 break;
436 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200437 fw_notify("A%c spd %x tl %02x, "
438 "%04x -> %04x, %s, "
439 "%s%s\n",
440 dir, speed, header[0] >> 10 & 0x3f,
441 header[1] >> 16, header[0] >> 16, evts[evt],
442 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100443 }
444}
445
446#else
447
Stefan Richter5da3dac2010-04-02 14:05:02 +0200448#define param_debug 0
449static inline void log_irqs(u32 evt) {}
450static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
451static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100452
453#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
454
Adrian Bunk95688e92007-01-22 19:17:37 +0100455static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500456{
457 writel(data, ohci->registers + offset);
458}
459
Adrian Bunk95688e92007-01-22 19:17:37 +0100460static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500461{
462 return readl(ohci->registers + offset);
463}
464
Adrian Bunk95688e92007-01-22 19:17:37 +0100465static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500466{
467 /* Do a dummy read to flush writes. */
468 reg_read(ohci, OHCI1394_Version);
469}
470
Stefan Richter35d999b2010-04-10 16:04:56 +0200471static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500472{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200473 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200474 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500475
476 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200477 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200478 val = reg_read(ohci, OHCI1394_PhyControl);
479 if (val & OHCI1394_PhyControl_ReadDone)
480 return OHCI1394_PhyControl_ReadData(val);
481
Clemens Ladisch153e3972010-06-10 08:22:07 +0200482 /*
483 * Try a few times without waiting. Sleeping is necessary
484 * only when the link/PHY interface is busy.
485 */
486 if (i >= 3)
487 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500488 }
Stefan Richter35d999b2010-04-10 16:04:56 +0200489 fw_error("failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500490
Stefan Richter35d999b2010-04-10 16:04:56 +0200491 return -EBUSY;
492}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200493
Stefan Richter35d999b2010-04-10 16:04:56 +0200494static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
495{
496 int i;
497
498 reg_write(ohci, OHCI1394_PhyControl,
499 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200500 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200501 val = reg_read(ohci, OHCI1394_PhyControl);
502 if (!(val & OHCI1394_PhyControl_WritePending))
503 return 0;
504
Clemens Ladisch153e3972010-06-10 08:22:07 +0200505 if (i >= 3)
506 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200507 }
508 fw_error("failed to write phy reg\n");
509
510 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200511}
512
513static int ohci_update_phy_reg(struct fw_card *card, int addr,
514 int clear_bits, int set_bits)
515{
516 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter35d999b2010-04-10 16:04:56 +0200517 int ret;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200518
Stefan Richter35d999b2010-04-10 16:04:56 +0200519 ret = read_phy_reg(ohci, addr);
520 if (ret < 0)
521 return ret;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200522
Clemens Ladische7014da2010-04-01 16:40:18 +0200523 /*
524 * The interrupt status bits are cleared by writing a one bit.
525 * Avoid clearing them unless explicitly requested in set_bits.
526 */
527 if (addr == 5)
528 clear_bits |= PHY_INT_STATUS_BITS;
529
Stefan Richter35d999b2010-04-10 16:04:56 +0200530 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500531}
532
Stefan Richter35d999b2010-04-10 16:04:56 +0200533static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200534{
Stefan Richter35d999b2010-04-10 16:04:56 +0200535 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200536
Stefan Richter35d999b2010-04-10 16:04:56 +0200537 ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
538 if (ret < 0)
539 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200540
Stefan Richter35d999b2010-04-10 16:04:56 +0200541 return read_phy_reg(ohci, addr);
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200542}
543
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500544static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500545{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500546 struct device *dev = ctx->ohci->card.device;
547 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100548 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500549 size_t offset;
550
Jarod Wilsonbde17092008-03-12 17:43:26 -0400551 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500552 if (ab == NULL)
553 return -ENOMEM;
554
Jay Fenlasona55709b2008-10-22 15:59:42 -0400555 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400556 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400557 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
558 DESCRIPTOR_STATUS |
559 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500560 offset = offsetof(struct ar_buffer, data);
561 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
562 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
563 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
564 ab->descriptor.branch_address = 0;
565
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400566 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500567 ctx->last_buffer->next = ab;
568 ctx->last_buffer = ab;
569
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400570 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500571 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500572
573 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500574}
575
Jay Fenlasona55709b2008-10-22 15:59:42 -0400576static void ar_context_release(struct ar_context *ctx)
577{
578 struct ar_buffer *ab, *ab_next;
579 size_t offset;
580 dma_addr_t ab_bus;
581
582 for (ab = ctx->current_buffer; ab; ab = ab_next) {
583 ab_next = ab->next;
584 offset = offsetof(struct ar_buffer, data);
585 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
586 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
587 ab, ab_bus);
588 }
589}
590
Stefan Richter11bf20a2008-03-01 02:47:15 +0100591#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
592#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100593 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100594#else
595#define cond_le32_to_cpu(v) le32_to_cpu(v)
596#endif
597
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500598static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500599{
Kristian Høgsberged568912006-12-19 19:58:35 -0500600 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500601 struct fw_packet p;
602 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100603 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500604
Stefan Richter11bf20a2008-03-01 02:47:15 +0100605 p.header[0] = cond_le32_to_cpu(buffer[0]);
606 p.header[1] = cond_le32_to_cpu(buffer[1]);
607 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500608
609 tcode = (p.header[0] >> 4) & 0x0f;
610 switch (tcode) {
611 case TCODE_WRITE_QUADLET_REQUEST:
612 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500613 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500614 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500615 p.payload_length = 0;
616 break;
617
618 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100619 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500620 p.header_length = 16;
621 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500622 break;
623
624 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500625 case TCODE_READ_BLOCK_RESPONSE:
626 case TCODE_LOCK_REQUEST:
627 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100628 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500629 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500630 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500631 break;
632
633 case TCODE_WRITE_RESPONSE:
634 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500635 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500636 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500637 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500638 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200639
640 default:
641 /* FIXME: Stop context, discard everything, and restart? */
642 p.header_length = 0;
643 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500644 }
645
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500646 p.payload = (void *) buffer + p.header_length;
647
648 /* FIXME: What to do about evt_* errors? */
649 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100650 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100651 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500652
Stefan Richter43286562008-03-11 21:22:26 +0100653 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500654 p.speed = (status >> 21) & 0x7;
655 p.timestamp = status & 0xffff;
656 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500657
Stefan Richter43286562008-03-11 21:22:26 +0100658 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100659
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400660 /*
661 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500662 * the new generation number when a bus reset happens (see
663 * section 8.4.2.3). This helps us determine when a request
664 * was received and make sure we send the response in the same
665 * generation. We only need this for requests; for responses
666 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400667 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200668 *
669 * Alas some chips sometimes emit bus reset packets with a
670 * wrong generation. We set the correct generation for these
671 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400672 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200673 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100674 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200675 ohci->request_generation = (p.header[2] >> 16) & 0xff;
676 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500677 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200678 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500679 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200680 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500681
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500682 return buffer + length + 1;
683}
Kristian Høgsberged568912006-12-19 19:58:35 -0500684
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500685static void ar_context_tasklet(unsigned long data)
686{
687 struct ar_context *ctx = (struct ar_context *)data;
688 struct fw_ohci *ohci = ctx->ohci;
689 struct ar_buffer *ab;
690 struct descriptor *d;
691 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500692
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500693 ab = ctx->current_buffer;
694 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500695
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500696 if (d->res_count == 0) {
697 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400698 dma_addr_t start_bus;
699 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500700
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400701 /*
702 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500703 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400704 * reuse the page for reassembling the split packet.
705 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500706
707 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400708 start = buffer = ab;
709 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500710
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500711 ab = ab->next;
712 d = &ab->descriptor;
713 size = buffer + PAGE_SIZE - ctx->pointer;
714 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
715 memmove(buffer, ctx->pointer, size);
716 memcpy(buffer + size, ab->data, rest);
717 ctx->current_buffer = ab;
718 ctx->pointer = (void *) ab->data + rest;
719 end = buffer + size + rest;
720
721 while (buffer < end)
722 buffer = handle_ar_packet(ctx, buffer);
723
Jarod Wilsonbde17092008-03-12 17:43:26 -0400724 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400725 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500726 ar_context_add_page(ctx);
727 } else {
728 buffer = ctx->pointer;
729 ctx->pointer = end =
730 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
731
732 while (buffer < end)
733 buffer = handle_ar_packet(ctx, buffer);
734 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500735}
736
Stefan Richter53dca512008-12-14 21:47:04 +0100737static int ar_context_init(struct ar_context *ctx,
738 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500739{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500740 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500741
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500742 ctx->regs = regs;
743 ctx->ohci = ohci;
744 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500745 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
746
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500747 ar_context_add_page(ctx);
748 ar_context_add_page(ctx);
749 ctx->current_buffer = ab.next;
750 ctx->pointer = ctx->current_buffer->data;
751
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400752 return 0;
753}
754
755static void ar_context_run(struct ar_context *ctx)
756{
757 struct ar_buffer *ab = ctx->current_buffer;
758 dma_addr_t ab_bus;
759 size_t offset;
760
761 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200762 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400763
764 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400765 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500766 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500767}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100768
Stefan Richter53dca512008-12-14 21:47:04 +0100769static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500770{
771 int b, key;
772
773 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
774 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
775
776 /* figure out which descriptor the branch address goes in */
777 if (z == 2 && (b == 3 || key == 2))
778 return d;
779 else
780 return d + z - 1;
781}
782
Kristian Høgsberg30200732007-02-16 17:34:39 -0500783static void context_tasklet(unsigned long data)
784{
785 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500786 struct descriptor *d, *last;
787 u32 address;
788 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500789 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500790
David Moorefe5ca632008-01-06 17:21:41 -0500791 desc = list_entry(ctx->buffer_list.next,
792 struct descriptor_buffer, list);
793 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500794 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500795 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500796 address = le32_to_cpu(last->branch_address);
797 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500798 address &= ~0xf;
799
800 /* If the branch address points to a buffer outside of the
801 * current buffer, advance to the next buffer. */
802 if (address < desc->buffer_bus ||
803 address >= desc->buffer_bus + desc->used)
804 desc = list_entry(desc->list.next,
805 struct descriptor_buffer, list);
806 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500807 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500808
809 if (!ctx->callback(ctx, d, last))
810 break;
811
David Moorefe5ca632008-01-06 17:21:41 -0500812 if (old_desc != desc) {
813 /* If we've advanced to the next buffer, move the
814 * previous buffer to the free list. */
815 unsigned long flags;
816 old_desc->used = 0;
817 spin_lock_irqsave(&ctx->ohci->lock, flags);
818 list_move_tail(&old_desc->list, &ctx->buffer_list);
819 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
820 }
821 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500822 }
823}
824
David Moorefe5ca632008-01-06 17:21:41 -0500825/*
826 * Allocate a new buffer and add it to the list of free buffers for this
827 * context. Must be called with ohci->lock held.
828 */
Stefan Richter53dca512008-12-14 21:47:04 +0100829static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500830{
831 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100832 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500833 int offset;
834
835 /*
836 * 16MB of descriptors should be far more than enough for any DMA
837 * program. This will catch run-away userspace or DoS attacks.
838 */
839 if (ctx->total_allocation >= 16*1024*1024)
840 return -ENOMEM;
841
842 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
843 &bus_addr, GFP_ATOMIC);
844 if (!desc)
845 return -ENOMEM;
846
847 offset = (void *)&desc->buffer - (void *)desc;
848 desc->buffer_size = PAGE_SIZE - offset;
849 desc->buffer_bus = bus_addr + offset;
850 desc->used = 0;
851
852 list_add_tail(&desc->list, &ctx->buffer_list);
853 ctx->total_allocation += PAGE_SIZE;
854
855 return 0;
856}
857
Stefan Richter53dca512008-12-14 21:47:04 +0100858static int context_init(struct context *ctx, struct fw_ohci *ohci,
859 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500860{
861 ctx->ohci = ohci;
862 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500863 ctx->total_allocation = 0;
864
865 INIT_LIST_HEAD(&ctx->buffer_list);
866 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500867 return -ENOMEM;
868
David Moorefe5ca632008-01-06 17:21:41 -0500869 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
870 struct descriptor_buffer, list);
871
Kristian Høgsberg30200732007-02-16 17:34:39 -0500872 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
873 ctx->callback = callback;
874
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400875 /*
876 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500877 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500878 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400879 */
David Moorefe5ca632008-01-06 17:21:41 -0500880 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
881 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
882 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
883 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
884 ctx->last = ctx->buffer_tail->buffer;
885 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500886
887 return 0;
888}
889
Stefan Richter53dca512008-12-14 21:47:04 +0100890static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500891{
892 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500893 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500894
David Moorefe5ca632008-01-06 17:21:41 -0500895 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
896 dma_free_coherent(card->device, PAGE_SIZE, desc,
897 desc->buffer_bus -
898 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500899}
900
David Moorefe5ca632008-01-06 17:21:41 -0500901/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100902static struct descriptor *context_get_descriptors(struct context *ctx,
903 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500904{
David Moorefe5ca632008-01-06 17:21:41 -0500905 struct descriptor *d = NULL;
906 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500907
David Moorefe5ca632008-01-06 17:21:41 -0500908 if (z * sizeof(*d) > desc->buffer_size)
909 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500910
David Moorefe5ca632008-01-06 17:21:41 -0500911 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
912 /* No room for the descriptor in this buffer, so advance to the
913 * next one. */
914
915 if (desc->list.next == &ctx->buffer_list) {
916 /* If there is no free buffer next in the list,
917 * allocate one. */
918 if (context_add_buffer(ctx) < 0)
919 return NULL;
920 }
921 desc = list_entry(desc->list.next,
922 struct descriptor_buffer, list);
923 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500924 }
925
David Moorefe5ca632008-01-06 17:21:41 -0500926 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400927 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500928 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500929
930 return d;
931}
932
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500933static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500934{
935 struct fw_ohci *ohci = ctx->ohci;
936
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400937 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500938 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400939 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
940 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500941 flush_writes(ohci);
942}
943
944static void context_append(struct context *ctx,
945 struct descriptor *d, int z, int extra)
946{
947 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500948 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500949
David Moorefe5ca632008-01-06 17:21:41 -0500950 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500951
David Moorefe5ca632008-01-06 17:21:41 -0500952 desc->used += (z + extra) * sizeof(*d);
953 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
954 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500955
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400956 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500957 flush_writes(ctx->ohci);
958}
959
960static void context_stop(struct context *ctx)
961{
962 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500963 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500964
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400965 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500966 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500967
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500968 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400969 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500970 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +0100971 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500972
Stefan Richterb980f5a2007-07-12 22:25:14 +0200973 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500974 }
Stefan Richterb0068542009-01-05 20:43:23 +0100975 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500976}
Kristian Høgsberged568912006-12-19 19:58:35 -0500977
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500978struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500979 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500980};
981
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400982/*
983 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500984 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400985 * generation handling and locking around packet queue manipulation.
986 */
Stefan Richter53dca512008-12-14 21:47:04 +0100987static int at_context_queue_packet(struct context *ctx,
988 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500989{
Kristian Høgsberged568912006-12-19 19:58:35 -0500990 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200991 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500992 struct driver_data *driver_data;
993 struct descriptor *d, *last;
994 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500995 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500996 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500997
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500998 d = context_get_descriptors(ctx, 4, &d_bus);
999 if (d == NULL) {
1000 packet->ack = RCODE_SEND_ERROR;
1001 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001002 }
1003
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001004 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001005 d[0].res_count = cpu_to_le16(packet->timestamp);
1006
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001007 /*
1008 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001009 * from the IEEE1394 layout, so shift the fields around
1010 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001011 * which we need to prepend an extra quadlet.
1012 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001013
1014 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001015 switch (packet->header_length) {
1016 case 16:
1017 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001018 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1019 (packet->speed << 16));
1020 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1021 (packet->header[0] & 0xffff0000));
1022 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001023
1024 tcode = (packet->header[0] >> 4) & 0x0f;
1025 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001026 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001027 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001028 header[3] = (__force __le32) packet->header[3];
1029
1030 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001031 break;
1032
1033 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001034 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1035 (packet->speed << 16));
1036 header[1] = cpu_to_le32(packet->header[0]);
1037 header[2] = cpu_to_le32(packet->header[1]);
1038 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001039 break;
1040
1041 case 4:
1042 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1043 (packet->speed << 16));
1044 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1045 d[0].req_count = cpu_to_le16(8);
1046 break;
1047
1048 default:
1049 /* BUG(); */
1050 packet->ack = RCODE_SEND_ERROR;
1051 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001052 }
1053
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001054 driver_data = (struct driver_data *) &d[3];
1055 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001056 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001057
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001058 if (packet->payload_length > 0) {
1059 payload_bus =
1060 dma_map_single(ohci->card.device, packet->payload,
1061 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001062 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001063 packet->ack = RCODE_SEND_ERROR;
1064 return -1;
1065 }
Stefan Richter19593ff2009-10-14 20:40:10 +02001066 packet->payload_bus = payload_bus;
1067 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001068
1069 d[2].req_count = cpu_to_le16(packet->payload_length);
1070 d[2].data_address = cpu_to_le32(payload_bus);
1071 last = &d[2];
1072 z = 3;
1073 } else {
1074 last = &d[0];
1075 z = 2;
1076 }
1077
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001078 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1079 DESCRIPTOR_IRQ_ALWAYS |
1080 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001081
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001082 /*
1083 * If the controller and packet generations don't match, we need to
1084 * bail out and try again. If IntEvent.busReset is set, the AT context
1085 * is halted, so appending to the context and trying to run it is
1086 * futile. Most controllers do the right thing and just flush the AT
1087 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1088 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1089 * up stalling out. So we just bail out in software and try again
1090 * later, and everyone is happy.
1091 * FIXME: Document how the locking works.
1092 */
1093 if (ohci->generation != packet->generation ||
1094 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001095 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001096 dma_unmap_single(ohci->card.device, payload_bus,
1097 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001098 packet->ack = RCODE_GENERATION;
1099 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001100 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001101
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001102 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001103
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001104 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001105 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001106 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001107 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001108
1109 return 0;
1110}
1111
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001112static int handle_at_packet(struct context *context,
1113 struct descriptor *d,
1114 struct descriptor *last)
1115{
1116 struct driver_data *driver_data;
1117 struct fw_packet *packet;
1118 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001119 int evt;
1120
1121 if (last->transfer_status == 0)
1122 /* This descriptor isn't done yet, stop iteration. */
1123 return 0;
1124
1125 driver_data = (struct driver_data *) &d[3];
1126 packet = driver_data->packet;
1127 if (packet == NULL)
1128 /* This packet was cancelled, just continue. */
1129 return 1;
1130
Stefan Richter19593ff2009-10-14 20:40:10 +02001131 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001132 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001133 packet->payload_length, DMA_TO_DEVICE);
1134
1135 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1136 packet->timestamp = le16_to_cpu(last->res_count);
1137
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001138 log_ar_at_event('T', packet->speed, packet->header, evt);
1139
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001140 switch (evt) {
1141 case OHCI1394_evt_timeout:
1142 /* Async response transmit timed out. */
1143 packet->ack = RCODE_CANCELLED;
1144 break;
1145
1146 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001147 /*
1148 * The packet was flushed should give same error as
1149 * when we try to use a stale generation count.
1150 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001151 packet->ack = RCODE_GENERATION;
1152 break;
1153
1154 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001155 /*
1156 * Using a valid (current) generation count, but the
1157 * node is not on the bus or not sending acks.
1158 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001159 packet->ack = RCODE_NO_ACK;
1160 break;
1161
1162 case ACK_COMPLETE + 0x10:
1163 case ACK_PENDING + 0x10:
1164 case ACK_BUSY_X + 0x10:
1165 case ACK_BUSY_A + 0x10:
1166 case ACK_BUSY_B + 0x10:
1167 case ACK_DATA_ERROR + 0x10:
1168 case ACK_TYPE_ERROR + 0x10:
1169 packet->ack = evt - 0x10;
1170 break;
1171
1172 default:
1173 packet->ack = RCODE_SEND_ERROR;
1174 break;
1175 }
1176
1177 packet->callback(packet, &ohci->card, packet->ack);
1178
1179 return 1;
1180}
1181
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001182#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1183#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1184#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1185#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1186#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001187
Stefan Richter53dca512008-12-14 21:47:04 +01001188static void handle_local_rom(struct fw_ohci *ohci,
1189 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001190{
1191 struct fw_packet response;
1192 int tcode, length, i;
1193
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001194 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001195 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001196 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001197 else
1198 length = 4;
1199
1200 i = csr - CSR_CONFIG_ROM;
1201 if (i + length > CONFIG_ROM_SIZE) {
1202 fw_fill_response(&response, packet->header,
1203 RCODE_ADDRESS_ERROR, NULL, 0);
1204 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1205 fw_fill_response(&response, packet->header,
1206 RCODE_TYPE_ERROR, NULL, 0);
1207 } else {
1208 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1209 (void *) ohci->config_rom + i, length);
1210 }
1211
1212 fw_core_handle_response(&ohci->card, &response);
1213}
1214
Stefan Richter53dca512008-12-14 21:47:04 +01001215static void handle_local_lock(struct fw_ohci *ohci,
1216 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001217{
1218 struct fw_packet response;
1219 int tcode, length, ext_tcode, sel;
1220 __be32 *payload, lock_old;
1221 u32 lock_arg, lock_data;
1222
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001223 tcode = HEADER_GET_TCODE(packet->header[0]);
1224 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001225 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001226 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001227
1228 if (tcode == TCODE_LOCK_REQUEST &&
1229 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1230 lock_arg = be32_to_cpu(payload[0]);
1231 lock_data = be32_to_cpu(payload[1]);
1232 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1233 lock_arg = 0;
1234 lock_data = 0;
1235 } else {
1236 fw_fill_response(&response, packet->header,
1237 RCODE_TYPE_ERROR, NULL, 0);
1238 goto out;
1239 }
1240
1241 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1242 reg_write(ohci, OHCI1394_CSRData, lock_data);
1243 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1244 reg_write(ohci, OHCI1394_CSRControl, sel);
1245
1246 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1247 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1248 else
1249 fw_notify("swap not done yet\n");
1250
1251 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001252 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001253 out:
1254 fw_core_handle_response(&ohci->card, &response);
1255}
1256
Stefan Richter53dca512008-12-14 21:47:04 +01001257static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001258{
1259 u64 offset;
1260 u32 csr;
1261
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001262 if (ctx == &ctx->ohci->at_request_ctx) {
1263 packet->ack = ACK_PENDING;
1264 packet->callback(packet, &ctx->ohci->card, packet->ack);
1265 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001266
1267 offset =
1268 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001269 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001270 packet->header[2];
1271 csr = offset - CSR_REGISTER_BASE;
1272
1273 /* Handle config rom reads. */
1274 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1275 handle_local_rom(ctx->ohci, packet, csr);
1276 else switch (csr) {
1277 case CSR_BUS_MANAGER_ID:
1278 case CSR_BANDWIDTH_AVAILABLE:
1279 case CSR_CHANNELS_AVAILABLE_HI:
1280 case CSR_CHANNELS_AVAILABLE_LO:
1281 handle_local_lock(ctx->ohci, packet, csr);
1282 break;
1283 default:
1284 if (ctx == &ctx->ohci->at_request_ctx)
1285 fw_core_handle_request(&ctx->ohci->card, packet);
1286 else
1287 fw_core_handle_response(&ctx->ohci->card, packet);
1288 break;
1289 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001290
1291 if (ctx == &ctx->ohci->at_response_ctx) {
1292 packet->ack = ACK_COMPLETE;
1293 packet->callback(packet, &ctx->ohci->card, packet->ack);
1294 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001295}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001296
Stefan Richter53dca512008-12-14 21:47:04 +01001297static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001298{
Kristian Høgsberged568912006-12-19 19:58:35 -05001299 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001300 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001301
1302 spin_lock_irqsave(&ctx->ohci->lock, flags);
1303
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001304 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001305 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001306 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1307 handle_local_request(ctx, packet);
1308 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001309 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001310
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001311 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001312 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1313
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001314 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001315 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001316
Kristian Høgsberged568912006-12-19 19:58:35 -05001317}
1318
1319static void bus_reset_tasklet(unsigned long data)
1320{
1321 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001322 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001323 int generation, new_generation;
1324 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001325 void *free_rom = NULL;
1326 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001327
1328 reg = reg_read(ohci, OHCI1394_NodeID);
1329 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001330 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001331 return;
1332 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001333 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1334 fw_notify("malconfigured bus\n");
1335 return;
1336 }
1337 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1338 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001339
Stefan Richterc8a9a492008-03-19 21:40:32 +01001340 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1341 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1342 fw_notify("inconsistent self IDs\n");
1343 return;
1344 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001345 /*
1346 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001347 * bytes in the self ID receive buffer. Since we also receive
1348 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001349 * bit extra to get the actual number of self IDs.
1350 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001351 self_id_count = (reg >> 3) & 0xff;
1352 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001353 fw_notify("inconsistent self IDs\n");
1354 return;
1355 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001356 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001357 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001358
1359 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001360 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1361 fw_notify("inconsistent self IDs\n");
1362 return;
1363 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001364 ohci->self_id_buffer[j] =
1365 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001366 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001367 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001368
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001369 /*
1370 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001371 * problem we face is that a new bus reset can start while we
1372 * read out the self IDs from the DMA buffer. If this happens,
1373 * the DMA buffer will be overwritten with new self IDs and we
1374 * will read out inconsistent data. The OHCI specification
1375 * (section 11.2) recommends a technique similar to
1376 * linux/seqlock.h, where we remember the generation of the
1377 * self IDs in the buffer before reading them out and compare
1378 * it to the current generation after reading them out. If
1379 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001380 * of self IDs.
1381 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001382
1383 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1384 if (new_generation != generation) {
1385 fw_notify("recursive bus reset detected, "
1386 "discarding self ids\n");
1387 return;
1388 }
1389
1390 /* FIXME: Document how the locking works. */
1391 spin_lock_irqsave(&ohci->lock, flags);
1392
1393 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001394 context_stop(&ohci->at_request_ctx);
1395 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001396 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1397
Stefan Richter4a635592010-02-21 17:58:01 +01001398 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001399 ohci->request_generation = generation;
1400
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001401 /*
1402 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001403 * have to do it under the spinlock also. If a new config rom
1404 * was set up before this reset, the old one is now no longer
1405 * in use and we can free it. Update the config rom pointers
1406 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001407 * next_config_rom pointer so a new udpate can take place.
1408 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001409
1410 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001411 if (ohci->next_config_rom != ohci->config_rom) {
1412 free_rom = ohci->config_rom;
1413 free_rom_bus = ohci->config_rom_bus;
1414 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001415 ohci->config_rom = ohci->next_config_rom;
1416 ohci->config_rom_bus = ohci->next_config_rom_bus;
1417 ohci->next_config_rom = NULL;
1418
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001419 /*
1420 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001421 * config_rom registers. Writing the header quadlet
1422 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001423 * do that last.
1424 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001425 reg_write(ohci, OHCI1394_BusOptions,
1426 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001427 ohci->config_rom[0] = ohci->next_header;
1428 reg_write(ohci, OHCI1394_ConfigROMhdr,
1429 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001430 }
1431
Stefan Richter080de8c2008-02-28 20:54:43 +01001432#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1433 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1434 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1435#endif
1436
Kristian Høgsberged568912006-12-19 19:58:35 -05001437 spin_unlock_irqrestore(&ohci->lock, flags);
1438
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001439 if (free_rom)
1440 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1441 free_rom, free_rom_bus);
1442
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001443 log_selfids(ohci->node_id, generation,
1444 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001445
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001446 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001447 self_id_count, ohci->self_id_buffer);
1448}
1449
1450static irqreturn_t irq_handler(int irq, void *data)
1451{
1452 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001453 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001454 int i;
1455
1456 event = reg_read(ohci, OHCI1394_IntEventClear);
1457
Stefan Richtera5159582007-06-09 19:31:14 +02001458 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001459 return IRQ_NONE;
1460
Stefan Richtera007bb82008-04-07 22:33:35 +02001461 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1462 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001463 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001464
1465 if (event & OHCI1394_selfIDComplete)
1466 tasklet_schedule(&ohci->bus_reset_tasklet);
1467
1468 if (event & OHCI1394_RQPkt)
1469 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1470
1471 if (event & OHCI1394_RSPkt)
1472 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1473
1474 if (event & OHCI1394_reqTxComplete)
1475 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1476
1477 if (event & OHCI1394_respTxComplete)
1478 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1479
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001480 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001481 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1482
1483 while (iso_event) {
1484 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001485 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001486 iso_event &= ~(1 << i);
1487 }
1488
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001489 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001490 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1491
1492 while (iso_event) {
1493 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001494 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001495 iso_event &= ~(1 << i);
1496 }
1497
Jarod Wilson75f78322008-04-03 17:18:23 -04001498 if (unlikely(event & OHCI1394_regAccessFail))
1499 fw_error("Register access failure - "
1500 "please notify linux1394-devel@lists.sf.net\n");
1501
Stefan Richtere524f6162007-08-20 21:58:30 +02001502 if (unlikely(event & OHCI1394_postedWriteErr))
1503 fw_error("PCI posted write error\n");
1504
Stefan Richterbb9f2202007-12-22 22:14:52 +01001505 if (unlikely(event & OHCI1394_cycleTooLong)) {
1506 if (printk_ratelimit())
1507 fw_notify("isochronous cycle too long\n");
1508 reg_write(ohci, OHCI1394_LinkControlSet,
1509 OHCI1394_LinkControl_cycleMaster);
1510 }
1511
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001512 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1513 /*
1514 * We need to clear this event bit in order to make
1515 * cycleMatch isochronous I/O work. In theory we should
1516 * stop active cycleMatch iso contexts now and restart
1517 * them at least two cycles later. (FIXME?)
1518 */
1519 if (printk_ratelimit())
1520 fw_notify("isochronous cycle inconsistent\n");
1521 }
1522
Kristian Høgsberged568912006-12-19 19:58:35 -05001523 return IRQ_HANDLED;
1524}
1525
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001526static int software_reset(struct fw_ohci *ohci)
1527{
1528 int i;
1529
1530 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1531
1532 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1533 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1534 OHCI1394_HCControl_softReset) == 0)
1535 return 0;
1536 msleep(1);
1537 }
1538
1539 return -EBUSY;
1540}
1541
Stefan Richter8e859732009-10-08 00:41:59 +02001542static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1543{
1544 size_t size = length * 4;
1545
1546 memcpy(dest, src, size);
1547 if (size < CONFIG_ROM_SIZE)
1548 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1549}
1550
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001551static int configure_1394a_enhancements(struct fw_ohci *ohci)
1552{
1553 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02001554 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001555
1556 /* Check if the driver should configure link and PHY. */
1557 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1558 OHCI1394_HCControl_programPhyEnable))
1559 return 0;
1560
1561 /* Paranoia: check whether the PHY supports 1394a, too. */
1562 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02001563 ret = read_phy_reg(ohci, 2);
1564 if (ret < 0)
1565 return ret;
1566 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1567 ret = read_paged_phy_reg(ohci, 1, 8);
1568 if (ret < 0)
1569 return ret;
1570 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001571 enable_1394a = true;
1572 }
1573
1574 if (ohci->quirks & QUIRK_NO_1394A)
1575 enable_1394a = false;
1576
1577 /* Configure PHY and link consistently. */
1578 if (enable_1394a) {
1579 clear = 0;
1580 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1581 } else {
1582 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1583 set = 0;
1584 }
Stefan Richter35d999b2010-04-10 16:04:56 +02001585 ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
1586 if (ret < 0)
1587 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001588
1589 if (enable_1394a)
1590 offset = OHCI1394_HCControlSet;
1591 else
1592 offset = OHCI1394_HCControlClear;
1593 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1594
1595 /* Clean up: configuration has been taken care of. */
1596 reg_write(ohci, OHCI1394_HCControlClear,
1597 OHCI1394_HCControl_programPhyEnable);
1598
1599 return 0;
1600}
1601
Stefan Richter8e859732009-10-08 00:41:59 +02001602static int ohci_enable(struct fw_card *card,
1603 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001604{
1605 struct fw_ohci *ohci = fw_ohci(card);
1606 struct pci_dev *dev = to_pci_dev(card->device);
Stefan Richter148c7862010-06-05 11:46:49 +02001607 u32 lps, irqs;
Stefan Richter35d999b2010-04-10 16:04:56 +02001608 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001609
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001610 if (software_reset(ohci)) {
1611 fw_error("Failed to reset ohci card.\n");
1612 return -EBUSY;
1613 }
1614
1615 /*
1616 * Now enable LPS, which we need in order to start accessing
1617 * most of the registers. In fact, on some cards (ALI M5251),
1618 * accessing registers in the SClk domain without LPS enabled
1619 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001620 * full link enabled. However, with some cards (well, at least
1621 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001622 */
1623 reg_write(ohci, OHCI1394_HCControlSet,
1624 OHCI1394_HCControl_LPS |
1625 OHCI1394_HCControl_postedWriteEnable);
1626 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001627
1628 for (lps = 0, i = 0; !lps && i < 3; i++) {
1629 msleep(50);
1630 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1631 OHCI1394_HCControl_LPS;
1632 }
1633
1634 if (!lps) {
1635 fw_error("Failed to set Link Power Status\n");
1636 return -EIO;
1637 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001638
1639 reg_write(ohci, OHCI1394_HCControlClear,
1640 OHCI1394_HCControl_noByteSwapData);
1641
Stefan Richteraffc9c22008-06-05 20:50:53 +02001642 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001643 reg_write(ohci, OHCI1394_LinkControlClear,
1644 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001645 reg_write(ohci, OHCI1394_LinkControlSet,
1646 OHCI1394_LinkControl_rcvSelfID |
1647 OHCI1394_LinkControl_cycleTimerEnable |
1648 OHCI1394_LinkControl_cycleMaster);
1649
1650 reg_write(ohci, OHCI1394_ATRetries,
1651 OHCI1394_MAX_AT_REQ_RETRIES |
1652 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1653 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1654
1655 ar_context_run(&ohci->ar_request_ctx);
1656 ar_context_run(&ohci->ar_response_ctx);
1657
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001658 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1659 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1660 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001661
Stefan Richter35d999b2010-04-10 16:04:56 +02001662 ret = configure_1394a_enhancements(ohci);
1663 if (ret < 0)
1664 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001665
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001666 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02001667 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1668 if (ret < 0)
1669 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001670
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001671 /*
1672 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001673 * update mechanism described below in ohci_set_config_rom()
1674 * is not active. We have to update ConfigRomHeader and
1675 * BusOptions manually, and the write to ConfigROMmap takes
1676 * effect immediately. We tie this to the enabling of the
1677 * link, so we have a valid config rom before enabling - the
1678 * OHCI requires that ConfigROMhdr and BusOptions have valid
1679 * values before enabling.
1680 *
1681 * However, when the ConfigROMmap is written, some controllers
1682 * always read back quadlets 0 and 2 from the config rom to
1683 * the ConfigRomHeader and BusOptions registers on bus reset.
1684 * They shouldn't do that in this initial case where the link
1685 * isn't enabled. This means we have to use the same
1686 * workaround here, setting the bus header to 0 and then write
1687 * the right values in the bus reset tasklet.
1688 */
1689
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001690 if (config_rom) {
1691 ohci->next_config_rom =
1692 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1693 &ohci->next_config_rom_bus,
1694 GFP_KERNEL);
1695 if (ohci->next_config_rom == NULL)
1696 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001697
Stefan Richter8e859732009-10-08 00:41:59 +02001698 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001699 } else {
1700 /*
1701 * In the suspend case, config_rom is NULL, which
1702 * means that we just reuse the old config rom.
1703 */
1704 ohci->next_config_rom = ohci->config_rom;
1705 ohci->next_config_rom_bus = ohci->config_rom_bus;
1706 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001707
Stefan Richter8e859732009-10-08 00:41:59 +02001708 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001709 ohci->next_config_rom[0] = 0;
1710 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001711 reg_write(ohci, OHCI1394_BusOptions,
1712 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001713 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1714
1715 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1716
Clemens Ladisch262444e2010-06-05 12:31:25 +02001717 if (!(ohci->quirks & QUIRK_NO_MSI))
1718 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001719 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02001720 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
1721 ohci_driver_name, ohci)) {
1722 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
1723 pci_disable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001724 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1725 ohci->config_rom, ohci->config_rom_bus);
1726 return -EIO;
1727 }
1728
Stefan Richter148c7862010-06-05 11:46:49 +02001729 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1730 OHCI1394_RQPkt | OHCI1394_RSPkt |
1731 OHCI1394_isochTx | OHCI1394_isochRx |
1732 OHCI1394_postedWriteErr |
1733 OHCI1394_selfIDComplete |
1734 OHCI1394_regAccessFail |
1735 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
1736 OHCI1394_masterIntEnable;
1737 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1738 irqs |= OHCI1394_busReset;
1739 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
1740
Kristian Høgsberged568912006-12-19 19:58:35 -05001741 reg_write(ohci, OHCI1394_HCControlSet,
1742 OHCI1394_HCControl_linkEnable |
1743 OHCI1394_HCControl_BIBimageValid);
1744 flush_writes(ohci);
1745
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001746 /*
1747 * We are ready to go, initiate bus reset to finish the
1748 * initialization.
1749 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001750
1751 fw_core_initiate_bus_reset(&ohci->card, 1);
1752
1753 return 0;
1754}
1755
Stefan Richter53dca512008-12-14 21:47:04 +01001756static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001757 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001758{
1759 struct fw_ohci *ohci;
1760 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001761 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001762 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001763 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001764
1765 ohci = fw_ohci(card);
1766
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001767 /*
1768 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001769 * mechanism is a bit tricky, but easy enough to use. See
1770 * section 5.5.6 in the OHCI specification.
1771 *
1772 * The OHCI controller caches the new config rom address in a
1773 * shadow register (ConfigROMmapNext) and needs a bus reset
1774 * for the changes to take place. When the bus reset is
1775 * detected, the controller loads the new values for the
1776 * ConfigRomHeader and BusOptions registers from the specified
1777 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1778 * shadow register. All automatically and atomically.
1779 *
1780 * Now, there's a twist to this story. The automatic load of
1781 * ConfigRomHeader and BusOptions doesn't honor the
1782 * noByteSwapData bit, so with a be32 config rom, the
1783 * controller will load be32 values in to these registers
1784 * during the atomic update, even on litte endian
1785 * architectures. The workaround we use is to put a 0 in the
1786 * header quadlet; 0 is endian agnostic and means that the
1787 * config rom isn't ready yet. In the bus reset tasklet we
1788 * then set up the real values for the two registers.
1789 *
1790 * We use ohci->lock to avoid racing with the code that sets
1791 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1792 */
1793
1794 next_config_rom =
1795 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1796 &next_config_rom_bus, GFP_KERNEL);
1797 if (next_config_rom == NULL)
1798 return -ENOMEM;
1799
1800 spin_lock_irqsave(&ohci->lock, flags);
1801
1802 if (ohci->next_config_rom == NULL) {
1803 ohci->next_config_rom = next_config_rom;
1804 ohci->next_config_rom_bus = next_config_rom_bus;
1805
Stefan Richter8e859732009-10-08 00:41:59 +02001806 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001807
1808 ohci->next_header = config_rom[0];
1809 ohci->next_config_rom[0] = 0;
1810
1811 reg_write(ohci, OHCI1394_ConfigROMmap,
1812 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001813 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001814 }
1815
1816 spin_unlock_irqrestore(&ohci->lock, flags);
1817
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001818 /*
1819 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001820 * effect. We clean up the old config rom memory and DMA
1821 * mappings in the bus reset tasklet, since the OHCI
1822 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001823 * takes effect.
1824 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001825 if (ret == 0)
Kristian Høgsberged568912006-12-19 19:58:35 -05001826 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001827 else
1828 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1829 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001830
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001831 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001832}
1833
1834static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1835{
1836 struct fw_ohci *ohci = fw_ohci(card);
1837
1838 at_context_transmit(&ohci->at_request_ctx, packet);
1839}
1840
1841static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1842{
1843 struct fw_ohci *ohci = fw_ohci(card);
1844
1845 at_context_transmit(&ohci->at_response_ctx, packet);
1846}
1847
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001848static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1849{
1850 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001851 struct context *ctx = &ohci->at_request_ctx;
1852 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001853 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001854
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001855 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001856
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001857 if (packet->ack != 0)
1858 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001859
Stefan Richter19593ff2009-10-14 20:40:10 +02001860 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001861 dma_unmap_single(ohci->card.device, packet->payload_bus,
1862 packet->payload_length, DMA_TO_DEVICE);
1863
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001864 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001865 driver_data->packet = NULL;
1866 packet->ack = RCODE_CANCELLED;
1867 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001868 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001869 out:
1870 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001871
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001872 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001873}
1874
Stefan Richter53dca512008-12-14 21:47:04 +01001875static int ohci_enable_phys_dma(struct fw_card *card,
1876 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05001877{
Stefan Richter080de8c2008-02-28 20:54:43 +01001878#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1879 return 0;
1880#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001881 struct fw_ohci *ohci = fw_ohci(card);
1882 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001883 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001884
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001885 /*
1886 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1887 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1888 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001889
1890 spin_lock_irqsave(&ohci->lock, flags);
1891
1892 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001893 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05001894 goto out;
1895 }
1896
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001897 /*
1898 * Note, if the node ID contains a non-local bus ID, physical DMA is
1899 * enabled for _all_ nodes on remote buses.
1900 */
Stefan Richter907293d2007-01-23 21:11:43 +01001901
1902 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1903 if (n < 32)
1904 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1905 else
1906 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1907
Kristian Høgsberged568912006-12-19 19:58:35 -05001908 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001909 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001910 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001911
1912 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01001913#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001914}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001915
Stefan Richter4a9bde92010-02-20 22:24:43 +01001916static u32 cycle_timer_ticks(u32 cycle_timer)
Clemens Ladischb6775322010-01-20 09:58:02 +01001917{
1918 u32 ticks;
1919
1920 ticks = cycle_timer & 0xfff;
1921 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1922 ticks += (3072 * 8000) * (cycle_timer >> 25);
Stefan Richter4a9bde92010-02-20 22:24:43 +01001923
Clemens Ladischb6775322010-01-20 09:58:02 +01001924 return ticks;
1925}
1926
Stefan Richter4a9bde92010-02-20 22:24:43 +01001927/*
1928 * Some controllers exhibit one or more of the following bugs when updating the
1929 * iso cycle timer register:
1930 * - When the lowest six bits are wrapping around to zero, a read that happens
1931 * at the same time will return garbage in the lowest ten bits.
1932 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1933 * not incremented for about 60 ns.
1934 * - Occasionally, the entire register reads zero.
1935 *
1936 * To catch these, we read the register three times and ensure that the
1937 * difference between each two consecutive reads is approximately the same, i.e.
1938 * less than twice the other. Furthermore, any negative difference indicates an
1939 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1940 * execute, so we have enough precision to compute the ratio of the differences.)
1941 */
Stefan Richter168cf9a2010-02-14 18:49:18 +01001942static u32 ohci_get_cycle_time(struct fw_card *card)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001943{
1944 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischb6775322010-01-20 09:58:02 +01001945 u32 c0, c1, c2;
1946 u32 t0, t1, t2;
1947 s32 diff01, diff12;
Stefan Richter4a9bde92010-02-20 22:24:43 +01001948 int i;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001949
Stefan Richter4a9bde92010-02-20 22:24:43 +01001950 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1951
Stefan Richter4a635592010-02-21 17:58:01 +01001952 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
Stefan Richter4a9bde92010-02-20 22:24:43 +01001953 i = 0;
1954 c1 = c2;
Clemens Ladischb6775322010-01-20 09:58:02 +01001955 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
Clemens Ladischb6775322010-01-20 09:58:02 +01001956 do {
Stefan Richter4a9bde92010-02-20 22:24:43 +01001957 c0 = c1;
1958 c1 = c2;
Clemens Ladischb6775322010-01-20 09:58:02 +01001959 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1960 t0 = cycle_timer_ticks(c0);
1961 t1 = cycle_timer_ticks(c1);
1962 t2 = cycle_timer_ticks(c2);
1963 diff01 = t1 - t0;
1964 diff12 = t2 - t1;
Stefan Richter4a9bde92010-02-20 22:24:43 +01001965 } while ((diff01 <= 0 || diff12 <= 0 ||
1966 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1967 && i++ < 20);
Clemens Ladischb6775322010-01-20 09:58:02 +01001968 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001969
Stefan Richter168cf9a2010-02-14 18:49:18 +01001970 return c2;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001971}
1972
David Moore1aa292b2008-07-22 23:23:40 -07001973static void copy_iso_headers(struct iso_context *ctx, void *p)
1974{
1975 int i = ctx->header_length;
1976
1977 if (i + ctx->base.header_size > PAGE_SIZE)
1978 return;
1979
1980 /*
1981 * The iso header is byteswapped to little endian by
1982 * the controller, but the remaining header quadlets
1983 * are big endian. We want to present all the headers
1984 * as big endian, so we have to swap the first quadlet.
1985 */
1986 if (ctx->base.header_size > 0)
1987 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1988 if (ctx->base.header_size > 4)
1989 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1990 if (ctx->base.header_size > 8)
1991 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1992 ctx->header_length += ctx->base.header_size;
1993}
1994
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001995static int handle_ir_packet_per_buffer(struct context *context,
1996 struct descriptor *d,
1997 struct descriptor *last)
1998{
1999 struct iso_context *ctx =
2000 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002001 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002002 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05002003 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002004
David Moorebcee8932007-12-19 15:26:38 -05002005 for (pd = d; pd <= last; pd++) {
2006 if (pd->transfer_status)
2007 break;
2008 }
2009 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002010 /* Descriptor(s) not done yet, stop iteration */
2011 return 0;
2012
David Moore1aa292b2008-07-22 23:23:40 -07002013 p = last + 1;
2014 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002015
David Moorebcee8932007-12-19 15:26:38 -05002016 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2017 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002018 ctx->base.callback(&ctx->base,
2019 le32_to_cpu(ir_header[0]) & 0xffff,
2020 ctx->header_length, ctx->header,
2021 ctx->base.callback_data);
2022 ctx->header_length = 0;
2023 }
2024
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002025 return 1;
2026}
2027
Kristian Høgsberg30200732007-02-16 17:34:39 -05002028static int handle_it_packet(struct context *context,
2029 struct descriptor *d,
2030 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002031{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002032 struct iso_context *ctx =
2033 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002034 int i;
2035 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002036
Jay Fenlason31769ce2009-11-21 00:05:56 +01002037 for (pd = d; pd <= last; pd++)
2038 if (pd->transfer_status)
2039 break;
2040 if (pd > last)
2041 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002042 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002043
Jay Fenlason31769ce2009-11-21 00:05:56 +01002044 i = ctx->header_length;
2045 if (i + 4 < PAGE_SIZE) {
2046 /* Present this value as big-endian to match the receive code */
2047 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2048 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2049 le16_to_cpu(pd->res_count));
2050 ctx->header_length += 4;
2051 }
2052 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002053 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
Jay Fenlason31769ce2009-11-21 00:05:56 +01002054 ctx->header_length, ctx->header,
2055 ctx->base.callback_data);
2056 ctx->header_length = 0;
2057 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05002058 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002059}
2060
Stefan Richter53dca512008-12-14 21:47:04 +01002061static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002062 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002063{
2064 struct fw_ohci *ohci = fw_ohci(card);
2065 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002066 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01002067 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002068 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05002069 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002070 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002071
2072 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01002073 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05002074 mask = &ohci->it_context_mask;
2075 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002076 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05002077 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01002078 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002079 mask = &ohci->ir_context_mask;
2080 list = ohci->ir_context_list;
Stefan Richter6498ba02010-02-21 17:57:05 +01002081 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05002082 }
2083
2084 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01002085 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2086 if (index >= 0) {
2087 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05002088 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01002089 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002090 spin_unlock_irqrestore(&ohci->lock, flags);
2091
2092 if (index < 0)
2093 return ERR_PTR(-EBUSY);
2094
Stefan Richter373b2ed2007-03-04 14:45:18 +01002095 if (type == FW_ISO_CONTEXT_TRANSMIT)
2096 regs = OHCI1394_IsoXmitContextBase(index);
2097 else
2098 regs = OHCI1394_IsoRcvContextBase(index);
2099
Kristian Høgsberged568912006-12-19 19:58:35 -05002100 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002101 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002102 ctx->header_length = 0;
2103 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2104 if (ctx->header == NULL)
2105 goto out;
2106
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002107 ret = context_init(&ctx->context, ohci, regs, callback);
2108 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002109 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002110
2111 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002112
2113 out_with_header:
2114 free_page((unsigned long)ctx->header);
2115 out:
2116 spin_lock_irqsave(&ohci->lock, flags);
2117 *mask |= 1 << index;
2118 spin_unlock_irqrestore(&ohci->lock, flags);
2119
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002120 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002121}
2122
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002123static int ohci_start_iso(struct fw_iso_context *base,
2124 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002125{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002126 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002127 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002128 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002129 int index;
2130
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002131 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2132 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002133 match = 0;
2134 if (cycle >= 0)
2135 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002136 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002137
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002138 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2139 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002140 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002141 } else {
2142 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002143 control = IR_CONTEXT_ISOCH_HEADER;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002144 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2145 if (cycle >= 0) {
2146 match |= (cycle & 0x07fff) << 12;
2147 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2148 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002149
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002150 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2151 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002152 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002153 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002154 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002155
2156 return 0;
2157}
2158
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002159static int ohci_stop_iso(struct fw_iso_context *base)
2160{
2161 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002162 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002163 int index;
2164
2165 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2166 index = ctx - ohci->it_context_list;
2167 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2168 } else {
2169 index = ctx - ohci->ir_context_list;
2170 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2171 }
2172 flush_writes(ohci);
2173 context_stop(&ctx->context);
2174
2175 return 0;
2176}
2177
Kristian Høgsberged568912006-12-19 19:58:35 -05002178static void ohci_free_iso_context(struct fw_iso_context *base)
2179{
2180 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002181 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002182 unsigned long flags;
2183 int index;
2184
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002185 ohci_stop_iso(base);
2186 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002187 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002188
Kristian Høgsberged568912006-12-19 19:58:35 -05002189 spin_lock_irqsave(&ohci->lock, flags);
2190
2191 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2192 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002193 ohci->it_context_mask |= 1 << index;
2194 } else {
2195 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002196 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002197 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002198 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002199
2200 spin_unlock_irqrestore(&ohci->lock, flags);
2201}
2202
Stefan Richter53dca512008-12-14 21:47:04 +01002203static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2204 struct fw_iso_packet *packet,
2205 struct fw_iso_buffer *buffer,
2206 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002207{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002208 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002209 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002210 struct fw_iso_packet *p;
2211 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002212 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002213 u32 z, header_z, payload_z, irq;
2214 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002215 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002216
Kristian Høgsberged568912006-12-19 19:58:35 -05002217 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002218 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002219
2220 if (p->skip)
2221 z = 1;
2222 else
2223 z = 2;
2224 if (p->header_length > 0)
2225 z++;
2226
2227 /* Determine the first page the payload isn't contained in. */
2228 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2229 if (p->payload_length > 0)
2230 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2231 else
2232 payload_z = 0;
2233
2234 z += payload_z;
2235
2236 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002237 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002238
Kristian Høgsberg30200732007-02-16 17:34:39 -05002239 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2240 if (d == NULL)
2241 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002242
2243 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002244 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002245 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002246 /*
2247 * Link the skip address to this descriptor itself. This causes
2248 * a context to skip a cycle whenever lost cycles or FIFO
2249 * overruns occur, without dropping the data. The application
2250 * should then decide whether this is an error condition or not.
2251 * FIXME: Make the context's cycle-lost behaviour configurable?
2252 */
2253 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002254
2255 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002256 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2257 IT_HEADER_TAG(p->tag) |
2258 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2259 IT_HEADER_CHANNEL(ctx->base.channel) |
2260 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002261 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002262 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002263 p->payload_length));
2264 }
2265
2266 if (p->header_length > 0) {
2267 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002268 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002269 memcpy(&d[z], p->header, p->header_length);
2270 }
2271
2272 pd = d + z - payload_z;
2273 payload_end_index = payload_index + p->payload_length;
2274 for (i = 0; i < payload_z; i++) {
2275 page = payload_index >> PAGE_SHIFT;
2276 offset = payload_index & ~PAGE_MASK;
2277 next_page_index = (page + 1) << PAGE_SHIFT;
2278 length =
2279 min(next_page_index, payload_end_index) - payload_index;
2280 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002281
2282 page_bus = page_private(buffer->pages[page]);
2283 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002284
2285 payload_index += length;
2286 }
2287
Kristian Høgsberged568912006-12-19 19:58:35 -05002288 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002289 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002290 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002291 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002292
Kristian Høgsberg30200732007-02-16 17:34:39 -05002293 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002294 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2295 DESCRIPTOR_STATUS |
2296 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002297 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002298
Kristian Høgsberg30200732007-02-16 17:34:39 -05002299 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002300
2301 return 0;
2302}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002303
Stefan Richter53dca512008-12-14 21:47:04 +01002304static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2305 struct fw_iso_packet *packet,
2306 struct fw_iso_buffer *buffer,
2307 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002308{
2309 struct iso_context *ctx = container_of(base, struct iso_context, base);
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002310 struct descriptor *d, *pd;
David Moorebcee8932007-12-19 15:26:38 -05002311 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002312 dma_addr_t d_bus, page_bus;
2313 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002314 int i, j, length;
2315 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002316
2317 /*
David Moore1aa292b2008-07-22 23:23:40 -07002318 * The OHCI controller puts the isochronous header and trailer in the
2319 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002320 */
2321 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002322 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002323
2324 /* Get header size in number of descriptors. */
2325 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2326 page = payload >> PAGE_SHIFT;
2327 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002328 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002329
2330 for (i = 0; i < packet_count; i++) {
2331 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002332 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002333 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002334 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002335 if (d == NULL)
2336 return -ENOMEM;
2337
David Moorebcee8932007-12-19 15:26:38 -05002338 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2339 DESCRIPTOR_INPUT_MORE);
2340 if (p->skip && i == 0)
2341 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002342 d->req_count = cpu_to_le16(header_size);
2343 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002344 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002345 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2346
David Moorebcee8932007-12-19 15:26:38 -05002347 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002348 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002349 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002350 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002351 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2352 DESCRIPTOR_INPUT_MORE);
2353
2354 if (offset + rest < PAGE_SIZE)
2355 length = rest;
2356 else
2357 length = PAGE_SIZE - offset;
2358 pd->req_count = cpu_to_le16(length);
2359 pd->res_count = pd->req_count;
2360 pd->transfer_status = 0;
2361
2362 page_bus = page_private(buffer->pages[page]);
2363 pd->data_address = cpu_to_le32(page_bus + offset);
2364
2365 offset = (offset + length) & ~PAGE_MASK;
2366 rest -= length;
2367 if (offset == 0)
2368 page++;
2369 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002370 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2371 DESCRIPTOR_INPUT_LAST |
2372 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002373 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002374 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2375
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002376 context_append(&ctx->context, d, z, header_z);
2377 }
2378
2379 return 0;
2380}
2381
Stefan Richter53dca512008-12-14 21:47:04 +01002382static int ohci_queue_iso(struct fw_iso_context *base,
2383 struct fw_iso_packet *packet,
2384 struct fw_iso_buffer *buffer,
2385 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002386{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002387 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002388 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002389 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002390
David Moorefe5ca632008-01-06 17:21:41 -05002391 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002392 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002393 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002394 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002395 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2396 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002397 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2398
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002399 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002400}
2401
Stefan Richter21ebcd12007-01-14 15:29:07 +01002402static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002403 .enable = ohci_enable,
2404 .update_phy_reg = ohci_update_phy_reg,
2405 .set_config_rom = ohci_set_config_rom,
2406 .send_request = ohci_send_request,
2407 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002408 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002409 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter168cf9a2010-02-14 18:49:18 +01002410 .get_cycle_time = ohci_get_cycle_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002411
2412 .allocate_iso_context = ohci_allocate_iso_context,
2413 .free_iso_context = ohci_free_iso_context,
2414 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002415 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002416 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002417};
2418
Stefan Richter2ed0f182008-03-01 12:35:29 +01002419#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02002420static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002421{
2422 if (machine_is(powermac)) {
2423 struct device_node *ofn = pci_device_to_OF_node(dev);
2424
2425 if (ofn) {
2426 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2427 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2428 }
2429 }
2430}
2431
Stefan Richter5da3dac2010-04-02 14:05:02 +02002432static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002433{
2434 if (machine_is(powermac)) {
2435 struct device_node *ofn = pci_device_to_OF_node(dev);
2436
2437 if (ofn) {
2438 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2439 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2440 }
2441 }
2442}
2443#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02002444static inline void pmac_ohci_on(struct pci_dev *dev) {}
2445static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01002446#endif /* CONFIG_PPC_PMAC */
2447
Stefan Richter53dca512008-12-14 21:47:04 +01002448static int __devinit pci_probe(struct pci_dev *dev,
2449 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002450{
2451 struct fw_ohci *ohci;
Clemens Ladisch54672382010-04-01 16:43:59 +02002452 u32 bus_options, max_receive, link_speed, version, link_enh;
Kristian Høgsberged568912006-12-19 19:58:35 -05002453 u64 guid;
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002454 int i, err, n_ir, n_it;
Kristian Høgsberged568912006-12-19 19:58:35 -05002455 size_t size;
2456
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002457 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002458 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002459 err = -ENOMEM;
2460 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002461 }
2462
2463 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2464
Stefan Richter5da3dac2010-04-02 14:05:02 +02002465 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01002466
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002467 err = pci_enable_device(dev);
2468 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002469 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002470 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002471 }
2472
2473 pci_set_master(dev);
2474 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2475 pci_set_drvdata(dev, ohci);
2476
2477 spin_lock_init(&ohci->lock);
2478
2479 tasklet_init(&ohci->bus_reset_tasklet,
2480 bus_reset_tasklet, (unsigned long)ohci);
2481
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002482 err = pci_request_region(dev, 0, ohci_driver_name);
2483 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002484 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002485 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002486 }
2487
2488 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2489 if (ohci->registers == NULL) {
2490 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002491 err = -ENXIO;
2492 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002493 }
2494
Stefan Richter4a635592010-02-21 17:58:01 +01002495 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2496 if (ohci_quirks[i].vendor == dev->vendor &&
2497 (ohci_quirks[i].device == dev->device ||
2498 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2499 ohci->quirks = ohci_quirks[i].flags;
2500 break;
2501 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01002502 if (param_quirks)
2503 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01002504
Clemens Ladisch54672382010-04-01 16:43:59 +02002505 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2506 if (dev->vendor == PCI_VENDOR_ID_TI) {
2507 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2508
2509 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2510 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2511 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2512
2513 /* use priority arbitration for asynchronous responses */
2514 link_enh |= TI_LinkEnh_enab_unfair;
2515
2516 /* required for aPhyEnhanceEnable to work */
2517 link_enh |= TI_LinkEnh_enab_accel;
2518
2519 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2520 }
2521
Kristian Høgsberged568912006-12-19 19:58:35 -05002522 ar_context_init(&ohci->ar_request_ctx, ohci,
2523 OHCI1394_AsReqRcvContextControlSet);
2524
2525 ar_context_init(&ohci->ar_response_ctx, ohci,
2526 OHCI1394_AsRspRcvContextControlSet);
2527
David Moorefe5ca632008-01-06 17:21:41 -05002528 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002529 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002530
David Moorefe5ca632008-01-06 17:21:41 -05002531 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002532 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002533
Kristian Høgsberged568912006-12-19 19:58:35 -05002534 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002535 ohci->ir_context_channels = ~0ULL;
Stefan Richter4802f162010-02-21 17:58:52 +01002536 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2537 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002538 n_ir = hweight32(ohci->ir_context_mask);
2539 size = sizeof(struct iso_context) * n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05002540 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2541
Stefan Richter4802f162010-02-21 17:58:52 +01002542 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2543 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2544 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002545 n_it = hweight32(ohci->it_context_mask);
2546 size = sizeof(struct iso_context) * n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01002547 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2548
Kristian Høgsberged568912006-12-19 19:58:35 -05002549 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002550 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002551 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002552 }
2553
2554 /* self-id dma buffer allocation */
2555 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2556 SELF_ID_BUF_SIZE,
2557 &ohci->self_id_bus,
2558 GFP_KERNEL);
2559 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002560 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002561 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002562 }
2563
Kristian Høgsberged568912006-12-19 19:58:35 -05002564 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2565 max_receive = (bus_options >> 12) & 0xf;
2566 link_speed = bus_options & 0x7;
2567 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2568 reg_read(ohci, OHCI1394_GUIDLo);
2569
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002570 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002571 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002572 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002573
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002574 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2575 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2576 "%d IR + %d IT contexts, quirks 0x%x\n",
2577 dev_name(&dev->dev), version >> 16, version & 0xff,
2578 n_ir, n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002579
Kristian Høgsberged568912006-12-19 19:58:35 -05002580 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002581
2582 fail_self_id:
2583 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2584 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002585 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002586 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002587 kfree(ohci->it_context_list);
2588 context_release(&ohci->at_response_ctx);
2589 context_release(&ohci->at_request_ctx);
2590 ar_context_release(&ohci->ar_response_ctx);
2591 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002592 pci_iounmap(dev, ohci->registers);
2593 fail_iomem:
2594 pci_release_region(dev, 0);
2595 fail_disable:
2596 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002597 fail_free:
2598 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002599 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002600 fail:
2601 if (err == -ENOMEM)
2602 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002603
2604 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002605}
2606
2607static void pci_remove(struct pci_dev *dev)
2608{
2609 struct fw_ohci *ohci;
2610
2611 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002612 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2613 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002614 fw_core_remove_card(&ohci->card);
2615
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002616 /*
2617 * FIXME: Fail all pending packets here, now that the upper
2618 * layers can't queue any more.
2619 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002620
2621 software_reset(ohci);
2622 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002623
2624 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2625 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2626 ohci->next_config_rom, ohci->next_config_rom_bus);
2627 if (ohci->config_rom)
2628 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2629 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002630 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2631 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002632 ar_context_release(&ohci->ar_request_ctx);
2633 ar_context_release(&ohci->ar_response_ctx);
2634 context_release(&ohci->at_request_ctx);
2635 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002636 kfree(ohci->it_context_list);
2637 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002638 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002639 pci_iounmap(dev, ohci->registers);
2640 pci_release_region(dev, 0);
2641 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002642 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002643 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002644
Kristian Høgsberged568912006-12-19 19:58:35 -05002645 fw_notify("Removed fw-ohci device.\n");
2646}
2647
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002648#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002649static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002650{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002651 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002652 int err;
2653
2654 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002655 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002656 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002657 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002658 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002659 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002660 return err;
2661 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002662 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002663 if (err)
2664 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002665 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002666
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002667 return 0;
2668}
2669
Stefan Richter2ed0f182008-03-01 12:35:29 +01002670static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002671{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002672 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002673 int err;
2674
Stefan Richter5da3dac2010-04-02 14:05:02 +02002675 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002676 pci_set_power_state(dev, PCI_D0);
2677 pci_restore_state(dev);
2678 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002679 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002680 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002681 return err;
2682 }
2683
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002684 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002685}
2686#endif
2687
Németh Mártona67483d2010-01-10 13:14:26 +01002688static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002689 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2690 { }
2691};
2692
2693MODULE_DEVICE_TABLE(pci, pci_table);
2694
2695static struct pci_driver fw_ohci_pci_driver = {
2696 .name = ohci_driver_name,
2697 .id_table = pci_table,
2698 .probe = pci_probe,
2699 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002700#ifdef CONFIG_PM
2701 .resume = pci_resume,
2702 .suspend = pci_suspend,
2703#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002704};
2705
2706MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2707MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2708MODULE_LICENSE("GPL");
2709
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002710/* Provide a module alias so root-on-sbp2 initrds don't break. */
2711#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2712MODULE_ALIAS("ohci1394");
2713#endif
2714
Kristian Høgsberged568912006-12-19 19:58:35 -05002715static int __init fw_ohci_init(void)
2716{
2717 return pci_register_driver(&fw_ohci_pci_driver);
2718}
2719
2720static void __exit fw_ohci_cleanup(void)
2721{
2722 pci_unregister_driver(&fw_ohci_pci_driver);
2723}
2724
2725module_init(fw_ohci_init);
2726module_exit(fw_ohci_cleanup);