blob: 43c09a86221312fa06d58acfe5d80d637c8ed820 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/serial_core.h>
Paul Mundte108b2c2006-09-27 16:32:13 +09002#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003#include <asm/gpio.h>
Markus Brunner3ea6bc32007-08-20 08:59:33 +09004
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
6#include <asm/regs306x.h>
7#endif
8#if defined(CONFIG_H8S2678)
9#include <asm/regs267x.h>
10#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
Magnus Damm0fbde952007-07-26 10:14:16 +090012#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
13 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
14 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
15 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016# define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
17# define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
18# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
20# define SCIF0 0xA4400000
21# define SCIF2 0xA4410000
Paul Mundtb7a76e42006-02-01 03:06:06 -080022# define SCSMR_Ir 0xA44A0000
23# define IRDA_SCIF SCIF0
Linus Torvalds1da177e2005-04-16 15:20:36 -070024# define SCPCR 0xA4000116
25# define SCPDR 0xA4000136
26
27/* Set the clock source,
28 * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
29 * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
30 */
31# define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +090032#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
33 defined(CONFIG_CPU_SUBTYPE_SH7721)
Markus Brunner3ea6bc32007-08-20 08:59:33 +090034# define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
Markus Brunner3ea6bc32007-08-20 08:59:33 +090035#define SCIF_ORER 0x0200 /* overrun error bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#elif defined(CONFIG_SH_RTS7751R2D)
Linus Torvalds1da177e2005-04-16 15:20:36 -070037# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
38# define SCIF_ORER 0x0001 /* overrun error bit */
39# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt05627482007-05-15 16:25:47 +090040#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
41 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
42 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
43 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
44 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
45 defined(CONFIG_CPU_SUBTYPE_SH7751R)
Linus Torvalds1da177e2005-04-16 15:20:36 -070046# define SCSPTR1 0xffe0001c /* 8 bit SCI */
47# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
48# define SCIF_ORER 0x0001 /* overrun error bit */
49# define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
50 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
51 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
Paul Mundtb7a76e42006-02-01 03:06:06 -080053# define SCSPTR0 0xfe600024 /* 16 bit SCIF */
54# define SCSPTR1 0xfe610024 /* 16 bit SCIF */
55# define SCSPTR2 0xfe620024 /* 16 bit SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070056# define SCIF_ORER 0x0001 /* overrun error bit */
57# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090058#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
Paul Mundte108b2c2006-09-27 16:32:13 +090059# define SCSPTR0 0xA4400000 /* 16 bit SCIF */
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +090060# define SCIF_ORER 0x0001 /* overrun error bit */
61# define PACR 0xa4050100
62# define PBCR 0xa4050102
63# define SCSCR_INIT(port) 0x3B
Paul Mundte108b2c2006-09-27 16:32:13 +090064#elif defined(CONFIG_CPU_SUBTYPE_SH7343)
65# define SCSPTR0 0xffe00010 /* 16 bit SCIF */
66# define SCSPTR1 0xffe10010 /* 16 bit SCIF */
67# define SCSPTR2 0xffe20010 /* 16 bit SCIF */
68# define SCSPTR3 0xffe30010 /* 16 bit SCIF */
69# define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
Paul Mundt41504c32006-12-11 20:28:03 +090070#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
Magnus Damm346b7462008-04-23 21:25:29 +090071# define PADR 0xA4050120
72# define PSDR 0xA405013e
73# define PWDR 0xA4050166
74# define PSCR 0xA405011E
Paul Mundt41504c32006-12-11 20:28:03 +090075# define SCIF_ORER 0x0001 /* overrun error bit */
76# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Magnus Damm9109a302008-02-08 17:31:24 +090077#elif defined(CONFIG_CPU_SUBTYPE_SH7366)
78# define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
79# define SCSPTR0 SCPDR0
80# define SCIF_ORER 0x0001 /* overrun error bit */
81# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt178dd0c2008-04-09 17:56:18 +090082#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
83# define SCSPTR0 0xa4050160
84# define SCSPTR1 0xa405013e
85# define SCSPTR2 0xa4050160
86# define SCSPTR3 0xa405013e
87# define SCSPTR4 0xa4050128
88# define SCSPTR5 0xa4050128
89# define SCIF_ORER 0x0001 /* overrun error bit */
90# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092# define SCSPTR2 0xffe80020 /* 16 bit SCIF */
93# define SCIF_ORER 0x0001 /* overrun error bit */
94# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096# define SCIF_BASE_ADDR 0x01030000
97# define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
98# define SCIF_PTR2_OFFS 0x0000020
99# define SCIF_LSR2_OFFS 0x0000024
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100# define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
101# define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
Paul Mundtf9669182007-11-07 11:05:32 +0900102# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
106#elif defined(CONFIG_H8S2678)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900109#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
110# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
111# define SCSPTR1 0xffe08024 /* 16 bit SCIF */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900112# define SCSPTR2 0xffe10020 /* 16 bit SCIF/IRDA */
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900113# define SCIF_ORER 0x0001 /* overrun error bit */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900114# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800115#elif defined(CONFIG_CPU_SUBTYPE_SH7770)
116# define SCSPTR0 0xff923020 /* 16 bit SCIF */
117# define SCSPTR1 0xff924020 /* 16 bit SCIF */
118# define SCSPTR2 0xff925020 /* 16 bit SCIF */
119# define SCIF_ORER 0x0001 /* overrun error bit */
120# define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800121#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
122# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
123# define SCSPTR1 0xffe10024 /* 16 bit SCIF */
Paul Mundte108b2c2006-09-27 16:32:13 +0900124# define SCIF_ORER 0x0001 /* Overrun error bit */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800125# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt32351a22007-03-12 14:38:59 +0900126#elif defined(CONFIG_CPU_SUBTYPE_SH7785)
127# define SCSPTR0 0xffea0024 /* 16 bit SCIF */
128# define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
129# define SCSPTR2 0xffec0024 /* 16 bit SCIF */
130# define SCSPTR3 0xffed0024 /* 16 bit SCIF */
131# define SCSPTR4 0xffee0024 /* 16 bit SCIF */
132# define SCSPTR5 0xffef0024 /* 16 bit SCIF */
133# define SCIF_OPER 0x0001 /* Overrun error bit */
134# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt6d01f512007-11-26 18:17:21 +0900135#elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
Paul Mundta8f67f42007-11-26 19:54:02 +0900136 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
137 defined(CONFIG_CPU_SUBTYPE_SH7263)
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900138# define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
139# define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
140# define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
141# define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
142# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900143#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
144# define SCSPTR0 0xf8400020 /* 16 bit SCIF */
145# define SCSPTR1 0xf8410020 /* 16 bit SCIF */
146# define SCSPTR2 0xf8420020 /* 16 bit SCIF */
147# define SCIF_ORER 0x0001 /* overrun error bit */
148# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900149#elif defined(CONFIG_CPU_SUBTYPE_SHX3)
150# define SCSPTR0 0xffc30020 /* 16 bit SCIF */
151# define SCSPTR1 0xffc40020 /* 16 bit SCIF */
152# define SCSPTR2 0xffc50020 /* 16 bit SCIF */
153# define SCSPTR3 0xffc60020 /* 16 bit SCIF */
154# define SCIF_ORER 0x0001 /* Overrun error bit */
155# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#else
157# error CPU subtype not defined
158#endif
159
160/* SCSCR */
161#define SCI_CTRL_FLAGS_TIE 0x80 /* all */
162#define SCI_CTRL_FLAGS_RIE 0x40 /* all */
163#define SCI_CTRL_FLAGS_TE 0x20 /* all */
164#define SCI_CTRL_FLAGS_RE 0x10 /* all */
Paul Mundt05627482007-05-15 16:25:47 +0900165#if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
166 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
167 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
168 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
169 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
170 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900171 defined(CONFIG_CPU_SUBTYPE_SH7763) || \
Paul Mundt05627482007-05-15 16:25:47 +0900172 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900173 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
174 defined(CONFIG_CPU_SUBTYPE_SHX3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
176#else
177#define SCI_CTRL_FLAGS_REIE 0
178#endif
179/* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
180/* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
181/* SCI_CTRL_FLAGS_CKE1 0x02 * all */
182/* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
183
184/* SCxSR SCI */
185#define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
186#define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
187#define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
188#define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
189#define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
190#define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
191/* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
192/* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
193
194#define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
195
196/* SCxSR SCIF */
197#define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
198#define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
199#define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
200#define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
201#define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
202#define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
203#define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
204#define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
205
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900206#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900207 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
208 defined(CONFIG_CPU_SUBTYPE_SH7721)
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900209# define SCIF_ORER 0x0200
210# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
211# define SCIF_RFDC_MASK 0x007f
212# define SCIF_TXROOM_MAX 64
213#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
214# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK )
215# define SCIF_RFDC_MASK 0x007f
216# define SCIF_TXROOM_MAX 64
217/* SH7763 SCIF2 support */
218# define SCIF2_RFDC_MASK 0x001f
219# define SCIF2_TXROOM_MAX 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#else
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900221# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
222# define SCIF_RFDC_MASK 0x001f
223# define SCIF_TXROOM_MAX 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#endif
225
Paul Mundt15c73aa2008-10-02 19:47:12 +0900226#define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
227#define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
228#define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
229#define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
230#define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
231#define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
232#define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
233
Magnus Dammd89ddd12007-07-25 11:42:56 +0900234#if defined(CONFIG_CPU_SUBTYPE_SH7705)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900235# define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#else
Paul Mundt15c73aa2008-10-02 19:47:12 +0900237# define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#endif
Paul Mundt15c73aa2008-10-02 19:47:12 +0900239
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900240#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900241 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
242 defined(CONFIG_CPU_SUBTYPE_SH7721)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900243# define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
244# define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
245# define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
246# define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248# define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
249# define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
250# define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
251# define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
252#endif
253
254/* SCFCR */
255#define SCFCR_RFRST 0x0002
256#define SCFCR_TFRST 0x0004
257#define SCFCR_TCRST 0x4000
258#define SCFCR_MCE 0x0008
259
260#define SCI_MAJOR 204
261#define SCI_MINOR_START 8
262
263/* Generic serial flags */
264#define SCI_RX_THROTTLE 0x0000001
265
266#define SCI_MAGIC 0xbabeface
267
268/*
269 * Events are used to schedule things to happen at timer-interrupt
270 * time, instead of at rs interrupt time.
271 */
272#define SCI_EVENT_WRITE_WAKEUP 0
273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274#define SCI_IN(size, offset) \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800275 if ((size) == 8) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900276 return ioread8(port->membase + (offset)); \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800277 } else { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900278 return ioread16(port->membase + (offset)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 }
280#define SCI_OUT(size, offset, value) \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800281 if ((size) == 8) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900282 iowrite8(value, port->membase + (offset)); \
Magnus Damm3d2c2f32008-04-23 21:37:39 +0900283 } else if ((size) == 16) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900284 iowrite16(value, port->membase + (offset)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 }
286
287#define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
288 static inline unsigned int sci_##name##_in(struct uart_port *port) \
289 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800290 if (port->type == PORT_SCI) { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 SCI_IN(sci_size, sci_offset) \
292 } else { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800293 SCI_IN(scif_size, scif_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 } \
295 } \
296 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
297 { \
298 if (port->type == PORT_SCI) { \
299 SCI_OUT(sci_size, sci_offset, value) \
300 } else { \
301 SCI_OUT(scif_size, scif_offset, value); \
302 } \
303 }
304
305#define CPU_SCIF_FNS(name, scif_offset, scif_size) \
306 static inline unsigned int sci_##name##_in(struct uart_port *port) \
307 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800308 SCI_IN(scif_size, scif_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 } \
310 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
311 { \
312 SCI_OUT(scif_size, scif_offset, value); \
313 }
314
315#define CPU_SCI_FNS(name, sci_offset, sci_size) \
316 static inline unsigned int sci_##name##_in(struct uart_port* port) \
317 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800318 SCI_IN(sci_size, sci_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 } \
320 static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
321 { \
322 SCI_OUT(sci_size, sci_offset, value); \
323 }
324
325#ifdef CONFIG_CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900326#if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
327#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
328 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
329 h8_sci_offset, h8_sci_size) \
330 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
331#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
332 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900333#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900334 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
335 defined(CONFIG_CPU_SUBTYPE_SH7721)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336#define SCIF_FNS(name, scif_offset, scif_size) \
337 CPU_SCIF_FNS(name, scif_offset, scif_size)
338#else
339#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
340 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
341 h8_sci_offset, h8_sci_size) \
342 CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
343#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
344 CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
345#endif
346#elif defined(__H8300H__) || defined(__H8300S__)
347#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
348 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
349 h8_sci_offset, h8_sci_size) \
350 CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
351#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900352#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
353 #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
354 CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
355 #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
356 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357#else
358#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
359 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
360 h8_sci_offset, h8_sci_size) \
361 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
362#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
363 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
364#endif
365
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900366#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900367 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
368 defined(CONFIG_CPU_SUBTYPE_SH7721)
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370SCIF_FNS(SCSMR, 0x00, 16)
371SCIF_FNS(SCBRR, 0x04, 8)
372SCIF_FNS(SCSCR, 0x08, 16)
373SCIF_FNS(SCTDSR, 0x0c, 8)
374SCIF_FNS(SCFER, 0x10, 16)
375SCIF_FNS(SCxSR, 0x14, 16)
376SCIF_FNS(SCFCR, 0x18, 16)
377SCIF_FNS(SCFDR, 0x1c, 16)
378SCIF_FNS(SCxTDR, 0x20, 8)
379SCIF_FNS(SCxRDR, 0x24, 8)
380SCIF_FNS(SCLSR, 0x24, 16)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900381#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
382SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
383SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
384SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
385SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
386SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
387SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
388SCIF_FNS(SCTDSR, 0x0c, 8)
389SCIF_FNS(SCFER, 0x10, 16)
390SCIF_FNS(SCFCR, 0x18, 16)
391SCIF_FNS(SCFDR, 0x1c, 16)
392SCIF_FNS(SCLSR, 0x24, 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#else
394/* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
395/* name off sz off sz off sz off sz off sz*/
396SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
397SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
398SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
399SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
400SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
401SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
402SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
Paul Mundt32351a22007-03-12 14:38:59 +0900403#if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
404 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
405 defined(CONFIG_CPU_SUBTYPE_SH7785)
Paul Mundtc2697962008-07-30 00:56:39 +0900406SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800407SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
408SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
409SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
410SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
Paul Mundtc2697962008-07-30 00:56:39 +0900411#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900412SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
413SCIF_FNS(SCSPTR2, 0, 0, 0x20, 16)
Paul Mundtc2697962008-07-30 00:56:39 +0900414SCIF_FNS(SCLSR2, 0, 0, 0x24, 16)
415SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
416SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
417SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
418SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800419#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
Magnus Damm9b4e4662008-04-23 21:31:14 +0900421#if defined(CONFIG_CPU_SUBTYPE_SH7722)
422SCIF_FNS(SCSPTR, 0, 0, 0, 0)
423#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
Magnus Damm9b4e4662008-04-23 21:31:14 +0900425#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
427#endif
Paul Mundtb7a76e42006-02-01 03:06:06 -0800428#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429#define sci_in(port, reg) sci_##reg##_in(port)
430#define sci_out(port, reg, value) sci_##reg##_out(port, value)
431
432/* H8/300 series SCI pins assignment */
433#if defined(__H8300H__) || defined(__H8300S__)
434static const struct __attribute__((packed)) {
435 int port; /* GPIO port no */
436 unsigned short rx,tx; /* GPIO bit no */
437} h8300_sci_pins[] = {
438#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
439 { /* SCI0 */
440 .port = H8300_GPIO_P9,
441 .rx = H8300_GPIO_B2,
442 .tx = H8300_GPIO_B0,
443 },
444 { /* SCI1 */
445 .port = H8300_GPIO_P9,
446 .rx = H8300_GPIO_B3,
447 .tx = H8300_GPIO_B1,
448 },
449 { /* SCI2 */
450 .port = H8300_GPIO_PB,
451 .rx = H8300_GPIO_B7,
452 .tx = H8300_GPIO_B6,
453 }
454#elif defined(CONFIG_H8S2678)
455 { /* SCI0 */
456 .port = H8300_GPIO_P3,
457 .rx = H8300_GPIO_B2,
458 .tx = H8300_GPIO_B0,
459 },
460 { /* SCI1 */
461 .port = H8300_GPIO_P3,
462 .rx = H8300_GPIO_B3,
463 .tx = H8300_GPIO_B1,
464 },
465 { /* SCI2 */
466 .port = H8300_GPIO_P5,
467 .rx = H8300_GPIO_B1,
468 .tx = H8300_GPIO_B0,
469 }
470#endif
471};
472#endif
473
Magnus Damm0fbde952007-07-26 10:14:16 +0900474#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
475 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
476 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
477 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478static inline int sci_rxd_in(struct uart_port *port)
479{
480 if (port->mapbase == 0xfffffe80)
481 return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
482 if (port->mapbase == 0xa4000150)
483 return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
484 if (port->mapbase == 0xa4000140)
485 return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
486 return 1;
487}
488#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
489static inline int sci_rxd_in(struct uart_port *port)
490{
491 if (port->mapbase == SCIF0)
492 return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
493 if (port->mapbase == SCIF2)
494 return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
495 return 1;
496}
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900497#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
Paul Mundte108b2c2006-09-27 16:32:13 +0900498static inline int sci_rxd_in(struct uart_port *port)
499{
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900500 return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900501}
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900502static inline void set_sh771x_scif_pfc(struct uart_port *port)
503{
504 if (port->mapbase == 0xA4400000){
505 ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
506 ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
507 return;
508 }
509 if (port->mapbase == 0xA4410000){
510 ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
511 return;
512 }
513}
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900514#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
515 defined(CONFIG_CPU_SUBTYPE_SH7721)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900516static inline int sci_rxd_in(struct uart_port *port)
517{
518 if (port->mapbase == 0xa4430000)
519 return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
520 else if (port->mapbase == 0xa4438000)
521 return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
522 return 1;
523}
Paul Mundt05627482007-05-15 16:25:47 +0900524#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
525 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
526 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
527 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
528 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
529 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 defined(CONFIG_CPU_SUBTYPE_SH4_202)
531static inline int sci_rxd_in(struct uart_port *port)
532{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 if (port->mapbase == 0xffe00000)
534 return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 if (port->mapbase == 0xffe80000)
536 return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 return 1;
538}
539#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
540static inline int sci_rxd_in(struct uart_port *port)
541{
542 if (port->mapbase == 0xfe600000)
543 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
544 if (port->mapbase == 0xfe610000)
545 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
546 if (port->mapbase == 0xfe620000)
547 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900548 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549}
Paul Mundte108b2c2006-09-27 16:32:13 +0900550#elif defined(CONFIG_CPU_SUBTYPE_SH7343)
551static inline int sci_rxd_in(struct uart_port *port)
552{
553 if (port->mapbase == 0xffe00000)
554 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
555 if (port->mapbase == 0xffe10000)
556 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
557 if (port->mapbase == 0xffe20000)
558 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
559 if (port->mapbase == 0xffe30000)
560 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
561 return 1;
562}
Magnus Damm346b7462008-04-23 21:25:29 +0900563#elif defined(CONFIG_CPU_SUBTYPE_SH7366)
Paul Mundt41504c32006-12-11 20:28:03 +0900564static inline int sci_rxd_in(struct uart_port *port)
565{
566 if (port->mapbase == 0xffe00000)
567 return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
568 return 1;
569}
Magnus Damm346b7462008-04-23 21:25:29 +0900570#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
571static inline int sci_rxd_in(struct uart_port *port)
572{
573 if (port->mapbase == 0xffe00000)
574 return ctrl_inb(PSDR) & 0x02 ? 1 : 0; /* SCIF0 */
575 if (port->mapbase == 0xffe10000)
576 return ctrl_inb(PADR) & 0x40 ? 1 : 0; /* SCIF1 */
577 if (port->mapbase == 0xffe20000)
578 return ctrl_inb(PWDR) & 0x04 ? 1 : 0; /* SCIF2 */
579
580 return 1;
581}
Paul Mundt178dd0c2008-04-09 17:56:18 +0900582#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
583static inline int sci_rxd_in(struct uart_port *port)
584{
585 if (port->mapbase == 0xffe00000)
586 return ctrl_inb(SCSPTR0) & 0x0008 ? 1 : 0; /* SCIF0 */
587 if (port->mapbase == 0xffe10000)
588 return ctrl_inb(SCSPTR1) & 0x0020 ? 1 : 0; /* SCIF1 */
589 if (port->mapbase == 0xffe20000)
590 return ctrl_inb(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF2 */
591 if (port->mapbase == 0xa4e30000)
592 return ctrl_inb(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF3 */
593 if (port->mapbase == 0xa4e40000)
594 return ctrl_inb(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF4 */
595 if (port->mapbase == 0xa4e50000)
596 return ctrl_inb(SCSPTR5) & 0x0008 ? 1 : 0; /* SCIF5 */
597 return 1;
598}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599#elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
600static inline int sci_rxd_in(struct uart_port *port)
601{
602 return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
603}
604#elif defined(__H8300H__) || defined(__H8300S__)
605static inline int sci_rxd_in(struct uart_port *port)
606{
607 int ch = (port->mapbase - SMR0) >> 3;
608 return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
609}
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900610#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
611static inline int sci_rxd_in(struct uart_port *port)
612{
613 if (port->mapbase == 0xffe00000)
614 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
615 if (port->mapbase == 0xffe08000)
616 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900617 if (port->mapbase == 0xffe10000)
618 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF/IRDA */
619
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900620 return 1;
621}
Paul Mundtb7a76e42006-02-01 03:06:06 -0800622#elif defined(CONFIG_CPU_SUBTYPE_SH7770)
623static inline int sci_rxd_in(struct uart_port *port)
624{
625 if (port->mapbase == 0xff923000)
626 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
627 if (port->mapbase == 0xff924000)
628 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
629 if (port->mapbase == 0xff925000)
630 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900631 return 1;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800632}
633#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
634static inline int sci_rxd_in(struct uart_port *port)
635{
636 if (port->mapbase == 0xffe00000)
637 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
638 if (port->mapbase == 0xffe10000)
639 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900640 return 1;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800641}
Paul Mundt32351a22007-03-12 14:38:59 +0900642#elif defined(CONFIG_CPU_SUBTYPE_SH7785)
643static inline int sci_rxd_in(struct uart_port *port)
644{
645 if (port->mapbase == 0xffea0000)
646 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
647 if (port->mapbase == 0xffeb0000)
648 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
649 if (port->mapbase == 0xffec0000)
650 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
651 if (port->mapbase == 0xffed0000)
652 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
653 if (port->mapbase == 0xffee0000)
654 return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
655 if (port->mapbase == 0xffef0000)
656 return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
657 return 1;
658}
Paul Mundt6d01f512007-11-26 18:17:21 +0900659#elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
Paul Mundta8f67f42007-11-26 19:54:02 +0900660 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
661 defined(CONFIG_CPU_SUBTYPE_SH7263)
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900662static inline int sci_rxd_in(struct uart_port *port)
663{
664 if (port->mapbase == 0xfffe8000)
665 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
666 if (port->mapbase == 0xfffe8800)
667 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
668 if (port->mapbase == 0xfffe9000)
669 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
670 if (port->mapbase == 0xfffe9800)
671 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900672 return 1;
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900673}
674#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
675static inline int sci_rxd_in(struct uart_port *port)
676{
677 if (port->mapbase == 0xf8400000)
678 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
679 if (port->mapbase == 0xf8410000)
680 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
681 if (port->mapbase == 0xf8420000)
682 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900683 return 1;
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900684}
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900685#elif defined(CONFIG_CPU_SUBTYPE_SHX3)
686static inline int sci_rxd_in(struct uart_port *port)
687{
688 if (port->mapbase == 0xffc30000)
689 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
690 if (port->mapbase == 0xffc40000)
691 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
692 if (port->mapbase == 0xffc50000)
693 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
694 if (port->mapbase == 0xffc60000)
695 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt1760b7d72007-08-08 16:57:05 +0900696 return 1;
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900697}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698#endif
699
700/*
701 * Values for the BitRate Register (SCBRR)
702 *
703 * The values are actually divisors for a frequency which can
704 * be internal to the SH3 (14.7456MHz) or derived from an external
705 * clock source. This driver assumes the internal clock is used;
706 * to support using an external clock source, config options or
707 * possibly command-line options would need to be added.
708 *
709 * Also, to support speeds below 2400 (why?) the lower 2 bits of
710 * the SCSMR register would also need to be set to non-zero values.
711 *
712 * -- Greg Banks 27Feb2000
713 *
714 * Answer: The SCBRR register is only eight bits, and the value in
715 * it gets larger with lower baud rates. At around 2400 (depending on
716 * the peripherial module clock) you run out of bits. However the
717 * lower two bits of SCSMR allow the module clock to be divided down,
718 * scaling the value which is needed in SCBRR.
719 *
720 * -- Stuart Menefy - 23 May 2000
721 *
722 * I meant, why would anyone bother with bitrates below 2400.
723 *
724 * -- Greg Banks - 7Jul2000
725 *
726 * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
727 * tape reader as a console!
728 *
729 * -- Mitch Davis - 15 Jul 2000
730 */
731
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900732#if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Paul Mundt32351a22007-03-12 14:38:59 +0900733 defined(CONFIG_CPU_SUBTYPE_SH7785)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800734#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900735#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900736 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
737 defined(CONFIG_CPU_SUBTYPE_SH7721)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800738#define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900739#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
740#define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(16*bps)-1)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800741#elif defined(__H8300H__) || defined(__H8300S__)
Paul Mundta2159b52008-10-02 19:09:13 +0900742#define SCBRR_VALUE(bps, clk) (((clk*1000/32)/bps)-1)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800743#else /* Generic SH */
744#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745#endif