blob: d2c91a841cb8c5fe73b1d5a6682e9d6626cb4f74 [file] [log] [blame]
Andrew Victor877d7722007-05-11 20:49:56 +01001/*
2 * arch/arm/mach-at91/at91sam9rl.c
3 *
4 * Copyright (C) 2005 SAN People
5 * Copyright (C) 2007 Atmel Corporation
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
9 * more details.
10 */
11
12#include <linux/module.h>
13
Russell King80b02c12009-01-08 10:01:47 +000014#include <asm/irq.h>
Andrew Victor877d7722007-05-11 20:49:56 +010015#include <asm/mach/arch.h>
16#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010017#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080018#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010019#include <mach/at91sam9rl.h>
20#include <mach/at91_pmc.h>
21#include <mach/at91_rstc.h>
Andrew Victor877d7722007-05-11 20:49:56 +010022
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080023#include "soc.h"
Andrew Victor877d7722007-05-11 20:49:56 +010024#include "generic.h"
25#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080026#include "sam9_smc.h"
Andrew Victor877d7722007-05-11 20:49:56 +010027
Andrew Victor877d7722007-05-11 20:49:56 +010028/* --------------------------------------------------------------------
29 * Clocks
30 * -------------------------------------------------------------------- */
31
32/*
33 * The peripheral clocks.
34 */
35static struct clk pioA_clk = {
36 .name = "pioA_clk",
37 .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
38 .type = CLK_TYPE_PERIPHERAL,
39};
40static struct clk pioB_clk = {
41 .name = "pioB_clk",
42 .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
43 .type = CLK_TYPE_PERIPHERAL,
44};
45static struct clk pioC_clk = {
46 .name = "pioC_clk",
47 .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
48 .type = CLK_TYPE_PERIPHERAL,
49};
50static struct clk pioD_clk = {
51 .name = "pioD_clk",
52 .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
53 .type = CLK_TYPE_PERIPHERAL,
54};
55static struct clk usart0_clk = {
56 .name = "usart0_clk",
57 .pmc_mask = 1 << AT91SAM9RL_ID_US0,
58 .type = CLK_TYPE_PERIPHERAL,
59};
60static struct clk usart1_clk = {
61 .name = "usart1_clk",
62 .pmc_mask = 1 << AT91SAM9RL_ID_US1,
63 .type = CLK_TYPE_PERIPHERAL,
64};
65static struct clk usart2_clk = {
66 .name = "usart2_clk",
67 .pmc_mask = 1 << AT91SAM9RL_ID_US2,
68 .type = CLK_TYPE_PERIPHERAL,
69};
70static struct clk usart3_clk = {
71 .name = "usart3_clk",
72 .pmc_mask = 1 << AT91SAM9RL_ID_US3,
73 .type = CLK_TYPE_PERIPHERAL,
74};
75static struct clk mmc_clk = {
76 .name = "mci_clk",
77 .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
78 .type = CLK_TYPE_PERIPHERAL,
79};
80static struct clk twi0_clk = {
81 .name = "twi0_clk",
82 .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
83 .type = CLK_TYPE_PERIPHERAL,
84};
85static struct clk twi1_clk = {
86 .name = "twi1_clk",
87 .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
88 .type = CLK_TYPE_PERIPHERAL,
89};
90static struct clk spi_clk = {
91 .name = "spi_clk",
92 .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
93 .type = CLK_TYPE_PERIPHERAL,
94};
95static struct clk ssc0_clk = {
96 .name = "ssc0_clk",
97 .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
98 .type = CLK_TYPE_PERIPHERAL,
99};
100static struct clk ssc1_clk = {
101 .name = "ssc1_clk",
102 .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
103 .type = CLK_TYPE_PERIPHERAL,
104};
105static struct clk tc0_clk = {
106 .name = "tc0_clk",
107 .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
108 .type = CLK_TYPE_PERIPHERAL,
109};
110static struct clk tc1_clk = {
111 .name = "tc1_clk",
112 .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
113 .type = CLK_TYPE_PERIPHERAL,
114};
115static struct clk tc2_clk = {
116 .name = "tc2_clk",
117 .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
118 .type = CLK_TYPE_PERIPHERAL,
119};
Andrew Victorbb1ad682008-09-18 19:42:37 +0100120static struct clk pwm_clk = {
121 .name = "pwm_clk",
Andrew Victor877d7722007-05-11 20:49:56 +0100122 .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
123 .type = CLK_TYPE_PERIPHERAL,
124};
125static struct clk tsc_clk = {
126 .name = "tsc_clk",
127 .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
128 .type = CLK_TYPE_PERIPHERAL,
129};
130static struct clk dma_clk = {
131 .name = "dma_clk",
132 .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
133 .type = CLK_TYPE_PERIPHERAL,
134};
135static struct clk udphs_clk = {
136 .name = "udphs_clk",
137 .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
138 .type = CLK_TYPE_PERIPHERAL,
139};
140static struct clk lcdc_clk = {
141 .name = "lcdc_clk",
142 .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
143 .type = CLK_TYPE_PERIPHERAL,
144};
145static struct clk ac97_clk = {
146 .name = "ac97_clk",
147 .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
148 .type = CLK_TYPE_PERIPHERAL,
149};
150
151static struct clk *periph_clocks[] __initdata = {
152 &pioA_clk,
153 &pioB_clk,
154 &pioC_clk,
155 &pioD_clk,
156 &usart0_clk,
157 &usart1_clk,
158 &usart2_clk,
159 &usart3_clk,
160 &mmc_clk,
161 &twi0_clk,
162 &twi1_clk,
163 &spi_clk,
164 &ssc0_clk,
165 &ssc1_clk,
166 &tc0_clk,
167 &tc1_clk,
168 &tc2_clk,
Andrew Victorbb1ad682008-09-18 19:42:37 +0100169 &pwm_clk,
Andrew Victor877d7722007-05-11 20:49:56 +0100170 &tsc_clk,
171 &dma_clk,
172 &udphs_clk,
173 &lcdc_clk,
174 &ac97_clk,
175 // irq0
176};
177
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100178static struct clk_lookup periph_clocks_lookups[] = {
Jean-Christophe PLAGNIOL-VILLARD9d871592011-06-21 14:24:33 +0800179 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
180 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100181 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
182 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
183 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
184 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
185 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800186 CLKDEV_CON_ID("pioA", &pioA_clk),
187 CLKDEV_CON_ID("pioB", &pioB_clk),
188 CLKDEV_CON_ID("pioC", &pioC_clk),
189 CLKDEV_CON_ID("pioD", &pioD_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100190};
191
192static struct clk_lookup usart_clocks_lookups[] = {
193 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
194 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
195 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
196 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
197 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
198};
199
Andrew Victor877d7722007-05-11 20:49:56 +0100200/*
201 * The two programmable clocks.
202 * You must configure pin multiplexing to bring these signals out.
203 */
204static struct clk pck0 = {
205 .name = "pck0",
206 .pmc_mask = AT91_PMC_PCK0,
207 .type = CLK_TYPE_PROGRAMMABLE,
208 .id = 0,
209};
210static struct clk pck1 = {
211 .name = "pck1",
212 .pmc_mask = AT91_PMC_PCK1,
213 .type = CLK_TYPE_PROGRAMMABLE,
214 .id = 1,
215};
216
217static void __init at91sam9rl_register_clocks(void)
218{
219 int i;
220
221 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
222 clk_register(periph_clocks[i]);
223
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100224 clkdev_add_table(periph_clocks_lookups,
225 ARRAY_SIZE(periph_clocks_lookups));
226 clkdev_add_table(usart_clocks_lookups,
227 ARRAY_SIZE(usart_clocks_lookups));
228
Andrew Victor877d7722007-05-11 20:49:56 +0100229 clk_register(&pck0);
230 clk_register(&pck1);
231}
232
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100233static struct clk_lookup console_clock_lookup;
234
235void __init at91sam9rl_set_console_clock(int id)
236{
237 if (id >= ARRAY_SIZE(usart_clocks_lookups))
238 return;
239
240 console_clock_lookup.con_id = "usart";
241 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
242 clkdev_add(&console_clock_lookup);
243}
244
Andrew Victor877d7722007-05-11 20:49:56 +0100245/* --------------------------------------------------------------------
246 * GPIO
247 * -------------------------------------------------------------------- */
248
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800249static struct at91_gpio_bank at91sam9rl_gpio[] __initdata = {
Andrew Victor877d7722007-05-11 20:49:56 +0100250 {
251 .id = AT91SAM9RL_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800252 .regbase = AT91SAM9RL_BASE_PIOA,
Andrew Victor877d7722007-05-11 20:49:56 +0100253 }, {
254 .id = AT91SAM9RL_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800255 .regbase = AT91SAM9RL_BASE_PIOB,
Andrew Victor877d7722007-05-11 20:49:56 +0100256 }, {
257 .id = AT91SAM9RL_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800258 .regbase = AT91SAM9RL_BASE_PIOC,
Andrew Victor877d7722007-05-11 20:49:56 +0100259 }, {
260 .id = AT91SAM9RL_ID_PIOD,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800261 .regbase = AT91SAM9RL_BASE_PIOD,
Andrew Victor877d7722007-05-11 20:49:56 +0100262 }
263};
264
Andrew Victor877d7722007-05-11 20:49:56 +0100265/* --------------------------------------------------------------------
266 * AT91SAM9RL processor initialization
267 * -------------------------------------------------------------------- */
268
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800269static void __init at91sam9rl_map_io(void)
Andrew Victor877d7722007-05-11 20:49:56 +0100270{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800271 unsigned long sram_size;
Andrew Victor877d7722007-05-11 20:49:56 +0100272
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800273 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victor877d7722007-05-11 20:49:56 +0100274 case AT91_CIDR_SRAMSIZ_32K:
275 sram_size = 2 * SZ_16K;
276 break;
277 case AT91_CIDR_SRAMSIZ_16K:
278 default:
279 sram_size = SZ_16K;
280 }
281
Andrew Victor877d7722007-05-11 20:49:56 +0100282 /* Map SRAM */
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800283 at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800284}
Andrew Victor877d7722007-05-11 20:49:56 +0100285
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800286static void __init at91sam9rl_ioremap_registers(void)
287{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800288 at91_ioremap_shdwc(AT91SAM9RL_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800289 at91_ioremap_rstc(AT91SAM9RL_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800290 at91sam926x_ioremap_pit(AT91SAM9RL_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800291 at91sam9_ioremap_smc(0, AT91SAM9RL_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800292}
293
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800294static void __init at91sam9rl_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800295{
Russell King1b2073e2011-11-03 09:53:29 +0000296 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor877d7722007-05-11 20:49:56 +0100297 at91_extern_irq = (1 << AT91SAM9RL_ID_IRQ0);
298
Andrew Victor877d7722007-05-11 20:49:56 +0100299 /* Register GPIO subsystem */
300 at91_gpio_init(at91sam9rl_gpio, 4);
301}
302
303/* --------------------------------------------------------------------
304 * Interrupt initialization
305 * -------------------------------------------------------------------- */
306
307/*
308 * The default interrupt priority levels (0 = lowest, 7 = highest).
309 */
310static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
311 7, /* Advanced Interrupt Controller */
312 7, /* System Peripherals */
313 1, /* Parallel IO Controller A */
314 1, /* Parallel IO Controller B */
315 1, /* Parallel IO Controller C */
316 1, /* Parallel IO Controller D */
317 5, /* USART 0 */
318 5, /* USART 1 */
319 5, /* USART 2 */
320 5, /* USART 3 */
321 0, /* Multimedia Card Interface */
322 6, /* Two-Wire Interface 0 */
323 6, /* Two-Wire Interface 1 */
324 5, /* Serial Peripheral Interface */
325 4, /* Serial Synchronous Controller 0 */
326 4, /* Serial Synchronous Controller 1 */
327 0, /* Timer Counter 0 */
328 0, /* Timer Counter 1 */
329 0, /* Timer Counter 2 */
330 0,
331 0, /* Touch Screen Controller */
332 0, /* DMA Controller */
333 2, /* USB Device High speed port */
334 2, /* LCD Controller */
335 6, /* AC97 Controller */
336 0,
337 0,
338 0,
339 0,
340 0,
341 0,
342 0, /* Advanced Interrupt Controller */
343};
344
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800345struct at91_init_soc __initdata at91sam9rl_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800346 .map_io = at91sam9rl_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800347 .default_irq_priority = at91sam9rl_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800348 .ioremap_registers = at91sam9rl_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800349 .register_clocks = at91sam9rl_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800350 .init = at91sam9rl_initialize,
351};