blob: abd442af41272c30b1e7719a32ca53c49a50760b [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
94static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020095 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020096static const int chv_rates[] = { 162000, 202500, 210000, 216000,
97 243000, 270000, 324000, 405000,
98 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020099static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300100
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700101/**
102 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
103 * @intel_dp: DP struct
104 *
105 * If a CPU or PCH DP output is attached to an eDP panel, this function
106 * will return true, and false otherwise.
107 */
108static bool is_edp(struct intel_dp *intel_dp)
109{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200110 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
111
112 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700113}
114
Imre Deak68b4d822013-05-08 13:14:06 +0300115static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700116{
Imre Deak68b4d822013-05-08 13:14:06 +0300117 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
118
119 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700120}
121
Chris Wilsondf0e9242010-09-09 16:20:55 +0100122static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
123{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200124 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100125}
126
Chris Wilsonea5b2132010-08-04 13:50:23 +0100127static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300128static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100129static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300130static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300131static void vlv_steal_power_sequencer(struct drm_device *dev,
132 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
156 struct drm_device *dev = intel_dig_port->base.base.dev;
157 u8 source_max, sink_max;
158
159 source_max = 4;
160 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
161 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
162 source_max = 2;
163
164 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
165
166 return min(source_max, sink_max);
167}
168
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400169/*
170 * The units on the numbers in the next two are... bizarre. Examples will
171 * make it clearer; this one parallels an example in the eDP spec.
172 *
173 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
174 *
175 * 270000 * 1 * 8 / 10 == 216000
176 *
177 * The actual data capacity of that configuration is 2.16Gbit/s, so the
178 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
179 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
180 * 119000. At 18bpp that's 2142000 kilobits per second.
181 *
182 * Thus the strange-looking division by 10 in intel_dp_link_required, to
183 * get the result in decakilobits instead of kilobits.
184 */
185
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186static int
Keith Packardc8982612012-01-25 08:16:25 -0800187intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400189 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000198static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199intel_dp_mode_valid(struct drm_connector *connector,
200 struct drm_display_mode *mode)
201{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100202 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 struct intel_connector *intel_connector = to_intel_connector(connector);
204 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100205 int target_clock = mode->clock;
206 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
224 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700257/* hrawclock is 1/4 the FSB frequency */
258static int
259intel_hrawclk(struct drm_device *dev)
260{
261 struct drm_i915_private *dev_priv = dev->dev_private;
262 uint32_t clkcfg;
263
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530264 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
265 if (IS_VALLEYVIEW(dev))
266 return 200;
267
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700268 clkcfg = I915_READ(CLKCFG);
269 switch (clkcfg & CLKCFG_FSB_MASK) {
270 case CLKCFG_FSB_400:
271 return 100;
272 case CLKCFG_FSB_533:
273 return 133;
274 case CLKCFG_FSB_667:
275 return 166;
276 case CLKCFG_FSB_800:
277 return 200;
278 case CLKCFG_FSB_1067:
279 return 266;
280 case CLKCFG_FSB_1333:
281 return 333;
282 /* these two are just a guess; one of them might be right */
283 case CLKCFG_FSB_1600:
284 case CLKCFG_FSB_1600_ALT:
285 return 400;
286 default:
287 return 133;
288 }
289}
290
Jani Nikulabf13e812013-09-06 07:40:05 +0300291static void
292intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300293 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300294static void
295intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300296 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300297
Ville Syrjälä773538e82014-09-04 14:54:56 +0300298static void pps_lock(struct intel_dp *intel_dp)
299{
300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
301 struct intel_encoder *encoder = &intel_dig_port->base;
302 struct drm_device *dev = encoder->base.dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
304 enum intel_display_power_domain power_domain;
305
306 /*
307 * See vlv_power_sequencer_reset() why we need
308 * a power domain reference here.
309 */
310 power_domain = intel_display_port_power_domain(encoder);
311 intel_display_power_get(dev_priv, power_domain);
312
313 mutex_lock(&dev_priv->pps_mutex);
314}
315
316static void pps_unlock(struct intel_dp *intel_dp)
317{
318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
319 struct intel_encoder *encoder = &intel_dig_port->base;
320 struct drm_device *dev = encoder->base.dev;
321 struct drm_i915_private *dev_priv = dev->dev_private;
322 enum intel_display_power_domain power_domain;
323
324 mutex_unlock(&dev_priv->pps_mutex);
325
326 power_domain = intel_display_port_power_domain(encoder);
327 intel_display_power_put(dev_priv, power_domain);
328}
329
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300330static void
331vlv_power_sequencer_kick(struct intel_dp *intel_dp)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
336 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200337 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300338 uint32_t DP;
339
340 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
341 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
342 pipe_name(pipe), port_name(intel_dig_port->port)))
343 return;
344
345 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
346 pipe_name(pipe), port_name(intel_dig_port->port));
347
348 /* Preserve the BIOS-computed detected bit. This is
349 * supposed to be read-only.
350 */
351 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
352 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
353 DP |= DP_PORT_WIDTH(1);
354 DP |= DP_LINK_TRAIN_PAT_1;
355
356 if (IS_CHERRYVIEW(dev))
357 DP |= DP_PIPE_SELECT_CHV(pipe);
358 else if (pipe == PIPE_B)
359 DP |= DP_PIPEB_SELECT;
360
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
362
363 /*
364 * The DPLL for the pipe must be enabled for this to work.
365 * So enable temporarily it if it's not already enabled.
366 */
367 if (!pll_enabled)
368 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
369 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
370
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300371 /*
372 * Similar magic as in intel_dp_enable_port().
373 * We _must_ do this port enable + disable trick
374 * to make this power seqeuencer lock onto the port.
375 * Otherwise even VDD force bit won't work.
376 */
377 I915_WRITE(intel_dp->output_reg, DP);
378 POSTING_READ(intel_dp->output_reg);
379
380 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
381 POSTING_READ(intel_dp->output_reg);
382
383 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
384 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200385
386 if (!pll_enabled)
387 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300388}
389
Jani Nikulabf13e812013-09-06 07:40:05 +0300390static enum pipe
391vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300396 struct intel_encoder *encoder;
397 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300398 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300399
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300400 lockdep_assert_held(&dev_priv->pps_mutex);
401
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300402 /* We should never land here with regular DP ports */
403 WARN_ON(!is_edp(intel_dp));
404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300405 if (intel_dp->pps_pipe != INVALID_PIPE)
406 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300407
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408 /*
409 * We don't have power sequencer currently.
410 * Pick one that's not used by other ports.
411 */
412 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
413 base.head) {
414 struct intel_dp *tmp;
415
416 if (encoder->type != INTEL_OUTPUT_EDP)
417 continue;
418
419 tmp = enc_to_intel_dp(&encoder->base);
420
421 if (tmp->pps_pipe != INVALID_PIPE)
422 pipes &= ~(1 << tmp->pps_pipe);
423 }
424
425 /*
426 * Didn't find one. This should not happen since there
427 * are two power sequencers and up to two eDP ports.
428 */
429 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300430 pipe = PIPE_A;
431 else
432 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300433
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300434 vlv_steal_power_sequencer(dev, pipe);
435 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300436
437 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
438 pipe_name(intel_dp->pps_pipe),
439 port_name(intel_dig_port->port));
440
441 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300442 intel_dp_init_panel_power_sequencer(dev, intel_dp);
443 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300445 /*
446 * Even vdd force doesn't work until we've made
447 * the power sequencer lock in on the port.
448 */
449 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450
451 return intel_dp->pps_pipe;
452}
453
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300454typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
455 enum pipe pipe);
456
457static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
461}
462
463static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
467}
468
469static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return true;
473}
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300476vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
477 enum port port,
478 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479{
Jani Nikulabf13e812013-09-06 07:40:05 +0300480 enum pipe pipe;
481
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
483 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
484 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485
486 if (port_sel != PANEL_PORT_SELECT_VLV(port))
487 continue;
488
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 if (!pipe_check(dev_priv, pipe))
490 continue;
491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300493 }
494
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495 return INVALID_PIPE;
496}
497
498static void
499vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
500{
501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
502 struct drm_device *dev = intel_dig_port->base.base.dev;
503 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300504 enum port port = intel_dig_port->port;
505
506 lockdep_assert_held(&dev_priv->pps_mutex);
507
508 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300509 /* first pick one where the panel is on */
510 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
511 vlv_pipe_has_pp_on);
512 /* didn't find one? pick one where vdd is on */
513 if (intel_dp->pps_pipe == INVALID_PIPE)
514 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
515 vlv_pipe_has_vdd_on);
516 /* didn't find one? pick one with just the correct port */
517 if (intel_dp->pps_pipe == INVALID_PIPE)
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300520
521 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
522 if (intel_dp->pps_pipe == INVALID_PIPE) {
523 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
524 port_name(port));
525 return;
526 }
527
528 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
529 port_name(port), pipe_name(intel_dp->pps_pipe));
530
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300531 intel_dp_init_panel_power_sequencer(dev, intel_dp);
532 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300533}
534
Ville Syrjälä773538e82014-09-04 14:54:56 +0300535void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
536{
537 struct drm_device *dev = dev_priv->dev;
538 struct intel_encoder *encoder;
539
540 if (WARN_ON(!IS_VALLEYVIEW(dev)))
541 return;
542
543 /*
544 * We can't grab pps_mutex here due to deadlock with power_domain
545 * mutex when power_domain functions are called while holding pps_mutex.
546 * That also means that in order to use pps_pipe the code needs to
547 * hold both a power domain reference and pps_mutex, and the power domain
548 * reference get/put must be done while _not_ holding pps_mutex.
549 * pps_{lock,unlock}() do these steps in the correct order, so one
550 * should use them always.
551 */
552
553 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
554 struct intel_dp *intel_dp;
555
556 if (encoder->type != INTEL_OUTPUT_EDP)
557 continue;
558
559 intel_dp = enc_to_intel_dp(&encoder->base);
560 intel_dp->pps_pipe = INVALID_PIPE;
561 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300562}
563
564static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
565{
566 struct drm_device *dev = intel_dp_to_dev(intel_dp);
567
568 if (HAS_PCH_SPLIT(dev))
569 return PCH_PP_CONTROL;
570 else
571 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
572}
573
574static u32 _pp_stat_reg(struct intel_dp *intel_dp)
575{
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577
578 if (HAS_PCH_SPLIT(dev))
579 return PCH_PP_STATUS;
580 else
581 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
582}
583
Clint Taylor01527b32014-07-07 13:01:46 -0700584/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
585 This function only applicable when panel PM state is not to be tracked */
586static int edp_notify_handler(struct notifier_block *this, unsigned long code,
587 void *unused)
588{
589 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
590 edp_notifier);
591 struct drm_device *dev = intel_dp_to_dev(intel_dp);
592 struct drm_i915_private *dev_priv = dev->dev_private;
593 u32 pp_div;
594 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700595
596 if (!is_edp(intel_dp) || code != SYS_RESTART)
597 return 0;
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
Clint Taylor01527b32014-07-07 13:01:46 -0700604 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
605 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
606 pp_div = I915_READ(pp_div_reg);
607 pp_div &= PP_REFERENCE_DIVIDER_MASK;
608
609 /* 0x1F write to PP_DIV_REG sets max cycle delay */
610 I915_WRITE(pp_div_reg, pp_div | 0x1F);
611 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
612 msleep(intel_dp->panel_power_cycle_delay);
613 }
614
Ville Syrjälä773538e82014-09-04 14:54:56 +0300615 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300616
Clint Taylor01527b32014-07-07 13:01:46 -0700617 return 0;
618}
619
Daniel Vetter4be73782014-01-17 14:39:48 +0100620static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700621{
Paulo Zanoni30add222012-10-26 19:05:45 -0200622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700623 struct drm_i915_private *dev_priv = dev->dev_private;
624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 if (IS_VALLEYVIEW(dev) &&
628 intel_dp->pps_pipe == INVALID_PIPE)
629 return false;
630
Jani Nikulabf13e812013-09-06 07:40:05 +0300631 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700632}
633
Daniel Vetter4be73782014-01-17 14:39:48 +0100634static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
638
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300639 lockdep_assert_held(&dev_priv->pps_mutex);
640
Ville Syrjälä9a423562014-10-16 21:29:48 +0300641 if (IS_VALLEYVIEW(dev) &&
642 intel_dp->pps_pipe == INVALID_PIPE)
643 return false;
644
Ville Syrjälä773538e82014-09-04 14:54:56 +0300645 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700646}
647
Keith Packard9b984da2011-09-19 13:54:47 -0700648static void
649intel_dp_check_edp(struct intel_dp *intel_dp)
650{
Paulo Zanoni30add222012-10-26 19:05:45 -0200651 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700652 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700653
Keith Packard9b984da2011-09-19 13:54:47 -0700654 if (!is_edp(intel_dp))
655 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700656
Daniel Vetter4be73782014-01-17 14:39:48 +0100657 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700658 WARN(1, "eDP powered off while attempting aux channel communication.\n");
659 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300660 I915_READ(_pp_stat_reg(intel_dp)),
661 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700662 }
663}
664
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100665static uint32_t
666intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
667{
668 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
669 struct drm_device *dev = intel_dig_port->base.base.dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300671 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100672 uint32_t status;
673 bool done;
674
Daniel Vetteref04f002012-12-01 21:03:59 +0100675#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100676 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300677 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300678 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100679 else
680 done = wait_for_atomic(C, 10) == 0;
681 if (!done)
682 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
683 has_aux_irq);
684#undef C
685
686 return status;
687}
688
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690{
691 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
692 struct drm_device *dev = intel_dig_port->base.base.dev;
693
694 /*
695 * The clock divider is based off the hrawclk, and would like to run at
696 * 2MHz. So, take the hrawclk value and divide by 2 and use that
697 */
698 return index ? 0 : intel_hrawclk(dev) / 2;
699}
700
701static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300705 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706
707 if (index)
708 return 0;
709
710 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712 } else {
713 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
714 }
715}
716
717static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300718{
719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720 struct drm_device *dev = intel_dig_port->base.base.dev;
721 struct drm_i915_private *dev_priv = dev->dev_private;
722
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000723 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100724 if (index)
725 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300726 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300727 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
728 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100729 switch (index) {
730 case 0: return 63;
731 case 1: return 72;
732 default: return 0;
733 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000734 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100735 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300736 }
737}
738
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000739static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
740{
741 return index ? 0 : 100;
742}
743
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000744static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
745{
746 /*
747 * SKL doesn't need us to program the AUX clock divider (Hardware will
748 * derive the clock from CDCLK automatically). We still implement the
749 * get_aux_clock_divider vfunc to plug-in into the existing code.
750 */
751 return index ? 0 : 1;
752}
753
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
755 bool has_aux_irq,
756 int send_bytes,
757 uint32_t aux_clock_divider)
758{
759 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
760 struct drm_device *dev = intel_dig_port->base.base.dev;
761 uint32_t precharge, timeout;
762
763 if (IS_GEN6(dev))
764 precharge = 3;
765 else
766 precharge = 5;
767
768 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
769 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
770 else
771 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
772
773 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000778 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
780 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782}
783
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000784static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
785 bool has_aux_irq,
786 int send_bytes,
787 uint32_t unused)
788{
789 return DP_AUX_CH_CTL_SEND_BUSY |
790 DP_AUX_CH_CTL_DONE |
791 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
792 DP_AUX_CH_CTL_TIME_OUT_ERROR |
793 DP_AUX_CH_CTL_TIME_OUT_1600us |
794 DP_AUX_CH_CTL_RECEIVE_ERROR |
795 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
796 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
797}
798
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100800intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200801 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 uint8_t *recv, int recv_size)
803{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200804 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
805 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300807 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100809 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000812 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100813 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200814 bool vdd;
815
Ville Syrjälä773538e82014-09-04 14:54:56 +0300816 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300817
Ville Syrjälä72c35002014-08-18 22:16:00 +0300818 /*
819 * We will be called with VDD already enabled for dpcd/edid/oui reads.
820 * In such cases we want to leave VDD enabled and it's up to upper layers
821 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
822 * ourselves.
823 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300824 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100825
826 /* dp aux is extremely sensitive to irq latency, hence request the
827 * lowest possible wakeup latency and so prevent the cpu from going into
828 * deep sleep states.
829 */
830 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Keith Packard9b984da2011-09-19 13:54:47 -0700832 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800833
Paulo Zanonic67a4702013-08-19 13:18:09 -0300834 intel_aux_display_runtime_get(dev_priv);
835
Jesse Barnes11bee432011-08-01 15:02:20 -0700836 /* Try to wait for any previous AUX channel activity */
837 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100838 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700839 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
840 break;
841 msleep(1);
842 }
843
844 if (try == 3) {
845 WARN(1, "dp_aux_ch not started status 0x%08x\n",
846 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100847 ret = -EBUSY;
848 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100849 }
850
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300851 /* Only 5 data registers! */
852 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
853 ret = -E2BIG;
854 goto out;
855 }
856
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000857 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000858 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
859 has_aux_irq,
860 send_bytes,
861 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Must try at least 3 times according to DP spec */
864 for (try = 0; try < 5; try++) {
865 /* Load the send data into the aux channel data registers */
866 for (i = 0; i < send_bytes; i += 4)
867 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800868 intel_dp_pack_aux(send + i,
869 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400870
Chris Wilsonbc866252013-07-21 16:00:03 +0100871 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000872 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100873
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400875
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 /* Clear done status and any errors */
877 I915_WRITE(ch_ctl,
878 status |
879 DP_AUX_CH_CTL_DONE |
880 DP_AUX_CH_CTL_TIME_OUT_ERROR |
881 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400882
Todd Previte74ebf292015-04-15 08:38:41 -0700883 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100884 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700885
886 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
887 * 400us delay required for errors and timeouts
888 * Timeout errors from the HW already meet this
889 * requirement so skip to next iteration
890 */
891 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
892 usleep_range(400, 500);
893 continue;
894 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100895 if (status & DP_AUX_CH_CTL_DONE)
896 break;
897 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100898 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 break;
900 }
901
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 ret = -EBUSY;
905 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906 }
907
908 /* Check for timeout or receive error.
909 * Timeouts occur when the sink is not connected
910 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700911 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700912 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100913 ret = -EIO;
914 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700915 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700916
917 /* Timeouts occur when the device isn't connected, so they're
918 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700919 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800920 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 ret = -ETIMEDOUT;
922 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700923 }
924
925 /* Unload any bytes sent back from the other side */
926 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
927 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700928 if (recv_bytes > recv_size)
929 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400930
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100931 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800932 intel_dp_unpack_aux(I915_READ(ch_data + i),
933 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100935 ret = recv_bytes;
936out:
937 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300938 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100939
Jani Nikula884f19e2014-03-14 16:51:14 +0200940 if (vdd)
941 edp_panel_vdd_off(intel_dp, false);
942
Ville Syrjälä773538e82014-09-04 14:54:56 +0300943 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946}
947
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300948#define BARE_ADDRESS_SIZE 3
949#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950static ssize_t
951intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
954 uint8_t txbuf[20], rxbuf[20];
955 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200958 txbuf[0] = (msg->request << 4) |
959 ((msg->address >> 16) & 0xf);
960 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 txbuf[2] = msg->address & 0xff;
962 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300963
Jani Nikula9d1a1032014-03-14 16:51:15 +0200964 switch (msg->request & ~DP_AUX_I2C_MOT) {
965 case DP_AUX_NATIVE_WRITE:
966 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300967 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200968 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200969
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 if (WARN_ON(txsize > 20))
971 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Jani Nikula9d1a1032014-03-14 16:51:15 +0200975 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
976 if (ret > 0) {
977 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200979 if (ret > 1) {
980 /* Number of bytes written in a short write. */
981 ret = clamp_t(int, rxbuf[1], 0, msg->size);
982 } else {
983 /* Return payload size. */
984 ret = msg->size;
985 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700986 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200987 break;
988
989 case DP_AUX_NATIVE_READ:
990 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300991 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 rxsize = msg->size + 1;
993
994 if (WARN_ON(rxsize > 20))
995 return -E2BIG;
996
997 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
998 if (ret > 0) {
999 msg->reply = rxbuf[0] >> 4;
1000 /*
1001 * Assume happy day, and copy the data. The caller is
1002 * expected to check msg->reply before touching it.
1003 *
1004 * Return payload size.
1005 */
1006 ret--;
1007 memcpy(msg->buffer, rxbuf + 1, ret);
1008 }
1009 break;
1010
1011 default:
1012 ret = -EINVAL;
1013 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001015
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017}
1018
Jani Nikula9d1a1032014-03-14 16:51:15 +02001019static void
1020intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001021{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1024 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001025 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Jani Nikula33ad6622014-03-14 16:51:16 +02001028 switch (port) {
1029 case PORT_A:
1030 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001031 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001032 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001033 case PORT_B:
1034 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001035 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001036 break;
1037 case PORT_C:
1038 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001039 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 break;
1041 case PORT_D:
1042 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001043 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001044 break;
1045 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001046 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 }
1048
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001049 /*
1050 * The AUX_CTL register is usually DP_CTL + 0x10.
1051 *
1052 * On Haswell and Broadwell though:
1053 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1054 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1055 *
1056 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1057 */
1058 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001059 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001060
Jani Nikula0b998362014-03-14 16:51:17 +02001061 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001062 intel_dp->aux.dev = dev->dev;
1063 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001064
Jani Nikula0b998362014-03-14 16:51:17 +02001065 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1066 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001067
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001068 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001069 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001070 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001071 name, ret);
1072 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001073 }
David Flynn8316f332010-12-08 16:10:21 +00001074
Jani Nikula0b998362014-03-14 16:51:17 +02001075 ret = sysfs_create_link(&connector->base.kdev->kobj,
1076 &intel_dp->aux.ddc.dev.kobj,
1077 intel_dp->aux.ddc.dev.kobj.name);
1078 if (ret < 0) {
1079 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001080 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
1082}
1083
Imre Deak80f65de2014-02-11 17:12:49 +02001084static void
1085intel_dp_connector_unregister(struct intel_connector *intel_connector)
1086{
1087 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1088
Dave Airlie0e32b392014-05-02 14:02:48 +10001089 if (!intel_connector->mst_port)
1090 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1091 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001092 intel_connector_unregister(intel_connector);
1093}
1094
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001095static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301096skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001097{
1098 u32 ctrl1;
1099
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001100 memset(&pipe_config->dpll_hw_state, 0,
1101 sizeof(pipe_config->dpll_hw_state));
1102
Damien Lespiau5416d872014-11-14 17:24:33 +00001103 pipe_config->ddi_pll_sel = SKL_DPLL0;
1104 pipe_config->dpll_hw_state.cfgcr1 = 0;
1105 pipe_config->dpll_hw_state.cfgcr2 = 0;
1106
1107 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301108 switch (link_clock / 2) {
1109 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001110 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001111 SKL_DPLL0);
1112 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301113 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001114 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001115 SKL_DPLL0);
1116 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301117 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001118 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001119 SKL_DPLL0);
1120 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301121 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001122 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301123 SKL_DPLL0);
1124 break;
1125 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1126 results in CDCLK change. Need to handle the change of CDCLK by
1127 disabling pipes and re-enabling them */
1128 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301130 SKL_DPLL0);
1131 break;
1132 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001133 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301134 SKL_DPLL0);
1135 break;
1136
Damien Lespiau5416d872014-11-14 17:24:33 +00001137 }
1138 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1139}
1140
1141static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001142hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001143{
1144 switch (link_bw) {
1145 case DP_LINK_BW_1_62:
1146 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1147 break;
1148 case DP_LINK_BW_2_7:
1149 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1150 break;
1151 case DP_LINK_BW_5_4:
1152 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1153 break;
1154 }
1155}
1156
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301157static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001158intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301159{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001160 if (intel_dp->num_sink_rates) {
1161 *sink_rates = intel_dp->sink_rates;
1162 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301163 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001164
1165 *sink_rates = default_rates;
1166
1167 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301168}
1169
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301170static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001171intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301172{
Sonika Jindal637a9c62015-05-07 09:52:08 +05301173 if (IS_SKYLAKE(dev)) {
1174 *source_rates = skl_rates;
1175 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001176 } else if (IS_CHERRYVIEW(dev)) {
1177 *source_rates = chv_rates;
1178 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301179 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001180
1181 *source_rates = default_rates;
1182
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001183 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1184 /* WaDisableHBR2:skl */
1185 return (DP_LINK_BW_2_7 >> 3) + 1;
1186 else if (INTEL_INFO(dev)->gen >= 8 ||
1187 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1188 return (DP_LINK_BW_5_4 >> 3) + 1;
1189 else
1190 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301191}
1192
Daniel Vetter0e503382014-07-04 11:26:04 -03001193static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001194intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001195 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001196{
1197 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001198 const struct dp_link_dpll *divisor = NULL;
1199 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001200
1201 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001202 divisor = gen4_dpll;
1203 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001204 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001205 divisor = pch_dpll;
1206 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001207 } else if (IS_CHERRYVIEW(dev)) {
1208 divisor = chv_dpll;
1209 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001210 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001211 divisor = vlv_dpll;
1212 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001213 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001214
1215 if (divisor && count) {
1216 for (i = 0; i < count; i++) {
1217 if (link_bw == divisor[i].link_bw) {
1218 pipe_config->dpll = divisor[i].dpll;
1219 pipe_config->clock_set = true;
1220 break;
1221 }
1222 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001223 }
1224}
1225
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001226static int intersect_rates(const int *source_rates, int source_len,
1227 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001228 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301229{
1230 int i = 0, j = 0, k = 0;
1231
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301232 while (i < source_len && j < sink_len) {
1233 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001234 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1235 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001236 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301237 ++k;
1238 ++i;
1239 ++j;
1240 } else if (source_rates[i] < sink_rates[j]) {
1241 ++i;
1242 } else {
1243 ++j;
1244 }
1245 }
1246 return k;
1247}
1248
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001249static int intel_dp_common_rates(struct intel_dp *intel_dp,
1250 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001251{
1252 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1253 const int *source_rates, *sink_rates;
1254 int source_len, sink_len;
1255
1256 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1257 source_len = intel_dp_source_rates(dev, &source_rates);
1258
1259 return intersect_rates(source_rates, source_len,
1260 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001261 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001262}
1263
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001264static void snprintf_int_array(char *str, size_t len,
1265 const int *array, int nelem)
1266{
1267 int i;
1268
1269 str[0] = '\0';
1270
1271 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001272 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001273 if (r >= len)
1274 return;
1275 str += r;
1276 len -= r;
1277 }
1278}
1279
1280static void intel_dp_print_rates(struct intel_dp *intel_dp)
1281{
1282 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1283 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001284 int source_len, sink_len, common_len;
1285 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001286 char str[128]; /* FIXME: too big for stack? */
1287
1288 if ((drm_debug & DRM_UT_KMS) == 0)
1289 return;
1290
1291 source_len = intel_dp_source_rates(dev, &source_rates);
1292 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1293 DRM_DEBUG_KMS("source rates: %s\n", str);
1294
1295 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1296 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1297 DRM_DEBUG_KMS("sink rates: %s\n", str);
1298
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001299 common_len = intel_dp_common_rates(intel_dp, common_rates);
1300 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1301 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001302}
1303
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001304static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301305{
1306 int i = 0;
1307
1308 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1309 if (find == rates[i])
1310 break;
1311
1312 return i;
1313}
1314
Ville Syrjälä50fec212015-03-12 17:10:34 +02001315int
1316intel_dp_max_link_rate(struct intel_dp *intel_dp)
1317{
1318 int rates[DP_MAX_SUPPORTED_RATES] = {};
1319 int len;
1320
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001321 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001322 if (WARN_ON(len <= 0))
1323 return 162000;
1324
1325 return rates[rate_to_index(0, rates) - 1];
1326}
1327
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001328int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1329{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001330 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001331}
1332
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001333bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001334intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001335 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001336{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001337 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001338 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001339 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001340 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001341 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001342 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001343 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001344 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001345 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001346 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001347 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001348 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301349 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001350 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001351 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001352 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1353 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301354
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001355 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356
1357 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001358 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301359
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001360 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001361
Imre Deakbc7d38a2013-05-16 14:40:36 +03001362 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001363 pipe_config->has_pch_encoder = true;
1364
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001365 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001366 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001367 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001368
Jani Nikuladd06f902012-10-19 14:51:50 +03001369 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1370 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1371 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001372
1373 if (INTEL_INFO(dev)->gen >= 9) {
1374 int ret;
1375 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1376 if (ret)
1377 return ret;
1378 }
1379
Jesse Barnes2dd24552013-04-25 12:55:01 -07001380 if (!HAS_PCH_SPLIT(dev))
1381 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1382 intel_connector->panel.fitting_mode);
1383 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001384 intel_pch_panel_fitting(intel_crtc, pipe_config,
1385 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001386 }
1387
Daniel Vettercb1793c2012-06-04 18:39:21 +02001388 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001389 return false;
1390
Daniel Vetter083f9562012-04-20 20:23:49 +02001391 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301392 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001393 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001394 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001395
Daniel Vetter36008362013-03-27 00:44:59 +01001396 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1397 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001398 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001399 if (is_edp(intel_dp)) {
1400 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1401 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1402 dev_priv->vbt.edp_bpp);
1403 bpp = dev_priv->vbt.edp_bpp;
1404 }
1405
Jani Nikula344c5bb2014-09-09 11:25:13 +03001406 /*
1407 * Use the maximum clock and number of lanes the eDP panel
1408 * advertizes being capable of. The panels are generally
1409 * designed to support only a single clock and lane
1410 * configuration, and typically these values correspond to the
1411 * native resolution of the panel.
1412 */
1413 min_lane_count = max_lane_count;
1414 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001415 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001416
Daniel Vetter36008362013-03-27 00:44:59 +01001417 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001418 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1419 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001420
Dave Airliec6930992014-07-14 11:04:39 +10001421 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301422 for (lane_count = min_lane_count;
1423 lane_count <= max_lane_count;
1424 lane_count <<= 1) {
1425
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001426 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001427 link_avail = intel_dp_max_data_rate(link_clock,
1428 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001429
Daniel Vetter36008362013-03-27 00:44:59 +01001430 if (mode_rate <= link_avail) {
1431 goto found;
1432 }
1433 }
1434 }
1435 }
1436
1437 return false;
1438
1439found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001440 if (intel_dp->color_range_auto) {
1441 /*
1442 * See:
1443 * CEA-861-E - 5.1 Default Encoding Parameters
1444 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1445 */
Thierry Reding18316c82012-12-20 15:41:44 +01001446 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001447 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1448 else
1449 intel_dp->color_range = 0;
1450 }
1451
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001452 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001453 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001454
Daniel Vetter36008362013-03-27 00:44:59 +01001455 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301456
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001457 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001458 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301459 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001460 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001461 } else {
1462 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001463 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001464 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301465 }
1466
Daniel Vetter657445f2013-05-04 10:09:18 +02001467 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001469
Daniel Vetter36008362013-03-27 00:44:59 +01001470 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1471 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001472 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001473 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1474 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001475
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001476 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001477 adjusted_mode->crtc_clock,
1478 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001479 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001480
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301481 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301482 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001483 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301484 intel_link_compute_m_n(bpp, lane_count,
1485 intel_connector->panel.downclock_mode->clock,
1486 pipe_config->port_clock,
1487 &pipe_config->dp_m2_n2);
1488 }
1489
Damien Lespiau5416d872014-11-14 17:24:33 +00001490 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001491 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301492 else if (IS_BROXTON(dev))
1493 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001494 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001495 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1496 else
1497 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001498
Daniel Vetter36008362013-03-27 00:44:59 +01001499 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001500}
1501
Daniel Vetter7c62a162013-06-01 17:16:20 +02001502static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001503{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001504 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1505 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1506 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001507 struct drm_i915_private *dev_priv = dev->dev_private;
1508 u32 dpa_ctl;
1509
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001510 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1511 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001512 dpa_ctl = I915_READ(DP_A);
1513 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1514
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001515 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001516 /* For a long time we've carried around a ILK-DevA w/a for the
1517 * 160MHz clock. If we're really unlucky, it's still required.
1518 */
1519 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001520 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001521 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001522 } else {
1523 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001524 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001525 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001526
Daniel Vetterea9b6002012-11-29 15:59:31 +01001527 I915_WRITE(DP_A, dpa_ctl);
1528
1529 POSTING_READ(DP_A);
1530 udelay(500);
1531}
1532
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001533static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001535 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001536 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001537 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001538 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001539 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001540 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001541
Keith Packard417e8222011-11-01 19:54:11 -07001542 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001543 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001544 *
1545 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001546 * SNB CPU
1547 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001548 * CPT PCH
1549 *
1550 * IBX PCH and CPU are the same for almost everything,
1551 * except that the CPU DP PLL is configured in this
1552 * register
1553 *
1554 * CPT PCH is quite different, having many bits moved
1555 * to the TRANS_DP_CTL register instead. That
1556 * configuration happens (oddly) in ironlake_pch_enable
1557 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001558
Keith Packard417e8222011-11-01 19:54:11 -07001559 /* Preserve the BIOS-computed detected bit. This is
1560 * supposed to be read-only.
1561 */
1562 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001563
Keith Packard417e8222011-11-01 19:54:11 -07001564 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001565 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001566 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001568 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001569 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001570
Keith Packard417e8222011-11-01 19:54:11 -07001571 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001572
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001573 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001574 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1575 intel_dp->DP |= DP_SYNC_HS_HIGH;
1576 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1577 intel_dp->DP |= DP_SYNC_VS_HIGH;
1578 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1579
Jani Nikula6aba5b62013-10-04 15:08:10 +03001580 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001581 intel_dp->DP |= DP_ENHANCED_FRAMING;
1582
Daniel Vetter7c62a162013-06-01 17:16:20 +02001583 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001584 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001585 u32 trans_dp;
1586
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001587 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001588
1589 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1590 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1591 trans_dp |= TRANS_DP_ENH_FRAMING;
1592 else
1593 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1594 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001595 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001596 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001597 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001598
1599 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1600 intel_dp->DP |= DP_SYNC_HS_HIGH;
1601 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1602 intel_dp->DP |= DP_SYNC_VS_HIGH;
1603 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1604
Jani Nikula6aba5b62013-10-04 15:08:10 +03001605 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001606 intel_dp->DP |= DP_ENHANCED_FRAMING;
1607
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001608 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001609 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001610 else if (crtc->pipe == PIPE_B)
1611 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001612 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001613}
1614
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001615#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1616#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001617
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001618#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1619#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001620
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001621#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1622#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001623
Daniel Vetter4be73782014-01-17 14:39:48 +01001624static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001625 u32 mask,
1626 u32 value)
1627{
Paulo Zanoni30add222012-10-26 19:05:45 -02001628 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001629 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001630 u32 pp_stat_reg, pp_ctrl_reg;
1631
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001632 lockdep_assert_held(&dev_priv->pps_mutex);
1633
Jani Nikulabf13e812013-09-06 07:40:05 +03001634 pp_stat_reg = _pp_stat_reg(intel_dp);
1635 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001636
1637 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001638 mask, value,
1639 I915_READ(pp_stat_reg),
1640 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001641
Jesse Barnes453c5422013-03-28 09:55:41 -07001642 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001643 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001644 I915_READ(pp_stat_reg),
1645 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001646 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001647
1648 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001649}
1650
Daniel Vetter4be73782014-01-17 14:39:48 +01001651static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001652{
1653 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001654 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001655}
1656
Daniel Vetter4be73782014-01-17 14:39:48 +01001657static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001658{
Keith Packardbd943152011-09-18 23:09:52 -07001659 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001660 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001661}
Keith Packardbd943152011-09-18 23:09:52 -07001662
Daniel Vetter4be73782014-01-17 14:39:48 +01001663static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001664{
1665 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001666
1667 /* When we disable the VDD override bit last we have to do the manual
1668 * wait. */
1669 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1670 intel_dp->panel_power_cycle_delay);
1671
Daniel Vetter4be73782014-01-17 14:39:48 +01001672 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001673}
Keith Packardbd943152011-09-18 23:09:52 -07001674
Daniel Vetter4be73782014-01-17 14:39:48 +01001675static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001676{
1677 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1678 intel_dp->backlight_on_delay);
1679}
1680
Daniel Vetter4be73782014-01-17 14:39:48 +01001681static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001682{
1683 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1684 intel_dp->backlight_off_delay);
1685}
Keith Packard99ea7122011-11-01 19:57:50 -07001686
Keith Packard832dd3c2011-11-01 19:34:06 -07001687/* Read the current pp_control value, unlocking the register if it
1688 * is locked
1689 */
1690
Jesse Barnes453c5422013-03-28 09:55:41 -07001691static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001692{
Jesse Barnes453c5422013-03-28 09:55:41 -07001693 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1694 struct drm_i915_private *dev_priv = dev->dev_private;
1695 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001696
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001697 lockdep_assert_held(&dev_priv->pps_mutex);
1698
Jani Nikulabf13e812013-09-06 07:40:05 +03001699 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001700 control &= ~PANEL_UNLOCK_MASK;
1701 control |= PANEL_UNLOCK_REGS;
1702 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001703}
1704
Ville Syrjälä951468f2014-09-04 14:55:31 +03001705/*
1706 * Must be paired with edp_panel_vdd_off().
1707 * Must hold pps_mutex around the whole on/off sequence.
1708 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1709 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001710static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001711{
Paulo Zanoni30add222012-10-26 19:05:45 -02001712 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001713 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1714 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001715 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001716 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001717 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001718 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001719 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001720
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001721 lockdep_assert_held(&dev_priv->pps_mutex);
1722
Keith Packard97af61f572011-09-28 16:23:51 -07001723 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001724 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001725
Egbert Eich2c623c12014-11-25 12:54:57 +01001726 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001727 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001728
Daniel Vetter4be73782014-01-17 14:39:48 +01001729 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001730 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001731
Imre Deak4e6e1a52014-03-27 17:45:11 +02001732 power_domain = intel_display_port_power_domain(intel_encoder);
1733 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001734
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001735 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1736 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001737
Daniel Vetter4be73782014-01-17 14:39:48 +01001738 if (!edp_have_panel_power(intel_dp))
1739 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001740
Jesse Barnes453c5422013-03-28 09:55:41 -07001741 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001742 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001743
Jani Nikulabf13e812013-09-06 07:40:05 +03001744 pp_stat_reg = _pp_stat_reg(intel_dp);
1745 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001746
1747 I915_WRITE(pp_ctrl_reg, pp);
1748 POSTING_READ(pp_ctrl_reg);
1749 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1750 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001751 /*
1752 * If the panel wasn't on, delay before accessing aux channel
1753 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001754 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001755 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1756 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001757 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001758 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001759
1760 return need_to_disable;
1761}
1762
Ville Syrjälä951468f2014-09-04 14:55:31 +03001763/*
1764 * Must be paired with intel_edp_panel_vdd_off() or
1765 * intel_edp_panel_off().
1766 * Nested calls to these functions are not allowed since
1767 * we drop the lock. Caller must use some higher level
1768 * locking to prevent nested calls from other threads.
1769 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001770void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001771{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001772 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001773
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001774 if (!is_edp(intel_dp))
1775 return;
1776
Ville Syrjälä773538e82014-09-04 14:54:56 +03001777 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001778 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001779 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001780
Rob Clarke2c719b2014-12-15 13:56:32 -05001781 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001782 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001783}
1784
Daniel Vetter4be73782014-01-17 14:39:48 +01001785static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001786{
Paulo Zanoni30add222012-10-26 19:05:45 -02001787 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001788 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001789 struct intel_digital_port *intel_dig_port =
1790 dp_to_dig_port(intel_dp);
1791 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1792 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001793 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001794 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001795
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001796 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001797
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001798 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001799
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001800 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001801 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001802
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001803 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1804 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001805
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001806 pp = ironlake_get_pp_control(intel_dp);
1807 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001808
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001809 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1810 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001811
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001812 I915_WRITE(pp_ctrl_reg, pp);
1813 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001814
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001815 /* Make sure sequencer is idle before allowing subsequent activity */
1816 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1817 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001818
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001819 if ((pp & POWER_TARGET_ON) == 0)
1820 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001821
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001822 power_domain = intel_display_port_power_domain(intel_encoder);
1823 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001824}
1825
Daniel Vetter4be73782014-01-17 14:39:48 +01001826static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001827{
1828 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1829 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001830
Ville Syrjälä773538e82014-09-04 14:54:56 +03001831 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001832 if (!intel_dp->want_panel_vdd)
1833 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001834 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001835}
1836
Imre Deakaba86892014-07-30 15:57:31 +03001837static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1838{
1839 unsigned long delay;
1840
1841 /*
1842 * Queue the timer to fire a long time from now (relative to the power
1843 * down delay) to keep the panel power up across a sequence of
1844 * operations.
1845 */
1846 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1847 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1848}
1849
Ville Syrjälä951468f2014-09-04 14:55:31 +03001850/*
1851 * Must be paired with edp_panel_vdd_on().
1852 * Must hold pps_mutex around the whole on/off sequence.
1853 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1854 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001855static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001856{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001857 struct drm_i915_private *dev_priv =
1858 intel_dp_to_dev(intel_dp)->dev_private;
1859
1860 lockdep_assert_held(&dev_priv->pps_mutex);
1861
Keith Packard97af61f572011-09-28 16:23:51 -07001862 if (!is_edp(intel_dp))
1863 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001864
Rob Clarke2c719b2014-12-15 13:56:32 -05001865 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001866 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001867
Keith Packardbd943152011-09-18 23:09:52 -07001868 intel_dp->want_panel_vdd = false;
1869
Imre Deakaba86892014-07-30 15:57:31 +03001870 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001871 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001872 else
1873 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001874}
1875
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001876static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001877{
Paulo Zanoni30add222012-10-26 19:05:45 -02001878 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001879 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001880 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001881 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001882
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001883 lockdep_assert_held(&dev_priv->pps_mutex);
1884
Keith Packard97af61f572011-09-28 16:23:51 -07001885 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001886 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001887
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001888 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1889 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001890
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001891 if (WARN(edp_have_panel_power(intel_dp),
1892 "eDP port %c panel power already on\n",
1893 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001894 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001895
Daniel Vetter4be73782014-01-17 14:39:48 +01001896 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001897
Jani Nikulabf13e812013-09-06 07:40:05 +03001898 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001899 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001900 if (IS_GEN5(dev)) {
1901 /* ILK workaround: disable reset around power sequence */
1902 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001903 I915_WRITE(pp_ctrl_reg, pp);
1904 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001905 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001906
Keith Packard1c0ae802011-09-19 13:59:29 -07001907 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001908 if (!IS_GEN5(dev))
1909 pp |= PANEL_POWER_RESET;
1910
Jesse Barnes453c5422013-03-28 09:55:41 -07001911 I915_WRITE(pp_ctrl_reg, pp);
1912 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001913
Daniel Vetter4be73782014-01-17 14:39:48 +01001914 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001915 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001916
Keith Packard05ce1a42011-09-29 16:33:01 -07001917 if (IS_GEN5(dev)) {
1918 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001919 I915_WRITE(pp_ctrl_reg, pp);
1920 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001921 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001922}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001923
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001924void intel_edp_panel_on(struct intel_dp *intel_dp)
1925{
1926 if (!is_edp(intel_dp))
1927 return;
1928
1929 pps_lock(intel_dp);
1930 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001931 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001932}
1933
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001934
1935static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001936{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001937 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1938 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001939 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001940 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001941 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001942 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001943 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001944
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001945 lockdep_assert_held(&dev_priv->pps_mutex);
1946
Keith Packard97af61f572011-09-28 16:23:51 -07001947 if (!is_edp(intel_dp))
1948 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001949
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001950 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1951 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001952
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001953 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1954 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001955
Jesse Barnes453c5422013-03-28 09:55:41 -07001956 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001957 /* We need to switch off panel power _and_ force vdd, for otherwise some
1958 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001959 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1960 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001961
Jani Nikulabf13e812013-09-06 07:40:05 +03001962 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001963
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001964 intel_dp->want_panel_vdd = false;
1965
Jesse Barnes453c5422013-03-28 09:55:41 -07001966 I915_WRITE(pp_ctrl_reg, pp);
1967 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001968
Paulo Zanonidce56b32013-12-19 14:29:40 -02001969 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001970 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001971
1972 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001973 power_domain = intel_display_port_power_domain(intel_encoder);
1974 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001975}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001976
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001977void intel_edp_panel_off(struct intel_dp *intel_dp)
1978{
1979 if (!is_edp(intel_dp))
1980 return;
1981
1982 pps_lock(intel_dp);
1983 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001984 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001985}
1986
Jani Nikula1250d102014-08-12 17:11:39 +03001987/* Enable backlight in the panel power control. */
1988static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001989{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001990 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1991 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001992 struct drm_i915_private *dev_priv = dev->dev_private;
1993 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001994 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001995
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001996 /*
1997 * If we enable the backlight right away following a panel power
1998 * on, we may see slight flicker as the panel syncs with the eDP
1999 * link. So delay a bit to make sure the image is solid before
2000 * allowing it to appear.
2001 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002002 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002003
Ville Syrjälä773538e82014-09-04 14:54:56 +03002004 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002005
Jesse Barnes453c5422013-03-28 09:55:41 -07002006 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002007 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002008
Jani Nikulabf13e812013-09-06 07:40:05 +03002009 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002010
2011 I915_WRITE(pp_ctrl_reg, pp);
2012 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002013
Ville Syrjälä773538e82014-09-04 14:54:56 +03002014 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002015}
2016
Jani Nikula1250d102014-08-12 17:11:39 +03002017/* Enable backlight PWM and backlight PP control. */
2018void intel_edp_backlight_on(struct intel_dp *intel_dp)
2019{
2020 if (!is_edp(intel_dp))
2021 return;
2022
2023 DRM_DEBUG_KMS("\n");
2024
2025 intel_panel_enable_backlight(intel_dp->attached_connector);
2026 _intel_edp_backlight_on(intel_dp);
2027}
2028
2029/* Disable backlight in the panel power control. */
2030static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002031{
Paulo Zanoni30add222012-10-26 19:05:45 -02002032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002033 struct drm_i915_private *dev_priv = dev->dev_private;
2034 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002035 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002036
Keith Packardf01eca22011-09-28 16:48:10 -07002037 if (!is_edp(intel_dp))
2038 return;
2039
Ville Syrjälä773538e82014-09-04 14:54:56 +03002040 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002041
Jesse Barnes453c5422013-03-28 09:55:41 -07002042 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002043 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002044
Jani Nikulabf13e812013-09-06 07:40:05 +03002045 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002046
2047 I915_WRITE(pp_ctrl_reg, pp);
2048 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002049
Ville Syrjälä773538e82014-09-04 14:54:56 +03002050 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002051
Paulo Zanonidce56b32013-12-19 14:29:40 -02002052 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002053 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002054}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002055
Jani Nikula1250d102014-08-12 17:11:39 +03002056/* Disable backlight PP control and backlight PWM. */
2057void intel_edp_backlight_off(struct intel_dp *intel_dp)
2058{
2059 if (!is_edp(intel_dp))
2060 return;
2061
2062 DRM_DEBUG_KMS("\n");
2063
2064 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002065 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002066}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002067
Jani Nikula73580fb72014-08-12 17:11:41 +03002068/*
2069 * Hook for controlling the panel power control backlight through the bl_power
2070 * sysfs attribute. Take care to handle multiple calls.
2071 */
2072static void intel_edp_backlight_power(struct intel_connector *connector,
2073 bool enable)
2074{
2075 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002076 bool is_enabled;
2077
Ville Syrjälä773538e82014-09-04 14:54:56 +03002078 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002079 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002080 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002081
2082 if (is_enabled == enable)
2083 return;
2084
Jani Nikula23ba9372014-08-27 14:08:43 +03002085 DRM_DEBUG_KMS("panel power control backlight %s\n",
2086 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002087
2088 if (enable)
2089 _intel_edp_backlight_on(intel_dp);
2090 else
2091 _intel_edp_backlight_off(intel_dp);
2092}
2093
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002094static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002095{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2097 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2098 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002099 struct drm_i915_private *dev_priv = dev->dev_private;
2100 u32 dpa_ctl;
2101
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002102 assert_pipe_disabled(dev_priv,
2103 to_intel_crtc(crtc)->pipe);
2104
Jesse Barnesd240f202010-08-13 15:43:26 -07002105 DRM_DEBUG_KMS("\n");
2106 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002107 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2108 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2109
2110 /* We don't adjust intel_dp->DP while tearing down the link, to
2111 * facilitate link retraining (e.g. after hotplug). Hence clear all
2112 * enable bits here to ensure that we don't enable too much. */
2113 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2114 intel_dp->DP |= DP_PLL_ENABLE;
2115 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002116 POSTING_READ(DP_A);
2117 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002118}
2119
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002120static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002121{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2123 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2124 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002125 struct drm_i915_private *dev_priv = dev->dev_private;
2126 u32 dpa_ctl;
2127
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002128 assert_pipe_disabled(dev_priv,
2129 to_intel_crtc(crtc)->pipe);
2130
Jesse Barnesd240f202010-08-13 15:43:26 -07002131 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002132 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2133 "dp pll off, should be on\n");
2134 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2135
2136 /* We can't rely on the value tracked for the DP register in
2137 * intel_dp->DP because link_down must not change that (otherwise link
2138 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002139 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002140 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002141 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002142 udelay(200);
2143}
2144
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002145/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002146void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002147{
2148 int ret, i;
2149
2150 /* Should have a valid DPCD by this point */
2151 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2152 return;
2153
2154 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002155 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2156 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002157 } else {
2158 /*
2159 * When turning on, we need to retry for 1ms to give the sink
2160 * time to wake up.
2161 */
2162 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002163 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2164 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002165 if (ret == 1)
2166 break;
2167 msleep(1);
2168 }
2169 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002170
2171 if (ret != 1)
2172 DRM_DEBUG_KMS("failed to %s sink power state\n",
2173 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002174}
2175
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002176static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2177 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002178{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002179 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002180 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002181 struct drm_device *dev = encoder->base.dev;
2182 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002183 enum intel_display_power_domain power_domain;
2184 u32 tmp;
2185
2186 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002187 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002188 return false;
2189
2190 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002191
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002192 if (!(tmp & DP_PORT_EN))
2193 return false;
2194
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002195 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002196 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002197 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002198 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002199
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002200 for_each_pipe(dev_priv, p) {
2201 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2202 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2203 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002204 return true;
2205 }
2206 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002207
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002208 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2209 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002210 } else if (IS_CHERRYVIEW(dev)) {
2211 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2212 } else {
2213 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002214 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002215
2216 return true;
2217}
2218
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002219static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002220 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002221{
2222 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002223 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002224 struct drm_device *dev = encoder->base.dev;
2225 struct drm_i915_private *dev_priv = dev->dev_private;
2226 enum port port = dp_to_dig_port(intel_dp)->port;
2227 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002228 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002229
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002230 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002231
2232 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002233
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002234 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002235 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2236 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2237 flags |= DRM_MODE_FLAG_PHSYNC;
2238 else
2239 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002240
Xiong Zhang63000ef2013-06-28 12:59:06 +08002241 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2242 flags |= DRM_MODE_FLAG_PVSYNC;
2243 else
2244 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002245 } else {
2246 if (tmp & DP_SYNC_HS_HIGH)
2247 flags |= DRM_MODE_FLAG_PHSYNC;
2248 else
2249 flags |= DRM_MODE_FLAG_NHSYNC;
2250
2251 if (tmp & DP_SYNC_VS_HIGH)
2252 flags |= DRM_MODE_FLAG_PVSYNC;
2253 else
2254 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002255 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002256
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002257 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002258
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002259 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2260 tmp & DP_COLOR_RANGE_16_235)
2261 pipe_config->limited_color_range = true;
2262
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002263 pipe_config->has_dp_encoder = true;
2264
2265 intel_dp_get_m_n(crtc, pipe_config);
2266
Ville Syrjälä18442d02013-09-13 16:00:08 +03002267 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002268 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2269 pipe_config->port_clock = 162000;
2270 else
2271 pipe_config->port_clock = 270000;
2272 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002273
2274 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2275 &pipe_config->dp_m_n);
2276
2277 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2278 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2279
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002280 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002281
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002282 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2283 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2284 /*
2285 * This is a big fat ugly hack.
2286 *
2287 * Some machines in UEFI boot mode provide us a VBT that has 18
2288 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2289 * unknown we fail to light up. Yet the same BIOS boots up with
2290 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2291 * max, not what it tells us to use.
2292 *
2293 * Note: This will still be broken if the eDP panel is not lit
2294 * up by the BIOS, and thus we can't get the mode at module
2295 * load.
2296 */
2297 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2298 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2299 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2300 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002301}
2302
Daniel Vettere8cb4552012-07-01 13:05:48 +02002303static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002304{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002305 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002306 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002307 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2308
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002309 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002310 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002311
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002312 if (HAS_PSR(dev) && !HAS_DDI(dev))
2313 intel_psr_disable(intel_dp);
2314
Daniel Vetter6cb49832012-05-20 17:14:50 +02002315 /* Make sure the panel is off before trying to change the mode. But also
2316 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002317 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002318 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002319 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002320 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002321
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002322 /* disable the port before the pipe on g4x */
2323 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002324 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002325}
2326
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002327static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002328{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002329 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002330 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002331
Ville Syrjälä49277c32014-03-31 18:21:26 +03002332 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002333 if (port == PORT_A)
2334 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002335}
2336
2337static void vlv_post_disable_dp(struct intel_encoder *encoder)
2338{
2339 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2340
2341 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002342}
2343
Ville Syrjälä580d3812014-04-09 13:29:00 +03002344static void chv_post_disable_dp(struct intel_encoder *encoder)
2345{
2346 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2347 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2348 struct drm_device *dev = encoder->base.dev;
2349 struct drm_i915_private *dev_priv = dev->dev_private;
2350 struct intel_crtc *intel_crtc =
2351 to_intel_crtc(encoder->base.crtc);
2352 enum dpio_channel ch = vlv_dport_to_channel(dport);
2353 enum pipe pipe = intel_crtc->pipe;
2354 u32 val;
2355
2356 intel_dp_link_down(intel_dp);
2357
2358 mutex_lock(&dev_priv->dpio_lock);
2359
2360 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002361 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002362 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002363 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002364
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002365 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2366 val |= CHV_PCS_REQ_SOFTRESET_EN;
2367 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2368
2369 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002370 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002371 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2372
2373 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2374 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2375 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002376
2377 mutex_unlock(&dev_priv->dpio_lock);
2378}
2379
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002380static void
2381_intel_dp_set_link_train(struct intel_dp *intel_dp,
2382 uint32_t *DP,
2383 uint8_t dp_train_pat)
2384{
2385 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2386 struct drm_device *dev = intel_dig_port->base.base.dev;
2387 struct drm_i915_private *dev_priv = dev->dev_private;
2388 enum port port = intel_dig_port->port;
2389
2390 if (HAS_DDI(dev)) {
2391 uint32_t temp = I915_READ(DP_TP_CTL(port));
2392
2393 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2394 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2395 else
2396 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2397
2398 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2399 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2400 case DP_TRAINING_PATTERN_DISABLE:
2401 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2402
2403 break;
2404 case DP_TRAINING_PATTERN_1:
2405 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2406 break;
2407 case DP_TRAINING_PATTERN_2:
2408 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2409 break;
2410 case DP_TRAINING_PATTERN_3:
2411 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2412 break;
2413 }
2414 I915_WRITE(DP_TP_CTL(port), temp);
2415
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002416 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2417 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002418 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2419
2420 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2421 case DP_TRAINING_PATTERN_DISABLE:
2422 *DP |= DP_LINK_TRAIN_OFF_CPT;
2423 break;
2424 case DP_TRAINING_PATTERN_1:
2425 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2426 break;
2427 case DP_TRAINING_PATTERN_2:
2428 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2429 break;
2430 case DP_TRAINING_PATTERN_3:
2431 DRM_ERROR("DP training pattern 3 not supported\n");
2432 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2433 break;
2434 }
2435
2436 } else {
2437 if (IS_CHERRYVIEW(dev))
2438 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2439 else
2440 *DP &= ~DP_LINK_TRAIN_MASK;
2441
2442 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2443 case DP_TRAINING_PATTERN_DISABLE:
2444 *DP |= DP_LINK_TRAIN_OFF;
2445 break;
2446 case DP_TRAINING_PATTERN_1:
2447 *DP |= DP_LINK_TRAIN_PAT_1;
2448 break;
2449 case DP_TRAINING_PATTERN_2:
2450 *DP |= DP_LINK_TRAIN_PAT_2;
2451 break;
2452 case DP_TRAINING_PATTERN_3:
2453 if (IS_CHERRYVIEW(dev)) {
2454 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2455 } else {
2456 DRM_ERROR("DP training pattern 3 not supported\n");
2457 *DP |= DP_LINK_TRAIN_PAT_2;
2458 }
2459 break;
2460 }
2461 }
2462}
2463
2464static void intel_dp_enable_port(struct intel_dp *intel_dp)
2465{
2466 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2467 struct drm_i915_private *dev_priv = dev->dev_private;
2468
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002469 /* enable with pattern 1 (as per spec) */
2470 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2471 DP_TRAINING_PATTERN_1);
2472
2473 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2474 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002475
2476 /*
2477 * Magic for VLV/CHV. We _must_ first set up the register
2478 * without actually enabling the port, and then do another
2479 * write to enable the port. Otherwise link training will
2480 * fail when the power sequencer is freshly used for this port.
2481 */
2482 intel_dp->DP |= DP_PORT_EN;
2483
2484 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2485 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002486}
2487
Daniel Vettere8cb4552012-07-01 13:05:48 +02002488static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002489{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002490 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2491 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002492 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002493 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002494 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002495 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002496
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002497 if (WARN_ON(dp_reg & DP_PORT_EN))
2498 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002499
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002500 pps_lock(intel_dp);
2501
2502 if (IS_VALLEYVIEW(dev))
2503 vlv_init_panel_power_sequencer(intel_dp);
2504
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002505 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002506
2507 edp_panel_vdd_on(intel_dp);
2508 edp_panel_on(intel_dp);
2509 edp_panel_vdd_off(intel_dp, true);
2510
2511 pps_unlock(intel_dp);
2512
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002513 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002514 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2515 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002516
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002517 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2518 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002519 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002520 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002521
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002522 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002523 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2524 pipe_name(crtc->pipe));
2525 intel_audio_codec_enable(encoder);
2526 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002527}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002528
Jani Nikulaecff4f32013-09-06 07:38:29 +03002529static void g4x_enable_dp(struct intel_encoder *encoder)
2530{
Jani Nikula828f5c62013-09-05 16:44:45 +03002531 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2532
Jani Nikulaecff4f32013-09-06 07:38:29 +03002533 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002534 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002535}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002536
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002537static void vlv_enable_dp(struct intel_encoder *encoder)
2538{
Jani Nikula828f5c62013-09-05 16:44:45 +03002539 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2540
Daniel Vetter4be73782014-01-17 14:39:48 +01002541 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002542 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543}
2544
Jani Nikulaecff4f32013-09-06 07:38:29 +03002545static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002546{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002547 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002548 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002549
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002550 intel_dp_prepare(encoder);
2551
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002552 /* Only ilk+ has port A */
2553 if (dport->port == PORT_A) {
2554 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002555 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002556 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002557}
2558
Ville Syrjälä83b84592014-10-16 21:29:51 +03002559static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2560{
2561 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2562 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2563 enum pipe pipe = intel_dp->pps_pipe;
2564 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2565
2566 edp_panel_vdd_off_sync(intel_dp);
2567
2568 /*
2569 * VLV seems to get confused when multiple power seqeuencers
2570 * have the same port selected (even if only one has power/vdd
2571 * enabled). The failure manifests as vlv_wait_port_ready() failing
2572 * CHV on the other hand doesn't seem to mind having the same port
2573 * selected in multiple power seqeuencers, but let's clear the
2574 * port select always when logically disconnecting a power sequencer
2575 * from a port.
2576 */
2577 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2578 pipe_name(pipe), port_name(intel_dig_port->port));
2579 I915_WRITE(pp_on_reg, 0);
2580 POSTING_READ(pp_on_reg);
2581
2582 intel_dp->pps_pipe = INVALID_PIPE;
2583}
2584
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002585static void vlv_steal_power_sequencer(struct drm_device *dev,
2586 enum pipe pipe)
2587{
2588 struct drm_i915_private *dev_priv = dev->dev_private;
2589 struct intel_encoder *encoder;
2590
2591 lockdep_assert_held(&dev_priv->pps_mutex);
2592
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002593 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2594 return;
2595
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002596 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2597 base.head) {
2598 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002599 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002600
2601 if (encoder->type != INTEL_OUTPUT_EDP)
2602 continue;
2603
2604 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002605 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002606
2607 if (intel_dp->pps_pipe != pipe)
2608 continue;
2609
2610 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002611 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002612
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002613 WARN(encoder->connectors_active,
2614 "stealing pipe %c power sequencer from active eDP port %c\n",
2615 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002616
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002617 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002618 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002619 }
2620}
2621
2622static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2623{
2624 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2625 struct intel_encoder *encoder = &intel_dig_port->base;
2626 struct drm_device *dev = encoder->base.dev;
2627 struct drm_i915_private *dev_priv = dev->dev_private;
2628 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002629
2630 lockdep_assert_held(&dev_priv->pps_mutex);
2631
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002632 if (!is_edp(intel_dp))
2633 return;
2634
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002635 if (intel_dp->pps_pipe == crtc->pipe)
2636 return;
2637
2638 /*
2639 * If another power sequencer was being used on this
2640 * port previously make sure to turn off vdd there while
2641 * we still have control of it.
2642 */
2643 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002644 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002645
2646 /*
2647 * We may be stealing the power
2648 * sequencer from another port.
2649 */
2650 vlv_steal_power_sequencer(dev, crtc->pipe);
2651
2652 /* now it's all ours */
2653 intel_dp->pps_pipe = crtc->pipe;
2654
2655 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2656 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2657
2658 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002659 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2660 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002661}
2662
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002663static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2664{
2665 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2666 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002667 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002668 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002669 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002670 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002671 int pipe = intel_crtc->pipe;
2672 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002673
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002674 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002675
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002676 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002677 val = 0;
2678 if (pipe)
2679 val |= (1<<21);
2680 else
2681 val &= ~(1<<21);
2682 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002683 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2684 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2685 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002686
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002687 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002688
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002689 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002690}
2691
Jani Nikulaecff4f32013-09-06 07:38:29 +03002692static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002693{
2694 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2695 struct drm_device *dev = encoder->base.dev;
2696 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002697 struct intel_crtc *intel_crtc =
2698 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002699 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002700 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002701
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002702 intel_dp_prepare(encoder);
2703
Jesse Barnes89b667f2013-04-18 14:51:36 -07002704 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002705 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002706 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707 DPIO_PCS_TX_LANE2_RESET |
2708 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002709 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002710 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2711 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2712 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2713 DPIO_PCS_CLK_SOFT_RESET);
2714
2715 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002716 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2717 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2718 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002719 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002720}
2721
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002722static void chv_pre_enable_dp(struct intel_encoder *encoder)
2723{
2724 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2725 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2726 struct drm_device *dev = encoder->base.dev;
2727 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002728 struct intel_crtc *intel_crtc =
2729 to_intel_crtc(encoder->base.crtc);
2730 enum dpio_channel ch = vlv_dport_to_channel(dport);
2731 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002732 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002733 u32 val;
2734
2735 mutex_lock(&dev_priv->dpio_lock);
2736
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002737 /* allow hardware to manage TX FIFO reset source */
2738 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2739 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2740 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2741
2742 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2743 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2744 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2745
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002746 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002747 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002748 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002749 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002750
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002751 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2752 val |= CHV_PCS_REQ_SOFTRESET_EN;
2753 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2754
2755 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002756 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002757 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2758
2759 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2760 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2761 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002762
2763 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002764 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002765 /* Set the upar bit */
2766 data = (i == 1) ? 0x0 : 0x1;
2767 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2768 data << DPIO_UPAR_SHIFT);
2769 }
2770
2771 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002772 if (intel_crtc->config->port_clock > 270000)
2773 stagger = 0x18;
2774 else if (intel_crtc->config->port_clock > 135000)
2775 stagger = 0xd;
2776 else if (intel_crtc->config->port_clock > 67500)
2777 stagger = 0x7;
2778 else if (intel_crtc->config->port_clock > 33750)
2779 stagger = 0x4;
2780 else
2781 stagger = 0x2;
2782
2783 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2784 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2785 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2786
2787 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2788 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2789 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2790
2791 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2792 DPIO_LANESTAGGER_STRAP(stagger) |
2793 DPIO_LANESTAGGER_STRAP_OVRD |
2794 DPIO_TX1_STAGGER_MASK(0x1f) |
2795 DPIO_TX1_STAGGER_MULT(6) |
2796 DPIO_TX2_STAGGER_MULT(0));
2797
2798 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2799 DPIO_LANESTAGGER_STRAP(stagger) |
2800 DPIO_LANESTAGGER_STRAP_OVRD |
2801 DPIO_TX1_STAGGER_MASK(0x1f) |
2802 DPIO_TX1_STAGGER_MULT(7) |
2803 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002804
2805 mutex_unlock(&dev_priv->dpio_lock);
2806
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002807 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002808}
2809
Ville Syrjälä9197c882014-04-09 13:29:05 +03002810static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2811{
2812 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2813 struct drm_device *dev = encoder->base.dev;
2814 struct drm_i915_private *dev_priv = dev->dev_private;
2815 struct intel_crtc *intel_crtc =
2816 to_intel_crtc(encoder->base.crtc);
2817 enum dpio_channel ch = vlv_dport_to_channel(dport);
2818 enum pipe pipe = intel_crtc->pipe;
2819 u32 val;
2820
Ville Syrjälä625695f2014-06-28 02:04:02 +03002821 intel_dp_prepare(encoder);
2822
Ville Syrjälä9197c882014-04-09 13:29:05 +03002823 mutex_lock(&dev_priv->dpio_lock);
2824
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002825 /* program left/right clock distribution */
2826 if (pipe != PIPE_B) {
2827 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2828 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2829 if (ch == DPIO_CH0)
2830 val |= CHV_BUFLEFTENA1_FORCE;
2831 if (ch == DPIO_CH1)
2832 val |= CHV_BUFRIGHTENA1_FORCE;
2833 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2834 } else {
2835 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2836 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2837 if (ch == DPIO_CH0)
2838 val |= CHV_BUFLEFTENA2_FORCE;
2839 if (ch == DPIO_CH1)
2840 val |= CHV_BUFRIGHTENA2_FORCE;
2841 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2842 }
2843
Ville Syrjälä9197c882014-04-09 13:29:05 +03002844 /* program clock channel usage */
2845 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2846 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2847 if (pipe != PIPE_B)
2848 val &= ~CHV_PCS_USEDCLKCHANNEL;
2849 else
2850 val |= CHV_PCS_USEDCLKCHANNEL;
2851 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2852
2853 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2854 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2855 if (pipe != PIPE_B)
2856 val &= ~CHV_PCS_USEDCLKCHANNEL;
2857 else
2858 val |= CHV_PCS_USEDCLKCHANNEL;
2859 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2860
2861 /*
2862 * This a a bit weird since generally CL
2863 * matches the pipe, but here we need to
2864 * pick the CL based on the port.
2865 */
2866 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2867 if (pipe != PIPE_B)
2868 val &= ~CHV_CMN_USEDCLKCHANNEL;
2869 else
2870 val |= CHV_CMN_USEDCLKCHANNEL;
2871 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2872
2873 mutex_unlock(&dev_priv->dpio_lock);
2874}
2875
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002876/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002877 * Native read with retry for link status and receiver capability reads for
2878 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002879 *
2880 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2881 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002882 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002883static ssize_t
2884intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2885 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002886{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002887 ssize_t ret;
2888 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002889
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002890 /*
2891 * Sometime we just get the same incorrect byte repeated
2892 * over the entire buffer. Doing just one throw away read
2893 * initially seems to "solve" it.
2894 */
2895 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2896
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002897 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002898 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2899 if (ret == size)
2900 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002901 msleep(1);
2902 }
2903
Jani Nikula9d1a1032014-03-14 16:51:15 +02002904 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002905}
2906
2907/*
2908 * Fetch AUX CH registers 0x202 - 0x207 which contain
2909 * link status information
2910 */
2911static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002912intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002913{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002914 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2915 DP_LANE0_1_STATUS,
2916 link_status,
2917 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002918}
2919
Paulo Zanoni11002442014-06-13 18:45:41 -03002920/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002921static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002922intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002923{
Paulo Zanoni30add222012-10-26 19:05:45 -02002924 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302925 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002926 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002927
Vandana Kannan93147262014-11-18 15:45:29 +05302928 if (IS_BROXTON(dev))
2929 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2930 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302931 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302932 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002933 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302934 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302935 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002936 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302937 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002938 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302939 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002940 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002942}
2943
2944static uint8_t
2945intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2946{
Paulo Zanoni30add222012-10-26 19:05:45 -02002947 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002948 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002949
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002950 if (INTEL_INFO(dev)->gen >= 9) {
2951 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2952 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2953 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2954 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2955 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2956 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2957 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2959 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002960 default:
2961 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2962 }
2963 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002964 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302965 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2966 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2967 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2968 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2969 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2970 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002972 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302973 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002974 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002975 } else if (IS_VALLEYVIEW(dev)) {
2976 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2978 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2979 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2980 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2981 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2982 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002984 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302985 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002986 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002987 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002988 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302989 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2990 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2992 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2993 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002994 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302995 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002996 }
2997 } else {
2998 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302999 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3000 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3001 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3002 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3004 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3005 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003006 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303007 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003008 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003009 }
3010}
3011
Daniel Vetter5829975c2015-04-16 11:36:52 +02003012static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003013{
3014 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3015 struct drm_i915_private *dev_priv = dev->dev_private;
3016 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003017 struct intel_crtc *intel_crtc =
3018 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003019 unsigned long demph_reg_value, preemph_reg_value,
3020 uniqtranscale_reg_value;
3021 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003022 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003023 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003024
3025 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303026 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003027 preemph_reg_value = 0x0004000;
3028 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003030 demph_reg_value = 0x2B405555;
3031 uniqtranscale_reg_value = 0x552AB83A;
3032 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303033 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003034 demph_reg_value = 0x2B404040;
3035 uniqtranscale_reg_value = 0x5548B83A;
3036 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303037 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003038 demph_reg_value = 0x2B245555;
3039 uniqtranscale_reg_value = 0x5560B83A;
3040 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303041 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003042 demph_reg_value = 0x2B405555;
3043 uniqtranscale_reg_value = 0x5598DA3A;
3044 break;
3045 default:
3046 return 0;
3047 }
3048 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303049 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003050 preemph_reg_value = 0x0002000;
3051 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303052 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003053 demph_reg_value = 0x2B404040;
3054 uniqtranscale_reg_value = 0x5552B83A;
3055 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303056 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003057 demph_reg_value = 0x2B404848;
3058 uniqtranscale_reg_value = 0x5580B83A;
3059 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303060 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003061 demph_reg_value = 0x2B404040;
3062 uniqtranscale_reg_value = 0x55ADDA3A;
3063 break;
3064 default:
3065 return 0;
3066 }
3067 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003069 preemph_reg_value = 0x0000000;
3070 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303071 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003072 demph_reg_value = 0x2B305555;
3073 uniqtranscale_reg_value = 0x5570B83A;
3074 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303075 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003076 demph_reg_value = 0x2B2B4040;
3077 uniqtranscale_reg_value = 0x55ADDA3A;
3078 break;
3079 default:
3080 return 0;
3081 }
3082 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303083 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003084 preemph_reg_value = 0x0006000;
3085 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303086 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003087 demph_reg_value = 0x1B405555;
3088 uniqtranscale_reg_value = 0x55ADDA3A;
3089 break;
3090 default:
3091 return 0;
3092 }
3093 break;
3094 default:
3095 return 0;
3096 }
3097
Chris Wilson0980a602013-07-26 19:57:35 +01003098 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003099 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3100 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3101 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003102 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003103 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3104 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3105 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3106 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003107 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003108
3109 return 0;
3110}
3111
Daniel Vetter5829975c2015-04-16 11:36:52 +02003112static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003113{
3114 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3115 struct drm_i915_private *dev_priv = dev->dev_private;
3116 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3117 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003118 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003119 uint8_t train_set = intel_dp->train_set[0];
3120 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003121 enum pipe pipe = intel_crtc->pipe;
3122 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003123
3124 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303125 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003126 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003128 deemph_reg_value = 128;
3129 margin_reg_value = 52;
3130 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303131 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003132 deemph_reg_value = 128;
3133 margin_reg_value = 77;
3134 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303135 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003136 deemph_reg_value = 128;
3137 margin_reg_value = 102;
3138 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003140 deemph_reg_value = 128;
3141 margin_reg_value = 154;
3142 /* FIXME extra to set for 1200 */
3143 break;
3144 default:
3145 return 0;
3146 }
3147 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303148 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003149 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303150 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003151 deemph_reg_value = 85;
3152 margin_reg_value = 78;
3153 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003155 deemph_reg_value = 85;
3156 margin_reg_value = 116;
3157 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303158 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003159 deemph_reg_value = 85;
3160 margin_reg_value = 154;
3161 break;
3162 default:
3163 return 0;
3164 }
3165 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003167 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003169 deemph_reg_value = 64;
3170 margin_reg_value = 104;
3171 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003173 deemph_reg_value = 64;
3174 margin_reg_value = 154;
3175 break;
3176 default:
3177 return 0;
3178 }
3179 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003181 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003183 deemph_reg_value = 43;
3184 margin_reg_value = 154;
3185 break;
3186 default:
3187 return 0;
3188 }
3189 break;
3190 default:
3191 return 0;
3192 }
3193
3194 mutex_lock(&dev_priv->dpio_lock);
3195
3196 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003197 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3198 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003199 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3200 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003201 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3202
3203 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3204 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003205 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3206 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003207 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003208
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003209 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3210 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3211 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3212 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3213
3214 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3215 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3216 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3217 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3218
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003219 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003220 for (i = 0; i < 4; i++) {
3221 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3222 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3223 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3224 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3225 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003226
3227 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003228 for (i = 0; i < 4; i++) {
3229 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003230 val &= ~DPIO_SWING_MARGIN000_MASK;
3231 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003232 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3233 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003234
3235 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003236 for (i = 0; i < 4; i++) {
3237 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3238 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3239 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3240 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003241
3242 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303243 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003244 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003246
3247 /*
3248 * The document said it needs to set bit 27 for ch0 and bit 26
3249 * for ch1. Might be a typo in the doc.
3250 * For now, for this unique transition scale selection, set bit
3251 * 27 for ch0 and ch1.
3252 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003253 for (i = 0; i < 4; i++) {
3254 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3255 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3256 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3257 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003258
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003259 for (i = 0; i < 4; i++) {
3260 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3261 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3262 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3263 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3264 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003265 }
3266
3267 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003268 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3269 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3270 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3271
3272 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3273 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3274 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003275
3276 /* LRC Bypass */
3277 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3278 val |= DPIO_LRC_BYPASS;
3279 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3280
3281 mutex_unlock(&dev_priv->dpio_lock);
3282
3283 return 0;
3284}
3285
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003286static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003287intel_get_adjust_train(struct intel_dp *intel_dp,
3288 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003289{
3290 uint8_t v = 0;
3291 uint8_t p = 0;
3292 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003293 uint8_t voltage_max;
3294 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003295
Jesse Barnes33a34e42010-09-08 12:42:02 -07003296 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003297 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3298 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003299
3300 if (this_v > v)
3301 v = this_v;
3302 if (this_p > p)
3303 p = this_p;
3304 }
3305
Keith Packard1a2eb462011-11-16 16:26:07 -08003306 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003307 if (v >= voltage_max)
3308 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003309
Keith Packard1a2eb462011-11-16 16:26:07 -08003310 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3311 if (p >= preemph_max)
3312 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003313
3314 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003315 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003316}
3317
3318static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003319gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003320{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003321 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003322
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003323 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003325 default:
3326 signal_levels |= DP_VOLTAGE_0_4;
3327 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003329 signal_levels |= DP_VOLTAGE_0_6;
3330 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303331 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003332 signal_levels |= DP_VOLTAGE_0_8;
3333 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303334 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003335 signal_levels |= DP_VOLTAGE_1_2;
3336 break;
3337 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003338 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003340 default:
3341 signal_levels |= DP_PRE_EMPHASIS_0;
3342 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003344 signal_levels |= DP_PRE_EMPHASIS_3_5;
3345 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003347 signal_levels |= DP_PRE_EMPHASIS_6;
3348 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303349 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350 signal_levels |= DP_PRE_EMPHASIS_9_5;
3351 break;
3352 }
3353 return signal_levels;
3354}
3355
Zhenyu Wange3421a12010-04-08 09:43:27 +08003356/* Gen6's DP voltage swing and pre-emphasis control */
3357static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003358gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003359{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003360 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3361 DP_TRAIN_PRE_EMPHASIS_MASK);
3362 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303363 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3364 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003365 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303366 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003367 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003370 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003373 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003376 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003377 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003378 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3379 "0x%x\n", signal_levels);
3380 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003381 }
3382}
3383
Keith Packard1a2eb462011-11-16 16:26:07 -08003384/* Gen7's DP voltage swing and pre-emphasis control */
3385static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003386gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003387{
3388 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3389 DP_TRAIN_PRE_EMPHASIS_MASK);
3390 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303391 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003392 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303393 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003394 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303395 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003396 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3397
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003399 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003401 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3402
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003404 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003406 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3407
3408 default:
3409 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3410 "0x%x\n", signal_levels);
3411 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3412 }
3413}
3414
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003415/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3416static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003417hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003418{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003419 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3420 DP_TRAIN_PRE_EMPHASIS_MASK);
3421 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303422 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303423 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303424 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303425 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303426 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303427 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303428 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303429 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003430
Sonika Jindalbd600182014-08-08 16:23:41 +05303431 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303432 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303434 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303435 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303436 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003437
Sonika Jindalbd600182014-08-08 16:23:41 +05303438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303439 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303441 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303442
3443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3444 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003445 default:
3446 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3447 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303448 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003449 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003450}
3451
Daniel Vetter5829975c2015-04-16 11:36:52 +02003452static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303453{
3454 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3455 enum port port = dport->port;
3456 struct drm_device *dev = dport->base.base.dev;
3457 struct intel_encoder *encoder = &dport->base;
3458 uint8_t train_set = intel_dp->train_set[0];
3459 uint32_t level = 0;
3460
3461 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3462 DP_TRAIN_PRE_EMPHASIS_MASK);
3463 switch (signal_levels) {
3464 default:
3465 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3467 level = 0;
3468 break;
3469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3470 level = 1;
3471 break;
3472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3473 level = 2;
3474 break;
3475 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3476 level = 3;
3477 break;
3478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3479 level = 4;
3480 break;
3481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3482 level = 5;
3483 break;
3484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3485 level = 6;
3486 break;
3487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3488 level = 7;
3489 break;
3490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3491 level = 8;
3492 break;
3493 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3494 level = 9;
3495 break;
3496 }
3497
3498 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3499}
3500
Paulo Zanonif0a34242012-12-06 16:51:50 -02003501/* Properly updates "DP" with the correct signal levels. */
3502static void
3503intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3504{
3505 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003506 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003507 struct drm_device *dev = intel_dig_port->base.base.dev;
3508 uint32_t signal_levels, mask;
3509 uint8_t train_set = intel_dp->train_set[0];
3510
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303511 if (IS_BROXTON(dev)) {
3512 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003513 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303514 mask = 0;
3515 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003516 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003517 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003518 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003519 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003520 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003521 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003522 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003523 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003524 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003525 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003526 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003527 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003528 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003529 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3530 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003531 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003532 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3533 }
3534
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303535 if (mask)
3536 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3537
3538 DRM_DEBUG_KMS("Using vswing level %d\n",
3539 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3540 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3541 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3542 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003543
3544 *DP = (*DP & ~mask) | signal_levels;
3545}
3546
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003547static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003548intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003549 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003550 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003551{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003552 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3553 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003554 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003555 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3556 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003557
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003558 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003559
Jani Nikula70aff662013-09-27 15:10:44 +03003560 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003561 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003562
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003563 buf[0] = dp_train_pat;
3564 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003565 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003566 /* don't write DP_TRAINING_LANEx_SET on disable */
3567 len = 1;
3568 } else {
3569 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3570 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3571 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003572 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003573
Jani Nikula9d1a1032014-03-14 16:51:15 +02003574 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3575 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003576
3577 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578}
3579
Jani Nikula70aff662013-09-27 15:10:44 +03003580static bool
3581intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3582 uint8_t dp_train_pat)
3583{
Mika Kahola4e96c972015-04-29 09:17:39 +03003584 if (!intel_dp->train_set_valid)
3585 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003586 intel_dp_set_signal_levels(intel_dp, DP);
3587 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3588}
3589
3590static bool
3591intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003592 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003593{
3594 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3595 struct drm_device *dev = intel_dig_port->base.base.dev;
3596 struct drm_i915_private *dev_priv = dev->dev_private;
3597 int ret;
3598
3599 intel_get_adjust_train(intel_dp, link_status);
3600 intel_dp_set_signal_levels(intel_dp, DP);
3601
3602 I915_WRITE(intel_dp->output_reg, *DP);
3603 POSTING_READ(intel_dp->output_reg);
3604
Jani Nikula9d1a1032014-03-14 16:51:15 +02003605 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3606 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003607
3608 return ret == intel_dp->lane_count;
3609}
3610
Imre Deak3ab9c632013-05-03 12:57:41 +03003611static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3612{
3613 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3614 struct drm_device *dev = intel_dig_port->base.base.dev;
3615 struct drm_i915_private *dev_priv = dev->dev_private;
3616 enum port port = intel_dig_port->port;
3617 uint32_t val;
3618
3619 if (!HAS_DDI(dev))
3620 return;
3621
3622 val = I915_READ(DP_TP_CTL(port));
3623 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3624 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3625 I915_WRITE(DP_TP_CTL(port), val);
3626
3627 /*
3628 * On PORT_A we can have only eDP in SST mode. There the only reason
3629 * we need to set idle transmission mode is to work around a HW issue
3630 * where we enable the pipe while not in idle link-training mode.
3631 * In this case there is requirement to wait for a minimum number of
3632 * idle patterns to be sent.
3633 */
3634 if (port == PORT_A)
3635 return;
3636
3637 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3638 1))
3639 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3640}
3641
Jesse Barnes33a34e42010-09-08 12:42:02 -07003642/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003643void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003644intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003645{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003646 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003647 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003648 int i;
3649 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003650 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003651 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003652 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003654 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003655 intel_ddi_prepare_link_retrain(encoder);
3656
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003657 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003658 link_config[0] = intel_dp->link_bw;
3659 link_config[1] = intel_dp->lane_count;
3660 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3661 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003662 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003663 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303664 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3665 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003666
3667 link_config[0] = 0;
3668 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003669 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003670
3671 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003672
Jani Nikula70aff662013-09-27 15:10:44 +03003673 /* clock recovery */
3674 if (!intel_dp_reset_link_train(intel_dp, &DP,
3675 DP_TRAINING_PATTERN_1 |
3676 DP_LINK_SCRAMBLING_DISABLE)) {
3677 DRM_ERROR("failed to enable link training\n");
3678 return;
3679 }
3680
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003681 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003682 voltage_tries = 0;
3683 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003684 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003685 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003686
Daniel Vettera7c96552012-10-18 10:15:30 +02003687 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003688 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3689 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003690 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003691 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003692
Daniel Vetter01916272012-10-18 10:15:25 +02003693 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003694 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003695 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003696 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003697
Mika Kahola4e96c972015-04-29 09:17:39 +03003698 /*
3699 * if we used previously trained voltage and pre-emphasis values
3700 * and we don't get clock recovery, reset link training values
3701 */
3702 if (intel_dp->train_set_valid) {
3703 DRM_DEBUG_KMS("clock recovery not ok, reset");
3704 /* clear the flag as we are not reusing train set */
3705 intel_dp->train_set_valid = false;
3706 if (!intel_dp_reset_link_train(intel_dp, &DP,
3707 DP_TRAINING_PATTERN_1 |
3708 DP_LINK_SCRAMBLING_DISABLE)) {
3709 DRM_ERROR("failed to enable link training\n");
3710 return;
3711 }
3712 continue;
3713 }
3714
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003715 /* Check to see if we've tried the max voltage */
3716 for (i = 0; i < intel_dp->lane_count; i++)
3717 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3718 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003719 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003720 ++loop_tries;
3721 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003722 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003723 break;
3724 }
Jani Nikula70aff662013-09-27 15:10:44 +03003725 intel_dp_reset_link_train(intel_dp, &DP,
3726 DP_TRAINING_PATTERN_1 |
3727 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003728 voltage_tries = 0;
3729 continue;
3730 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003731
3732 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003733 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003734 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003735 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003736 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003737 break;
3738 }
3739 } else
3740 voltage_tries = 0;
3741 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003742
Jani Nikula70aff662013-09-27 15:10:44 +03003743 /* Update training set as requested by target */
3744 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3745 DRM_ERROR("failed to update link training\n");
3746 break;
3747 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003748 }
3749
Jesse Barnes33a34e42010-09-08 12:42:02 -07003750 intel_dp->DP = DP;
3751}
3752
Paulo Zanonic19b0662012-10-15 15:51:41 -03003753void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003754intel_dp_complete_link_train(struct intel_dp *intel_dp)
3755{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003756 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003757 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003758 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003759 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3760
3761 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3762 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3763 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003764
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003765 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003766 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003767 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003768 DP_LINK_SCRAMBLING_DISABLE)) {
3769 DRM_ERROR("failed to start channel equalization\n");
3770 return;
3771 }
3772
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003773 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003774 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003775 channel_eq = false;
3776 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003777 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003778
Jesse Barnes37f80972011-01-05 14:45:24 -08003779 if (cr_tries > 5) {
3780 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003781 break;
3782 }
3783
Daniel Vettera7c96552012-10-18 10:15:30 +02003784 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003785 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3786 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003787 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003788 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003789
Jesse Barnes37f80972011-01-05 14:45:24 -08003790 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003791 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003792 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003793 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003794 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003795 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003796 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003797 cr_tries++;
3798 continue;
3799 }
3800
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003801 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003802 channel_eq = true;
3803 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003804 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003805
Jesse Barnes37f80972011-01-05 14:45:24 -08003806 /* Try 5 times, then try clock recovery if that fails */
3807 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003808 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003809 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003810 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003811 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003812 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003813 tries = 0;
3814 cr_tries++;
3815 continue;
3816 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003817
Jani Nikula70aff662013-09-27 15:10:44 +03003818 /* Update training set as requested by target */
3819 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3820 DRM_ERROR("failed to update link training\n");
3821 break;
3822 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003823 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003824 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003825
Imre Deak3ab9c632013-05-03 12:57:41 +03003826 intel_dp_set_idle_link_train(intel_dp);
3827
3828 intel_dp->DP = DP;
3829
Mika Kahola4e96c972015-04-29 09:17:39 +03003830 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003831 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003832 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003833 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003834}
3835
3836void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3837{
Jani Nikula70aff662013-09-27 15:10:44 +03003838 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003839 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003840}
3841
3842static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003843intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003844{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003845 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003846 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003847 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003848 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003849 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003850 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003851
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003852 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003853 return;
3854
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003855 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003856 return;
3857
Zhao Yakui28c97732009-10-09 11:39:41 +08003858 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003859
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003860 if ((IS_GEN7(dev) && port == PORT_A) ||
3861 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003862 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003863 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003864 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003865 if (IS_CHERRYVIEW(dev))
3866 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3867 else
3868 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003869 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003870 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003871 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003872 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003873
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003874 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3875 I915_WRITE(intel_dp->output_reg, DP);
3876 POSTING_READ(intel_dp->output_reg);
3877
3878 /*
3879 * HW workaround for IBX, we need to move the port
3880 * to transcoder A after disabling it to allow the
3881 * matching HDMI port to be enabled on transcoder A.
3882 */
3883 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3884 /* always enable with pattern 1 (as per spec) */
3885 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3886 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3887 I915_WRITE(intel_dp->output_reg, DP);
3888 POSTING_READ(intel_dp->output_reg);
3889
3890 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003891 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003892 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003893 }
3894
Keith Packardf01eca22011-09-28 16:48:10 -07003895 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003896}
3897
Keith Packard26d61aa2011-07-25 20:01:09 -07003898static bool
3899intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003900{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003901 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3902 struct drm_device *dev = dig_port->base.base.dev;
3903 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303904 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003905
Jani Nikula9d1a1032014-03-14 16:51:15 +02003906 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3907 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003908 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003909
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003910 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003911
Adam Jacksonedb39242012-09-18 10:58:49 -04003912 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3913 return false; /* DPCD not present */
3914
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003915 /* Check if the panel supports PSR */
3916 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003917 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003918 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3919 intel_dp->psr_dpcd,
3920 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003921 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3922 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003923 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003924 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303925
3926 if (INTEL_INFO(dev)->gen >= 9 &&
3927 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3928 uint8_t frame_sync_cap;
3929
3930 dev_priv->psr.sink_support = true;
3931 intel_dp_dpcd_read_wake(&intel_dp->aux,
3932 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3933 &frame_sync_cap, 1);
3934 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3935 /* PSR2 needs frame sync as well */
3936 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3937 DRM_DEBUG_KMS("PSR2 %s on sink",
3938 dev_priv->psr.psr2_support ? "supported" : "not supported");
3939 }
Jani Nikula50003932013-09-20 16:42:17 +03003940 }
3941
Jani Nikula7809a612014-10-29 11:03:26 +02003942 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003943 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003944 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3945 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003946 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003947 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003948 } else
3949 intel_dp->use_tps3 = false;
3950
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303951 /* Intermediate frequency support */
3952 if (is_edp(intel_dp) &&
3953 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3954 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3955 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003956 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003957 int i;
3958
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303959 intel_dp_dpcd_read_wake(&intel_dp->aux,
3960 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003961 sink_rates,
3962 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003963
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003964 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3965 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003966
3967 if (val == 0)
3968 break;
3969
Sonika Jindalaf77b972015-05-07 13:59:28 +05303970 /* Value read is in kHz while drm clock is saved in deca-kHz */
3971 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003972 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003973 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303974 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003975
3976 intel_dp_print_rates(intel_dp);
3977
Adam Jacksonedb39242012-09-18 10:58:49 -04003978 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3979 DP_DWN_STRM_PORT_PRESENT))
3980 return true; /* native DP sink */
3981
3982 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3983 return true; /* no per-port downstream info */
3984
Jani Nikula9d1a1032014-03-14 16:51:15 +02003985 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3986 intel_dp->downstream_ports,
3987 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003988 return false; /* downstream port status fetch failed */
3989
3990 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003991}
3992
Adam Jackson0d198322012-05-14 16:05:47 -04003993static void
3994intel_dp_probe_oui(struct intel_dp *intel_dp)
3995{
3996 u8 buf[3];
3997
3998 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3999 return;
4000
Jani Nikula9d1a1032014-03-14 16:51:15 +02004001 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004002 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4003 buf[0], buf[1], buf[2]);
4004
Jani Nikula9d1a1032014-03-14 16:51:15 +02004005 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004006 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4007 buf[0], buf[1], buf[2]);
4008}
4009
Dave Airlie0e32b392014-05-02 14:02:48 +10004010static bool
4011intel_dp_probe_mst(struct intel_dp *intel_dp)
4012{
4013 u8 buf[1];
4014
4015 if (!intel_dp->can_mst)
4016 return false;
4017
4018 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4019 return false;
4020
Dave Airlie0e32b392014-05-02 14:02:48 +10004021 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4022 if (buf[0] & DP_MST_CAP) {
4023 DRM_DEBUG_KMS("Sink is MST capable\n");
4024 intel_dp->is_mst = true;
4025 } else {
4026 DRM_DEBUG_KMS("Sink is not MST capable\n");
4027 intel_dp->is_mst = false;
4028 }
4029 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004030
4031 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4032 return intel_dp->is_mst;
4033}
4034
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004035int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4036{
4037 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4038 struct drm_device *dev = intel_dig_port->base.base.dev;
4039 struct intel_crtc *intel_crtc =
4040 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004041 u8 buf;
4042 int test_crc_count;
4043 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004044
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004045 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004046 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004047
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004048 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004049 return -ENOTTY;
4050
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004051 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004052 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004053
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004054 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004055 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004056 return -EIO;
4057
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004058 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4059 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004060 test_crc_count = buf & DP_TEST_COUNT_MASK;
4061
4062 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004063 if (drm_dp_dpcd_readb(&intel_dp->aux,
4064 DP_TEST_SINK_MISC, &buf) < 0)
4065 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004066 intel_wait_for_vblank(dev, intel_crtc->pipe);
4067 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4068
4069 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004070 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
4071 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004072 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004073
Jani Nikula9d1a1032014-03-14 16:51:15 +02004074 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004075 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004076
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004077 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4078 return -EIO;
4079 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4080 buf & ~DP_TEST_SINK_START) < 0)
4081 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004082
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004083 return 0;
4084}
4085
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004086static bool
4087intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4088{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004089 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4090 DP_DEVICE_SERVICE_IRQ_VECTOR,
4091 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004092}
4093
Dave Airlie0e32b392014-05-02 14:02:48 +10004094static bool
4095intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4096{
4097 int ret;
4098
4099 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4100 DP_SINK_COUNT_ESI,
4101 sink_irq_vector, 14);
4102 if (ret != 14)
4103 return false;
4104
4105 return true;
4106}
4107
Todd Previtec5d5ab72015-04-15 08:38:38 -07004108static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004109{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004110 uint8_t test_result = DP_TEST_ACK;
4111 return test_result;
4112}
4113
4114static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4115{
4116 uint8_t test_result = DP_TEST_NAK;
4117 return test_result;
4118}
4119
4120static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4121{
4122 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004123 struct intel_connector *intel_connector = intel_dp->attached_connector;
4124 struct drm_connector *connector = &intel_connector->base;
4125
4126 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004127 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004128 intel_dp->aux.i2c_defer_count > 6) {
4129 /* Check EDID read for NACKs, DEFERs and corruption
4130 * (DP CTS 1.2 Core r1.1)
4131 * 4.2.2.4 : Failed EDID read, I2C_NAK
4132 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4133 * 4.2.2.6 : EDID corruption detected
4134 * Use failsafe mode for all cases
4135 */
4136 if (intel_dp->aux.i2c_nack_count > 0 ||
4137 intel_dp->aux.i2c_defer_count > 0)
4138 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4139 intel_dp->aux.i2c_nack_count,
4140 intel_dp->aux.i2c_defer_count);
4141 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4142 } else {
4143 if (!drm_dp_dpcd_write(&intel_dp->aux,
4144 DP_TEST_EDID_CHECKSUM,
4145 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004146 1))
Todd Previte559be302015-05-04 07:48:20 -07004147 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4148
4149 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4150 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4151 }
4152
4153 /* Set test active flag here so userspace doesn't interrupt things */
4154 intel_dp->compliance_test_active = 1;
4155
Todd Previtec5d5ab72015-04-15 08:38:38 -07004156 return test_result;
4157}
4158
4159static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4160{
4161 uint8_t test_result = DP_TEST_NAK;
4162 return test_result;
4163}
4164
4165static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4166{
4167 uint8_t response = DP_TEST_NAK;
4168 uint8_t rxdata = 0;
4169 int status = 0;
4170
Todd Previte559be302015-05-04 07:48:20 -07004171 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004172 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004173 intel_dp->compliance_test_data = 0;
4174
Todd Previtec5d5ab72015-04-15 08:38:38 -07004175 intel_dp->aux.i2c_nack_count = 0;
4176 intel_dp->aux.i2c_defer_count = 0;
4177
4178 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4179 if (status <= 0) {
4180 DRM_DEBUG_KMS("Could not read test request from sink\n");
4181 goto update_status;
4182 }
4183
4184 switch (rxdata) {
4185 case DP_TEST_LINK_TRAINING:
4186 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4187 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4188 response = intel_dp_autotest_link_training(intel_dp);
4189 break;
4190 case DP_TEST_LINK_VIDEO_PATTERN:
4191 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4192 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4193 response = intel_dp_autotest_video_pattern(intel_dp);
4194 break;
4195 case DP_TEST_LINK_EDID_READ:
4196 DRM_DEBUG_KMS("EDID test requested\n");
4197 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4198 response = intel_dp_autotest_edid(intel_dp);
4199 break;
4200 case DP_TEST_LINK_PHY_TEST_PATTERN:
4201 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4202 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4203 response = intel_dp_autotest_phy_pattern(intel_dp);
4204 break;
4205 default:
4206 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4207 break;
4208 }
4209
4210update_status:
4211 status = drm_dp_dpcd_write(&intel_dp->aux,
4212 DP_TEST_RESPONSE,
4213 &response, 1);
4214 if (status <= 0)
4215 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004216}
4217
Dave Airlie0e32b392014-05-02 14:02:48 +10004218static int
4219intel_dp_check_mst_status(struct intel_dp *intel_dp)
4220{
4221 bool bret;
4222
4223 if (intel_dp->is_mst) {
4224 u8 esi[16] = { 0 };
4225 int ret = 0;
4226 int retry;
4227 bool handled;
4228 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4229go_again:
4230 if (bret == true) {
4231
4232 /* check link status - esi[10] = 0x200c */
4233 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4234 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4235 intel_dp_start_link_train(intel_dp);
4236 intel_dp_complete_link_train(intel_dp);
4237 intel_dp_stop_link_train(intel_dp);
4238 }
4239
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004240 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004241 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4242
4243 if (handled) {
4244 for (retry = 0; retry < 3; retry++) {
4245 int wret;
4246 wret = drm_dp_dpcd_write(&intel_dp->aux,
4247 DP_SINK_COUNT_ESI+1,
4248 &esi[1], 3);
4249 if (wret == 3) {
4250 break;
4251 }
4252 }
4253
4254 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4255 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004256 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004257 goto go_again;
4258 }
4259 } else
4260 ret = 0;
4261
4262 return ret;
4263 } else {
4264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4265 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4266 intel_dp->is_mst = false;
4267 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4268 /* send a hotplug event */
4269 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4270 }
4271 }
4272 return -EINVAL;
4273}
4274
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004275/*
4276 * According to DP spec
4277 * 5.1.2:
4278 * 1. Read DPCD
4279 * 2. Configure link according to Receiver Capabilities
4280 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4281 * 4. Check link status on receipt of hot-plug interrupt
4282 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004283static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004284intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004285{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004286 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004287 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004288 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004289 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004290
Dave Airlie5b215bc2014-08-05 10:40:20 +10004291 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4292
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004293 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004294 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004295
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004296 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004297 return;
4298
Imre Deak1a125d82014-08-18 14:42:46 +03004299 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4300 return;
4301
Keith Packard92fd8fd2011-07-25 19:50:10 -07004302 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004303 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004304 return;
4305 }
4306
Keith Packard92fd8fd2011-07-25 19:50:10 -07004307 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004308 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004309 return;
4310 }
4311
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004312 /* Try to read the source of the interrupt */
4313 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4314 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4315 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004316 drm_dp_dpcd_writeb(&intel_dp->aux,
4317 DP_DEVICE_SERVICE_IRQ_VECTOR,
4318 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004319
4320 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004321 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004322 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4323 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4324 }
4325
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004326 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004327 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004328 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004329 intel_dp_start_link_train(intel_dp);
4330 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004331 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004332 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004333}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004334
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004335/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004336static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004337intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004338{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004339 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004340 uint8_t type;
4341
4342 if (!intel_dp_get_dpcd(intel_dp))
4343 return connector_status_disconnected;
4344
4345 /* if there's no downstream port, we're done */
4346 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004347 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004348
4349 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004350 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4351 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004352 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004353
4354 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4355 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004356 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004357
Adam Jackson23235172012-09-20 16:42:45 -04004358 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4359 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004360 }
4361
4362 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004363 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004364 return connector_status_connected;
4365
4366 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004367 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4368 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4369 if (type == DP_DS_PORT_TYPE_VGA ||
4370 type == DP_DS_PORT_TYPE_NON_EDID)
4371 return connector_status_unknown;
4372 } else {
4373 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4374 DP_DWN_STRM_PORT_TYPE_MASK;
4375 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4376 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4377 return connector_status_unknown;
4378 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004379
4380 /* Anything else is out of spec, warn and ignore */
4381 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004382 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004383}
4384
4385static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004386edp_detect(struct intel_dp *intel_dp)
4387{
4388 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4389 enum drm_connector_status status;
4390
4391 status = intel_panel_detect(dev);
4392 if (status == connector_status_unknown)
4393 status = connector_status_connected;
4394
4395 return status;
4396}
4397
4398static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004399ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004400{
Paulo Zanoni30add222012-10-26 19:05:45 -02004401 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004402 struct drm_i915_private *dev_priv = dev->dev_private;
4403 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004404
Damien Lespiau1b469632012-12-13 16:09:01 +00004405 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4406 return connector_status_disconnected;
4407
Keith Packard26d61aa2011-07-25 20:01:09 -07004408 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004409}
4410
Dave Airlie2a592be2014-09-01 16:58:12 +10004411static int g4x_digital_port_connected(struct drm_device *dev,
4412 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004413{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004414 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004415 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004416
Todd Previte232a6ee2014-01-23 00:13:41 -07004417 if (IS_VALLEYVIEW(dev)) {
4418 switch (intel_dig_port->port) {
4419 case PORT_B:
4420 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4421 break;
4422 case PORT_C:
4423 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4424 break;
4425 case PORT_D:
4426 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4427 break;
4428 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004429 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004430 }
4431 } else {
4432 switch (intel_dig_port->port) {
4433 case PORT_B:
4434 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4435 break;
4436 case PORT_C:
4437 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4438 break;
4439 case PORT_D:
4440 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4441 break;
4442 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004443 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004444 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004445 }
4446
Chris Wilson10f76a32012-05-11 18:01:32 +01004447 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004448 return 0;
4449 return 1;
4450}
4451
4452static enum drm_connector_status
4453g4x_dp_detect(struct intel_dp *intel_dp)
4454{
4455 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4456 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4457 int ret;
4458
4459 /* Can't disconnect eDP, but you can close the lid... */
4460 if (is_edp(intel_dp)) {
4461 enum drm_connector_status status;
4462
4463 status = intel_panel_detect(dev);
4464 if (status == connector_status_unknown)
4465 status = connector_status_connected;
4466 return status;
4467 }
4468
4469 ret = g4x_digital_port_connected(dev, intel_dig_port);
4470 if (ret == -EINVAL)
4471 return connector_status_unknown;
4472 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004473 return connector_status_disconnected;
4474
Keith Packard26d61aa2011-07-25 20:01:09 -07004475 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004476}
4477
Keith Packard8c241fe2011-09-28 16:38:44 -07004478static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004479intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004480{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004481 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004482
Jani Nikula9cd300e2012-10-19 14:51:52 +03004483 /* use cached edid if we have one */
4484 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004485 /* invalid edid */
4486 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004487 return NULL;
4488
Jani Nikula55e9ede2013-10-01 10:38:54 +03004489 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004490 } else
4491 return drm_get_edid(&intel_connector->base,
4492 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004493}
4494
Chris Wilsonbeb60602014-09-02 20:04:00 +01004495static void
4496intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004497{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004498 struct intel_connector *intel_connector = intel_dp->attached_connector;
4499 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004500
Chris Wilsonbeb60602014-09-02 20:04:00 +01004501 edid = intel_dp_get_edid(intel_dp);
4502 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004503
Chris Wilsonbeb60602014-09-02 20:04:00 +01004504 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4505 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4506 else
4507 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4508}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004509
Chris Wilsonbeb60602014-09-02 20:04:00 +01004510static void
4511intel_dp_unset_edid(struct intel_dp *intel_dp)
4512{
4513 struct intel_connector *intel_connector = intel_dp->attached_connector;
4514
4515 kfree(intel_connector->detect_edid);
4516 intel_connector->detect_edid = NULL;
4517
4518 intel_dp->has_audio = false;
4519}
4520
4521static enum intel_display_power_domain
4522intel_dp_power_get(struct intel_dp *dp)
4523{
4524 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4525 enum intel_display_power_domain power_domain;
4526
4527 power_domain = intel_display_port_power_domain(encoder);
4528 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4529
4530 return power_domain;
4531}
4532
4533static void
4534intel_dp_power_put(struct intel_dp *dp,
4535 enum intel_display_power_domain power_domain)
4536{
4537 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4538 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004539}
4540
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004541static enum drm_connector_status
4542intel_dp_detect(struct drm_connector *connector, bool force)
4543{
4544 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004545 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4546 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004547 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004548 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004549 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004550 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004551 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004552
Chris Wilson164c8592013-07-20 20:27:08 +01004553 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004554 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004555 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004556
Dave Airlie0e32b392014-05-02 14:02:48 +10004557 if (intel_dp->is_mst) {
4558 /* MST devices are disconnected from a monitor POV */
4559 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4560 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004561 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004562 }
4563
Chris Wilsonbeb60602014-09-02 20:04:00 +01004564 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004565
Chris Wilsond410b562014-09-02 20:03:59 +01004566 /* Can't disconnect eDP, but you can close the lid... */
4567 if (is_edp(intel_dp))
4568 status = edp_detect(intel_dp);
4569 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004570 status = ironlake_dp_detect(intel_dp);
4571 else
4572 status = g4x_dp_detect(intel_dp);
4573 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004574 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004575
Adam Jackson0d198322012-05-14 16:05:47 -04004576 intel_dp_probe_oui(intel_dp);
4577
Dave Airlie0e32b392014-05-02 14:02:48 +10004578 ret = intel_dp_probe_mst(intel_dp);
4579 if (ret) {
4580 /* if we are in MST mode then this connector
4581 won't appear connected or have anything with EDID on it */
4582 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4583 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4584 status = connector_status_disconnected;
4585 goto out;
4586 }
4587
Chris Wilsonbeb60602014-09-02 20:04:00 +01004588 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004589
Paulo Zanonid63885d2012-10-26 19:05:49 -02004590 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4591 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004592 status = connector_status_connected;
4593
Todd Previte09b1eb12015-04-20 15:27:34 -07004594 /* Try to read the source of the interrupt */
4595 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4596 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4597 /* Clear interrupt source */
4598 drm_dp_dpcd_writeb(&intel_dp->aux,
4599 DP_DEVICE_SERVICE_IRQ_VECTOR,
4600 sink_irq_vector);
4601
4602 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4603 intel_dp_handle_test_request(intel_dp);
4604 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4605 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4606 }
4607
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004608out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004609 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004610 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004611}
4612
Chris Wilsonbeb60602014-09-02 20:04:00 +01004613static void
4614intel_dp_force(struct drm_connector *connector)
4615{
4616 struct intel_dp *intel_dp = intel_attached_dp(connector);
4617 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4618 enum intel_display_power_domain power_domain;
4619
4620 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4621 connector->base.id, connector->name);
4622 intel_dp_unset_edid(intel_dp);
4623
4624 if (connector->status != connector_status_connected)
4625 return;
4626
4627 power_domain = intel_dp_power_get(intel_dp);
4628
4629 intel_dp_set_edid(intel_dp);
4630
4631 intel_dp_power_put(intel_dp, power_domain);
4632
4633 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4634 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4635}
4636
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004637static int intel_dp_get_modes(struct drm_connector *connector)
4638{
Jani Nikuladd06f902012-10-19 14:51:50 +03004639 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004640 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004641
Chris Wilsonbeb60602014-09-02 20:04:00 +01004642 edid = intel_connector->detect_edid;
4643 if (edid) {
4644 int ret = intel_connector_update_modes(connector, edid);
4645 if (ret)
4646 return ret;
4647 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004648
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004649 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004650 if (is_edp(intel_attached_dp(connector)) &&
4651 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004652 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004653
4654 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004655 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004656 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004657 drm_mode_probed_add(connector, mode);
4658 return 1;
4659 }
4660 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004661
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004662 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004663}
4664
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004665static bool
4666intel_dp_detect_audio(struct drm_connector *connector)
4667{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004668 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004669 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004670
Chris Wilsonbeb60602014-09-02 20:04:00 +01004671 edid = to_intel_connector(connector)->detect_edid;
4672 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004673 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004674
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004675 return has_audio;
4676}
4677
Chris Wilsonf6849602010-09-19 09:29:33 +01004678static int
4679intel_dp_set_property(struct drm_connector *connector,
4680 struct drm_property *property,
4681 uint64_t val)
4682{
Chris Wilsone953fd72011-02-21 22:23:52 +00004683 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004684 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004685 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4686 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004687 int ret;
4688
Rob Clark662595d2012-10-11 20:36:04 -05004689 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004690 if (ret)
4691 return ret;
4692
Chris Wilson3f43c482011-05-12 22:17:24 +01004693 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004694 int i = val;
4695 bool has_audio;
4696
4697 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004698 return 0;
4699
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004700 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004701
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004702 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004703 has_audio = intel_dp_detect_audio(connector);
4704 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004705 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004706
4707 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004708 return 0;
4709
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004710 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004711 goto done;
4712 }
4713
Chris Wilsone953fd72011-02-21 22:23:52 +00004714 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004715 bool old_auto = intel_dp->color_range_auto;
4716 uint32_t old_range = intel_dp->color_range;
4717
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004718 switch (val) {
4719 case INTEL_BROADCAST_RGB_AUTO:
4720 intel_dp->color_range_auto = true;
4721 break;
4722 case INTEL_BROADCAST_RGB_FULL:
4723 intel_dp->color_range_auto = false;
4724 intel_dp->color_range = 0;
4725 break;
4726 case INTEL_BROADCAST_RGB_LIMITED:
4727 intel_dp->color_range_auto = false;
4728 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4729 break;
4730 default:
4731 return -EINVAL;
4732 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004733
4734 if (old_auto == intel_dp->color_range_auto &&
4735 old_range == intel_dp->color_range)
4736 return 0;
4737
Chris Wilsone953fd72011-02-21 22:23:52 +00004738 goto done;
4739 }
4740
Yuly Novikov53b41832012-10-26 12:04:00 +03004741 if (is_edp(intel_dp) &&
4742 property == connector->dev->mode_config.scaling_mode_property) {
4743 if (val == DRM_MODE_SCALE_NONE) {
4744 DRM_DEBUG_KMS("no scaling not supported\n");
4745 return -EINVAL;
4746 }
4747
4748 if (intel_connector->panel.fitting_mode == val) {
4749 /* the eDP scaling property is not changed */
4750 return 0;
4751 }
4752 intel_connector->panel.fitting_mode = val;
4753
4754 goto done;
4755 }
4756
Chris Wilsonf6849602010-09-19 09:29:33 +01004757 return -EINVAL;
4758
4759done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004760 if (intel_encoder->base.crtc)
4761 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004762
4763 return 0;
4764}
4765
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004766static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004767intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004768{
Jani Nikula1d508702012-10-19 14:51:49 +03004769 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004770
Chris Wilson10e972d2014-09-04 21:43:45 +01004771 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004772
Jani Nikula9cd300e2012-10-19 14:51:52 +03004773 if (!IS_ERR_OR_NULL(intel_connector->edid))
4774 kfree(intel_connector->edid);
4775
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004776 /* Can't call is_edp() since the encoder may have been destroyed
4777 * already. */
4778 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004779 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004780
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004781 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004782 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004783}
4784
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004785void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004786{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004787 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4788 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004789
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004790 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004791 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004792 if (is_edp(intel_dp)) {
4793 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004794 /*
4795 * vdd might still be enabled do to the delayed vdd off.
4796 * Make sure vdd is actually turned off here.
4797 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004798 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004799 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004800 pps_unlock(intel_dp);
4801
Clint Taylor01527b32014-07-07 13:01:46 -07004802 if (intel_dp->edp_notifier.notifier_call) {
4803 unregister_reboot_notifier(&intel_dp->edp_notifier);
4804 intel_dp->edp_notifier.notifier_call = NULL;
4805 }
Keith Packardbd943152011-09-18 23:09:52 -07004806 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004807 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004808 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004809}
4810
Imre Deak07f9cd02014-08-18 14:42:45 +03004811static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4812{
4813 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4814
4815 if (!is_edp(intel_dp))
4816 return;
4817
Ville Syrjälä951468f2014-09-04 14:55:31 +03004818 /*
4819 * vdd might still be enabled do to the delayed vdd off.
4820 * Make sure vdd is actually turned off here.
4821 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004822 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004823 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004824 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004825 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004826}
4827
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004828static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4829{
4830 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4831 struct drm_device *dev = intel_dig_port->base.base.dev;
4832 struct drm_i915_private *dev_priv = dev->dev_private;
4833 enum intel_display_power_domain power_domain;
4834
4835 lockdep_assert_held(&dev_priv->pps_mutex);
4836
4837 if (!edp_have_panel_vdd(intel_dp))
4838 return;
4839
4840 /*
4841 * The VDD bit needs a power domain reference, so if the bit is
4842 * already enabled when we boot or resume, grab this reference and
4843 * schedule a vdd off, so we don't hold on to the reference
4844 * indefinitely.
4845 */
4846 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4847 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4848 intel_display_power_get(dev_priv, power_domain);
4849
4850 edp_panel_vdd_schedule_off(intel_dp);
4851}
4852
Imre Deak6d93c0c2014-07-31 14:03:36 +03004853static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4854{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004855 struct intel_dp *intel_dp;
4856
4857 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4858 return;
4859
4860 intel_dp = enc_to_intel_dp(encoder);
4861
4862 pps_lock(intel_dp);
4863
4864 /*
4865 * Read out the current power sequencer assignment,
4866 * in case the BIOS did something with it.
4867 */
4868 if (IS_VALLEYVIEW(encoder->dev))
4869 vlv_initial_power_sequencer_setup(intel_dp);
4870
4871 intel_edp_panel_vdd_sanitize(intel_dp);
4872
4873 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004874}
4875
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004876static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004877 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004878 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004879 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004880 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004881 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004882 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004883 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004884 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004885 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004886};
4887
4888static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4889 .get_modes = intel_dp_get_modes,
4890 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004891 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004892};
4893
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004894static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004895 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004896 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004897};
4898
Dave Airlie0e32b392014-05-02 14:02:48 +10004899void
Eric Anholt21d40d32010-03-25 11:11:14 -07004900intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004901{
Dave Airlie0e32b392014-05-02 14:02:48 +10004902 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004903}
4904
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004905enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004906intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4907{
4908 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004909 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004910 struct drm_device *dev = intel_dig_port->base.base.dev;
4911 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004912 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004913 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004914
Dave Airlie0e32b392014-05-02 14:02:48 +10004915 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4916 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004917
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004918 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4919 /*
4920 * vdd off can generate a long pulse on eDP which
4921 * would require vdd on to handle it, and thus we
4922 * would end up in an endless cycle of
4923 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4924 */
4925 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4926 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004927 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004928 }
4929
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004930 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4931 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004932 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004933
Imre Deak1c767b32014-08-18 14:42:42 +03004934 power_domain = intel_display_port_power_domain(intel_encoder);
4935 intel_display_power_get(dev_priv, power_domain);
4936
Dave Airlie0e32b392014-05-02 14:02:48 +10004937 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004938 /* indicate that we need to restart link training */
4939 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004940
4941 if (HAS_PCH_SPLIT(dev)) {
4942 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4943 goto mst_fail;
4944 } else {
4945 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4946 goto mst_fail;
4947 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004948
4949 if (!intel_dp_get_dpcd(intel_dp)) {
4950 goto mst_fail;
4951 }
4952
4953 intel_dp_probe_oui(intel_dp);
4954
4955 if (!intel_dp_probe_mst(intel_dp))
4956 goto mst_fail;
4957
4958 } else {
4959 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004960 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004961 goto mst_fail;
4962 }
4963
4964 if (!intel_dp->is_mst) {
4965 /*
4966 * we'll check the link status via the normal hot plug path later -
4967 * but for short hpds we should check it now
4968 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004969 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004970 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004971 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004972 }
4973 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004974
4975 ret = IRQ_HANDLED;
4976
Imre Deak1c767b32014-08-18 14:42:42 +03004977 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004978mst_fail:
4979 /* if we were in MST mode, and device is not there get out of MST mode */
4980 if (intel_dp->is_mst) {
4981 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4982 intel_dp->is_mst = false;
4983 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4984 }
Imre Deak1c767b32014-08-18 14:42:42 +03004985put_power:
4986 intel_display_power_put(dev_priv, power_domain);
4987
4988 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004989}
4990
Zhenyu Wange3421a12010-04-08 09:43:27 +08004991/* Return which DP Port should be selected for Transcoder DP control */
4992int
Akshay Joshi0206e352011-08-16 15:34:10 -04004993intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004994{
4995 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004996 struct intel_encoder *intel_encoder;
4997 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004998
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004999 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5000 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005001
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005002 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5003 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005004 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005005 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005006
Zhenyu Wange3421a12010-04-08 09:43:27 +08005007 return -1;
5008}
5009
Zhao Yakui36e83a12010-06-12 14:32:21 +08005010/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005011bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005012{
5013 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005014 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005015 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005016 static const short port_mapping[] = {
5017 [PORT_B] = PORT_IDPB,
5018 [PORT_C] = PORT_IDPC,
5019 [PORT_D] = PORT_IDPD,
5020 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005021
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005022 if (port == PORT_A)
5023 return true;
5024
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005025 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005026 return false;
5027
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005028 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5029 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005030
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005031 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005032 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5033 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005034 return true;
5035 }
5036 return false;
5037}
5038
Dave Airlie0e32b392014-05-02 14:02:48 +10005039void
Chris Wilsonf6849602010-09-19 09:29:33 +01005040intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5041{
Yuly Novikov53b41832012-10-26 12:04:00 +03005042 struct intel_connector *intel_connector = to_intel_connector(connector);
5043
Chris Wilson3f43c482011-05-12 22:17:24 +01005044 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005045 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005046 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005047
5048 if (is_edp(intel_dp)) {
5049 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005050 drm_object_attach_property(
5051 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005052 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005053 DRM_MODE_SCALE_ASPECT);
5054 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005055 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005056}
5057
Imre Deakdada1a92014-01-29 13:25:41 +02005058static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5059{
5060 intel_dp->last_power_cycle = jiffies;
5061 intel_dp->last_power_on = jiffies;
5062 intel_dp->last_backlight_off = jiffies;
5063}
5064
Daniel Vetter67a54562012-10-20 20:57:45 +02005065static void
5066intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005067 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005068{
5069 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005070 struct edp_power_seq cur, vbt, spec,
5071 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02005072 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03005073 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005074
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005075 lockdep_assert_held(&dev_priv->pps_mutex);
5076
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005077 /* already initialized? */
5078 if (final->t11_t12 != 0)
5079 return;
5080
Jesse Barnes453c5422013-03-28 09:55:41 -07005081 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005082 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005083 pp_on_reg = PCH_PP_ON_DELAYS;
5084 pp_off_reg = PCH_PP_OFF_DELAYS;
5085 pp_div_reg = PCH_PP_DIVISOR;
5086 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005087 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5088
5089 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5090 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5091 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5092 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005093 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005094
5095 /* Workaround: Need to write PP_CONTROL with the unlock key as
5096 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005097 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03005098 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005099
Jesse Barnes453c5422013-03-28 09:55:41 -07005100 pp_on = I915_READ(pp_on_reg);
5101 pp_off = I915_READ(pp_off_reg);
5102 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005103
5104 /* Pull timing values out of registers */
5105 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5106 PANEL_POWER_UP_DELAY_SHIFT;
5107
5108 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5109 PANEL_LIGHT_ON_DELAY_SHIFT;
5110
5111 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5112 PANEL_LIGHT_OFF_DELAY_SHIFT;
5113
5114 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5115 PANEL_POWER_DOWN_DELAY_SHIFT;
5116
5117 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5118 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5119
5120 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5121 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5122
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005123 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005124
5125 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5126 * our hw here, which are all in 100usec. */
5127 spec.t1_t3 = 210 * 10;
5128 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5129 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5130 spec.t10 = 500 * 10;
5131 /* This one is special and actually in units of 100ms, but zero
5132 * based in the hw (so we need to add 100 ms). But the sw vbt
5133 * table multiplies it with 1000 to make it in units of 100usec,
5134 * too. */
5135 spec.t11_t12 = (510 + 100) * 10;
5136
5137 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5138 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5139
5140 /* Use the max of the register settings and vbt. If both are
5141 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005142#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005143 spec.field : \
5144 max(cur.field, vbt.field))
5145 assign_final(t1_t3);
5146 assign_final(t8);
5147 assign_final(t9);
5148 assign_final(t10);
5149 assign_final(t11_t12);
5150#undef assign_final
5151
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005152#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005153 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5154 intel_dp->backlight_on_delay = get_delay(t8);
5155 intel_dp->backlight_off_delay = get_delay(t9);
5156 intel_dp->panel_power_down_delay = get_delay(t10);
5157 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5158#undef get_delay
5159
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005160 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5161 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5162 intel_dp->panel_power_cycle_delay);
5163
5164 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5165 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005166}
5167
5168static void
5169intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005170 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005171{
5172 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005173 u32 pp_on, pp_off, pp_div, port_sel = 0;
5174 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5175 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005176 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005177 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005178
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005179 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005180
5181 if (HAS_PCH_SPLIT(dev)) {
5182 pp_on_reg = PCH_PP_ON_DELAYS;
5183 pp_off_reg = PCH_PP_OFF_DELAYS;
5184 pp_div_reg = PCH_PP_DIVISOR;
5185 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005186 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5187
5188 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5189 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5190 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005191 }
5192
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005193 /*
5194 * And finally store the new values in the power sequencer. The
5195 * backlight delays are set to 1 because we do manual waits on them. For
5196 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5197 * we'll end up waiting for the backlight off delay twice: once when we
5198 * do the manual sleep, and once when we disable the panel and wait for
5199 * the PP_STATUS bit to become zero.
5200 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005201 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005202 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5203 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005204 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005205 /* Compute the divisor for the pp clock, simply match the Bspec
5206 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005207 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005208 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005209 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5210
5211 /* Haswell doesn't have any port selection bits for the panel
5212 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005213 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005214 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005215 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005216 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005217 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005218 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005219 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005220 }
5221
Jesse Barnes453c5422013-03-28 09:55:41 -07005222 pp_on |= port_sel;
5223
5224 I915_WRITE(pp_on_reg, pp_on);
5225 I915_WRITE(pp_off_reg, pp_off);
5226 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005227
Daniel Vetter67a54562012-10-20 20:57:45 +02005228 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005229 I915_READ(pp_on_reg),
5230 I915_READ(pp_off_reg),
5231 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005232}
5233
Vandana Kannanb33a2812015-02-13 15:33:03 +05305234/**
5235 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5236 * @dev: DRM device
5237 * @refresh_rate: RR to be programmed
5238 *
5239 * This function gets called when refresh rate (RR) has to be changed from
5240 * one frequency to another. Switches can be between high and low RR
5241 * supported by the panel or to any other RR based on media playback (in
5242 * this case, RR value needs to be passed from user space).
5243 *
5244 * The caller of this function needs to take a lock on dev_priv->drrs.
5245 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305246static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305247{
5248 struct drm_i915_private *dev_priv = dev->dev_private;
5249 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305250 struct intel_digital_port *dig_port = NULL;
5251 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005252 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305253 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305254 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305255 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305256
5257 if (refresh_rate <= 0) {
5258 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5259 return;
5260 }
5261
Vandana Kannan96178ee2015-01-10 02:25:56 +05305262 if (intel_dp == NULL) {
5263 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305264 return;
5265 }
5266
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005267 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005268 * FIXME: This needs proper synchronization with psr state for some
5269 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005270 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305271
Vandana Kannan96178ee2015-01-10 02:25:56 +05305272 dig_port = dp_to_dig_port(intel_dp);
5273 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005274 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305275
5276 if (!intel_crtc) {
5277 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5278 return;
5279 }
5280
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005281 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305282
Vandana Kannan96178ee2015-01-10 02:25:56 +05305283 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305284 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5285 return;
5286 }
5287
Vandana Kannan96178ee2015-01-10 02:25:56 +05305288 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5289 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305290 index = DRRS_LOW_RR;
5291
Vandana Kannan96178ee2015-01-10 02:25:56 +05305292 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305293 DRM_DEBUG_KMS(
5294 "DRRS requested for previously set RR...ignoring\n");
5295 return;
5296 }
5297
5298 if (!intel_crtc->active) {
5299 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5300 return;
5301 }
5302
Durgadoss R44395bf2015-02-13 15:33:02 +05305303 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305304 switch (index) {
5305 case DRRS_HIGH_RR:
5306 intel_dp_set_m_n(intel_crtc, M1_N1);
5307 break;
5308 case DRRS_LOW_RR:
5309 intel_dp_set_m_n(intel_crtc, M2_N2);
5310 break;
5311 case DRRS_MAX_RR:
5312 default:
5313 DRM_ERROR("Unsupported refreshrate type\n");
5314 }
5315 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005316 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305317 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305318
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305319 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305320 if (IS_VALLEYVIEW(dev))
5321 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5322 else
5323 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305324 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305325 if (IS_VALLEYVIEW(dev))
5326 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5327 else
5328 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305329 }
5330 I915_WRITE(reg, val);
5331 }
5332
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305333 dev_priv->drrs.refresh_rate_type = index;
5334
5335 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5336}
5337
Vandana Kannanb33a2812015-02-13 15:33:03 +05305338/**
5339 * intel_edp_drrs_enable - init drrs struct if supported
5340 * @intel_dp: DP struct
5341 *
5342 * Initializes frontbuffer_bits and drrs.dp
5343 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305344void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5345{
5346 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5347 struct drm_i915_private *dev_priv = dev->dev_private;
5348 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5349 struct drm_crtc *crtc = dig_port->base.base.crtc;
5350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5351
5352 if (!intel_crtc->config->has_drrs) {
5353 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5354 return;
5355 }
5356
5357 mutex_lock(&dev_priv->drrs.mutex);
5358 if (WARN_ON(dev_priv->drrs.dp)) {
5359 DRM_ERROR("DRRS already enabled\n");
5360 goto unlock;
5361 }
5362
5363 dev_priv->drrs.busy_frontbuffer_bits = 0;
5364
5365 dev_priv->drrs.dp = intel_dp;
5366
5367unlock:
5368 mutex_unlock(&dev_priv->drrs.mutex);
5369}
5370
Vandana Kannanb33a2812015-02-13 15:33:03 +05305371/**
5372 * intel_edp_drrs_disable - Disable DRRS
5373 * @intel_dp: DP struct
5374 *
5375 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305376void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5377{
5378 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5379 struct drm_i915_private *dev_priv = dev->dev_private;
5380 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5381 struct drm_crtc *crtc = dig_port->base.base.crtc;
5382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5383
5384 if (!intel_crtc->config->has_drrs)
5385 return;
5386
5387 mutex_lock(&dev_priv->drrs.mutex);
5388 if (!dev_priv->drrs.dp) {
5389 mutex_unlock(&dev_priv->drrs.mutex);
5390 return;
5391 }
5392
5393 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5394 intel_dp_set_drrs_state(dev_priv->dev,
5395 intel_dp->attached_connector->panel.
5396 fixed_mode->vrefresh);
5397
5398 dev_priv->drrs.dp = NULL;
5399 mutex_unlock(&dev_priv->drrs.mutex);
5400
5401 cancel_delayed_work_sync(&dev_priv->drrs.work);
5402}
5403
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305404static void intel_edp_drrs_downclock_work(struct work_struct *work)
5405{
5406 struct drm_i915_private *dev_priv =
5407 container_of(work, typeof(*dev_priv), drrs.work.work);
5408 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305409
Vandana Kannan96178ee2015-01-10 02:25:56 +05305410 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305411
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305412 intel_dp = dev_priv->drrs.dp;
5413
5414 if (!intel_dp)
5415 goto unlock;
5416
5417 /*
5418 * The delayed work can race with an invalidate hence we need to
5419 * recheck.
5420 */
5421
5422 if (dev_priv->drrs.busy_frontbuffer_bits)
5423 goto unlock;
5424
5425 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5426 intel_dp_set_drrs_state(dev_priv->dev,
5427 intel_dp->attached_connector->panel.
5428 downclock_mode->vrefresh);
5429
5430unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305431 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305432}
5433
Vandana Kannanb33a2812015-02-13 15:33:03 +05305434/**
5435 * intel_edp_drrs_invalidate - Invalidate DRRS
5436 * @dev: DRM device
5437 * @frontbuffer_bits: frontbuffer plane tracking bits
5438 *
5439 * When there is a disturbance on screen (due to cursor movement/time
5440 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5441 * high RR.
5442 *
5443 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5444 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305445void intel_edp_drrs_invalidate(struct drm_device *dev,
5446 unsigned frontbuffer_bits)
5447{
5448 struct drm_i915_private *dev_priv = dev->dev_private;
5449 struct drm_crtc *crtc;
5450 enum pipe pipe;
5451
Daniel Vetter9da7d692015-04-09 16:44:15 +02005452 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305453 return;
5454
Daniel Vetter88f933a2015-04-09 16:44:16 +02005455 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305456
Vandana Kannana93fad02015-01-10 02:25:59 +05305457 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005458 if (!dev_priv->drrs.dp) {
5459 mutex_unlock(&dev_priv->drrs.mutex);
5460 return;
5461 }
5462
Vandana Kannana93fad02015-01-10 02:25:59 +05305463 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5464 pipe = to_intel_crtc(crtc)->pipe;
5465
5466 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305467 intel_dp_set_drrs_state(dev_priv->dev,
5468 dev_priv->drrs.dp->attached_connector->panel.
5469 fixed_mode->vrefresh);
5470 }
5471
5472 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5473
5474 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5475 mutex_unlock(&dev_priv->drrs.mutex);
5476}
5477
Vandana Kannanb33a2812015-02-13 15:33:03 +05305478/**
5479 * intel_edp_drrs_flush - Flush DRRS
5480 * @dev: DRM device
5481 * @frontbuffer_bits: frontbuffer plane tracking bits
5482 *
5483 * When there is no movement on screen, DRRS work can be scheduled.
5484 * This DRRS work is responsible for setting relevant registers after a
5485 * timeout of 1 second.
5486 *
5487 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5488 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305489void intel_edp_drrs_flush(struct drm_device *dev,
5490 unsigned frontbuffer_bits)
5491{
5492 struct drm_i915_private *dev_priv = dev->dev_private;
5493 struct drm_crtc *crtc;
5494 enum pipe pipe;
5495
Daniel Vetter9da7d692015-04-09 16:44:15 +02005496 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305497 return;
5498
Daniel Vetter88f933a2015-04-09 16:44:16 +02005499 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305500
Vandana Kannana93fad02015-01-10 02:25:59 +05305501 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005502 if (!dev_priv->drrs.dp) {
5503 mutex_unlock(&dev_priv->drrs.mutex);
5504 return;
5505 }
5506
Vandana Kannana93fad02015-01-10 02:25:59 +05305507 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5508 pipe = to_intel_crtc(crtc)->pipe;
5509 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5510
Vandana Kannana93fad02015-01-10 02:25:59 +05305511 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5512 !dev_priv->drrs.busy_frontbuffer_bits)
5513 schedule_delayed_work(&dev_priv->drrs.work,
5514 msecs_to_jiffies(1000));
5515 mutex_unlock(&dev_priv->drrs.mutex);
5516}
5517
Vandana Kannanb33a2812015-02-13 15:33:03 +05305518/**
5519 * DOC: Display Refresh Rate Switching (DRRS)
5520 *
5521 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5522 * which enables swtching between low and high refresh rates,
5523 * dynamically, based on the usage scenario. This feature is applicable
5524 * for internal panels.
5525 *
5526 * Indication that the panel supports DRRS is given by the panel EDID, which
5527 * would list multiple refresh rates for one resolution.
5528 *
5529 * DRRS is of 2 types - static and seamless.
5530 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5531 * (may appear as a blink on screen) and is used in dock-undock scenario.
5532 * Seamless DRRS involves changing RR without any visual effect to the user
5533 * and can be used during normal system usage. This is done by programming
5534 * certain registers.
5535 *
5536 * Support for static/seamless DRRS may be indicated in the VBT based on
5537 * inputs from the panel spec.
5538 *
5539 * DRRS saves power by switching to low RR based on usage scenarios.
5540 *
5541 * eDP DRRS:-
5542 * The implementation is based on frontbuffer tracking implementation.
5543 * When there is a disturbance on the screen triggered by user activity or a
5544 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5545 * When there is no movement on screen, after a timeout of 1 second, a switch
5546 * to low RR is made.
5547 * For integration with frontbuffer tracking code,
5548 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5549 *
5550 * DRRS can be further extended to support other internal panels and also
5551 * the scenario of video playback wherein RR is set based on the rate
5552 * requested by userspace.
5553 */
5554
5555/**
5556 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5557 * @intel_connector: eDP connector
5558 * @fixed_mode: preferred mode of panel
5559 *
5560 * This function is called only once at driver load to initialize basic
5561 * DRRS stuff.
5562 *
5563 * Returns:
5564 * Downclock mode if panel supports it, else return NULL.
5565 * DRRS support is determined by the presence of downclock mode (apart
5566 * from VBT setting).
5567 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305568static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305569intel_dp_drrs_init(struct intel_connector *intel_connector,
5570 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305571{
5572 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305573 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305574 struct drm_i915_private *dev_priv = dev->dev_private;
5575 struct drm_display_mode *downclock_mode = NULL;
5576
Daniel Vetter9da7d692015-04-09 16:44:15 +02005577 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5578 mutex_init(&dev_priv->drrs.mutex);
5579
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305580 if (INTEL_INFO(dev)->gen <= 6) {
5581 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5582 return NULL;
5583 }
5584
5585 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005586 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305587 return NULL;
5588 }
5589
5590 downclock_mode = intel_find_panel_downclock
5591 (dev, fixed_mode, connector);
5592
5593 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305594 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305595 return NULL;
5596 }
5597
Vandana Kannan96178ee2015-01-10 02:25:56 +05305598 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305599
Vandana Kannan96178ee2015-01-10 02:25:56 +05305600 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005601 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305602 return downclock_mode;
5603}
5604
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005605static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005606 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005607{
5608 struct drm_connector *connector = &intel_connector->base;
5609 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005610 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5611 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005612 struct drm_i915_private *dev_priv = dev->dev_private;
5613 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305614 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005615 bool has_dpcd;
5616 struct drm_display_mode *scan;
5617 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005618 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005619
5620 if (!is_edp(intel_dp))
5621 return true;
5622
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005623 pps_lock(intel_dp);
5624 intel_edp_panel_vdd_sanitize(intel_dp);
5625 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005626
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005627 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005628 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005629
5630 if (has_dpcd) {
5631 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5632 dev_priv->no_aux_handshake =
5633 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5634 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5635 } else {
5636 /* if this fails, presume the device is a ghost */
5637 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005638 return false;
5639 }
5640
5641 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005642 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005643 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005644 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005645
Daniel Vetter060c8772014-03-21 23:22:35 +01005646 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005647 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005648 if (edid) {
5649 if (drm_add_edid_modes(connector, edid)) {
5650 drm_mode_connector_update_edid_property(connector,
5651 edid);
5652 drm_edid_to_eld(connector, edid);
5653 } else {
5654 kfree(edid);
5655 edid = ERR_PTR(-EINVAL);
5656 }
5657 } else {
5658 edid = ERR_PTR(-ENOENT);
5659 }
5660 intel_connector->edid = edid;
5661
5662 /* prefer fixed mode from EDID if available */
5663 list_for_each_entry(scan, &connector->probed_modes, head) {
5664 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5665 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305666 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305667 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005668 break;
5669 }
5670 }
5671
5672 /* fallback to VBT if available for eDP */
5673 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5674 fixed_mode = drm_mode_duplicate(dev,
5675 dev_priv->vbt.lfp_lvds_vbt_mode);
5676 if (fixed_mode)
5677 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5678 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005679 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005680
Clint Taylor01527b32014-07-07 13:01:46 -07005681 if (IS_VALLEYVIEW(dev)) {
5682 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5683 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005684
5685 /*
5686 * Figure out the current pipe for the initial backlight setup.
5687 * If the current pipe isn't valid, try the PPS pipe, and if that
5688 * fails just assume pipe A.
5689 */
5690 if (IS_CHERRYVIEW(dev))
5691 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5692 else
5693 pipe = PORT_TO_PIPE(intel_dp->DP);
5694
5695 if (pipe != PIPE_A && pipe != PIPE_B)
5696 pipe = intel_dp->pps_pipe;
5697
5698 if (pipe != PIPE_A && pipe != PIPE_B)
5699 pipe = PIPE_A;
5700
5701 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5702 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005703 }
5704
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305705 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005706 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005707 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005708
5709 return true;
5710}
5711
Paulo Zanoni16c25532013-06-12 17:27:25 -03005712bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005713intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5714 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005715{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005716 struct drm_connector *connector = &intel_connector->base;
5717 struct intel_dp *intel_dp = &intel_dig_port->dp;
5718 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5719 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005720 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005721 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005722 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005723
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005724 intel_dp->pps_pipe = INVALID_PIPE;
5725
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005726 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005727 if (INTEL_INFO(dev)->gen >= 9)
5728 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5729 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005730 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5731 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5732 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5733 else if (HAS_PCH_SPLIT(dev))
5734 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5735 else
5736 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5737
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005738 if (INTEL_INFO(dev)->gen >= 9)
5739 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5740 else
5741 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005742
Daniel Vetter07679352012-09-06 22:15:42 +02005743 /* Preserve the current hw state. */
5744 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005745 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005746
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005747 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305748 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005749 else
5750 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005751
Imre Deakf7d24902013-05-08 13:14:05 +03005752 /*
5753 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5754 * for DP the encoder type can be set by the caller to
5755 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5756 */
5757 if (type == DRM_MODE_CONNECTOR_eDP)
5758 intel_encoder->type = INTEL_OUTPUT_EDP;
5759
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005760 /* eDP only on port B and/or C on vlv/chv */
5761 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5762 port != PORT_B && port != PORT_C))
5763 return false;
5764
Imre Deake7281ea2013-05-08 13:14:08 +03005765 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5766 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5767 port_name(port));
5768
Adam Jacksonb3295302010-07-16 14:46:28 -04005769 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005770 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5771
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005772 connector->interlace_allowed = true;
5773 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005774
Daniel Vetter66a92782012-07-12 20:08:18 +02005775 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005776 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005777
Chris Wilsondf0e9242010-09-09 16:20:55 +01005778 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005779 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005780
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005781 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005782 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5783 else
5784 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005785 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005786
Jani Nikula0b998362014-03-14 16:51:17 +02005787 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005788 switch (port) {
5789 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005790 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005791 break;
5792 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005793 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005794 break;
5795 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005796 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005797 break;
5798 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005799 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005800 break;
5801 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005802 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005803 }
5804
Imre Deakdada1a92014-01-29 13:25:41 +02005805 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005806 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005807 intel_dp_init_panel_power_timestamps(intel_dp);
5808 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005809 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005810 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005811 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005812 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005813 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005814
Jani Nikula9d1a1032014-03-14 16:51:15 +02005815 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005816
Dave Airlie0e32b392014-05-02 14:02:48 +10005817 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005818 if (HAS_DP_MST(dev) &&
5819 (port == PORT_B || port == PORT_C || port == PORT_D))
5820 intel_dp_mst_encoder_init(intel_dig_port,
5821 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005822
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005823 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005824 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005825 if (is_edp(intel_dp)) {
5826 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005827 /*
5828 * vdd might still be enabled do to the delayed vdd off.
5829 * Make sure vdd is actually turned off here.
5830 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005831 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005832 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005833 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005834 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005835 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005836 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005837 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005838 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005839
Chris Wilsonf6849602010-09-19 09:29:33 +01005840 intel_dp_add_properties(intel_dp, connector);
5841
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005842 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5843 * 0xd. Failure to do so will result in spurious interrupts being
5844 * generated on the port when a cable is not attached.
5845 */
5846 if (IS_G4X(dev) && !IS_GM45(dev)) {
5847 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5848 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5849 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005850
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005851 i915_debugfs_connector_add(connector);
5852
Paulo Zanoni16c25532013-06-12 17:27:25 -03005853 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005854}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005855
5856void
5857intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5858{
Dave Airlie13cf5502014-06-18 11:29:35 +10005859 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005860 struct intel_digital_port *intel_dig_port;
5861 struct intel_encoder *intel_encoder;
5862 struct drm_encoder *encoder;
5863 struct intel_connector *intel_connector;
5864
Daniel Vetterb14c5672013-09-19 12:18:32 +02005865 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005866 if (!intel_dig_port)
5867 return;
5868
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005869 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005870 if (!intel_connector) {
5871 kfree(intel_dig_port);
5872 return;
5873 }
5874
5875 intel_encoder = &intel_dig_port->base;
5876 encoder = &intel_encoder->base;
5877
5878 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5879 DRM_MODE_ENCODER_TMDS);
5880
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005881 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005882 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005883 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005884 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005885 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005886 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005887 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005888 intel_encoder->pre_enable = chv_pre_enable_dp;
5889 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005890 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005891 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005892 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005893 intel_encoder->pre_enable = vlv_pre_enable_dp;
5894 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005895 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005896 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005897 intel_encoder->pre_enable = g4x_pre_enable_dp;
5898 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005899 if (INTEL_INFO(dev)->gen >= 5)
5900 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005901 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005902
Paulo Zanoni174edf12012-10-26 19:05:50 -02005903 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005904 intel_dig_port->dp.output_reg = output_reg;
5905
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005906 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005907 if (IS_CHERRYVIEW(dev)) {
5908 if (port == PORT_D)
5909 intel_encoder->crtc_mask = 1 << 2;
5910 else
5911 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5912 } else {
5913 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5914 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005915 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005916 intel_encoder->hot_plug = intel_dp_hot_plug;
5917
Dave Airlie13cf5502014-06-18 11:29:35 +10005918 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5919 dev_priv->hpd_irq_port[port] = intel_dig_port;
5920
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005921 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5922 drm_encoder_cleanup(encoder);
5923 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005924 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005925 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005926}
Dave Airlie0e32b392014-05-02 14:02:48 +10005927
5928void intel_dp_mst_suspend(struct drm_device *dev)
5929{
5930 struct drm_i915_private *dev_priv = dev->dev_private;
5931 int i;
5932
5933 /* disable MST */
5934 for (i = 0; i < I915_MAX_PORTS; i++) {
5935 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5936 if (!intel_dig_port)
5937 continue;
5938
5939 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5940 if (!intel_dig_port->dp.can_mst)
5941 continue;
5942 if (intel_dig_port->dp.is_mst)
5943 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5944 }
5945 }
5946}
5947
5948void intel_dp_mst_resume(struct drm_device *dev)
5949{
5950 struct drm_i915_private *dev_priv = dev->dev_private;
5951 int i;
5952
5953 for (i = 0; i < I915_MAX_PORTS; i++) {
5954 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5955 if (!intel_dig_port)
5956 continue;
5957 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5958 int ret;
5959
5960 if (!intel_dig_port->dp.can_mst)
5961 continue;
5962
5963 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5964 if (ret != 0) {
5965 intel_dp_check_mst_status(&intel_dig_port->dp);
5966 }
5967 }
5968 }
5969}