blob: 6d48fce06b4ae360c52fa17101892c8ba4024d9a [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000039#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070040
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000043#define MAX_MSIX_P_PORT 17
44#define MAX_MSIX 64
45#define MSIX_LEGACY_SZ 4
46#define MIN_MSIX_P_PORT 5
47
Roland Dreier225c7b12007-05-08 18:00:38 -070048enum {
49 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070050 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000051 MLX4_FLAG_MASTER = 1 << 2,
52 MLX4_FLAG_SLAVE = 1 << 3,
53 MLX4_FLAG_SRIOV = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -070054};
55
56enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000057 MLX4_PORT_CAP_IS_SM = 1 << 1,
58 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
59};
60
61enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000062 MLX4_MAX_PORTS = 2,
63 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070064};
65
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030066/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
67 * These qkeys must not be allowed for general use. This is a 64k range,
68 * and to test for violation, we use the mask (protect against future chg).
69 */
70#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
71#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
72
Roland Dreier225c7b12007-05-08 18:00:38 -070073enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020074 MLX4_BOARD_ID_LEN = 64
75};
76
77enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000078 MLX4_MAX_NUM_PF = 16,
79 MLX4_MAX_NUM_VF = 64,
80 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000081 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000082 MLX4_MFUNC_EQ_NUM = 4,
83 MLX4_MFUNC_MAX_EQES = 8,
84 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
85};
86
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000087/* Driver supports 3 diffrent device methods to manage traffic steering:
88 * -device managed - High level API for ib and eth flow steering. FW is
89 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000090 * - B0 steering mode - Common low level API for ib and (if supported) eth.
91 * - A0 steering mode - Limited low level API for eth. In case of IB,
92 * B0 mode is in use.
93 */
94enum {
95 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000096 MLX4_STEERING_MODE_B0,
97 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000098};
99
100static inline const char *mlx4_steering_mode_str(int steering_mode)
101{
102 switch (steering_mode) {
103 case MLX4_STEERING_MODE_A0:
104 return "A0 steering";
105
106 case MLX4_STEERING_MODE_B0:
107 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000108
109 case MLX4_STEERING_MODE_DEVICE_MANAGED:
110 return "Device managed flow steering";
111
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000112 default:
113 return "Unrecognize steering mode";
114 }
115}
116
Jack Morgenstein623ed842011-12-13 04:10:33 +0000117enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000118 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
119 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
120 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700121 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000122 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
123 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
124 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
125 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
126 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
127 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
128 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
129 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
130 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
131 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
132 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
133 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000134 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
135 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000136 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000137 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
138 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000139 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
140 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000141 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000142 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300143 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
144 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000145 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
146 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700147};
148
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300149enum {
150 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
151 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000152 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000153 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
154 MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN = 1LL << 4
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300155};
156
Or Gerlitz08ff3232012-10-21 14:59:24 +0000157enum {
158 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
159 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
160};
161
162enum {
163 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
164};
165
166enum {
167 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
168};
169
170
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200171#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
172
173enum {
Roland Dreier95d04f02008-07-23 08:12:26 -0700174 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
175 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
176 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
177 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
178 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
179};
180
Roland Dreier225c7b12007-05-08 18:00:38 -0700181enum mlx4_event {
182 MLX4_EVENT_TYPE_COMP = 0x00,
183 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
184 MLX4_EVENT_TYPE_COMM_EST = 0x02,
185 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
186 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
187 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
188 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
189 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
190 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
191 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
192 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
193 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
194 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
195 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
196 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
197 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
198 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000199 MLX4_EVENT_TYPE_CMD = 0x0a,
200 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
201 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200202 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000203 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300204 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000205 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700206};
207
208enum {
209 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
210 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
211};
212
213enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200214 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
215};
216
Jack Morgenstein993c4012012-08-03 08:40:48 +0000217enum slave_port_state {
218 SLAVE_PORT_DOWN = 0,
219 SLAVE_PENDING_UP,
220 SLAVE_PORT_UP,
221};
222
223enum slave_port_gen_event {
224 SLAVE_PORT_GEN_EVENT_DOWN = 0,
225 SLAVE_PORT_GEN_EVENT_UP,
226 SLAVE_PORT_GEN_EVENT_NONE,
227};
228
229enum slave_port_state_event {
230 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
231 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
232 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
233 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
234};
235
Jack Morgenstein5984be92012-03-06 15:50:49 +0200236enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700237 MLX4_PERM_LOCAL_READ = 1 << 10,
238 MLX4_PERM_LOCAL_WRITE = 1 << 11,
239 MLX4_PERM_REMOTE_READ = 1 << 12,
240 MLX4_PERM_REMOTE_WRITE = 1 << 13,
241 MLX4_PERM_ATOMIC = 1 << 14
242};
243
244enum {
245 MLX4_OPCODE_NOP = 0x00,
246 MLX4_OPCODE_SEND_INVAL = 0x01,
247 MLX4_OPCODE_RDMA_WRITE = 0x08,
248 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
249 MLX4_OPCODE_SEND = 0x0a,
250 MLX4_OPCODE_SEND_IMM = 0x0b,
251 MLX4_OPCODE_LSO = 0x0e,
252 MLX4_OPCODE_RDMA_READ = 0x10,
253 MLX4_OPCODE_ATOMIC_CS = 0x11,
254 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300255 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
256 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700257 MLX4_OPCODE_BIND_MW = 0x18,
258 MLX4_OPCODE_FMR = 0x19,
259 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
260 MLX4_OPCODE_CONFIG_CMD = 0x1f,
261
262 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
263 MLX4_RECV_OPCODE_SEND = 0x01,
264 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
265 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
266
267 MLX4_CQE_OPCODE_ERROR = 0x1e,
268 MLX4_CQE_OPCODE_RESIZE = 0x16,
269};
270
271enum {
272 MLX4_STAT_RATE_OFFSET = 5
273};
274
Aleksey Seninda995a82010-12-02 11:44:49 +0000275enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000276 MLX4_PROT_IB_IPV6 = 0,
277 MLX4_PROT_ETH,
278 MLX4_PROT_IB_IPV4,
279 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000280};
281
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700282enum {
283 MLX4_MTT_FLAG_PRESENT = 1
284};
285
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700286enum mlx4_qp_region {
287 MLX4_QP_REGION_FW = 0,
288 MLX4_QP_REGION_ETH_ADDR,
289 MLX4_QP_REGION_FC_ADDR,
290 MLX4_QP_REGION_FC_EXCH,
291 MLX4_NUM_QP_REGION
292};
293
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700294enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000295 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700296 MLX4_PORT_TYPE_IB = 1,
297 MLX4_PORT_TYPE_ETH = 2,
298 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700299};
300
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700301enum mlx4_special_vlan_idx {
302 MLX4_NO_VLAN_IDX = 0,
303 MLX4_VLAN_MISS_IDX,
304 MLX4_VLAN_REGULAR
305};
306
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000307enum mlx4_steer_type {
308 MLX4_MC_STEER = 0,
309 MLX4_UC_STEER,
310 MLX4_NUM_STEERS
311};
312
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700313enum {
314 MLX4_NUM_FEXCH = 64 * 1024,
315};
316
Eli Cohen5a0fd092010-10-07 16:24:16 +0200317enum {
318 MLX4_MAX_FAST_REG_PAGES = 511,
319};
320
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300321enum {
322 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
323 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
324 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
325};
326
327/* Port mgmt change event handling */
328enum {
329 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
330 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
331 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
332 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
333 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
334};
335
336#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
337 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
338
Jack Morgensteinea54b102008-01-28 10:40:59 +0200339static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
340{
341 return (major << 32) | (minor << 16) | subminor;
342}
343
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000344struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300345 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
346 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000347 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000348 u32 base_sqpn;
349 u32 base_proxy_sqpn;
350 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000351};
352
Roland Dreier225c7b12007-05-08 18:00:38 -0700353struct mlx4_caps {
354 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000355 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700356 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700357 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700358 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800359 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700360 u64 def_mac[MLX4_MAX_PORTS + 1];
361 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700362 int gid_table_len[MLX4_MAX_PORTS + 1];
363 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000364 int trans_type[MLX4_MAX_PORTS + 1];
365 int vendor_oui[MLX4_MAX_PORTS + 1];
366 int wavelength[MLX4_MAX_PORTS + 1];
367 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700368 int local_ca_ack_delay;
369 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000370 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700371 int bf_reg_size;
372 int bf_regs_per_page;
373 int max_sq_sg;
374 int max_rq_sg;
375 int num_qps;
376 int max_wqes;
377 int max_sq_desc_sz;
378 int max_rq_desc_sz;
379 int max_qp_init_rdma;
380 int max_qp_dest_rdma;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000381 u32 *qp0_proxy;
382 u32 *qp1_proxy;
383 u32 *qp0_tunnel;
384 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700385 int num_srqs;
386 int max_srq_wqes;
387 int max_srq_sge;
388 int reserved_srqs;
389 int num_cqs;
390 int max_cqes;
391 int reserved_cqs;
392 int num_eqs;
393 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800394 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000395 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700396 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200397 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000398 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700399 int fmr_reserved_mtts;
400 int reserved_mtts;
401 int reserved_mrws;
402 int reserved_uars;
403 int num_mgms;
404 int num_amgms;
405 int reserved_mcgs;
406 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000407 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000408 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700409 int num_pds;
410 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700411 int max_xrcds;
412 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700413 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300414 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700415 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000416 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300417 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700418 u32 bmme_flags;
419 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700420 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700421 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700422 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300423 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700424 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
425 int reserved_qps;
426 int reserved_qps_base[MLX4_NUM_QP_REGION];
427 int log_num_macs;
428 int log_num_vlans;
429 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700430 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
431 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000432 u8 suggested_type[MLX4_MAX_PORTS + 1];
433 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000434 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700435 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000436 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200437 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000438 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000439 u32 eqe_size;
440 u32 cqe_size;
441 u8 eqe_factor;
442 u32 userspace_caps; /* userspace must be aware of these */
443 u32 function_caps; /* VFs must be aware of these */
Roland Dreier225c7b12007-05-08 18:00:38 -0700444};
445
446struct mlx4_buf_list {
447 void *buf;
448 dma_addr_t map;
449};
450
451struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800452 struct mlx4_buf_list direct;
453 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700454 int nbufs;
455 int npages;
456 int page_shift;
457};
458
459struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000460 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700461 int order;
462 int page_shift;
463};
464
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700465enum {
466 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
467};
468
469struct mlx4_db_pgdir {
470 struct list_head list;
471 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
472 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
473 unsigned long *bits[2];
474 __be32 *db_page;
475 dma_addr_t db_dma;
476};
477
478struct mlx4_ib_user_db_page;
479
480struct mlx4_db {
481 __be32 *db;
482 union {
483 struct mlx4_db_pgdir *pgdir;
484 struct mlx4_ib_user_db_page *user_page;
485 } u;
486 dma_addr_t dma;
487 int index;
488 int order;
489};
490
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700491struct mlx4_hwq_resources {
492 struct mlx4_db db;
493 struct mlx4_mtt mtt;
494 struct mlx4_buf buf;
495};
496
Roland Dreier225c7b12007-05-08 18:00:38 -0700497struct mlx4_mr {
498 struct mlx4_mtt mtt;
499 u64 iova;
500 u64 size;
501 u32 key;
502 u32 pd;
503 u32 access;
504 int enabled;
505};
506
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300507struct mlx4_fmr {
508 struct mlx4_mr mr;
509 struct mlx4_mpt_entry *mpt;
510 __be64 *mtts;
511 dma_addr_t dma_handle;
512 int max_pages;
513 int max_maps;
514 int maps;
515 u8 page_shift;
516};
517
Roland Dreier225c7b12007-05-08 18:00:38 -0700518struct mlx4_uar {
519 unsigned long pfn;
520 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000521 struct list_head bf_list;
522 unsigned free_bf_bmap;
523 void __iomem *map;
524 void __iomem *bf_map;
525};
526
527struct mlx4_bf {
528 unsigned long offset;
529 int buf_size;
530 struct mlx4_uar *uar;
531 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700532};
533
534struct mlx4_cq {
535 void (*comp) (struct mlx4_cq *);
536 void (*event) (struct mlx4_cq *, enum mlx4_event);
537
538 struct mlx4_uar *uar;
539
540 u32 cons_index;
541
542 __be32 *set_ci_db;
543 __be32 *arm_db;
544 int arm_sn;
545
546 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800547 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700548
549 atomic_t refcount;
550 struct completion free;
551};
552
553struct mlx4_qp {
554 void (*event) (struct mlx4_qp *, enum mlx4_event);
555
556 int qpn;
557
558 atomic_t refcount;
559 struct completion free;
560};
561
562struct mlx4_srq {
563 void (*event) (struct mlx4_srq *, enum mlx4_event);
564
565 int srqn;
566 int max;
567 int max_gs;
568 int wqe_shift;
569
570 atomic_t refcount;
571 struct completion free;
572};
573
574struct mlx4_av {
575 __be32 port_pd;
576 u8 reserved1;
577 u8 g_slid;
578 __be16 dlid;
579 u8 reserved2;
580 u8 gid_index;
581 u8 stat_rate;
582 u8 hop_limit;
583 __be32 sl_tclass_flowlabel;
584 u8 dgid[16];
585};
586
Eli Cohenfa417f72010-10-24 21:08:52 -0700587struct mlx4_eth_av {
588 __be32 port_pd;
589 u8 reserved1;
590 u8 smac_idx;
591 u16 reserved2;
592 u8 reserved3;
593 u8 gid_index;
594 u8 stat_rate;
595 u8 hop_limit;
596 __be32 sl_tclass_flowlabel;
597 u8 dgid[16];
598 u32 reserved4[2];
599 __be16 vlan;
600 u8 mac[6];
601};
602
603union mlx4_ext_av {
604 struct mlx4_av ib;
605 struct mlx4_eth_av eth;
606};
607
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000608struct mlx4_counter {
609 u8 reserved1[3];
610 u8 counter_mode;
611 __be32 num_ifc;
612 u32 reserved2[2];
613 __be64 rx_frames;
614 __be64 rx_bytes;
615 __be64 tx_frames;
616 __be64 tx_bytes;
617};
618
Roland Dreier225c7b12007-05-08 18:00:38 -0700619struct mlx4_dev {
620 struct pci_dev *pdev;
621 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000622 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700623 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000624 struct mlx4_phys_caps phys_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700625 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000626 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200627 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000628 int num_vfs;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000629 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000630 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
631 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700632};
633
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300634struct mlx4_eqe {
635 u8 reserved1;
636 u8 type;
637 u8 reserved2;
638 u8 subtype;
639 union {
640 u32 raw[6];
641 struct {
642 __be32 cqn;
643 } __packed comp;
644 struct {
645 u16 reserved1;
646 __be16 token;
647 u32 reserved2;
648 u8 reserved3[3];
649 u8 status;
650 __be64 out_param;
651 } __packed cmd;
652 struct {
653 __be32 qpn;
654 } __packed qp;
655 struct {
656 __be32 srqn;
657 } __packed srq;
658 struct {
659 __be32 cqn;
660 u32 reserved1;
661 u8 reserved2[3];
662 u8 syndrome;
663 } __packed cq_err;
664 struct {
665 u32 reserved1[2];
666 __be32 port;
667 } __packed port_change;
668 struct {
669 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
670 u32 reserved;
671 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
672 } __packed comm_channel_arm;
673 struct {
674 u8 port;
675 u8 reserved[3];
676 __be64 mac;
677 } __packed mac_update;
678 struct {
679 __be32 slave_id;
680 } __packed flr_event;
681 struct {
682 __be16 current_temperature;
683 __be16 warning_threshold;
684 } __packed warming;
685 struct {
686 u8 reserved[3];
687 u8 port;
688 union {
689 struct {
690 __be16 mstr_sm_lid;
691 __be16 port_lid;
692 __be32 changed_attr;
693 u8 reserved[3];
694 u8 mstr_sm_sl;
695 __be64 gid_prefix;
696 } __packed port_info;
697 struct {
698 __be32 block_ptr;
699 __be32 tbl_entries_mask;
700 } __packed tbl_change_info;
701 } params;
702 } __packed port_mgmt_change;
703 } event;
704 u8 slave_id;
705 u8 reserved3[2];
706 u8 owner;
707} __packed;
708
Roland Dreier225c7b12007-05-08 18:00:38 -0700709struct mlx4_init_port_param {
710 int set_guid0;
711 int set_node_guid;
712 int set_si_guid;
713 u16 mtu;
714 int port_width_cap;
715 u16 vl_cap;
716 u16 max_gid;
717 u16 max_pkey;
718 u64 guid0;
719 u64 node_guid;
720 u64 si_guid;
721};
722
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700723#define mlx4_foreach_port(port, dev, type) \
724 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000725 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700726
Jack Morgenstein026149c2012-08-03 08:40:55 +0000727#define mlx4_foreach_non_ib_transport_port(port, dev) \
728 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
729 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
730
Jack Morgenstein65dab252011-12-13 04:10:41 +0000731#define mlx4_foreach_ib_transport_port(port, dev) \
732 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
733 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
734 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700735
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300736#define MLX4_INVALID_SLAVE_ID 0xFF
737
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300738void handle_port_mgmt_change_event(struct work_struct *work);
739
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300740static inline int mlx4_master_func_num(struct mlx4_dev *dev)
741{
742 return dev->caps.function;
743}
744
Jack Morgenstein623ed842011-12-13 04:10:33 +0000745static inline int mlx4_is_master(struct mlx4_dev *dev)
746{
747 return dev->flags & MLX4_FLAG_MASTER;
748}
749
750static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
751{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000752 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000753 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
754}
755
756static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
757{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000758 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000759
Jack Morgenstein47605df2012-08-03 08:40:57 +0000760 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000761 return 1;
762
763 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000764}
765
766static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
767{
768 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
769}
770
771static inline int mlx4_is_slave(struct mlx4_dev *dev)
772{
773 return dev->flags & MLX4_FLAG_SLAVE;
774}
Eli Cohenfa417f72010-10-24 21:08:52 -0700775
Roland Dreier225c7b12007-05-08 18:00:38 -0700776int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
777 struct mlx4_buf *buf);
778void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800779static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
780{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200781 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800782 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800783 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800784 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800785 (offset & (PAGE_SIZE - 1));
786}
Roland Dreier225c7b12007-05-08 18:00:38 -0700787
788int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
789void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700790int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
791void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700792
793int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
794void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000795int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
796void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700797
798int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
799 struct mlx4_mtt *mtt);
800void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
801u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
802
803int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
804 int npages, int page_shift, struct mlx4_mr *mr);
805void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
806int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
807int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
808 int start_index, int npages, u64 *page_list);
809int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
810 struct mlx4_buf *buf);
811
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700812int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
813void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
814
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700815int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
816 int size, int max_direct);
817void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
818 int size);
819
Roland Dreier225c7b12007-05-08 18:00:38 -0700820int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700821 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800822 unsigned vector, int collapsed);
Roland Dreier225c7b12007-05-08 18:00:38 -0700823void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
824
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700825int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
826void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
827
828int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700829void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
830
Sean Hefty18abd5e2011-06-02 10:43:26 -0700831int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
832 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700833void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
834int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300835int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700836
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700837int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700838int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
839
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000840int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
841 int block_mcast_loopback, enum mlx4_protocol prot);
842int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
843 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700844int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000845 u8 port, int block_mcast_loopback,
846 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000847int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000848 enum mlx4_protocol protocol, u64 reg_id);
849
850enum {
851 MLX4_DOMAIN_UVERBS = 0x1000,
852 MLX4_DOMAIN_ETHTOOL = 0x2000,
853 MLX4_DOMAIN_RFS = 0x3000,
854 MLX4_DOMAIN_NIC = 0x5000,
855};
856
857enum mlx4_net_trans_rule_id {
858 MLX4_NET_TRANS_RULE_ID_ETH = 0,
859 MLX4_NET_TRANS_RULE_ID_IB,
860 MLX4_NET_TRANS_RULE_ID_IPV6,
861 MLX4_NET_TRANS_RULE_ID_IPV4,
862 MLX4_NET_TRANS_RULE_ID_TCP,
863 MLX4_NET_TRANS_RULE_ID_UDP,
864 MLX4_NET_TRANS_RULE_NUM, /* should be last */
865};
866
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000867extern const u16 __sw_id_hw[];
868
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000869static inline int map_hw_to_sw_id(u16 header_id)
870{
871
872 int i;
873 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
874 if (header_id == __sw_id_hw[i])
875 return i;
876 }
877 return -EINVAL;
878}
879
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000880enum mlx4_net_trans_promisc_mode {
881 MLX4_FS_PROMISC_NONE = 0,
882 MLX4_FS_PROMISC_UPLINK,
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000883 /* For future use. Not implemented yet */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000884 MLX4_FS_PROMISC_FUNCTION_PORT,
885 MLX4_FS_PROMISC_ALL_MULTI,
886};
887
888struct mlx4_spec_eth {
889 u8 dst_mac[6];
890 u8 dst_mac_msk[6];
891 u8 src_mac[6];
892 u8 src_mac_msk[6];
893 u8 ether_type_enable;
894 __be16 ether_type;
895 __be16 vlan_id_msk;
896 __be16 vlan_id;
897};
898
899struct mlx4_spec_tcp_udp {
900 __be16 dst_port;
901 __be16 dst_port_msk;
902 __be16 src_port;
903 __be16 src_port_msk;
904};
905
906struct mlx4_spec_ipv4 {
907 __be32 dst_ip;
908 __be32 dst_ip_msk;
909 __be32 src_ip;
910 __be32 src_ip_msk;
911};
912
913struct mlx4_spec_ib {
914 __be32 r_qpn;
915 __be32 qpn_msk;
916 u8 dst_gid[16];
917 u8 dst_gid_msk[16];
918};
919
920struct mlx4_spec_list {
921 struct list_head list;
922 enum mlx4_net_trans_rule_id id;
923 union {
924 struct mlx4_spec_eth eth;
925 struct mlx4_spec_ib ib;
926 struct mlx4_spec_ipv4 ipv4;
927 struct mlx4_spec_tcp_udp tcp_udp;
928 };
929};
930
931enum mlx4_net_trans_hw_rule_queue {
932 MLX4_NET_TRANS_Q_FIFO,
933 MLX4_NET_TRANS_Q_LIFO,
934};
935
936struct mlx4_net_trans_rule {
937 struct list_head list;
938 enum mlx4_net_trans_hw_rule_queue queue_mode;
939 bool exclusive;
940 bool allow_loopback;
941 enum mlx4_net_trans_promisc_mode promisc_mode;
942 u8 port;
943 u16 priority;
944 u32 qpn;
945};
946
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000947int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
948 enum mlx4_net_trans_promisc_mode mode);
949int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
950 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000951int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
952int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
953int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
954int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
955int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -0700956
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000957int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
958void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +0000959int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
960int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000961void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +0000962int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
963 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
964int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
965 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +0000966int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
967int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
968 u8 *pg, u16 *ratelimit);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300969int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700970int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
971void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
972
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300973int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
974 int npages, u64 iova, u32 *lkey, u32 *rkey);
975int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
976 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
977int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
978void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
979 u32 *lkey, u32 *rkey);
980int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
981int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000982int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +0000983int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
984 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000985void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300986
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000987int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
988int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
989
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000990int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
991void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
992
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000993int mlx4_flow_attach(struct mlx4_dev *dev,
994 struct mlx4_net_trans_rule *rule, u64 *reg_id);
995int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
996
Jack Morgenstein54679e12012-08-03 08:40:43 +0000997void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
998 int i, int val);
999
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001000int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1001
Jack Morgenstein993c4012012-08-03 08:40:48 +00001002int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1003int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1004int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1005int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1006int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1007enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1008int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1009
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001010void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1011__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001012
Roland Dreier225c7b12007-05-08 18:00:38 -07001013#endif /* MLX4_DEVICE_H */