blob: 810a433ce53234fc35a32c068b0496e122af7951 [file] [log] [blame]
Andrew Victor65dbf342006-04-02 19:18:51 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/at91_mci.c - ATMEL AT91 MCI Driver
Andrew Victor65dbf342006-04-02 19:18:51 +01003 *
4 * Copyright (C) 2005 Cougar Creek Computing Devices Ltd, All Rights Reserved
5 *
6 * Copyright (C) 2006 Malcolm Noyes
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13/*
Andrew Victor99eeb8df2006-12-11 12:40:23 +010014 This is the AT91 MCI driver that has been tested with both MMC cards
Andrew Victor65dbf342006-04-02 19:18:51 +010015 and SD-cards. Boards that support write protect are now supported.
16 The CCAT91SBC001 board does not support SD cards.
17
18 The three entry points are at91_mci_request, at91_mci_set_ios
19 and at91_mci_get_ro.
20
21 SET IOS
22 This configures the device to put it into the correct mode and clock speed
23 required.
24
25 MCI REQUEST
26 MCI request processes the commands sent in the mmc_request structure. This
27 can consist of a processing command and a stop command in the case of
28 multiple block transfers.
29
30 There are three main types of request, commands, reads and writes.
31
32 Commands are straight forward. The command is submitted to the controller and
33 the request function returns. When the controller generates an interrupt to indicate
34 the command is finished, the response to the command are read and the mmc_request_done
35 function called to end the request.
36
37 Reads and writes work in a similar manner to normal commands but involve the PDC (DMA)
38 controller to manage the transfers.
39
40 A read is done from the controller directly to the scatterlist passed in from the request.
Andrew Victor99eeb8df2006-12-11 12:40:23 +010041 Due to a bug in the AT91RM9200 controller, when a read is completed, all the words are byte
42 swapped in the scatterlist buffers. AT91SAM926x are not affected by this bug.
Andrew Victor65dbf342006-04-02 19:18:51 +010043
44 The sequence of read interrupts is: ENDRX, RXBUFF, CMDRDY
45
46 A write is slightly different in that the bytes to write are read from the scatterlist
47 into a dma memory buffer (this is in case the source buffer should be read only). The
48 entire write buffer is then done from this single dma memory buffer.
49
50 The sequence of write interrupts is: ENDTX, TXBUFE, NOTBUSY, CMDRDY
51
52 GET RO
53 Gets the status of the write protect pin, if available.
54*/
55
Andrew Victor65dbf342006-04-02 19:18:51 +010056#include <linux/module.h>
57#include <linux/moduleparam.h>
58#include <linux/init.h>
59#include <linux/ioport.h>
60#include <linux/platform_device.h>
61#include <linux/interrupt.h>
62#include <linux/blkdev.h>
63#include <linux/delay.h>
64#include <linux/err.h>
65#include <linux/dma-mapping.h>
66#include <linux/clk.h>
Andrew Victor93a3ddc2007-02-08 11:31:22 +010067#include <linux/atmel_pdc.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010068
69#include <linux/mmc/host.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010070
71#include <asm/io.h>
72#include <asm/irq.h>
73#include <asm/mach/mmc.h>
74#include <asm/arch/board.h>
Andrew Victor99eeb8df2006-12-11 12:40:23 +010075#include <asm/arch/cpu.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010076#include <asm/arch/gpio.h>
Andrew Victor55d8bae2006-11-30 17:16:43 +010077#include <asm/arch/at91_mci.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010078
79#define DRIVER_NAME "at91_mci"
80
Andrew Victordf05a302006-10-23 14:50:09 +020081#define FL_SENT_COMMAND (1 << 0)
82#define FL_SENT_STOP (1 << 1)
Andrew Victor65dbf342006-04-02 19:18:51 +010083
Andrew Victordf05a302006-10-23 14:50:09 +020084#define AT91_MCI_ERRORS (AT91_MCI_RINDE | AT91_MCI_RDIRE | AT91_MCI_RCRCE \
85 | AT91_MCI_RENDE | AT91_MCI_RTOE | AT91_MCI_DCRCE \
Nicolas Ferre37b758e2007-08-08 12:01:44 +020086 | AT91_MCI_DTOE | AT91_MCI_OVRE | AT91_MCI_UNRE)
Andrew Victor65dbf342006-04-02 19:18:51 +010087
Andrew Victore0b19b82006-10-25 19:42:38 +020088#define at91_mci_read(host, reg) __raw_readl((host)->baseaddr + (reg))
89#define at91_mci_write(host, reg, val) __raw_writel((val), (host)->baseaddr + (reg))
Andrew Victor65dbf342006-04-02 19:18:51 +010090
Andrew Victor65dbf342006-04-02 19:18:51 +010091
92/*
93 * Low level type for this driver
94 */
95struct at91mci_host
96{
97 struct mmc_host *mmc;
98 struct mmc_command *cmd;
99 struct mmc_request *request;
100
Andrew Victore0b19b82006-10-25 19:42:38 +0200101 void __iomem *baseaddr;
Andrew Victor17ea0592006-10-23 14:44:40 +0200102 int irq;
Andrew Victore0b19b82006-10-25 19:42:38 +0200103
Andrew Victor65dbf342006-04-02 19:18:51 +0100104 struct at91_mmc_data *board;
105 int present;
106
Andrew Victor3dd3b032006-10-23 14:46:54 +0200107 struct clk *mci_clk;
108
Andrew Victor65dbf342006-04-02 19:18:51 +0100109 /*
110 * Flag indicating when the command has been sent. This is used to
111 * work out whether or not to send the stop
112 */
113 unsigned int flags;
114 /* flag for current bus settings */
115 u32 bus_mode;
116
117 /* DMA buffer used for transmitting */
118 unsigned int* buffer;
119 dma_addr_t physical_address;
120 unsigned int total_length;
121
122 /* Latest in the scatterlist that has been enabled for transfer, but not freed */
123 int in_use_index;
124
125 /* Latest in the scatterlist that has been enabled for transfer */
126 int transfer_index;
127};
128
129/*
130 * Copy from sg to a dma block - used for transfers
131 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200132static inline void at91_mci_sg_to_dma(struct at91mci_host *host, struct mmc_data *data)
Andrew Victor65dbf342006-04-02 19:18:51 +0100133{
134 unsigned int len, i, size;
135 unsigned *dmabuf = host->buffer;
136
137 size = host->total_length;
138 len = data->sg_len;
139
140 /*
141 * Just loop through all entries. Size might not
142 * be the entire list though so make sure that
143 * we do not transfer too much.
144 */
145 for (i = 0; i < len; i++) {
146 struct scatterlist *sg;
147 int amount;
Andrew Victor65dbf342006-04-02 19:18:51 +0100148 unsigned int *sgbuffer;
149
150 sg = &data->sg[i];
151
152 sgbuffer = kmap_atomic(sg->page, KM_BIO_SRC_IRQ) + sg->offset;
153 amount = min(size, sg->length);
154 size -= amount;
Andrew Victor65dbf342006-04-02 19:18:51 +0100155
Andrew Victor99eeb8df2006-12-11 12:40:23 +0100156 if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */
157 int index;
158
159 for (index = 0; index < (amount / 4); index++)
160 *dmabuf++ = swab32(sgbuffer[index]);
161 }
162 else
163 memcpy(dmabuf, sgbuffer, amount);
Andrew Victor65dbf342006-04-02 19:18:51 +0100164
165 kunmap_atomic(sgbuffer, KM_BIO_SRC_IRQ);
166
167 if (size == 0)
168 break;
169 }
170
171 /*
172 * Check that we didn't get a request to transfer
173 * more data than can fit into the SG list.
174 */
175 BUG_ON(size != 0);
176}
177
178/*
179 * Prepare a dma read
180 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200181static void at91_mci_pre_dma_read(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100182{
183 int i;
184 struct scatterlist *sg;
185 struct mmc_command *cmd;
186 struct mmc_data *data;
187
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100188 pr_debug("pre dma read\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100189
190 cmd = host->cmd;
191 if (!cmd) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100192 pr_debug("no command\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100193 return;
194 }
195
196 data = cmd->data;
197 if (!data) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100198 pr_debug("no data\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100199 return;
200 }
201
202 for (i = 0; i < 2; i++) {
203 /* nothing left to transfer */
204 if (host->transfer_index >= data->sg_len) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100205 pr_debug("Nothing left to transfer (index = %d)\n", host->transfer_index);
Andrew Victor65dbf342006-04-02 19:18:51 +0100206 break;
207 }
208
209 /* Check to see if this needs filling */
210 if (i == 0) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100211 if (at91_mci_read(host, ATMEL_PDC_RCR) != 0) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100212 pr_debug("Transfer active in current\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100213 continue;
214 }
215 }
216 else {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100217 if (at91_mci_read(host, ATMEL_PDC_RNCR) != 0) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100218 pr_debug("Transfer active in next\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100219 continue;
220 }
221 }
222
223 /* Setup the next transfer */
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100224 pr_debug("Using transfer index %d\n", host->transfer_index);
Andrew Victor65dbf342006-04-02 19:18:51 +0100225
226 sg = &data->sg[host->transfer_index++];
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100227 pr_debug("sg = %p\n", sg);
Andrew Victor65dbf342006-04-02 19:18:51 +0100228
229 sg->dma_address = dma_map_page(NULL, sg->page, sg->offset, sg->length, DMA_FROM_DEVICE);
230
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100231 pr_debug("dma address = %08X, length = %d\n", sg->dma_address, sg->length);
Andrew Victor65dbf342006-04-02 19:18:51 +0100232
233 if (i == 0) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100234 at91_mci_write(host, ATMEL_PDC_RPR, sg->dma_address);
235 at91_mci_write(host, ATMEL_PDC_RCR, sg->length / 4);
Andrew Victor65dbf342006-04-02 19:18:51 +0100236 }
237 else {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100238 at91_mci_write(host, ATMEL_PDC_RNPR, sg->dma_address);
239 at91_mci_write(host, ATMEL_PDC_RNCR, sg->length / 4);
Andrew Victor65dbf342006-04-02 19:18:51 +0100240 }
241 }
242
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100243 pr_debug("pre dma read done\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100244}
245
246/*
247 * Handle after a dma read
248 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200249static void at91_mci_post_dma_read(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100250{
251 struct mmc_command *cmd;
252 struct mmc_data *data;
253
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100254 pr_debug("post dma read\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100255
256 cmd = host->cmd;
257 if (!cmd) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100258 pr_debug("no command\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100259 return;
260 }
261
262 data = cmd->data;
263 if (!data) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100264 pr_debug("no data\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100265 return;
266 }
267
268 while (host->in_use_index < host->transfer_index) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100269 struct scatterlist *sg;
270
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100271 pr_debug("finishing index %d\n", host->in_use_index);
Andrew Victor65dbf342006-04-02 19:18:51 +0100272
273 sg = &data->sg[host->in_use_index++];
274
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100275 pr_debug("Unmapping page %08X\n", sg->dma_address);
Andrew Victor65dbf342006-04-02 19:18:51 +0100276
277 dma_unmap_page(NULL, sg->dma_address, sg->length, DMA_FROM_DEVICE);
278
Andrew Victor65dbf342006-04-02 19:18:51 +0100279 data->bytes_xfered += sg->length;
280
Andrew Victor99eeb8df2006-12-11 12:40:23 +0100281 if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */
Nicolas Ferreed99c542007-07-09 14:58:16 +0200282 unsigned int *buffer;
Andrew Victor99eeb8df2006-12-11 12:40:23 +0100283 int index;
Andrew Victor65dbf342006-04-02 19:18:51 +0100284
Nicolas Ferreed99c542007-07-09 14:58:16 +0200285 /* Swap the contents of the buffer */
286 buffer = kmap_atomic(sg->page, KM_BIO_SRC_IRQ) + sg->offset;
287 pr_debug("buffer = %p, length = %d\n", buffer, sg->length);
288
Andrew Victor99eeb8df2006-12-11 12:40:23 +0100289 for (index = 0; index < (sg->length / 4); index++)
290 buffer[index] = swab32(buffer[index]);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200291
292 kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
Andrew Victor65dbf342006-04-02 19:18:51 +0100293 }
Andrew Victor99eeb8df2006-12-11 12:40:23 +0100294
Andrew Victor65dbf342006-04-02 19:18:51 +0100295 flush_dcache_page(sg->page);
296 }
297
298 /* Is there another transfer to trigger? */
299 if (host->transfer_index < data->sg_len)
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200300 at91_mci_pre_dma_read(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100301 else {
Nicolas Ferreed99c542007-07-09 14:58:16 +0200302 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_ENDRX);
Andrew Victore0b19b82006-10-25 19:42:38 +0200303 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_RXBUFF);
Andrew Victor65dbf342006-04-02 19:18:51 +0100304 }
305
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100306 pr_debug("post dma read done\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100307}
308
309/*
310 * Handle transmitted data
311 */
312static void at91_mci_handle_transmitted(struct at91mci_host *host)
313{
314 struct mmc_command *cmd;
315 struct mmc_data *data;
316
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100317 pr_debug("Handling the transmit\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100318
319 /* Disable the transfer */
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100320 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100321
322 /* Now wait for cmd ready */
Andrew Victore0b19b82006-10-25 19:42:38 +0200323 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_TXBUFE);
Andrew Victor65dbf342006-04-02 19:18:51 +0100324
325 cmd = host->cmd;
326 if (!cmd) return;
327
328 data = cmd->data;
329 if (!data) return;
330
Nicolas Ferreed99c542007-07-09 14:58:16 +0200331 if (cmd->data->flags & MMC_DATA_MULTI) {
332 pr_debug("multiple write : wait for BLKE...\n");
333 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_BLKE);
334 } else
335 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
336
Andrew Victor65dbf342006-04-02 19:18:51 +0100337 data->bytes_xfered = host->total_length;
338}
339
Nicolas Ferreed99c542007-07-09 14:58:16 +0200340/*Handle after command sent ready*/
341static int at91_mci_handle_cmdrdy(struct at91mci_host *host)
342{
343 if (!host->cmd)
344 return 1;
345 else if (!host->cmd->data) {
346 if (host->flags & FL_SENT_STOP) {
347 /*After multi block write, we must wait for NOTBUSY*/
348 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
349 } else return 1;
350 } else if (host->cmd->data->flags & MMC_DATA_WRITE) {
351 /*After sendding multi-block-write command, start DMA transfer*/
352 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_TXBUFE);
353 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_BLKE);
354 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
355 }
356
357 /* command not completed, have to wait */
358 return 0;
359}
360
361
Andrew Victor65dbf342006-04-02 19:18:51 +0100362/*
363 * Enable the controller
364 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200365static void at91_mci_enable(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100366{
Nicolas Ferreed99c542007-07-09 14:58:16 +0200367 unsigned int mr;
368
Andrew Victore0b19b82006-10-25 19:42:38 +0200369 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200370 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff);
Andrew Victore0b19b82006-10-25 19:42:38 +0200371 at91_mci_write(host, AT91_MCI_DTOR, AT91_MCI_DTOMUL_1M | AT91_MCI_DTOCYC);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200372 mr = AT91_MCI_PDCMODE | 0x34a;
373
374 if (cpu_is_at91sam9260() || cpu_is_at91sam9263())
375 mr |= AT91_MCI_RDPROOF | AT91_MCI_WRPROOF;
376
377 at91_mci_write(host, AT91_MCI_MR, mr);
Andrew Victor99eeb8df2006-12-11 12:40:23 +0100378
379 /* use Slot A or B (only one at same time) */
380 at91_mci_write(host, AT91_MCI_SDCR, host->board->slot_b);
Andrew Victor65dbf342006-04-02 19:18:51 +0100381}
382
383/*
384 * Disable the controller
385 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200386static void at91_mci_disable(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100387{
Andrew Victore0b19b82006-10-25 19:42:38 +0200388 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS | AT91_MCI_SWRST);
Andrew Victor65dbf342006-04-02 19:18:51 +0100389}
390
391/*
392 * Send a command
Andrew Victor65dbf342006-04-02 19:18:51 +0100393 */
Nicolas Ferreed99c542007-07-09 14:58:16 +0200394static void at91_mci_send_command(struct at91mci_host *host, struct mmc_command *cmd)
Andrew Victor65dbf342006-04-02 19:18:51 +0100395{
396 unsigned int cmdr, mr;
397 unsigned int block_length;
398 struct mmc_data *data = cmd->data;
399
400 unsigned int blocks;
401 unsigned int ier = 0;
402
403 host->cmd = cmd;
404
Nicolas Ferreed99c542007-07-09 14:58:16 +0200405 /* Needed for leaving busy state before CMD1 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200406 if ((at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_RTOE) && (cmd->opcode == 1)) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100407 pr_debug("Clearing timeout\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200408 at91_mci_write(host, AT91_MCI_ARGR, 0);
409 at91_mci_write(host, AT91_MCI_CMDR, AT91_MCI_OPDCMD);
410 while (!(at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_CMDRDY)) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100411 /* spin */
Andrew Victore0b19b82006-10-25 19:42:38 +0200412 pr_debug("Clearing: SR = %08X\n", at91_mci_read(host, AT91_MCI_SR));
Andrew Victor65dbf342006-04-02 19:18:51 +0100413 }
414 }
Nicolas Ferreed99c542007-07-09 14:58:16 +0200415
Andrew Victor65dbf342006-04-02 19:18:51 +0100416 cmdr = cmd->opcode;
417
418 if (mmc_resp_type(cmd) == MMC_RSP_NONE)
419 cmdr |= AT91_MCI_RSPTYP_NONE;
420 else {
421 /* if a response is expected then allow maximum response latancy */
422 cmdr |= AT91_MCI_MAXLAT;
423 /* set 136 bit response for R2, 48 bit response otherwise */
424 if (mmc_resp_type(cmd) == MMC_RSP_R2)
425 cmdr |= AT91_MCI_RSPTYP_136;
426 else
427 cmdr |= AT91_MCI_RSPTYP_48;
428 }
429
430 if (data) {
Russell Kinga3fd4a12006-06-04 17:51:15 +0100431 block_length = data->blksz;
Andrew Victor65dbf342006-04-02 19:18:51 +0100432 blocks = data->blocks;
433
434 /* always set data start - also set direction flag for read */
435 if (data->flags & MMC_DATA_READ)
436 cmdr |= (AT91_MCI_TRDIR | AT91_MCI_TRCMD_START);
437 else if (data->flags & MMC_DATA_WRITE)
438 cmdr |= AT91_MCI_TRCMD_START;
439
440 if (data->flags & MMC_DATA_STREAM)
441 cmdr |= AT91_MCI_TRTYP_STREAM;
442 if (data->flags & MMC_DATA_MULTI)
443 cmdr |= AT91_MCI_TRTYP_MULTIPLE;
444 }
445 else {
446 block_length = 0;
447 blocks = 0;
448 }
449
Marc Pignatb6cedb32007-06-06 20:27:59 +0200450 if (host->flags & FL_SENT_STOP)
Andrew Victor65dbf342006-04-02 19:18:51 +0100451 cmdr |= AT91_MCI_TRCMD_STOP;
452
453 if (host->bus_mode == MMC_BUSMODE_OPENDRAIN)
454 cmdr |= AT91_MCI_OPDCMD;
455
456 /*
457 * Set the arguments and send the command
458 */
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200459 pr_debug("Sending command %d as %08X, arg = %08X, blocks = %d, length = %d (MR = %08X)\n",
Andrew Victore0b19b82006-10-25 19:42:38 +0200460 cmd->opcode, cmdr, cmd->arg, blocks, block_length, at91_mci_read(host, AT91_MCI_MR));
Andrew Victor65dbf342006-04-02 19:18:51 +0100461
462 if (!data) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100463 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS | ATMEL_PDC_RXTDIS);
464 at91_mci_write(host, ATMEL_PDC_RPR, 0);
465 at91_mci_write(host, ATMEL_PDC_RCR, 0);
466 at91_mci_write(host, ATMEL_PDC_RNPR, 0);
467 at91_mci_write(host, ATMEL_PDC_RNCR, 0);
468 at91_mci_write(host, ATMEL_PDC_TPR, 0);
469 at91_mci_write(host, ATMEL_PDC_TCR, 0);
470 at91_mci_write(host, ATMEL_PDC_TNPR, 0);
471 at91_mci_write(host, ATMEL_PDC_TNCR, 0);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200472 ier = AT91_MCI_CMDRDY;
473 } else {
474 /* zero block length and PDC mode */
475 mr = at91_mci_read(host, AT91_MCI_MR) & 0x7fff;
476 at91_mci_write(host, AT91_MCI_MR, mr | (block_length << 16) | AT91_MCI_PDCMODE);
Andrew Victor65dbf342006-04-02 19:18:51 +0100477
Nicolas Ferreed99c542007-07-09 14:58:16 +0200478 /*
479 * Disable the PDC controller
480 */
481 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100482
Nicolas Ferreed99c542007-07-09 14:58:16 +0200483 if (cmdr & AT91_MCI_TRCMD_START) {
484 data->bytes_xfered = 0;
485 host->transfer_index = 0;
486 host->in_use_index = 0;
487 if (cmdr & AT91_MCI_TRDIR) {
488 /*
489 * Handle a read
490 */
491 host->buffer = NULL;
492 host->total_length = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100493
Nicolas Ferreed99c542007-07-09 14:58:16 +0200494 at91_mci_pre_dma_read(host);
495 ier = AT91_MCI_ENDRX /* | AT91_MCI_RXBUFF */;
496 }
497 else {
498 /*
499 * Handle a write
500 */
501 host->total_length = block_length * blocks;
502 host->buffer = dma_alloc_coherent(NULL,
503 host->total_length,
504 &host->physical_address, GFP_KERNEL);
Andrew Victor65dbf342006-04-02 19:18:51 +0100505
Nicolas Ferreed99c542007-07-09 14:58:16 +0200506 at91_mci_sg_to_dma(host, data);
Andrew Victor65dbf342006-04-02 19:18:51 +0100507
Nicolas Ferreed99c542007-07-09 14:58:16 +0200508 pr_debug("Transmitting %d bytes\n", host->total_length);
Andrew Victor65dbf342006-04-02 19:18:51 +0100509
Nicolas Ferreed99c542007-07-09 14:58:16 +0200510 at91_mci_write(host, ATMEL_PDC_TPR, host->physical_address);
511 at91_mci_write(host, ATMEL_PDC_TCR, host->total_length / 4);
512 ier = AT91_MCI_CMDRDY;
513 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100514 }
515 }
516
517 /*
518 * Send the command and then enable the PDC - not the other way round as
519 * the data sheet says
520 */
521
Andrew Victore0b19b82006-10-25 19:42:38 +0200522 at91_mci_write(host, AT91_MCI_ARGR, cmd->arg);
523 at91_mci_write(host, AT91_MCI_CMDR, cmdr);
Andrew Victor65dbf342006-04-02 19:18:51 +0100524
525 if (cmdr & AT91_MCI_TRCMD_START) {
526 if (cmdr & AT91_MCI_TRDIR)
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100527 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
Andrew Victor65dbf342006-04-02 19:18:51 +0100528 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100529
Nicolas Ferreed99c542007-07-09 14:58:16 +0200530 /* Enable selected interrupts */
Andrew Victordf05a302006-10-23 14:50:09 +0200531 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_ERRORS | ier);
Andrew Victor65dbf342006-04-02 19:18:51 +0100532}
533
534/*
535 * Process the next step in the request
536 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200537static void at91_mci_process_next(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100538{
539 if (!(host->flags & FL_SENT_COMMAND)) {
540 host->flags |= FL_SENT_COMMAND;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200541 at91_mci_send_command(host, host->request->cmd);
Andrew Victor65dbf342006-04-02 19:18:51 +0100542 }
543 else if ((!(host->flags & FL_SENT_STOP)) && host->request->stop) {
544 host->flags |= FL_SENT_STOP;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200545 at91_mci_send_command(host, host->request->stop);
Andrew Victor65dbf342006-04-02 19:18:51 +0100546 }
547 else
548 mmc_request_done(host->mmc, host->request);
549}
550
551/*
552 * Handle a command that has been completed
553 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200554static void at91_mci_completed_command(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100555{
556 struct mmc_command *cmd = host->cmd;
557 unsigned int status;
558
Andrew Victore0b19b82006-10-25 19:42:38 +0200559 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff);
Andrew Victor65dbf342006-04-02 19:18:51 +0100560
Andrew Victore0b19b82006-10-25 19:42:38 +0200561 cmd->resp[0] = at91_mci_read(host, AT91_MCI_RSPR(0));
562 cmd->resp[1] = at91_mci_read(host, AT91_MCI_RSPR(1));
563 cmd->resp[2] = at91_mci_read(host, AT91_MCI_RSPR(2));
564 cmd->resp[3] = at91_mci_read(host, AT91_MCI_RSPR(3));
Andrew Victor65dbf342006-04-02 19:18:51 +0100565
566 if (host->buffer) {
567 dma_free_coherent(NULL, host->total_length, host->buffer, host->physical_address);
568 host->buffer = NULL;
569 }
570
Andrew Victore0b19b82006-10-25 19:42:38 +0200571 status = at91_mci_read(host, AT91_MCI_SR);
Andrew Victor65dbf342006-04-02 19:18:51 +0100572
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100573 pr_debug("Status = %08X [%08X %08X %08X %08X]\n",
Andrew Victor65dbf342006-04-02 19:18:51 +0100574 status, cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
575
576 if (status & (AT91_MCI_RINDE | AT91_MCI_RDIRE | AT91_MCI_RCRCE |
577 AT91_MCI_RENDE | AT91_MCI_RTOE | AT91_MCI_DCRCE |
578 AT91_MCI_DTOE | AT91_MCI_OVRE | AT91_MCI_UNRE)) {
Marc Pignatb6cedb32007-06-06 20:27:59 +0200579 if ((status & AT91_MCI_RCRCE) && !(mmc_resp_type(cmd) & MMC_RSP_CRC)) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200580 cmd->error = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100581 }
582 else {
583 if (status & (AT91_MCI_RTOE | AT91_MCI_DTOE))
Pierre Ossman17b04292007-07-22 22:18:46 +0200584 cmd->error = -ETIMEDOUT;
Andrew Victor65dbf342006-04-02 19:18:51 +0100585 else if (status & (AT91_MCI_RCRCE | AT91_MCI_DCRCE))
Pierre Ossman17b04292007-07-22 22:18:46 +0200586 cmd->error = -EILSEQ;
Andrew Victor65dbf342006-04-02 19:18:51 +0100587 else
Pierre Ossman17b04292007-07-22 22:18:46 +0200588 cmd->error = -EIO;
Andrew Victor65dbf342006-04-02 19:18:51 +0100589
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100590 pr_debug("Error detected and set to %d (cmd = %d, retries = %d)\n",
Andrew Victor65dbf342006-04-02 19:18:51 +0100591 cmd->error, cmd->opcode, cmd->retries);
592 }
593 }
594 else
Pierre Ossman17b04292007-07-22 22:18:46 +0200595 cmd->error = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100596
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200597 at91_mci_process_next(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100598}
599
600/*
601 * Handle an MMC request
602 */
603static void at91_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
604{
605 struct at91mci_host *host = mmc_priv(mmc);
606 host->request = mrq;
607 host->flags = 0;
608
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200609 at91_mci_process_next(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100610}
611
612/*
613 * Set the IOS
614 */
615static void at91_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
616{
617 int clkdiv;
618 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor3dd3b032006-10-23 14:46:54 +0200619 unsigned long at91_master_clock = clk_get_rate(host->mci_clk);
Andrew Victor65dbf342006-04-02 19:18:51 +0100620
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100621 host->bus_mode = ios->bus_mode;
Andrew Victor65dbf342006-04-02 19:18:51 +0100622
623 if (ios->clock == 0) {
624 /* Disable the MCI controller */
Andrew Victore0b19b82006-10-25 19:42:38 +0200625 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100626 clkdiv = 0;
627 }
628 else {
629 /* Enable the MCI controller */
Andrew Victore0b19b82006-10-25 19:42:38 +0200630 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
Andrew Victor65dbf342006-04-02 19:18:51 +0100631
632 if ((at91_master_clock % (ios->clock * 2)) == 0)
633 clkdiv = ((at91_master_clock / ios->clock) / 2) - 1;
634 else
635 clkdiv = (at91_master_clock / ios->clock) / 2;
636
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100637 pr_debug("clkdiv = %d. mcck = %ld\n", clkdiv,
Andrew Victor65dbf342006-04-02 19:18:51 +0100638 at91_master_clock / (2 * (clkdiv + 1)));
639 }
640 if (ios->bus_width == MMC_BUS_WIDTH_4 && host->board->wire4) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100641 pr_debug("MMC: Setting controller bus width to 4\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200642 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) | AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100643 }
644 else {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100645 pr_debug("MMC: Setting controller bus width to 1\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200646 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100647 }
648
649 /* Set the clock divider */
Andrew Victore0b19b82006-10-25 19:42:38 +0200650 at91_mci_write(host, AT91_MCI_MR, (at91_mci_read(host, AT91_MCI_MR) & ~AT91_MCI_CLKDIV) | clkdiv);
Andrew Victor65dbf342006-04-02 19:18:51 +0100651
652 /* maybe switch power to the card */
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100653 if (host->board->vcc_pin) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100654 switch (ios->power_mode) {
655 case MMC_POWER_OFF:
Andrew Victor99eeb8df2006-12-11 12:40:23 +0100656 at91_set_gpio_value(host->board->vcc_pin, 0);
Andrew Victor65dbf342006-04-02 19:18:51 +0100657 break;
658 case MMC_POWER_UP:
659 case MMC_POWER_ON:
Andrew Victor99eeb8df2006-12-11 12:40:23 +0100660 at91_set_gpio_value(host->board->vcc_pin, 1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100661 break;
662 }
663 }
664}
665
666/*
667 * Handle an interrupt
668 */
David Howells7d12e782006-10-05 14:55:46 +0100669static irqreturn_t at91_mci_irq(int irq, void *devid)
Andrew Victor65dbf342006-04-02 19:18:51 +0100670{
671 struct at91mci_host *host = devid;
672 int completed = 0;
Andrew Victordf05a302006-10-23 14:50:09 +0200673 unsigned int int_status, int_mask;
Andrew Victor65dbf342006-04-02 19:18:51 +0100674
Andrew Victore0b19b82006-10-25 19:42:38 +0200675 int_status = at91_mci_read(host, AT91_MCI_SR);
Andrew Victordf05a302006-10-23 14:50:09 +0200676 int_mask = at91_mci_read(host, AT91_MCI_IMR);
Nicolas Ferre37b758e2007-08-08 12:01:44 +0200677
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200678 pr_debug("MCI irq: status = %08X, %08X, %08X\n", int_status, int_mask,
Andrew Victordf05a302006-10-23 14:50:09 +0200679 int_status & int_mask);
Nicolas Ferre37b758e2007-08-08 12:01:44 +0200680
Andrew Victordf05a302006-10-23 14:50:09 +0200681 int_status = int_status & int_mask;
Andrew Victor65dbf342006-04-02 19:18:51 +0100682
Andrew Victordf05a302006-10-23 14:50:09 +0200683 if (int_status & AT91_MCI_ERRORS) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100684 completed = 1;
Nicolas Ferre37b758e2007-08-08 12:01:44 +0200685
Andrew Victordf05a302006-10-23 14:50:09 +0200686 if (int_status & AT91_MCI_UNRE)
687 pr_debug("MMC: Underrun error\n");
688 if (int_status & AT91_MCI_OVRE)
689 pr_debug("MMC: Overrun error\n");
690 if (int_status & AT91_MCI_DTOE)
691 pr_debug("MMC: Data timeout\n");
692 if (int_status & AT91_MCI_DCRCE)
693 pr_debug("MMC: CRC error in data\n");
694 if (int_status & AT91_MCI_RTOE)
695 pr_debug("MMC: Response timeout\n");
696 if (int_status & AT91_MCI_RENDE)
697 pr_debug("MMC: Response end bit error\n");
698 if (int_status & AT91_MCI_RCRCE)
699 pr_debug("MMC: Response CRC error\n");
700 if (int_status & AT91_MCI_RDIRE)
701 pr_debug("MMC: Response direction error\n");
702 if (int_status & AT91_MCI_RINDE)
703 pr_debug("MMC: Response index error\n");
704 } else {
705 /* Only continue processing if no errors */
Andrew Victor65dbf342006-04-02 19:18:51 +0100706
Andrew Victor65dbf342006-04-02 19:18:51 +0100707 if (int_status & AT91_MCI_TXBUFE) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100708 pr_debug("TX buffer empty\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100709 at91_mci_handle_transmitted(host);
710 }
711
Nicolas Ferreed99c542007-07-09 14:58:16 +0200712 if (int_status & AT91_MCI_ENDRX) {
713 pr_debug("ENDRX\n");
714 at91_mci_post_dma_read(host);
715 }
716
Andrew Victor65dbf342006-04-02 19:18:51 +0100717 if (int_status & AT91_MCI_RXBUFF) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100718 pr_debug("RX buffer full\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200719 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
720 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_RXBUFF | AT91_MCI_ENDRX);
721 completed = 1;
Andrew Victor65dbf342006-04-02 19:18:51 +0100722 }
723
Andrew Victordf05a302006-10-23 14:50:09 +0200724 if (int_status & AT91_MCI_ENDTX)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100725 pr_debug("Transmit has ended\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100726
Andrew Victor65dbf342006-04-02 19:18:51 +0100727 if (int_status & AT91_MCI_NOTBUSY) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100728 pr_debug("Card is ready\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200729 completed = 1;
Andrew Victor65dbf342006-04-02 19:18:51 +0100730 }
731
Andrew Victordf05a302006-10-23 14:50:09 +0200732 if (int_status & AT91_MCI_DTIP)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100733 pr_debug("Data transfer in progress\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100734
Nicolas Ferreed99c542007-07-09 14:58:16 +0200735 if (int_status & AT91_MCI_BLKE) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100736 pr_debug("Block transfer has ended\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200737 completed = 1;
738 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100739
Andrew Victordf05a302006-10-23 14:50:09 +0200740 if (int_status & AT91_MCI_TXRDY)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100741 pr_debug("Ready to transmit\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100742
Andrew Victordf05a302006-10-23 14:50:09 +0200743 if (int_status & AT91_MCI_RXRDY)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100744 pr_debug("Ready to receive\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100745
746 if (int_status & AT91_MCI_CMDRDY) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100747 pr_debug("Command ready\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200748 completed = at91_mci_handle_cmdrdy(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100749 }
750 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100751
752 if (completed) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100753 pr_debug("Completed command\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200754 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff);
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200755 at91_mci_completed_command(host);
Andrew Victordf05a302006-10-23 14:50:09 +0200756 } else
757 at91_mci_write(host, AT91_MCI_IDR, int_status);
Andrew Victor65dbf342006-04-02 19:18:51 +0100758
759 return IRQ_HANDLED;
760}
761
David Howells7d12e782006-10-05 14:55:46 +0100762static irqreturn_t at91_mmc_det_irq(int irq, void *_host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100763{
764 struct at91mci_host *host = _host;
765 int present = !at91_get_gpio_value(irq);
766
767 /*
768 * we expect this irq on both insert and remove,
769 * and use a short delay to debounce.
770 */
771 if (present != host->present) {
772 host->present = present;
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100773 pr_debug("%s: card %s\n", mmc_hostname(host->mmc),
Andrew Victor65dbf342006-04-02 19:18:51 +0100774 present ? "insert" : "remove");
775 if (!present) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100776 pr_debug("****** Resetting SD-card bus width ******\n");
Andrew Victor99eeb8df2006-12-11 12:40:23 +0100777 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100778 }
779 mmc_detect_change(host->mmc, msecs_to_jiffies(100));
780 }
781 return IRQ_HANDLED;
782}
783
David Brownella26b4982006-12-26 14:45:26 -0800784static int at91_mci_get_ro(struct mmc_host *mmc)
Andrew Victor65dbf342006-04-02 19:18:51 +0100785{
786 int read_only = 0;
787 struct at91mci_host *host = mmc_priv(mmc);
788
789 if (host->board->wp_pin) {
790 read_only = at91_get_gpio_value(host->board->wp_pin);
791 printk(KERN_WARNING "%s: card is %s\n", mmc_hostname(mmc),
792 (read_only ? "read-only" : "read-write") );
793 }
794 else {
795 printk(KERN_WARNING "%s: host does not support reading read-only "
796 "switch. Assuming write-enable.\n", mmc_hostname(mmc));
797 }
798 return read_only;
799}
800
David Brownellab7aefd2006-11-12 17:55:30 -0800801static const struct mmc_host_ops at91_mci_ops = {
Andrew Victor65dbf342006-04-02 19:18:51 +0100802 .request = at91_mci_request,
803 .set_ios = at91_mci_set_ios,
804 .get_ro = at91_mci_get_ro,
805};
806
807/*
808 * Probe for the device
809 */
David Brownella26b4982006-12-26 14:45:26 -0800810static int __init at91_mci_probe(struct platform_device *pdev)
Andrew Victor65dbf342006-04-02 19:18:51 +0100811{
812 struct mmc_host *mmc;
813 struct at91mci_host *host;
Andrew Victor17ea0592006-10-23 14:44:40 +0200814 struct resource *res;
Andrew Victor65dbf342006-04-02 19:18:51 +0100815 int ret;
816
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100817 pr_debug("Probe MCI devices\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100818
Andrew Victor17ea0592006-10-23 14:44:40 +0200819 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
820 if (!res)
821 return -ENXIO;
822
823 if (!request_mem_region(res->start, res->end - res->start + 1, DRIVER_NAME))
824 return -EBUSY;
825
Andrew Victor65dbf342006-04-02 19:18:51 +0100826 mmc = mmc_alloc_host(sizeof(struct at91mci_host), &pdev->dev);
827 if (!mmc) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100828 pr_debug("Failed to allocate mmc host\n");
Andrew Victor17ea0592006-10-23 14:44:40 +0200829 release_mem_region(res->start, res->end - res->start + 1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100830 return -ENOMEM;
831 }
832
833 mmc->ops = &at91_mci_ops;
834 mmc->f_min = 375000;
835 mmc->f_max = 25000000;
836 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Russell King42431ac2006-09-24 10:44:09 +0100837 mmc->caps = MMC_CAP_BYTEBLOCK;
Andrew Victor65dbf342006-04-02 19:18:51 +0100838
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +0100839 mmc->max_blk_size = 4095;
Pierre Ossman55db8902006-11-21 17:55:45 +0100840 mmc->max_blk_count = mmc->max_req_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +0100841
Andrew Victor65dbf342006-04-02 19:18:51 +0100842 host = mmc_priv(mmc);
843 host->mmc = mmc;
844 host->buffer = NULL;
845 host->bus_mode = 0;
846 host->board = pdev->dev.platform_data;
847 if (host->board->wire4) {
Nicolas Ferreed99c542007-07-09 14:58:16 +0200848 if (cpu_is_at91sam9260() || cpu_is_at91sam9263())
849 mmc->caps |= MMC_CAP_4_BIT_DATA;
850 else
851 printk("AT91 MMC: 4 wire bus mode not supported"
852 " - using 1 wire\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100853 }
854
855 /*
856 * Get Clock
857 */
Andrew Victor3dd3b032006-10-23 14:46:54 +0200858 host->mci_clk = clk_get(&pdev->dev, "mci_clk");
859 if (IS_ERR(host->mci_clk)) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100860 printk(KERN_ERR "AT91 MMC: no clock defined.\n");
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100861 mmc_free_host(mmc);
Andrew Victor17ea0592006-10-23 14:44:40 +0200862 release_mem_region(res->start, res->end - res->start + 1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100863 return -ENODEV;
864 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100865
Andrew Victor17ea0592006-10-23 14:44:40 +0200866 /*
867 * Map I/O region
868 */
869 host->baseaddr = ioremap(res->start, res->end - res->start + 1);
870 if (!host->baseaddr) {
Andrew Victor3dd3b032006-10-23 14:46:54 +0200871 clk_put(host->mci_clk);
Andrew Victor17ea0592006-10-23 14:44:40 +0200872 mmc_free_host(mmc);
873 release_mem_region(res->start, res->end - res->start + 1);
874 return -ENOMEM;
875 }
Andrew Victore0b19b82006-10-25 19:42:38 +0200876
877 /*
878 * Reset hardware
879 */
Andrew Victor3dd3b032006-10-23 14:46:54 +0200880 clk_enable(host->mci_clk); /* Enable the peripheral clock */
Andrew Victore0b19b82006-10-25 19:42:38 +0200881 at91_mci_disable(host);
882 at91_mci_enable(host);
883
Andrew Victor65dbf342006-04-02 19:18:51 +0100884 /*
885 * Allocate the MCI interrupt
886 */
Andrew Victor17ea0592006-10-23 14:44:40 +0200887 host->irq = platform_get_irq(pdev, 0);
888 ret = request_irq(host->irq, at91_mci_irq, IRQF_SHARED, DRIVER_NAME, host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100889 if (ret) {
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200890 printk(KERN_ERR "AT91 MMC: Failed to request MCI interrupt\n");
Andrew Victor3dd3b032006-10-23 14:46:54 +0200891 clk_disable(host->mci_clk);
892 clk_put(host->mci_clk);
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100893 mmc_free_host(mmc);
Andrew Victor17ea0592006-10-23 14:44:40 +0200894 iounmap(host->baseaddr);
895 release_mem_region(res->start, res->end - res->start + 1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100896 return ret;
897 }
898
899 platform_set_drvdata(pdev, mmc);
900
901 /*
902 * Add host to MMC layer
903 */
Marc Pignat63b66432007-07-16 11:07:02 +0200904 if (host->board->det_pin) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100905 host->present = !at91_get_gpio_value(host->board->det_pin);
Marc Pignat63b66432007-07-16 11:07:02 +0200906 device_init_wakeup(&pdev->dev, 1);
907 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100908 else
909 host->present = -1;
910
911 mmc_add_host(mmc);
912
913 /*
914 * monitor card insertion/removal if we can
915 */
916 if (host->board->det_pin) {
917 ret = request_irq(host->board->det_pin, at91_mmc_det_irq,
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100918 0, DRIVER_NAME, host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100919 if (ret)
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200920 printk(KERN_ERR "AT91 MMC: Couldn't allocate MMC detect irq\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100921 }
922
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200923 pr_debug("Added MCI driver\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100924
925 return 0;
926}
927
928/*
929 * Remove a device
930 */
David Brownella26b4982006-12-26 14:45:26 -0800931static int __exit at91_mci_remove(struct platform_device *pdev)
Andrew Victor65dbf342006-04-02 19:18:51 +0100932{
933 struct mmc_host *mmc = platform_get_drvdata(pdev);
934 struct at91mci_host *host;
Andrew Victor17ea0592006-10-23 14:44:40 +0200935 struct resource *res;
Andrew Victor65dbf342006-04-02 19:18:51 +0100936
937 if (!mmc)
938 return -1;
939
940 host = mmc_priv(mmc);
941
Anti Sulline0cda542007-08-30 16:15:16 +0200942 if (host->board->det_pin) {
Marc Pignat63b66432007-07-16 11:07:02 +0200943 device_init_wakeup(&pdev->dev, 0);
Andrew Victor65dbf342006-04-02 19:18:51 +0100944 free_irq(host->board->det_pin, host);
945 cancel_delayed_work(&host->mmc->detect);
946 }
947
Andrew Victore0b19b82006-10-25 19:42:38 +0200948 at91_mci_disable(host);
Andrew Victor17ea0592006-10-23 14:44:40 +0200949 mmc_remove_host(mmc);
950 free_irq(host->irq, host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100951
Andrew Victor3dd3b032006-10-23 14:46:54 +0200952 clk_disable(host->mci_clk); /* Disable the peripheral clock */
953 clk_put(host->mci_clk);
Andrew Victor65dbf342006-04-02 19:18:51 +0100954
Andrew Victor17ea0592006-10-23 14:44:40 +0200955 iounmap(host->baseaddr);
956 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
957 release_mem_region(res->start, res->end - res->start + 1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100958
Andrew Victor17ea0592006-10-23 14:44:40 +0200959 mmc_free_host(mmc);
960 platform_set_drvdata(pdev, NULL);
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100961 pr_debug("MCI Removed\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100962
963 return 0;
964}
965
966#ifdef CONFIG_PM
967static int at91_mci_suspend(struct platform_device *pdev, pm_message_t state)
968{
969 struct mmc_host *mmc = platform_get_drvdata(pdev);
Marc Pignat63b66432007-07-16 11:07:02 +0200970 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor65dbf342006-04-02 19:18:51 +0100971 int ret = 0;
972
Anti Sulline0cda542007-08-30 16:15:16 +0200973 if (host->board->det_pin && device_may_wakeup(&pdev->dev))
Marc Pignat63b66432007-07-16 11:07:02 +0200974 enable_irq_wake(host->board->det_pin);
975
Andrew Victor65dbf342006-04-02 19:18:51 +0100976 if (mmc)
977 ret = mmc_suspend_host(mmc, state);
978
979 return ret;
980}
981
982static int at91_mci_resume(struct platform_device *pdev)
983{
984 struct mmc_host *mmc = platform_get_drvdata(pdev);
Marc Pignat63b66432007-07-16 11:07:02 +0200985 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor65dbf342006-04-02 19:18:51 +0100986 int ret = 0;
987
Anti Sulline0cda542007-08-30 16:15:16 +0200988 if (host->board->det_pin && device_may_wakeup(&pdev->dev))
Marc Pignat63b66432007-07-16 11:07:02 +0200989 disable_irq_wake(host->board->det_pin);
990
Andrew Victor65dbf342006-04-02 19:18:51 +0100991 if (mmc)
992 ret = mmc_resume_host(mmc);
993
994 return ret;
995}
996#else
997#define at91_mci_suspend NULL
998#define at91_mci_resume NULL
999#endif
1000
1001static struct platform_driver at91_mci_driver = {
David Brownella26b4982006-12-26 14:45:26 -08001002 .remove = __exit_p(at91_mci_remove),
Andrew Victor65dbf342006-04-02 19:18:51 +01001003 .suspend = at91_mci_suspend,
1004 .resume = at91_mci_resume,
1005 .driver = {
1006 .name = DRIVER_NAME,
1007 .owner = THIS_MODULE,
1008 },
1009};
1010
1011static int __init at91_mci_init(void)
1012{
David Brownella26b4982006-12-26 14:45:26 -08001013 return platform_driver_probe(&at91_mci_driver, at91_mci_probe);
Andrew Victor65dbf342006-04-02 19:18:51 +01001014}
1015
1016static void __exit at91_mci_exit(void)
1017{
1018 platform_driver_unregister(&at91_mci_driver);
1019}
1020
1021module_init(at91_mci_init);
1022module_exit(at91_mci_exit);
1023
1024MODULE_DESCRIPTION("AT91 Multimedia Card Interface driver");
1025MODULE_AUTHOR("Nick Randell");
1026MODULE_LICENSE("GPL");