blob: a4a1b369853b7bf5d112fd93fc738d8224b4cbb1 [file] [log] [blame]
Joerg Roedeldb3c33c2011-09-27 15:57:13 +02001/*
2 * drivers/pci/ats.c
3 *
4 * Copyright (C) 2009 Intel Corporation, Yu Zhao <yu.zhao@intel.com>
Joerg Roedelc320b972011-09-27 15:57:15 +02005 * Copyright (C) 2011 Advanced Micro Devices,
Joerg Roedeldb3c33c2011-09-27 15:57:13 +02006 *
7 * PCI Express I/O Virtualization (IOV) support.
8 * Address Translation Service 1.0
Joerg Roedelc320b972011-09-27 15:57:15 +02009 * Page Request Interface added by Joerg Roedel <joerg.roedel@amd.com>
Joerg Roedel086ac112011-09-27 15:57:16 +020010 * PASID support added by Joerg Roedel <joerg.roedel@amd.com>
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020011 */
12
Paul Gortmaker363c75d2011-05-27 09:37:25 -040013#include <linux/export.h>
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020014#include <linux/pci-ats.h>
15#include <linux/pci.h>
James Bottomley8c451942011-11-29 19:20:23 +000016#include <linux/slab.h>
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020017
18#include "pci.h"
19
20static int ats_alloc_one(struct pci_dev *dev, int ps)
21{
22 int pos;
23 u16 cap;
24 struct pci_ats *ats;
25
26 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ATS);
27 if (!pos)
28 return -ENODEV;
29
30 ats = kzalloc(sizeof(*ats), GFP_KERNEL);
31 if (!ats)
32 return -ENOMEM;
33
34 ats->pos = pos;
35 ats->stu = ps;
36 pci_read_config_word(dev, pos + PCI_ATS_CAP, &cap);
37 ats->qdep = PCI_ATS_CAP_QDEP(cap) ? PCI_ATS_CAP_QDEP(cap) :
38 PCI_ATS_MAX_QDEP;
39 dev->ats = ats;
40
41 return 0;
42}
43
44static void ats_free_one(struct pci_dev *dev)
45{
46 kfree(dev->ats);
47 dev->ats = NULL;
48}
49
50/**
51 * pci_enable_ats - enable the ATS capability
52 * @dev: the PCI device
53 * @ps: the IOMMU page shift
54 *
55 * Returns 0 on success, or negative on failure.
56 */
57int pci_enable_ats(struct pci_dev *dev, int ps)
58{
59 int rc;
60 u16 ctrl;
61
62 BUG_ON(dev->ats && dev->ats->is_enabled);
63
64 if (ps < PCI_ATS_MIN_STU)
65 return -EINVAL;
66
67 if (dev->is_physfn || dev->is_virtfn) {
68 struct pci_dev *pdev = dev->is_physfn ? dev : dev->physfn;
69
70 mutex_lock(&pdev->sriov->lock);
71 if (pdev->ats)
72 rc = pdev->ats->stu == ps ? 0 : -EINVAL;
73 else
74 rc = ats_alloc_one(pdev, ps);
75
76 if (!rc)
77 pdev->ats->ref_cnt++;
78 mutex_unlock(&pdev->sriov->lock);
79 if (rc)
80 return rc;
81 }
82
83 if (!dev->is_physfn) {
84 rc = ats_alloc_one(dev, ps);
85 if (rc)
86 return rc;
87 }
88
89 ctrl = PCI_ATS_CTRL_ENABLE;
90 if (!dev->is_virtfn)
91 ctrl |= PCI_ATS_CTRL_STU(ps - PCI_ATS_MIN_STU);
92 pci_write_config_word(dev, dev->ats->pos + PCI_ATS_CTRL, ctrl);
93
94 dev->ats->is_enabled = 1;
95
96 return 0;
97}
Joerg Roedeld4c06362011-09-27 15:57:14 +020098EXPORT_SYMBOL_GPL(pci_enable_ats);
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020099
100/**
101 * pci_disable_ats - disable the ATS capability
102 * @dev: the PCI device
103 */
104void pci_disable_ats(struct pci_dev *dev)
105{
106 u16 ctrl;
107
108 BUG_ON(!dev->ats || !dev->ats->is_enabled);
109
110 pci_read_config_word(dev, dev->ats->pos + PCI_ATS_CTRL, &ctrl);
111 ctrl &= ~PCI_ATS_CTRL_ENABLE;
112 pci_write_config_word(dev, dev->ats->pos + PCI_ATS_CTRL, ctrl);
113
114 dev->ats->is_enabled = 0;
115
116 if (dev->is_physfn || dev->is_virtfn) {
117 struct pci_dev *pdev = dev->is_physfn ? dev : dev->physfn;
118
119 mutex_lock(&pdev->sriov->lock);
120 pdev->ats->ref_cnt--;
121 if (!pdev->ats->ref_cnt)
122 ats_free_one(pdev);
123 mutex_unlock(&pdev->sriov->lock);
124 }
125
126 if (!dev->is_physfn)
127 ats_free_one(dev);
128}
Joerg Roedeld4c06362011-09-27 15:57:14 +0200129EXPORT_SYMBOL_GPL(pci_disable_ats);
Joerg Roedeldb3c33c2011-09-27 15:57:13 +0200130
Hao, Xudong1900ca12011-12-17 21:24:40 +0800131void pci_restore_ats_state(struct pci_dev *dev)
132{
133 u16 ctrl;
134
135 if (!pci_ats_enabled(dev))
136 return;
137 if (!pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ATS))
138 BUG();
139
140 ctrl = PCI_ATS_CTRL_ENABLE;
141 if (!dev->is_virtfn)
142 ctrl |= PCI_ATS_CTRL_STU(dev->ats->stu - PCI_ATS_MIN_STU);
143
144 pci_write_config_word(dev, dev->ats->pos + PCI_ATS_CTRL, ctrl);
145}
146EXPORT_SYMBOL_GPL(pci_restore_ats_state);
147
Joerg Roedeldb3c33c2011-09-27 15:57:13 +0200148/**
149 * pci_ats_queue_depth - query the ATS Invalidate Queue Depth
150 * @dev: the PCI device
151 *
152 * Returns the queue depth on success, or negative on failure.
153 *
154 * The ATS spec uses 0 in the Invalidate Queue Depth field to
155 * indicate that the function can accept 32 Invalidate Request.
156 * But here we use the `real' values (i.e. 1~32) for the Queue
157 * Depth; and 0 indicates the function shares the Queue with
158 * other functions (doesn't exclusively own a Queue).
159 */
160int pci_ats_queue_depth(struct pci_dev *dev)
161{
162 int pos;
163 u16 cap;
164
165 if (dev->is_virtfn)
166 return 0;
167
168 if (dev->ats)
169 return dev->ats->qdep;
170
171 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ATS);
172 if (!pos)
173 return -ENODEV;
174
175 pci_read_config_word(dev, pos + PCI_ATS_CAP, &cap);
176
177 return PCI_ATS_CAP_QDEP(cap) ? PCI_ATS_CAP_QDEP(cap) :
178 PCI_ATS_MAX_QDEP;
179}
Joerg Roedeld4c06362011-09-27 15:57:14 +0200180EXPORT_SYMBOL_GPL(pci_ats_queue_depth);
Joerg Roedelc320b972011-09-27 15:57:15 +0200181
182#ifdef CONFIG_PCI_PRI
183/**
184 * pci_enable_pri - Enable PRI capability
185 * @ pdev: PCI device structure
186 *
187 * Returns 0 on success, negative value on error
188 */
189int pci_enable_pri(struct pci_dev *pdev, u32 reqs)
190{
191 u16 control, status;
192 u32 max_requests;
193 int pos;
194
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600195 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc320b972011-09-27 15:57:15 +0200196 if (!pos)
197 return -EINVAL;
198
199 pci_read_config_word(pdev, pos + PCI_PRI_CONTROL_OFF, &control);
200 pci_read_config_word(pdev, pos + PCI_PRI_STATUS_OFF, &status);
201 if ((control & PCI_PRI_ENABLE) || !(status & PCI_PRI_STATUS_STOPPED))
202 return -EBUSY;
203
204 pci_read_config_dword(pdev, pos + PCI_PRI_MAX_REQ_OFF, &max_requests);
205 reqs = min(max_requests, reqs);
206 pci_write_config_dword(pdev, pos + PCI_PRI_ALLOC_REQ_OFF, reqs);
207
208 control |= PCI_PRI_ENABLE;
209 pci_write_config_word(pdev, pos + PCI_PRI_CONTROL_OFF, control);
210
211 return 0;
212}
213EXPORT_SYMBOL_GPL(pci_enable_pri);
214
215/**
216 * pci_disable_pri - Disable PRI capability
217 * @pdev: PCI device structure
218 *
219 * Only clears the enabled-bit, regardless of its former value
220 */
221void pci_disable_pri(struct pci_dev *pdev)
222{
223 u16 control;
224 int pos;
225
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600226 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc320b972011-09-27 15:57:15 +0200227 if (!pos)
228 return;
229
230 pci_read_config_word(pdev, pos + PCI_PRI_CONTROL_OFF, &control);
231 control &= ~PCI_PRI_ENABLE;
232 pci_write_config_word(pdev, pos + PCI_PRI_CONTROL_OFF, control);
233}
234EXPORT_SYMBOL_GPL(pci_disable_pri);
235
236/**
237 * pci_pri_enabled - Checks if PRI capability is enabled
238 * @pdev: PCI device structure
239 *
240 * Returns true if PRI is enabled on the device, false otherwise
241 */
242bool pci_pri_enabled(struct pci_dev *pdev)
243{
244 u16 control;
245 int pos;
246
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600247 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc320b972011-09-27 15:57:15 +0200248 if (!pos)
249 return false;
250
251 pci_read_config_word(pdev, pos + PCI_PRI_CONTROL_OFF, &control);
252
253 return (control & PCI_PRI_ENABLE) ? true : false;
254}
255EXPORT_SYMBOL_GPL(pci_pri_enabled);
256
257/**
258 * pci_reset_pri - Resets device's PRI state
259 * @pdev: PCI device structure
260 *
261 * The PRI capability must be disabled before this function is called.
262 * Returns 0 on success, negative value on error.
263 */
264int pci_reset_pri(struct pci_dev *pdev)
265{
266 u16 control;
267 int pos;
268
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600269 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc320b972011-09-27 15:57:15 +0200270 if (!pos)
271 return -EINVAL;
272
273 pci_read_config_word(pdev, pos + PCI_PRI_CONTROL_OFF, &control);
274 if (control & PCI_PRI_ENABLE)
275 return -EBUSY;
276
277 control |= PCI_PRI_RESET;
278
279 pci_write_config_word(pdev, pos + PCI_PRI_CONTROL_OFF, control);
280
281 return 0;
282}
283EXPORT_SYMBOL_GPL(pci_reset_pri);
284
285/**
286 * pci_pri_stopped - Checks whether the PRI capability is stopped
287 * @pdev: PCI device structure
288 *
289 * Returns true if the PRI capability on the device is disabled and the
290 * device has no outstanding PRI requests, false otherwise. The device
291 * indicates this via the STOPPED bit in the status register of the
292 * capability.
293 * The device internal state can be cleared by resetting the PRI state
294 * with pci_reset_pri(). This can force the capability into the STOPPED
295 * state.
296 */
297bool pci_pri_stopped(struct pci_dev *pdev)
298{
299 u16 control, status;
300 int pos;
301
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600302 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc320b972011-09-27 15:57:15 +0200303 if (!pos)
304 return true;
305
306 pci_read_config_word(pdev, pos + PCI_PRI_CONTROL_OFF, &control);
307 pci_read_config_word(pdev, pos + PCI_PRI_STATUS_OFF, &status);
308
309 if (control & PCI_PRI_ENABLE)
310 return false;
311
312 return (status & PCI_PRI_STATUS_STOPPED) ? true : false;
313}
314EXPORT_SYMBOL_GPL(pci_pri_stopped);
315
316/**
317 * pci_pri_status - Request PRI status of a device
318 * @pdev: PCI device structure
319 *
320 * Returns negative value on failure, status on success. The status can
321 * be checked against status-bits. Supported bits are currently:
322 * PCI_PRI_STATUS_RF: Response failure
323 * PCI_PRI_STATUS_UPRGI: Unexpected Page Request Group Index
324 * PCI_PRI_STATUS_STOPPED: PRI has stopped
325 */
326int pci_pri_status(struct pci_dev *pdev)
327{
328 u16 status, control;
329 int pos;
330
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600331 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc320b972011-09-27 15:57:15 +0200332 if (!pos)
333 return -EINVAL;
334
335 pci_read_config_word(pdev, pos + PCI_PRI_CONTROL_OFF, &control);
336 pci_read_config_word(pdev, pos + PCI_PRI_STATUS_OFF, &status);
337
338 /* Stopped bit is undefined when enable == 1, so clear it */
339 if (control & PCI_PRI_ENABLE)
340 status &= ~PCI_PRI_STATUS_STOPPED;
341
342 return status;
343}
344EXPORT_SYMBOL_GPL(pci_pri_status);
345#endif /* CONFIG_PCI_PRI */
Joerg Roedel086ac112011-09-27 15:57:16 +0200346
347#ifdef CONFIG_PCI_PASID
348/**
349 * pci_enable_pasid - Enable the PASID capability
350 * @pdev: PCI device structure
351 * @features: Features to enable
352 *
353 * Returns 0 on success, negative value on error. This function checks
354 * whether the features are actually supported by the device and returns
355 * an error if not.
356 */
357int pci_enable_pasid(struct pci_dev *pdev, int features)
358{
359 u16 control, supported;
360 int pos;
361
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600362 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
Joerg Roedel086ac112011-09-27 15:57:16 +0200363 if (!pos)
364 return -EINVAL;
365
366 pci_read_config_word(pdev, pos + PCI_PASID_CONTROL_OFF, &control);
367 pci_read_config_word(pdev, pos + PCI_PASID_CAP_OFF, &supported);
368
369 if (!(supported & PCI_PASID_ENABLE))
370 return -EINVAL;
371
372 supported &= PCI_PASID_EXEC | PCI_PASID_PRIV;
373
374 /* User wants to enable anything unsupported? */
375 if ((supported & features) != features)
376 return -EINVAL;
377
378 control = PCI_PASID_ENABLE | features;
379
380 pci_write_config_word(pdev, pos + PCI_PASID_CONTROL_OFF, control);
381
382 return 0;
383}
384EXPORT_SYMBOL_GPL(pci_enable_pasid);
385
386/**
387 * pci_disable_pasid - Disable the PASID capability
388 * @pdev: PCI device structure
389 *
390 */
391void pci_disable_pasid(struct pci_dev *pdev)
392{
393 u16 control = 0;
394 int pos;
395
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600396 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
Joerg Roedel086ac112011-09-27 15:57:16 +0200397 if (!pos)
398 return;
399
400 pci_write_config_word(pdev, pos + PCI_PASID_CONTROL_OFF, control);
401}
402EXPORT_SYMBOL_GPL(pci_disable_pasid);
403
404/**
405 * pci_pasid_features - Check which PASID features are supported
406 * @pdev: PCI device structure
407 *
408 * Returns a negative value when no PASI capability is present.
409 * Otherwise is returns a bitmask with supported features. Current
410 * features reported are:
411 * PCI_PASID_ENABLE - PASID capability can be enabled
412 * PCI_PASID_EXEC - Execute permission supported
413 * PCI_PASID_PRIV - Priviledged mode supported
414 */
415int pci_pasid_features(struct pci_dev *pdev)
416{
417 u16 supported;
418 int pos;
419
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600420 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
Joerg Roedel086ac112011-09-27 15:57:16 +0200421 if (!pos)
422 return -EINVAL;
423
424 pci_read_config_word(pdev, pos + PCI_PASID_CAP_OFF, &supported);
425
426 supported &= PCI_PASID_ENABLE | PCI_PASID_EXEC | PCI_PASID_PRIV;
427
428 return supported;
429}
430EXPORT_SYMBOL_GPL(pci_pasid_features);
431
432#define PASID_NUMBER_SHIFT 8
433#define PASID_NUMBER_MASK (0x1f << PASID_NUMBER_SHIFT)
434/**
435 * pci_max_pasid - Get maximum number of PASIDs supported by device
436 * @pdev: PCI device structure
437 *
438 * Returns negative value when PASID capability is not present.
439 * Otherwise it returns the numer of supported PASIDs.
440 */
441int pci_max_pasids(struct pci_dev *pdev)
442{
443 u16 supported;
444 int pos;
445
Alex Williamsoncfa4d8c2011-11-02 14:07:15 -0600446 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
Joerg Roedel086ac112011-09-27 15:57:16 +0200447 if (!pos)
448 return -EINVAL;
449
450 pci_read_config_word(pdev, pos + PCI_PASID_CAP_OFF, &supported);
451
452 supported = (supported & PASID_NUMBER_MASK) >> PASID_NUMBER_SHIFT;
453
454 return (1 << supported);
455}
456EXPORT_SYMBOL_GPL(pci_max_pasids);
457#endif /* CONFIG_PCI_PASID */