blob: f723fe13d0f032c48126c1e745c894e296d7ccbf [file] [log] [blame]
Saeed Bisharaedabd382009-08-06 15:12:43 +03001/*
2 * arch/arm/mach-dove/common.c
3 *
4 * Core functions for Marvell Dove 88AP510 System On Chip
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/init.h>
14#include <linux/platform_device.h>
15#include <linux/pci.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010016#include <linux/clk-provider.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030017#include <linux/ata_platform.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030018#include <linux/gpio.h>
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +020019#include <linux/of.h>
20#include <linux/of_platform.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030021#include <asm/page.h>
22#include <asm/setup.h>
23#include <asm/timex.h>
Lennert Buytenhek573a6522009-11-24 19:33:52 +020024#include <asm/hardware/cache-tauros2.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030025#include <asm/mach/map.h>
26#include <asm/mach/time.h>
27#include <asm/mach/pci.h>
28#include <mach/dove.h>
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020029#include <mach/pm.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030030#include <mach/bridge-regs.h>
31#include <asm/mach/arch.h>
32#include <linux/irq.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030033#include <plat/time.h>
Arnd Bergmannc02cecb2012-08-24 15:21:54 +020034#include <linux/platform_data/usb-ehci-orion.h>
Sebastian Hesselbarthfd57c652012-09-25 02:02:14 +020035#include <plat/irq.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020036#include <plat/common.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010037#include <plat/addr-map.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030038#include "common.h"
39
40/*****************************************************************************
41 * I/O Address Mapping
42 ****************************************************************************/
43static struct map_desc dove_io_desc[] __initdata = {
44 {
Thomas Petazzonic3c5a282012-09-11 14:27:18 +020045 .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030046 .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
47 .length = DOVE_SB_REGS_SIZE,
48 .type = MT_DEVICE,
49 }, {
Thomas Petazzonic3c5a282012-09-11 14:27:18 +020050 .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030051 .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
52 .length = DOVE_NB_REGS_SIZE,
53 .type = MT_DEVICE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030054 },
55};
56
57void __init dove_map_io(void)
58{
59 iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
60}
61
62/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010063 * CLK tree
64 ****************************************************************************/
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +020065static int dove_tclk;
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020066
67static DEFINE_SPINLOCK(gating_lock);
Andrew Lunn2f129bf2011-12-15 08:15:07 +010068static struct clk *tclk;
69
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020070static struct clk __init *dove_register_gate(const char *name,
71 const char *parent, u8 bit_idx)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010072{
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020073 return clk_register_gate(NULL, name, parent, 0,
74 (void __iomem *)CLOCK_GATING_CONTROL,
75 bit_idx, 0, &gating_lock);
76}
Andrew Lunn4574b882012-04-06 17:17:26 +020077
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +020078static void __init dove_clk_init(void)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010079{
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020080 struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
81 struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
82 struct clk *xor0, *xor1, *ge, *gephy;
83
Andrew Lunn2f129bf2011-12-15 08:15:07 +010084 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +020085 dove_tclk);
Andrew Lunn4574b882012-04-06 17:17:26 +020086
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020087 usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
88 usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
89 sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
90 pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
91 pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
92 sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
93 sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
94 nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
95 camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
96 i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
97 i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
98 crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
99 ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
100 pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
101 xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
102 xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
103 gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
104 ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
105
106 orion_clkdev_add(NULL, "orion_spi.0", tclk);
107 orion_clkdev_add(NULL, "orion_spi.1", tclk);
108 orion_clkdev_add(NULL, "orion_wdt", tclk);
109 orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
110
111 orion_clkdev_add(NULL, "orion-ehci.0", usb0);
112 orion_clkdev_add(NULL, "orion-ehci.1", usb1);
Sebastian Hesselbarth3fbcd3d2012-09-25 02:02:15 +0200113 orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
114 orion_clkdev_add(NULL, "sata_mv.0", sata);
Sebastian Hesselbarth52167472012-08-15 19:07:31 +0200115 orion_clkdev_add("0", "pcie", pex0);
116 orion_clkdev_add("1", "pcie", pex1);
117 orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
118 orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
119 orion_clkdev_add(NULL, "orion_nand", nand);
120 orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
121 orion_clkdev_add(NULL, "kirkwood-i2s.0", i2s0);
122 orion_clkdev_add(NULL, "kirkwood-i2s.1", i2s1);
123 orion_clkdev_add(NULL, "mv_crypto", crypto);
124 orion_clkdev_add(NULL, "dove-ac97", ac97);
125 orion_clkdev_add(NULL, "dove-pdma", pdma);
126 orion_clkdev_add(NULL, "mv_xor_shared.0", xor0);
127 orion_clkdev_add(NULL, "mv_xor_shared.1", xor1);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100128}
129
130/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300131 * EHCI0
132 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300133void __init dove_ehci0_init(void)
134{
Andrew Lunn72053352012-02-08 15:52:47 +0100135 orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300136}
137
138/*****************************************************************************
139 * EHCI1
140 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300141void __init dove_ehci1_init(void)
142{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100143 orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300144}
145
146/*****************************************************************************
147 * GE00
148 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300149void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
150{
Hannes Reinecke30e0f582012-06-12 15:59:45 +0200151 orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200152 IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
153 1600);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300154}
155
156/*****************************************************************************
157 * SoC RTC
158 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300159void __init dove_rtc_init(void)
160{
Andrew Lunnf6eaccb2011-05-15 13:32:42 +0200161 orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300162}
163
164/*****************************************************************************
165 * SATA
166 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300167void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
168{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100169 orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
Andrew Lunn9e613f82011-05-15 13:32:50 +0200170
Saeed Bisharaedabd382009-08-06 15:12:43 +0300171}
172
173/*****************************************************************************
174 * UART0
175 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300176void __init dove_uart0_init(void)
177{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200178 orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100179 IRQ_DOVE_UART_0, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300180}
181
182/*****************************************************************************
183 * UART1
184 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300185void __init dove_uart1_init(void)
186{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200187 orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100188 IRQ_DOVE_UART_1, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300189}
190
191/*****************************************************************************
192 * UART2
193 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300194void __init dove_uart2_init(void)
195{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200196 orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100197 IRQ_DOVE_UART_2, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300198}
199
200/*****************************************************************************
201 * UART3
202 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300203void __init dove_uart3_init(void)
204{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200205 orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100206 IRQ_DOVE_UART_3, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300207}
208
209/*****************************************************************************
Andrew Lunn980f9f62011-05-15 13:32:46 +0200210 * SPI
Saeed Bisharaedabd382009-08-06 15:12:43 +0300211 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300212void __init dove_spi0_init(void)
213{
Andrew Lunn4574b882012-04-06 17:17:26 +0200214 orion_spi_init(DOVE_SPI0_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300215}
216
Saeed Bisharaedabd382009-08-06 15:12:43 +0300217void __init dove_spi1_init(void)
218{
Andrew Lunn4574b882012-04-06 17:17:26 +0200219 orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300220}
221
222/*****************************************************************************
223 * I2C
224 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300225void __init dove_i2c_init(void)
226{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200227 orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300228}
229
230/*****************************************************************************
231 * Time handling
232 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200233void __init dove_init_early(void)
234{
235 orion_time_set_base(TIMER_VIRT_BASE);
236}
237
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200238static int __init dove_find_tclk(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300239{
Saeed Bisharaedabd382009-08-06 15:12:43 +0300240 return 166666667;
241}
242
Andrew Lunnca2ac5c2012-05-14 11:28:43 +0200243static void __init dove_timer_init(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300244{
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200245 dove_tclk = dove_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200246 orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200247 IRQ_DOVE_BRIDGE, dove_tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300248}
249
250struct sys_timer dove_timer = {
251 .init = dove_timer_init,
252};
253
254/*****************************************************************************
Sebastian Hesselbarth624d0b52012-08-15 19:07:32 +0200255 * Cryptographic Engines and Security Accelerator (CESA)
256 ****************************************************************************/
257void __init dove_crypto_init(void)
258{
259 orion_crypto_init(DOVE_CRYPT_PHYS_BASE, DOVE_CESA_PHYS_BASE,
260 DOVE_CESA_SIZE, IRQ_DOVE_CRYPTO);
261}
262
263/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300264 * XOR 0
265 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300266void __init dove_xor0_init(void)
267{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100268 orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200269 IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300270}
271
272/*****************************************************************************
273 * XOR 1
274 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300275void __init dove_xor1_init(void)
276{
Andrew Lunnee962722011-05-15 13:32:48 +0200277 orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
278 IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300279}
280
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300281/*****************************************************************************
282 * SDIO
283 ****************************************************************************/
284static u64 sdio_dmamask = DMA_BIT_MASK(32);
285
286static struct resource dove_sdio0_resources[] = {
287 {
288 .start = DOVE_SDIO0_PHYS_BASE,
289 .end = DOVE_SDIO0_PHYS_BASE + 0xff,
290 .flags = IORESOURCE_MEM,
291 }, {
292 .start = IRQ_DOVE_SDIO0,
293 .end = IRQ_DOVE_SDIO0,
294 .flags = IORESOURCE_IRQ,
295 },
296};
297
298static struct platform_device dove_sdio0 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200299 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300300 .id = 0,
301 .dev = {
302 .dma_mask = &sdio_dmamask,
303 .coherent_dma_mask = DMA_BIT_MASK(32),
304 },
305 .resource = dove_sdio0_resources,
306 .num_resources = ARRAY_SIZE(dove_sdio0_resources),
307};
308
309void __init dove_sdio0_init(void)
310{
311 platform_device_register(&dove_sdio0);
312}
313
314static struct resource dove_sdio1_resources[] = {
315 {
316 .start = DOVE_SDIO1_PHYS_BASE,
317 .end = DOVE_SDIO1_PHYS_BASE + 0xff,
318 .flags = IORESOURCE_MEM,
319 }, {
320 .start = IRQ_DOVE_SDIO1,
321 .end = IRQ_DOVE_SDIO1,
322 .flags = IORESOURCE_IRQ,
323 },
324};
325
326static struct platform_device dove_sdio1 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200327 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300328 .id = 1,
329 .dev = {
330 .dma_mask = &sdio_dmamask,
331 .coherent_dma_mask = DMA_BIT_MASK(32),
332 },
333 .resource = dove_sdio1_resources,
334 .num_resources = ARRAY_SIZE(dove_sdio1_resources),
335};
336
337void __init dove_sdio1_init(void)
338{
339 platform_device_register(&dove_sdio1);
340}
341
Saeed Bisharaedabd382009-08-06 15:12:43 +0300342void __init dove_init(void)
343{
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200344 pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
345 (dove_tclk + 499999) / 1000000);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300346
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200347#ifdef CONFIG_CACHE_TAUROS2
Chao Xie5cc58152012-07-31 14:13:13 +0800348 tauros2_init(0);
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200349#endif
Saeed Bisharaedabd382009-08-06 15:12:43 +0300350 dove_setup_cpu_mbus();
351
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100352 /* Setup root of clk tree */
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200353 dove_clk_init();
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100354
Saeed Bisharaedabd382009-08-06 15:12:43 +0300355 /* internal devices that every board has */
356 dove_rtc_init();
357 dove_xor0_init();
358 dove_xor1_init();
359}
Russell King6ca6ff92011-11-05 09:48:52 +0000360
361void dove_restart(char mode, const char *cmd)
362{
363 /*
364 * Enable soft reset to assert RSTOUTn.
365 */
366 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
367
368 /*
369 * Assert soft reset.
370 */
371 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
372
373 while (1)
374 ;
375}
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200376
377#if defined(CONFIG_MACH_DOVE_DT)
378/*
379 * Auxdata required until real OF clock provider
380 */
381struct of_dev_auxdata dove_auxdata_lookup[] __initdata = {
382 OF_DEV_AUXDATA("marvell,orion-spi", 0xf1010600, "orion_spi.0", NULL),
383 OF_DEV_AUXDATA("marvell,orion-spi", 0xf1014600, "orion_spi.1", NULL),
384 OF_DEV_AUXDATA("marvell,orion-wdt", 0xf1020300, "orion_wdt", NULL),
385 OF_DEV_AUXDATA("marvell,mv64xxx-i2c", 0xf1011000, "mv64xxx_i2c.0",
386 NULL),
387 OF_DEV_AUXDATA("marvell,orion-sata", 0xf10a0000, "sata_mv.0", NULL),
388 OF_DEV_AUXDATA("marvell,dove-sdhci", 0xf1092000, "sdhci-dove.0", NULL),
389 OF_DEV_AUXDATA("marvell,dove-sdhci", 0xf1090000, "sdhci-dove.1", NULL),
390 {},
391};
392
393static struct mv643xx_eth_platform_data dove_dt_ge00_data = {
394 .phy_addr = MV643XX_ETH_PHY_ADDR_DEFAULT,
395};
396
397static void __init dove_dt_init(void)
398{
399 pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
400 (dove_tclk + 499999) / 1000000);
401
402#ifdef CONFIG_CACHE_TAUROS2
Sebastian Hesselbarthfd57c652012-09-25 02:02:14 +0200403 tauros2_init(0);
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200404#endif
405 dove_setup_cpu_mbus();
406
407 /* Setup root of clk tree */
408 dove_clk_init();
409
410 /* Internal devices not ported to DT yet */
411 dove_rtc_init();
412 dove_xor0_init();
413 dove_xor1_init();
414
415 dove_ge00_init(&dove_dt_ge00_data);
416 dove_ehci0_init();
417 dove_ehci1_init();
418 dove_pcie_init(1, 1);
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200419
420 of_platform_populate(NULL, of_default_bus_match_table,
421 dove_auxdata_lookup, NULL);
422}
423
424static const char * const dove_dt_board_compat[] = {
425 "marvell,dove",
426 NULL
427};
428
429DT_MACHINE_START(DOVE_DT, "Marvell Dove (Flattened Device Tree)")
430 .map_io = dove_map_io,
431 .init_early = dove_init_early,
432 .init_irq = orion_dt_init_irq,
433 .timer = &dove_timer,
434 .init_machine = dove_dt_init,
435 .restart = dove_restart,
436 .dt_compat = dove_dt_board_compat,
437MACHINE_END
438#endif