blob: 2a1055db84cb1318be49ec745eec7e2c2145ab4f [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +010094static void edp_panel_vdd_on(struct intel_dp *intel_dp);
95static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
97static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010098intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700100 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700101
102 switch (max_link_bw) {
103 case DP_LINK_BW_1_62:
104 case DP_LINK_BW_2_7:
105 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300106 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
107 max_link_bw = DP_LINK_BW_2_7;
108 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700109 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300110 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
111 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700112 max_link_bw = DP_LINK_BW_1_62;
113 break;
114 }
115 return max_link_bw;
116}
117
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400118/*
119 * The units on the numbers in the next two are... bizarre. Examples will
120 * make it clearer; this one parallels an example in the eDP spec.
121 *
122 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
123 *
124 * 270000 * 1 * 8 / 10 == 216000
125 *
126 * The actual data capacity of that configuration is 2.16Gbit/s, so the
127 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
128 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
129 * 119000. At 18bpp that's 2142000 kilobits per second.
130 *
131 * Thus the strange-looking division by 10 in intel_dp_link_required, to
132 * get the result in decakilobits instead of kilobits.
133 */
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Keith Packardc8982612012-01-25 08:16:25 -0800136intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400138 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139}
140
141static int
Dave Airliefe27d532010-06-30 11:46:17 +1000142intel_dp_max_data_rate(int max_link_clock, int max_lanes)
143{
144 return (max_link_clock * max_lanes * 8) / 10;
145}
146
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000147static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148intel_dp_mode_valid(struct drm_connector *connector,
149 struct drm_display_mode *mode)
150{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100151 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300152 struct intel_connector *intel_connector = to_intel_connector(connector);
153 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100154 int target_clock = mode->clock;
155 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700156
Jani Nikuladd06f902012-10-19 14:51:50 +0300157 if (is_edp(intel_dp) && fixed_mode) {
158 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100159 return MODE_PANEL;
160
Jani Nikuladd06f902012-10-19 14:51:50 +0300161 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100162 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200163
164 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100165 }
166
Daniel Vetter36008362013-03-27 00:44:59 +0100167 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
168 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
171 mode_rate = intel_dp_link_required(target_clock, 18);
172
173 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200174 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700175
176 if (mode->clock < 10000)
177 return MODE_CLOCK_LOW;
178
Daniel Vetter0af78a22012-05-23 11:30:55 +0200179 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
180 return MODE_H_ILLEGAL;
181
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182 return MODE_OK;
183}
184
185static uint32_t
186pack_aux(uint8_t *src, int src_bytes)
187{
188 int i;
189 uint32_t v = 0;
190
191 if (src_bytes > 4)
192 src_bytes = 4;
193 for (i = 0; i < src_bytes; i++)
194 v |= ((uint32_t) src[i]) << ((3-i) * 8);
195 return v;
196}
197
198static void
199unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
200{
201 int i;
202 if (dst_bytes > 4)
203 dst_bytes = 4;
204 for (i = 0; i < dst_bytes; i++)
205 dst[i] = src >> ((3-i) * 8);
206}
207
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700208/* hrawclock is 1/4 the FSB frequency */
209static int
210intel_hrawclk(struct drm_device *dev)
211{
212 struct drm_i915_private *dev_priv = dev->dev_private;
213 uint32_t clkcfg;
214
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530215 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
216 if (IS_VALLEYVIEW(dev))
217 return 200;
218
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700219 clkcfg = I915_READ(CLKCFG);
220 switch (clkcfg & CLKCFG_FSB_MASK) {
221 case CLKCFG_FSB_400:
222 return 100;
223 case CLKCFG_FSB_533:
224 return 133;
225 case CLKCFG_FSB_667:
226 return 166;
227 case CLKCFG_FSB_800:
228 return 200;
229 case CLKCFG_FSB_1067:
230 return 266;
231 case CLKCFG_FSB_1333:
232 return 333;
233 /* these two are just a guess; one of them might be right */
234 case CLKCFG_FSB_1600:
235 case CLKCFG_FSB_1600_ALT:
236 return 400;
237 default:
238 return 133;
239 }
240}
241
Jani Nikulabf13e812013-09-06 07:40:05 +0300242static void
243intel_dp_init_panel_power_sequencer(struct drm_device *dev,
244 struct intel_dp *intel_dp,
245 struct edp_power_seq *out);
246static void
247intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
248 struct intel_dp *intel_dp,
249 struct edp_power_seq *out);
250
251static enum pipe
252vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
253{
254 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
255 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
256 struct drm_device *dev = intel_dig_port->base.base.dev;
257 struct drm_i915_private *dev_priv = dev->dev_private;
258 enum port port = intel_dig_port->port;
259 enum pipe pipe;
260
261 /* modeset should have pipe */
262 if (crtc)
263 return to_intel_crtc(crtc)->pipe;
264
265 /* init time, try to find a pipe with this port selected */
266 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
267 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
268 PANEL_PORT_SELECT_MASK;
269 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
270 return pipe;
271 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
272 return pipe;
273 }
274
275 /* shrug */
276 return PIPE_A;
277}
278
279static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
280{
281 struct drm_device *dev = intel_dp_to_dev(intel_dp);
282
283 if (HAS_PCH_SPLIT(dev))
284 return PCH_PP_CONTROL;
285 else
286 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
287}
288
289static u32 _pp_stat_reg(struct intel_dp *intel_dp)
290{
291 struct drm_device *dev = intel_dp_to_dev(intel_dp);
292
293 if (HAS_PCH_SPLIT(dev))
294 return PCH_PP_STATUS;
295 else
296 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
297}
298
Daniel Vetter4be73782014-01-17 14:39:48 +0100299static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700300{
Paulo Zanoni30add222012-10-26 19:05:45 -0200301 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700302 struct drm_i915_private *dev_priv = dev->dev_private;
303
Jani Nikulabf13e812013-09-06 07:40:05 +0300304 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700305}
306
Daniel Vetter4be73782014-01-17 14:39:48 +0100307static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700308{
Paulo Zanoni30add222012-10-26 19:05:45 -0200309 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700310 struct drm_i915_private *dev_priv = dev->dev_private;
311
Jani Nikulabf13e812013-09-06 07:40:05 +0300312 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700313}
314
Keith Packard9b984da2011-09-19 13:54:47 -0700315static void
316intel_dp_check_edp(struct intel_dp *intel_dp)
317{
Paulo Zanoni30add222012-10-26 19:05:45 -0200318 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700319 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700320
Keith Packard9b984da2011-09-19 13:54:47 -0700321 if (!is_edp(intel_dp))
322 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700323
Daniel Vetter4be73782014-01-17 14:39:48 +0100324 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700325 WARN(1, "eDP powered off while attempting aux channel communication.\n");
326 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300327 I915_READ(_pp_stat_reg(intel_dp)),
328 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700329 }
330}
331
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100332static uint32_t
333intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300338 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100339 uint32_t status;
340 bool done;
341
Daniel Vetteref04f002012-12-01 21:03:59 +0100342#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100343 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300344 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300345 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100346 else
347 done = wait_for_atomic(C, 10) == 0;
348 if (!done)
349 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
350 has_aux_irq);
351#undef C
352
353 return status;
354}
355
Chris Wilsonbc866252013-07-21 16:00:03 +0100356static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
357 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300358{
359 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
360 struct drm_device *dev = intel_dig_port->base.base.dev;
361 struct drm_i915_private *dev_priv = dev->dev_private;
362
363 /* The clock divider is based off the hrawclk,
364 * and would like to run at 2MHz. So, take the
365 * hrawclk value and divide by 2 and use that
366 *
367 * Note that PCH attached eDP panels should use a 125MHz input
368 * clock divider.
369 */
370 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300372 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100373 if (index)
374 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100376 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300377 else if (IS_GEN6(dev) || IS_GEN7(dev))
378 return 200; /* SNB & IVB eDP input clock at 400Mhz */
379 else
380 return 225; /* eDP input clock at 450Mhz */
381 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
382 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100383 switch (index) {
384 case 0: return 63;
385 case 1: return 72;
386 default: return 0;
387 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100391 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300392 }
393}
394
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100396intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700397 uint8_t *send, int send_bytes,
398 uint8_t *recv, int recv_size)
399{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200400 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
401 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300403 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700404 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100405 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100406 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700407 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100408 int try, precharge, clock = 0;
Daniel Vetter4aeebd72013-10-31 09:53:36 +0100409 bool has_aux_irq = true;
Ben Widawskya81a5072013-11-04 23:11:32 -0800410 uint32_t timeout;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100411
412 /* dp aux is extremely sensitive to irq latency, hence request the
413 * lowest possible wakeup latency and so prevent the cpu from going into
414 * deep sleep states.
415 */
416 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417
Keith Packard9b984da2011-09-19 13:54:47 -0700418 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800419
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200420 if (IS_GEN6(dev))
421 precharge = 3;
422 else
423 precharge = 5;
424
Ben Widawskya81a5072013-11-04 23:11:32 -0800425 if (IS_BROADWELL(dev) && ch_ctl == DPA_AUX_CH_CTL)
426 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
427 else
428 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
429
Paulo Zanonic67a4702013-08-19 13:18:09 -0300430 intel_aux_display_runtime_get(dev_priv);
431
Jesse Barnes11bee432011-08-01 15:02:20 -0700432 /* Try to wait for any previous AUX channel activity */
433 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100434 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700435 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
436 break;
437 msleep(1);
438 }
439
440 if (try == 3) {
441 WARN(1, "dp_aux_ch not started status 0x%08x\n",
442 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100443 ret = -EBUSY;
444 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100445 }
446
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300447 /* Only 5 data registers! */
448 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
449 ret = -E2BIG;
450 goto out;
451 }
452
Chris Wilsonbc866252013-07-21 16:00:03 +0100453 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
454 /* Must try at least 3 times according to DP spec */
455 for (try = 0; try < 5; try++) {
456 /* Load the send data into the aux channel data registers */
457 for (i = 0; i < send_bytes; i += 4)
458 I915_WRITE(ch_data + i,
459 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400460
Chris Wilsonbc866252013-07-21 16:00:03 +0100461 /* Send the command and wait for it to complete */
462 I915_WRITE(ch_ctl,
463 DP_AUX_CH_CTL_SEND_BUSY |
464 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Ben Widawskya81a5072013-11-04 23:11:32 -0800465 timeout |
Chris Wilsonbc866252013-07-21 16:00:03 +0100466 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
467 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
468 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
469 DP_AUX_CH_CTL_DONE |
470 DP_AUX_CH_CTL_TIME_OUT_ERROR |
471 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100472
Chris Wilsonbc866252013-07-21 16:00:03 +0100473 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400474
Chris Wilsonbc866252013-07-21 16:00:03 +0100475 /* Clear done status and any errors */
476 I915_WRITE(ch_ctl,
477 status |
478 DP_AUX_CH_CTL_DONE |
479 DP_AUX_CH_CTL_TIME_OUT_ERROR |
480 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400481
Chris Wilsonbc866252013-07-21 16:00:03 +0100482 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
483 DP_AUX_CH_CTL_RECEIVE_ERROR))
484 continue;
485 if (status & DP_AUX_CH_CTL_DONE)
486 break;
487 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100488 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 break;
490 }
491
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700492 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700493 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100494 ret = -EBUSY;
495 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 }
497
498 /* Check for timeout or receive error.
499 * Timeouts occur when the sink is not connected
500 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700501 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700502 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100503 ret = -EIO;
504 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700505 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700506
507 /* Timeouts occur when the device isn't connected, so they're
508 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700509 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800510 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100511 ret = -ETIMEDOUT;
512 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700513 }
514
515 /* Unload any bytes sent back from the other side */
516 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
517 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700518 if (recv_bytes > recv_size)
519 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400520
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100521 for (i = 0; i < recv_bytes; i += 4)
522 unpack_aux(I915_READ(ch_data + i),
523 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100525 ret = recv_bytes;
526out:
527 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300528 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100529
530 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531}
532
533/* Write data to the aux channel in native mode */
534static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100535intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700536 uint16_t address, uint8_t *send, int send_bytes)
537{
538 int ret;
539 uint8_t msg[20];
540 int msg_bytes;
541 uint8_t ack;
542
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300543 if (WARN_ON(send_bytes > 16))
544 return -E2BIG;
545
Keith Packard9b984da2011-09-19 13:54:47 -0700546 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100547 msg[0] = DP_AUX_NATIVE_WRITE << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800549 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700550 msg[3] = send_bytes - 1;
551 memcpy(&msg[4], send, send_bytes);
552 msg_bytes = send_bytes + 4;
553 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100554 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 if (ret < 0)
556 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100557 ack >>= 4;
558 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100560 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700561 udelay(100);
562 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700563 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700564 }
565 return send_bytes;
566}
567
568/* Write a single byte to the aux channel in native mode */
569static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100570intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700571 uint16_t address, uint8_t byte)
572{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100573 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700574}
575
576/* read bytes from a native aux channel */
577static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100578intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700579 uint16_t address, uint8_t *recv, int recv_bytes)
580{
581 uint8_t msg[4];
582 int msg_bytes;
583 uint8_t reply[20];
584 int reply_bytes;
585 uint8_t ack;
586 int ret;
587
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300588 if (WARN_ON(recv_bytes > 19))
589 return -E2BIG;
590
Keith Packard9b984da2011-09-19 13:54:47 -0700591 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100592 msg[0] = DP_AUX_NATIVE_READ << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700593 msg[1] = address >> 8;
594 msg[2] = address & 0xff;
595 msg[3] = recv_bytes - 1;
596
597 msg_bytes = 4;
598 reply_bytes = recv_bytes + 1;
599
600 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100601 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700602 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700603 if (ret == 0)
604 return -EPROTO;
605 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700606 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100607 ack = reply[0] >> 4;
608 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700609 memcpy(recv, reply + 1, ret - 1);
610 return ret - 1;
611 }
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100612 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700613 udelay(100);
614 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700615 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700616 }
617}
618
619static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000620intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
621 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700622{
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100624 struct intel_dp *intel_dp = container_of(adapter,
625 struct intel_dp,
626 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000627 uint16_t address = algo_data->address;
628 uint8_t msg[5];
629 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000630 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000631 int msg_bytes;
632 int reply_bytes;
633 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700634
Daniel Vetter4be73782014-01-17 14:39:48 +0100635 edp_panel_vdd_on(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700636 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000637 /* Set up the command byte */
638 if (mode & MODE_I2C_READ)
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100639 msg[0] = DP_AUX_I2C_READ << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000640 else
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100641 msg[0] = DP_AUX_I2C_WRITE << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000642
643 if (!(mode & MODE_I2C_STOP))
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100644 msg[0] |= DP_AUX_I2C_MOT << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000645
646 msg[1] = address >> 8;
647 msg[2] = address;
648
649 switch (mode) {
650 case MODE_I2C_WRITE:
651 msg[3] = 0;
652 msg[4] = write_byte;
653 msg_bytes = 5;
654 reply_bytes = 1;
655 break;
656 case MODE_I2C_READ:
657 msg[3] = 0;
658 msg_bytes = 4;
659 reply_bytes = 2;
660 break;
661 default:
662 msg_bytes = 3;
663 reply_bytes = 1;
664 break;
665 }
666
Jani Nikula58c67ce2013-09-20 16:42:14 +0300667 /*
668 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
669 * required to retry at least seven times upon receiving AUX_DEFER
670 * before giving up the AUX transaction.
671 */
672 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000673 ret = intel_dp_aux_ch(intel_dp,
674 msg, msg_bytes,
675 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000676 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000677 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200678 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000679 }
David Flynn8316f332010-12-08 16:10:21 +0000680
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100681 switch ((reply[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
682 case DP_AUX_NATIVE_REPLY_ACK:
David Flynn8316f332010-12-08 16:10:21 +0000683 /* I2C-over-AUX Reply field is only valid
684 * when paired with AUX ACK.
685 */
686 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100687 case DP_AUX_NATIVE_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000688 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200689 ret = -EREMOTEIO;
690 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100691 case DP_AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300692 /*
693 * For now, just give more slack to branch devices. We
694 * could check the DPCD for I2C bit rate capabilities,
695 * and if available, adjust the interval. We could also
696 * be more careful with DP-to-Legacy adapters where a
697 * long legacy cable may force very low I2C bit rates.
698 */
699 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
700 DP_DWN_STRM_PORT_PRESENT)
701 usleep_range(500, 600);
702 else
703 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000704 continue;
705 default:
706 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
707 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200708 ret = -EREMOTEIO;
709 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000710 }
711
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100712 switch ((reply[0] >> 4) & DP_AUX_I2C_REPLY_MASK) {
713 case DP_AUX_I2C_REPLY_ACK:
Dave Airlieab2c0672009-12-04 10:55:24 +1000714 if (mode == MODE_I2C_READ) {
715 *read_byte = reply[1];
716 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200717 ret = reply_bytes - 1;
718 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100719 case DP_AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000720 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200721 ret = -EREMOTEIO;
722 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100723 case DP_AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000724 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000725 udelay(100);
726 break;
727 default:
David Flynn8316f332010-12-08 16:10:21 +0000728 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200729 ret = -EREMOTEIO;
730 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000731 }
732 }
David Flynn8316f332010-12-08 16:10:21 +0000733
734 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200735 ret = -EREMOTEIO;
736
737out:
Daniel Vetter4be73782014-01-17 14:39:48 +0100738 edp_panel_vdd_off(intel_dp, false);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200739 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700740}
741
742static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800744 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700745{
Keith Packard0b5c5412011-09-28 16:41:05 -0700746 int ret;
747
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800748 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100749 intel_dp->algo.running = false;
750 intel_dp->algo.address = 0;
751 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700752
Akshay Joshi0206e352011-08-16 15:34:10 -0400753 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100754 intel_dp->adapter.owner = THIS_MODULE;
755 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400756 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100757 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
758 intel_dp->adapter.algo_data = &intel_dp->algo;
Dave Airlie5bdebb12013-10-11 14:07:25 +1000759 intel_dp->adapter.dev.parent = intel_connector->base.kdev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100760
Keith Packard0b5c5412011-09-28 16:41:05 -0700761 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packard0b5c5412011-09-28 16:41:05 -0700762 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700763}
764
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200765static void
766intel_dp_set_clock(struct intel_encoder *encoder,
767 struct intel_crtc_config *pipe_config, int link_bw)
768{
769 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800770 const struct dp_link_dpll *divisor = NULL;
771 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200772
773 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800774 divisor = gen4_dpll;
775 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200776 } else if (IS_HASWELL(dev)) {
777 /* Haswell has special-purpose DP DDI clocks. */
778 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800779 divisor = pch_dpll;
780 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200781 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800782 divisor = vlv_dpll;
783 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200784 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800785
786 if (divisor && count) {
787 for (i = 0; i < count; i++) {
788 if (link_bw == divisor[i].link_bw) {
789 pipe_config->dpll = divisor[i].dpll;
790 pipe_config->clock_set = true;
791 break;
792 }
793 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200794 }
795}
796
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200797bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100798intel_dp_compute_config(struct intel_encoder *encoder,
799 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100801 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100802 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100803 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100804 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300805 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700806 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300807 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200809 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100810 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200811 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700812 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200813 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814
Imre Deakbc7d38a2013-05-16 14:40:36 +0300815 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100816 pipe_config->has_pch_encoder = true;
817
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200818 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819
Jani Nikuladd06f902012-10-19 14:51:50 +0300820 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
821 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
822 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700823 if (!HAS_PCH_SPLIT(dev))
824 intel_gmch_panel_fitting(intel_crtc, pipe_config,
825 intel_connector->panel.fitting_mode);
826 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700827 intel_pch_panel_fitting(intel_crtc, pipe_config,
828 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100829 }
830
Daniel Vettercb1793c2012-06-04 18:39:21 +0200831 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200832 return false;
833
Daniel Vetter083f9562012-04-20 20:23:49 +0200834 DRM_DEBUG_KMS("DP link computation with max lane count %i "
835 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100836 max_lane_count, bws[max_clock],
837 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200838
Daniel Vetter36008362013-03-27 00:44:59 +0100839 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
840 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200841 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300842 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
843 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300844 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
845 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300846 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300847 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200848
Daniel Vetter36008362013-03-27 00:44:59 +0100849 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100850 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
851 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200852
Daniel Vetter36008362013-03-27 00:44:59 +0100853 for (clock = 0; clock <= max_clock; clock++) {
854 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
855 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
856 link_avail = intel_dp_max_data_rate(link_clock,
857 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200858
Daniel Vetter36008362013-03-27 00:44:59 +0100859 if (mode_rate <= link_avail) {
860 goto found;
861 }
862 }
863 }
864 }
865
866 return false;
867
868found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200869 if (intel_dp->color_range_auto) {
870 /*
871 * See:
872 * CEA-861-E - 5.1 Default Encoding Parameters
873 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
874 */
Thierry Reding18316c82012-12-20 15:41:44 +0100875 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200876 intel_dp->color_range = DP_COLOR_RANGE_16_235;
877 else
878 intel_dp->color_range = 0;
879 }
880
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200881 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100882 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200883
Daniel Vetter36008362013-03-27 00:44:59 +0100884 intel_dp->link_bw = bws[clock];
885 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200886 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200887 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200888
Daniel Vetter36008362013-03-27 00:44:59 +0100889 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
890 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200891 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100892 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
893 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200895 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100896 adjusted_mode->crtc_clock,
897 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200898 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200900 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
901
Daniel Vetter36008362013-03-27 00:44:59 +0100902 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700903}
904
Daniel Vetter7c62a162013-06-01 17:16:20 +0200905static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100906{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200907 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
908 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
909 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100910 struct drm_i915_private *dev_priv = dev->dev_private;
911 u32 dpa_ctl;
912
Daniel Vetterff9a6752013-06-01 17:16:21 +0200913 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100914 dpa_ctl = I915_READ(DP_A);
915 dpa_ctl &= ~DP_PLL_FREQ_MASK;
916
Daniel Vetterff9a6752013-06-01 17:16:21 +0200917 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100918 /* For a long time we've carried around a ILK-DevA w/a for the
919 * 160MHz clock. If we're really unlucky, it's still required.
920 */
921 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100922 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200923 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100924 } else {
925 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200926 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100927 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100928
Daniel Vetterea9b6002012-11-29 15:59:31 +0100929 I915_WRITE(DP_A, dpa_ctl);
930
931 POSTING_READ(DP_A);
932 udelay(500);
933}
934
Daniel Vetterb934223d2013-07-21 21:37:05 +0200935static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200937 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700938 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200939 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300940 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200941 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
942 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943
Keith Packard417e8222011-11-01 19:54:11 -0700944 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800945 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700946 *
947 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800948 * SNB CPU
949 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700950 * CPT PCH
951 *
952 * IBX PCH and CPU are the same for almost everything,
953 * except that the CPU DP PLL is configured in this
954 * register
955 *
956 * CPT PCH is quite different, having many bits moved
957 * to the TRANS_DP_CTL register instead. That
958 * configuration happens (oddly) in ironlake_pch_enable
959 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400960
Keith Packard417e8222011-11-01 19:54:11 -0700961 /* Preserve the BIOS-computed detected bit. This is
962 * supposed to be read-only.
963 */
964 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Keith Packard417e8222011-11-01 19:54:11 -0700966 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700967 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200968 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700969
Wu Fengguange0dac652011-09-05 14:25:34 +0800970 if (intel_dp->has_audio) {
971 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200972 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100973 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200974 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800975 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300976
Keith Packard417e8222011-11-01 19:54:11 -0700977 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800978
Imre Deakbc7d38a2013-05-16 14:40:36 +0300979 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800980 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
981 intel_dp->DP |= DP_SYNC_HS_HIGH;
982 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
983 intel_dp->DP |= DP_SYNC_VS_HIGH;
984 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
985
Jani Nikula6aba5b62013-10-04 15:08:10 +0300986 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800987 intel_dp->DP |= DP_ENHANCED_FRAMING;
988
Daniel Vetter7c62a162013-06-01 17:16:20 +0200989 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300990 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700991 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200992 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700993
994 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
995 intel_dp->DP |= DP_SYNC_HS_HIGH;
996 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
997 intel_dp->DP |= DP_SYNC_VS_HIGH;
998 intel_dp->DP |= DP_LINK_TRAIN_OFF;
999
Jani Nikula6aba5b62013-10-04 15:08:10 +03001000 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001001 intel_dp->DP |= DP_ENHANCED_FRAMING;
1002
Daniel Vetter7c62a162013-06-01 17:16:20 +02001003 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001004 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001005 } else {
1006 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001007 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001008
Imre Deakbc7d38a2013-05-16 14:40:36 +03001009 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001010 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001011}
1012
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001013#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1014#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001015
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001016#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1017#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001018
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001019#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1020#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001021
Daniel Vetter4be73782014-01-17 14:39:48 +01001022static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001023 u32 mask,
1024 u32 value)
1025{
Paulo Zanoni30add222012-10-26 19:05:45 -02001026 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001027 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001028 u32 pp_stat_reg, pp_ctrl_reg;
1029
Jani Nikulabf13e812013-09-06 07:40:05 +03001030 pp_stat_reg = _pp_stat_reg(intel_dp);
1031 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001032
1033 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001034 mask, value,
1035 I915_READ(pp_stat_reg),
1036 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001037
Jesse Barnes453c5422013-03-28 09:55:41 -07001038 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001039 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001040 I915_READ(pp_stat_reg),
1041 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001042 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001043
1044 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001045}
1046
Daniel Vetter4be73782014-01-17 14:39:48 +01001047static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001048{
1049 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001050 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001051}
1052
Daniel Vetter4be73782014-01-17 14:39:48 +01001053static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001054{
Keith Packardbd943152011-09-18 23:09:52 -07001055 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001056 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001057}
Keith Packardbd943152011-09-18 23:09:52 -07001058
Daniel Vetter4be73782014-01-17 14:39:48 +01001059static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001060{
1061 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001062
1063 /* When we disable the VDD override bit last we have to do the manual
1064 * wait. */
1065 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1066 intel_dp->panel_power_cycle_delay);
1067
Daniel Vetter4be73782014-01-17 14:39:48 +01001068 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001069}
Keith Packardbd943152011-09-18 23:09:52 -07001070
Daniel Vetter4be73782014-01-17 14:39:48 +01001071static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001072{
1073 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1074 intel_dp->backlight_on_delay);
1075}
1076
Daniel Vetter4be73782014-01-17 14:39:48 +01001077static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001078{
1079 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1080 intel_dp->backlight_off_delay);
1081}
Keith Packard99ea7122011-11-01 19:57:50 -07001082
Keith Packard832dd3c2011-11-01 19:34:06 -07001083/* Read the current pp_control value, unlocking the register if it
1084 * is locked
1085 */
1086
Jesse Barnes453c5422013-03-28 09:55:41 -07001087static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001088{
Jesse Barnes453c5422013-03-28 09:55:41 -07001089 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1090 struct drm_i915_private *dev_priv = dev->dev_private;
1091 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001092
Jani Nikulabf13e812013-09-06 07:40:05 +03001093 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001094 control &= ~PANEL_UNLOCK_MASK;
1095 control |= PANEL_UNLOCK_REGS;
1096 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001097}
1098
Daniel Vetter4be73782014-01-17 14:39:48 +01001099static void edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001100{
Paulo Zanoni30add222012-10-26 19:05:45 -02001101 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001102 struct drm_i915_private *dev_priv = dev->dev_private;
1103 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001104 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001105
Keith Packard97af61f572011-09-28 16:23:51 -07001106 if (!is_edp(intel_dp))
1107 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001108
Keith Packardbd943152011-09-18 23:09:52 -07001109 WARN(intel_dp->want_panel_vdd,
1110 "eDP VDD already requested on\n");
1111
1112 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001113
Daniel Vetter4be73782014-01-17 14:39:48 +01001114 if (edp_have_panel_vdd(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001115 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001116
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001117 intel_runtime_pm_get(dev_priv);
1118
Paulo Zanonib0665d52013-10-30 19:50:27 -02001119 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001120
Daniel Vetter4be73782014-01-17 14:39:48 +01001121 if (!edp_have_panel_power(intel_dp))
1122 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001123
Jesse Barnes453c5422013-03-28 09:55:41 -07001124 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001125 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001126
Jani Nikulabf13e812013-09-06 07:40:05 +03001127 pp_stat_reg = _pp_stat_reg(intel_dp);
1128 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001129
1130 I915_WRITE(pp_ctrl_reg, pp);
1131 POSTING_READ(pp_ctrl_reg);
1132 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1133 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001134 /*
1135 * If the panel wasn't on, delay before accessing aux channel
1136 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001137 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001138 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001139 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001140 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001141}
1142
Daniel Vetter4be73782014-01-17 14:39:48 +01001143static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001144{
Paulo Zanoni30add222012-10-26 19:05:45 -02001145 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001146 struct drm_i915_private *dev_priv = dev->dev_private;
1147 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001148 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001149
Daniel Vettera0e99e62012-12-02 01:05:46 +01001150 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1151
Daniel Vetter4be73782014-01-17 14:39:48 +01001152 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001153 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1154
Jesse Barnes453c5422013-03-28 09:55:41 -07001155 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001156 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001157
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001158 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1159 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001160
1161 I915_WRITE(pp_ctrl_reg, pp);
1162 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001163
Keith Packardbd943152011-09-18 23:09:52 -07001164 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001165 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1166 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001167
1168 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001169 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001170
1171 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001172 }
1173}
1174
Daniel Vetter4be73782014-01-17 14:39:48 +01001175static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001176{
1177 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1178 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001179 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001180
Keith Packard627f7672011-10-31 11:30:10 -07001181 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001182 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001183 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001184}
1185
Daniel Vetter4be73782014-01-17 14:39:48 +01001186static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001187{
Keith Packard97af61f572011-09-28 16:23:51 -07001188 if (!is_edp(intel_dp))
1189 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001190
Keith Packardbd943152011-09-18 23:09:52 -07001191 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001192
Keith Packardbd943152011-09-18 23:09:52 -07001193 intel_dp->want_panel_vdd = false;
1194
1195 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001196 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001197 } else {
1198 /*
1199 * Queue the timer to fire a long
1200 * time from now (relative to the power down delay)
1201 * to keep the panel power up across a sequence of operations
1202 */
1203 schedule_delayed_work(&intel_dp->panel_vdd_work,
1204 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1205 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001206}
1207
Daniel Vetter4be73782014-01-17 14:39:48 +01001208void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001209{
Paulo Zanoni30add222012-10-26 19:05:45 -02001210 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001211 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001212 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001213 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001214
Keith Packard97af61f572011-09-28 16:23:51 -07001215 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001216 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001217
1218 DRM_DEBUG_KMS("Turn eDP power on\n");
1219
Daniel Vetter4be73782014-01-17 14:39:48 +01001220 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001221 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001222 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001223 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001224
Daniel Vetter4be73782014-01-17 14:39:48 +01001225 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001226
Jani Nikulabf13e812013-09-06 07:40:05 +03001227 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001228 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001229 if (IS_GEN5(dev)) {
1230 /* ILK workaround: disable reset around power sequence */
1231 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001232 I915_WRITE(pp_ctrl_reg, pp);
1233 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001234 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001235
Keith Packard1c0ae802011-09-19 13:59:29 -07001236 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001237 if (!IS_GEN5(dev))
1238 pp |= PANEL_POWER_RESET;
1239
Jesse Barnes453c5422013-03-28 09:55:41 -07001240 I915_WRITE(pp_ctrl_reg, pp);
1241 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001242
Daniel Vetter4be73782014-01-17 14:39:48 +01001243 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001244 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001245
Keith Packard05ce1a42011-09-29 16:33:01 -07001246 if (IS_GEN5(dev)) {
1247 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001248 I915_WRITE(pp_ctrl_reg, pp);
1249 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001250 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001251}
1252
Daniel Vetter4be73782014-01-17 14:39:48 +01001253void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001254{
Paulo Zanoni30add222012-10-26 19:05:45 -02001255 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001256 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001257 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001258 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001259
Keith Packard97af61f572011-09-28 16:23:51 -07001260 if (!is_edp(intel_dp))
1261 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001262
Keith Packard99ea7122011-11-01 19:57:50 -07001263 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001264
Daniel Vetter4be73782014-01-17 14:39:48 +01001265 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001266
Jesse Barnes453c5422013-03-28 09:55:41 -07001267 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001268 /* We need to switch off panel power _and_ force vdd, for otherwise some
1269 * panels get very unhappy and cease to work. */
Paulo Zanonidff392d2013-12-06 17:32:41 -02001270 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001271
Jani Nikulabf13e812013-09-06 07:40:05 +03001272 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001273
1274 I915_WRITE(pp_ctrl_reg, pp);
1275 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001276
Paulo Zanonidce56b32013-12-19 14:29:40 -02001277 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001278 wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001279}
1280
Daniel Vetter4be73782014-01-17 14:39:48 +01001281void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001282{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001283 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1284 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001285 struct drm_i915_private *dev_priv = dev->dev_private;
1286 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001287 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001288
Keith Packardf01eca22011-09-28 16:48:10 -07001289 if (!is_edp(intel_dp))
1290 return;
1291
Zhao Yakui28c97732009-10-09 11:39:41 +08001292 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001293 /*
1294 * If we enable the backlight right away following a panel power
1295 * on, we may see slight flicker as the panel syncs with the eDP
1296 * link. So delay a bit to make sure the image is solid before
1297 * allowing it to appear.
1298 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001299 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001300 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001301 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001302
Jani Nikulabf13e812013-09-06 07:40:05 +03001303 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001304
1305 I915_WRITE(pp_ctrl_reg, pp);
1306 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001307
Jesse Barnes752aa882013-10-31 18:55:49 +02001308 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001309}
1310
Daniel Vetter4be73782014-01-17 14:39:48 +01001311void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001312{
Paulo Zanoni30add222012-10-26 19:05:45 -02001313 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001314 struct drm_i915_private *dev_priv = dev->dev_private;
1315 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001316 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001317
Keith Packardf01eca22011-09-28 16:48:10 -07001318 if (!is_edp(intel_dp))
1319 return;
1320
Jesse Barnes752aa882013-10-31 18:55:49 +02001321 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001322
Zhao Yakui28c97732009-10-09 11:39:41 +08001323 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001324 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001325 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001326
Jani Nikulabf13e812013-09-06 07:40:05 +03001327 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001328
1329 I915_WRITE(pp_ctrl_reg, pp);
1330 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001331 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001332}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001333
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001334static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001335{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001336 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1337 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1338 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001339 struct drm_i915_private *dev_priv = dev->dev_private;
1340 u32 dpa_ctl;
1341
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001342 assert_pipe_disabled(dev_priv,
1343 to_intel_crtc(crtc)->pipe);
1344
Jesse Barnesd240f202010-08-13 15:43:26 -07001345 DRM_DEBUG_KMS("\n");
1346 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001347 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1348 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1349
1350 /* We don't adjust intel_dp->DP while tearing down the link, to
1351 * facilitate link retraining (e.g. after hotplug). Hence clear all
1352 * enable bits here to ensure that we don't enable too much. */
1353 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1354 intel_dp->DP |= DP_PLL_ENABLE;
1355 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001356 POSTING_READ(DP_A);
1357 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001358}
1359
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001360static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001361{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001362 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1363 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1364 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001365 struct drm_i915_private *dev_priv = dev->dev_private;
1366 u32 dpa_ctl;
1367
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001368 assert_pipe_disabled(dev_priv,
1369 to_intel_crtc(crtc)->pipe);
1370
Jesse Barnesd240f202010-08-13 15:43:26 -07001371 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001372 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1373 "dp pll off, should be on\n");
1374 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1375
1376 /* We can't rely on the value tracked for the DP register in
1377 * intel_dp->DP because link_down must not change that (otherwise link
1378 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001379 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001380 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001381 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001382 udelay(200);
1383}
1384
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001385/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001386void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001387{
1388 int ret, i;
1389
1390 /* Should have a valid DPCD by this point */
1391 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1392 return;
1393
1394 if (mode != DRM_MODE_DPMS_ON) {
1395 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1396 DP_SET_POWER_D3);
1397 if (ret != 1)
1398 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1399 } else {
1400 /*
1401 * When turning on, we need to retry for 1ms to give the sink
1402 * time to wake up.
1403 */
1404 for (i = 0; i < 3; i++) {
1405 ret = intel_dp_aux_native_write_1(intel_dp,
1406 DP_SET_POWER,
1407 DP_SET_POWER_D0);
1408 if (ret == 1)
1409 break;
1410 msleep(1);
1411 }
1412 }
1413}
1414
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001415static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1416 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001417{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001418 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001419 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001420 struct drm_device *dev = encoder->base.dev;
1421 struct drm_i915_private *dev_priv = dev->dev_private;
1422 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001423
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001424 if (!(tmp & DP_PORT_EN))
1425 return false;
1426
Imre Deakbc7d38a2013-05-16 14:40:36 +03001427 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001428 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001429 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001430 *pipe = PORT_TO_PIPE(tmp);
1431 } else {
1432 u32 trans_sel;
1433 u32 trans_dp;
1434 int i;
1435
1436 switch (intel_dp->output_reg) {
1437 case PCH_DP_B:
1438 trans_sel = TRANS_DP_PORT_SEL_B;
1439 break;
1440 case PCH_DP_C:
1441 trans_sel = TRANS_DP_PORT_SEL_C;
1442 break;
1443 case PCH_DP_D:
1444 trans_sel = TRANS_DP_PORT_SEL_D;
1445 break;
1446 default:
1447 return true;
1448 }
1449
1450 for_each_pipe(i) {
1451 trans_dp = I915_READ(TRANS_DP_CTL(i));
1452 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1453 *pipe = i;
1454 return true;
1455 }
1456 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001457
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001458 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1459 intel_dp->output_reg);
1460 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001461
1462 return true;
1463}
1464
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001465static void intel_dp_get_config(struct intel_encoder *encoder,
1466 struct intel_crtc_config *pipe_config)
1467{
1468 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001469 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001470 struct drm_device *dev = encoder->base.dev;
1471 struct drm_i915_private *dev_priv = dev->dev_private;
1472 enum port port = dp_to_dig_port(intel_dp)->port;
1473 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001474 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001475
Xiong Zhang63000ef2013-06-28 12:59:06 +08001476 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1477 tmp = I915_READ(intel_dp->output_reg);
1478 if (tmp & DP_SYNC_HS_HIGH)
1479 flags |= DRM_MODE_FLAG_PHSYNC;
1480 else
1481 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001482
Xiong Zhang63000ef2013-06-28 12:59:06 +08001483 if (tmp & DP_SYNC_VS_HIGH)
1484 flags |= DRM_MODE_FLAG_PVSYNC;
1485 else
1486 flags |= DRM_MODE_FLAG_NVSYNC;
1487 } else {
1488 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1489 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1490 flags |= DRM_MODE_FLAG_PHSYNC;
1491 else
1492 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001493
Xiong Zhang63000ef2013-06-28 12:59:06 +08001494 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1495 flags |= DRM_MODE_FLAG_PVSYNC;
1496 else
1497 flags |= DRM_MODE_FLAG_NVSYNC;
1498 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001499
1500 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001501
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001502 pipe_config->has_dp_encoder = true;
1503
1504 intel_dp_get_m_n(crtc, pipe_config);
1505
Ville Syrjälä18442d02013-09-13 16:00:08 +03001506 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001507 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1508 pipe_config->port_clock = 162000;
1509 else
1510 pipe_config->port_clock = 270000;
1511 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001512
1513 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1514 &pipe_config->dp_m_n);
1515
1516 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1517 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1518
Damien Lespiau241bfc32013-09-25 16:45:37 +01001519 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001520
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001521 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1522 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1523 /*
1524 * This is a big fat ugly hack.
1525 *
1526 * Some machines in UEFI boot mode provide us a VBT that has 18
1527 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1528 * unknown we fail to light up. Yet the same BIOS boots up with
1529 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1530 * max, not what it tells us to use.
1531 *
1532 * Note: This will still be broken if the eDP panel is not lit
1533 * up by the BIOS, and thus we can't get the mode at module
1534 * load.
1535 */
1536 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1537 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1538 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1539 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001540}
1541
Rodrigo Vivia031d702013-10-03 16:15:06 -03001542static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001543{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001544 struct drm_i915_private *dev_priv = dev->dev_private;
1545
1546 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001547}
1548
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001549static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1550{
1551 struct drm_i915_private *dev_priv = dev->dev_private;
1552
Ben Widawsky18b59922013-09-20 09:35:30 -07001553 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001554 return false;
1555
Ben Widawsky18b59922013-09-20 09:35:30 -07001556 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001557}
1558
1559static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1560 struct edp_vsc_psr *vsc_psr)
1561{
1562 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1563 struct drm_device *dev = dig_port->base.base.dev;
1564 struct drm_i915_private *dev_priv = dev->dev_private;
1565 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1566 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1567 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1568 uint32_t *data = (uint32_t *) vsc_psr;
1569 unsigned int i;
1570
1571 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1572 the video DIP being updated before program video DIP data buffer
1573 registers for DIP being updated. */
1574 I915_WRITE(ctl_reg, 0);
1575 POSTING_READ(ctl_reg);
1576
1577 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1578 if (i < sizeof(struct edp_vsc_psr))
1579 I915_WRITE(data_reg + i, *data++);
1580 else
1581 I915_WRITE(data_reg + i, 0);
1582 }
1583
1584 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1585 POSTING_READ(ctl_reg);
1586}
1587
1588static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1589{
1590 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1591 struct drm_i915_private *dev_priv = dev->dev_private;
1592 struct edp_vsc_psr psr_vsc;
1593
1594 if (intel_dp->psr_setup_done)
1595 return;
1596
1597 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1598 memset(&psr_vsc, 0, sizeof(psr_vsc));
1599 psr_vsc.sdp_header.HB0 = 0;
1600 psr_vsc.sdp_header.HB1 = 0x7;
1601 psr_vsc.sdp_header.HB2 = 0x2;
1602 psr_vsc.sdp_header.HB3 = 0x8;
1603 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1604
1605 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001606 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001607 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001608
1609 intel_dp->psr_setup_done = true;
1610}
1611
1612static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1613{
1614 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1615 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001616 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001617 int precharge = 0x3;
1618 int msg_size = 5; /* Header(4) + Message(1) */
1619
1620 /* Enable PSR in sink */
1621 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1622 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1623 DP_PSR_ENABLE &
1624 ~DP_PSR_MAIN_LINK_ACTIVE);
1625 else
1626 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1627 DP_PSR_ENABLE |
1628 DP_PSR_MAIN_LINK_ACTIVE);
1629
1630 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001631 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1632 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1633 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001634 DP_AUX_CH_CTL_TIME_OUT_400us |
1635 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1636 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1637 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1638}
1639
1640static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1641{
1642 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1643 struct drm_i915_private *dev_priv = dev->dev_private;
1644 uint32_t max_sleep_time = 0x1f;
1645 uint32_t idle_frames = 1;
1646 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001647 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001648
1649 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1650 val |= EDP_PSR_LINK_STANDBY;
1651 val |= EDP_PSR_TP2_TP3_TIME_0us;
1652 val |= EDP_PSR_TP1_TIME_0us;
1653 val |= EDP_PSR_SKIP_AUX_EXIT;
1654 } else
1655 val |= EDP_PSR_LINK_DISABLE;
1656
Ben Widawsky18b59922013-09-20 09:35:30 -07001657 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawskyed8546a2013-11-04 22:45:05 -08001658 IS_BROADWELL(dev) ? 0 : link_entry_time |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001659 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1660 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1661 EDP_PSR_ENABLE);
1662}
1663
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001664static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1665{
1666 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1667 struct drm_device *dev = dig_port->base.base.dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 struct drm_crtc *crtc = dig_port->base.base.crtc;
1670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1671 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1672 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1673
Rodrigo Vivia031d702013-10-03 16:15:06 -03001674 dev_priv->psr.source_ok = false;
1675
Ben Widawsky18b59922013-09-20 09:35:30 -07001676 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001677 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001678 return false;
1679 }
1680
1681 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1682 (dig_port->port != PORT_A)) {
1683 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001684 return false;
1685 }
1686
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001687 if (!i915_enable_psr) {
1688 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001689 return false;
1690 }
1691
Chris Wilsoncd234b02013-08-02 20:39:49 +01001692 crtc = dig_port->base.base.crtc;
1693 if (crtc == NULL) {
1694 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001695 return false;
1696 }
1697
1698 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001699 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001700 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001701 return false;
1702 }
1703
Chris Wilsoncd234b02013-08-02 20:39:49 +01001704 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001705 if (obj->tiling_mode != I915_TILING_X ||
1706 obj->fence_reg == I915_FENCE_REG_NONE) {
1707 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001708 return false;
1709 }
1710
1711 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1712 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001713 return false;
1714 }
1715
1716 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1717 S3D_ENABLE) {
1718 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001719 return false;
1720 }
1721
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001722 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001723 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001724 return false;
1725 }
1726
Rodrigo Vivia031d702013-10-03 16:15:06 -03001727 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001728 return true;
1729}
1730
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001731static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001732{
1733 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1734
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001735 if (!intel_edp_psr_match_conditions(intel_dp) ||
1736 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001737 return;
1738
1739 /* Setup PSR once */
1740 intel_edp_psr_setup(intel_dp);
1741
1742 /* Enable PSR on the panel */
1743 intel_edp_psr_enable_sink(intel_dp);
1744
1745 /* Enable PSR on the host */
1746 intel_edp_psr_enable_source(intel_dp);
1747}
1748
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001749void intel_edp_psr_enable(struct intel_dp *intel_dp)
1750{
1751 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1752
1753 if (intel_edp_psr_match_conditions(intel_dp) &&
1754 !intel_edp_is_psr_enabled(dev))
1755 intel_edp_psr_do_enable(intel_dp);
1756}
1757
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001758void intel_edp_psr_disable(struct intel_dp *intel_dp)
1759{
1760 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1761 struct drm_i915_private *dev_priv = dev->dev_private;
1762
1763 if (!intel_edp_is_psr_enabled(dev))
1764 return;
1765
Ben Widawsky18b59922013-09-20 09:35:30 -07001766 I915_WRITE(EDP_PSR_CTL(dev),
1767 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001768
1769 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001770 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001771 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1772 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1773}
1774
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001775void intel_edp_psr_update(struct drm_device *dev)
1776{
1777 struct intel_encoder *encoder;
1778 struct intel_dp *intel_dp = NULL;
1779
1780 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1781 if (encoder->type == INTEL_OUTPUT_EDP) {
1782 intel_dp = enc_to_intel_dp(&encoder->base);
1783
Rodrigo Vivia031d702013-10-03 16:15:06 -03001784 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001785 return;
1786
1787 if (!intel_edp_psr_match_conditions(intel_dp))
1788 intel_edp_psr_disable(intel_dp);
1789 else
1790 if (!intel_edp_is_psr_enabled(dev))
1791 intel_edp_psr_do_enable(intel_dp);
1792 }
1793}
1794
Daniel Vettere8cb4552012-07-01 13:05:48 +02001795static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001796{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001797 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001798 enum port port = dp_to_dig_port(intel_dp)->port;
1799 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001800
1801 /* Make sure the panel is off before trying to change the mode. But also
1802 * ensure that we have vdd while we switch off the panel. */
Daniel Vetter4be73782014-01-17 14:39:48 +01001803 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001804 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001805 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001806
1807 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001808 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001809 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001810}
1811
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001812static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001813{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001814 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001815 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001816 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001817
Imre Deak982a3862013-05-23 19:39:40 +03001818 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001819 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001820 if (!IS_VALLEYVIEW(dev))
1821 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001822 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001823}
1824
Daniel Vettere8cb4552012-07-01 13:05:48 +02001825static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001826{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001827 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1828 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001829 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001830 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001831
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001832 if (WARN_ON(dp_reg & DP_PORT_EN))
1833 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001834
Daniel Vetter4be73782014-01-17 14:39:48 +01001835 edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001836 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1837 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001838 intel_edp_panel_on(intel_dp);
1839 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001840 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001841 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001842}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001843
Jani Nikulaecff4f32013-09-06 07:38:29 +03001844static void g4x_enable_dp(struct intel_encoder *encoder)
1845{
Jani Nikula828f5c62013-09-05 16:44:45 +03001846 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1847
Jani Nikulaecff4f32013-09-06 07:38:29 +03001848 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001849 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001850}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001851
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001852static void vlv_enable_dp(struct intel_encoder *encoder)
1853{
Jani Nikula828f5c62013-09-05 16:44:45 +03001854 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1855
Daniel Vetter4be73782014-01-17 14:39:48 +01001856 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001857}
1858
Jani Nikulaecff4f32013-09-06 07:38:29 +03001859static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001860{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001861 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001862 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001863
1864 if (dport->port == PORT_A)
1865 ironlake_edp_pll_on(intel_dp);
1866}
1867
1868static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1869{
1870 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1871 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001872 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001873 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001874 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001875 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001876 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001877 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001878 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001879
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001880 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001881
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001882 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001883 val = 0;
1884 if (pipe)
1885 val |= (1<<21);
1886 else
1887 val &= ~(1<<21);
1888 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001889 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1890 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1891 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001892
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001893 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001894
Jani Nikulabf13e812013-09-06 07:40:05 +03001895 /* init power sequencer on this pipe and port */
1896 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1897 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1898 &power_seq);
1899
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001900 intel_enable_dp(encoder);
1901
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001902 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001903}
1904
Jani Nikulaecff4f32013-09-06 07:38:29 +03001905static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001906{
1907 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1908 struct drm_device *dev = encoder->base.dev;
1909 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001910 struct intel_crtc *intel_crtc =
1911 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001912 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001913 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001914
Jesse Barnes89b667f2013-04-18 14:51:36 -07001915 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001916 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001917 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001918 DPIO_PCS_TX_LANE2_RESET |
1919 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001920 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001921 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1922 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1923 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1924 DPIO_PCS_CLK_SOFT_RESET);
1925
1926 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001927 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1928 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1929 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001930 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001931}
1932
1933/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001934 * Native read with retry for link status and receiver capability reads for
1935 * cases where the sink may still be asleep.
1936 */
1937static bool
1938intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1939 uint8_t *recv, int recv_bytes)
1940{
1941 int ret, i;
1942
1943 /*
1944 * Sinks are *supposed* to come up within 1ms from an off state,
1945 * but we're also supposed to retry 3 times per the spec.
1946 */
1947 for (i = 0; i < 3; i++) {
1948 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1949 recv_bytes);
1950 if (ret == recv_bytes)
1951 return true;
1952 msleep(1);
1953 }
1954
1955 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001956}
1957
1958/*
1959 * Fetch AUX CH registers 0x202 - 0x207 which contain
1960 * link status information
1961 */
1962static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001963intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001964{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001965 return intel_dp_aux_native_read_retry(intel_dp,
1966 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001967 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001968 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001969}
1970
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001971/*
1972 * These are source-specific values; current Intel hardware supports
1973 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1974 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001975
1976static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001977intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001978{
Paulo Zanoni30add222012-10-26 19:05:45 -02001979 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001980 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001981
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001982 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001983 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001984 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001985 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001986 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001987 return DP_TRAIN_VOLTAGE_SWING_1200;
1988 else
1989 return DP_TRAIN_VOLTAGE_SWING_800;
1990}
1991
1992static uint8_t
1993intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1994{
Paulo Zanoni30add222012-10-26 19:05:45 -02001995 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001996 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001997
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001998 if (IS_BROADWELL(dev)) {
1999 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2000 case DP_TRAIN_VOLTAGE_SWING_400:
2001 case DP_TRAIN_VOLTAGE_SWING_600:
2002 return DP_TRAIN_PRE_EMPHASIS_6;
2003 case DP_TRAIN_VOLTAGE_SWING_800:
2004 return DP_TRAIN_PRE_EMPHASIS_3_5;
2005 case DP_TRAIN_VOLTAGE_SWING_1200:
2006 default:
2007 return DP_TRAIN_PRE_EMPHASIS_0;
2008 }
2009 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002010 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2011 case DP_TRAIN_VOLTAGE_SWING_400:
2012 return DP_TRAIN_PRE_EMPHASIS_9_5;
2013 case DP_TRAIN_VOLTAGE_SWING_600:
2014 return DP_TRAIN_PRE_EMPHASIS_6;
2015 case DP_TRAIN_VOLTAGE_SWING_800:
2016 return DP_TRAIN_PRE_EMPHASIS_3_5;
2017 case DP_TRAIN_VOLTAGE_SWING_1200:
2018 default:
2019 return DP_TRAIN_PRE_EMPHASIS_0;
2020 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002021 } else if (IS_VALLEYVIEW(dev)) {
2022 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2023 case DP_TRAIN_VOLTAGE_SWING_400:
2024 return DP_TRAIN_PRE_EMPHASIS_9_5;
2025 case DP_TRAIN_VOLTAGE_SWING_600:
2026 return DP_TRAIN_PRE_EMPHASIS_6;
2027 case DP_TRAIN_VOLTAGE_SWING_800:
2028 return DP_TRAIN_PRE_EMPHASIS_3_5;
2029 case DP_TRAIN_VOLTAGE_SWING_1200:
2030 default:
2031 return DP_TRAIN_PRE_EMPHASIS_0;
2032 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002033 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002034 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2035 case DP_TRAIN_VOLTAGE_SWING_400:
2036 return DP_TRAIN_PRE_EMPHASIS_6;
2037 case DP_TRAIN_VOLTAGE_SWING_600:
2038 case DP_TRAIN_VOLTAGE_SWING_800:
2039 return DP_TRAIN_PRE_EMPHASIS_3_5;
2040 default:
2041 return DP_TRAIN_PRE_EMPHASIS_0;
2042 }
2043 } else {
2044 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2045 case DP_TRAIN_VOLTAGE_SWING_400:
2046 return DP_TRAIN_PRE_EMPHASIS_6;
2047 case DP_TRAIN_VOLTAGE_SWING_600:
2048 return DP_TRAIN_PRE_EMPHASIS_6;
2049 case DP_TRAIN_VOLTAGE_SWING_800:
2050 return DP_TRAIN_PRE_EMPHASIS_3_5;
2051 case DP_TRAIN_VOLTAGE_SWING_1200:
2052 default:
2053 return DP_TRAIN_PRE_EMPHASIS_0;
2054 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002055 }
2056}
2057
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002058static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2059{
2060 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2061 struct drm_i915_private *dev_priv = dev->dev_private;
2062 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002063 struct intel_crtc *intel_crtc =
2064 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002065 unsigned long demph_reg_value, preemph_reg_value,
2066 uniqtranscale_reg_value;
2067 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002068 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002069 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002070
2071 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2072 case DP_TRAIN_PRE_EMPHASIS_0:
2073 preemph_reg_value = 0x0004000;
2074 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2075 case DP_TRAIN_VOLTAGE_SWING_400:
2076 demph_reg_value = 0x2B405555;
2077 uniqtranscale_reg_value = 0x552AB83A;
2078 break;
2079 case DP_TRAIN_VOLTAGE_SWING_600:
2080 demph_reg_value = 0x2B404040;
2081 uniqtranscale_reg_value = 0x5548B83A;
2082 break;
2083 case DP_TRAIN_VOLTAGE_SWING_800:
2084 demph_reg_value = 0x2B245555;
2085 uniqtranscale_reg_value = 0x5560B83A;
2086 break;
2087 case DP_TRAIN_VOLTAGE_SWING_1200:
2088 demph_reg_value = 0x2B405555;
2089 uniqtranscale_reg_value = 0x5598DA3A;
2090 break;
2091 default:
2092 return 0;
2093 }
2094 break;
2095 case DP_TRAIN_PRE_EMPHASIS_3_5:
2096 preemph_reg_value = 0x0002000;
2097 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2098 case DP_TRAIN_VOLTAGE_SWING_400:
2099 demph_reg_value = 0x2B404040;
2100 uniqtranscale_reg_value = 0x5552B83A;
2101 break;
2102 case DP_TRAIN_VOLTAGE_SWING_600:
2103 demph_reg_value = 0x2B404848;
2104 uniqtranscale_reg_value = 0x5580B83A;
2105 break;
2106 case DP_TRAIN_VOLTAGE_SWING_800:
2107 demph_reg_value = 0x2B404040;
2108 uniqtranscale_reg_value = 0x55ADDA3A;
2109 break;
2110 default:
2111 return 0;
2112 }
2113 break;
2114 case DP_TRAIN_PRE_EMPHASIS_6:
2115 preemph_reg_value = 0x0000000;
2116 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2117 case DP_TRAIN_VOLTAGE_SWING_400:
2118 demph_reg_value = 0x2B305555;
2119 uniqtranscale_reg_value = 0x5570B83A;
2120 break;
2121 case DP_TRAIN_VOLTAGE_SWING_600:
2122 demph_reg_value = 0x2B2B4040;
2123 uniqtranscale_reg_value = 0x55ADDA3A;
2124 break;
2125 default:
2126 return 0;
2127 }
2128 break;
2129 case DP_TRAIN_PRE_EMPHASIS_9_5:
2130 preemph_reg_value = 0x0006000;
2131 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2132 case DP_TRAIN_VOLTAGE_SWING_400:
2133 demph_reg_value = 0x1B405555;
2134 uniqtranscale_reg_value = 0x55ADDA3A;
2135 break;
2136 default:
2137 return 0;
2138 }
2139 break;
2140 default:
2141 return 0;
2142 }
2143
Chris Wilson0980a602013-07-26 19:57:35 +01002144 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002145 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2146 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2147 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002148 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002149 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2150 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2151 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2152 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002153 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002154
2155 return 0;
2156}
2157
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002158static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002159intel_get_adjust_train(struct intel_dp *intel_dp,
2160 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002161{
2162 uint8_t v = 0;
2163 uint8_t p = 0;
2164 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002165 uint8_t voltage_max;
2166 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002167
Jesse Barnes33a34e42010-09-08 12:42:02 -07002168 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002169 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2170 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002171
2172 if (this_v > v)
2173 v = this_v;
2174 if (this_p > p)
2175 p = this_p;
2176 }
2177
Keith Packard1a2eb462011-11-16 16:26:07 -08002178 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002179 if (v >= voltage_max)
2180 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002181
Keith Packard1a2eb462011-11-16 16:26:07 -08002182 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2183 if (p >= preemph_max)
2184 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002185
2186 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002187 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002188}
2189
2190static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002191intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002192{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002193 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002194
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002195 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002196 case DP_TRAIN_VOLTAGE_SWING_400:
2197 default:
2198 signal_levels |= DP_VOLTAGE_0_4;
2199 break;
2200 case DP_TRAIN_VOLTAGE_SWING_600:
2201 signal_levels |= DP_VOLTAGE_0_6;
2202 break;
2203 case DP_TRAIN_VOLTAGE_SWING_800:
2204 signal_levels |= DP_VOLTAGE_0_8;
2205 break;
2206 case DP_TRAIN_VOLTAGE_SWING_1200:
2207 signal_levels |= DP_VOLTAGE_1_2;
2208 break;
2209 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002210 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002211 case DP_TRAIN_PRE_EMPHASIS_0:
2212 default:
2213 signal_levels |= DP_PRE_EMPHASIS_0;
2214 break;
2215 case DP_TRAIN_PRE_EMPHASIS_3_5:
2216 signal_levels |= DP_PRE_EMPHASIS_3_5;
2217 break;
2218 case DP_TRAIN_PRE_EMPHASIS_6:
2219 signal_levels |= DP_PRE_EMPHASIS_6;
2220 break;
2221 case DP_TRAIN_PRE_EMPHASIS_9_5:
2222 signal_levels |= DP_PRE_EMPHASIS_9_5;
2223 break;
2224 }
2225 return signal_levels;
2226}
2227
Zhenyu Wange3421a12010-04-08 09:43:27 +08002228/* Gen6's DP voltage swing and pre-emphasis control */
2229static uint32_t
2230intel_gen6_edp_signal_levels(uint8_t train_set)
2231{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002232 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2233 DP_TRAIN_PRE_EMPHASIS_MASK);
2234 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002235 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002236 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2237 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2238 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2239 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002240 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002241 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2242 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002243 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002244 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2245 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002246 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002247 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2248 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002249 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002250 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2251 "0x%x\n", signal_levels);
2252 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002253 }
2254}
2255
Keith Packard1a2eb462011-11-16 16:26:07 -08002256/* Gen7's DP voltage swing and pre-emphasis control */
2257static uint32_t
2258intel_gen7_edp_signal_levels(uint8_t train_set)
2259{
2260 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2261 DP_TRAIN_PRE_EMPHASIS_MASK);
2262 switch (signal_levels) {
2263 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2264 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2265 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2266 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2267 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2268 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2269
2270 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2271 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2272 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2273 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2274
2275 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2276 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2277 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2278 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2279
2280 default:
2281 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2282 "0x%x\n", signal_levels);
2283 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2284 }
2285}
2286
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002287/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2288static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002289intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002290{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002291 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2292 DP_TRAIN_PRE_EMPHASIS_MASK);
2293 switch (signal_levels) {
2294 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2295 return DDI_BUF_EMP_400MV_0DB_HSW;
2296 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2297 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2298 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2299 return DDI_BUF_EMP_400MV_6DB_HSW;
2300 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2301 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002302
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002303 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2304 return DDI_BUF_EMP_600MV_0DB_HSW;
2305 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2306 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2307 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2308 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002309
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002310 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2311 return DDI_BUF_EMP_800MV_0DB_HSW;
2312 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2313 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2314 default:
2315 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2316 "0x%x\n", signal_levels);
2317 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002318 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002319}
2320
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002321static uint32_t
2322intel_bdw_signal_levels(uint8_t train_set)
2323{
2324 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2325 DP_TRAIN_PRE_EMPHASIS_MASK);
2326 switch (signal_levels) {
2327 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2328 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2329 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2330 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2331 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2332 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2333
2334 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2335 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2336 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2337 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2338 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2339 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2340
2341 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2342 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2343 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2344 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2345
2346 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2347 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2348
2349 default:
2350 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2351 "0x%x\n", signal_levels);
2352 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2353 }
2354}
2355
Paulo Zanonif0a34242012-12-06 16:51:50 -02002356/* Properly updates "DP" with the correct signal levels. */
2357static void
2358intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2359{
2360 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002361 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002362 struct drm_device *dev = intel_dig_port->base.base.dev;
2363 uint32_t signal_levels, mask;
2364 uint8_t train_set = intel_dp->train_set[0];
2365
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002366 if (IS_BROADWELL(dev)) {
2367 signal_levels = intel_bdw_signal_levels(train_set);
2368 mask = DDI_BUF_EMP_MASK;
2369 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002370 signal_levels = intel_hsw_signal_levels(train_set);
2371 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002372 } else if (IS_VALLEYVIEW(dev)) {
2373 signal_levels = intel_vlv_signal_levels(intel_dp);
2374 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002375 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002376 signal_levels = intel_gen7_edp_signal_levels(train_set);
2377 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002378 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002379 signal_levels = intel_gen6_edp_signal_levels(train_set);
2380 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2381 } else {
2382 signal_levels = intel_gen4_signal_levels(train_set);
2383 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2384 }
2385
2386 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2387
2388 *DP = (*DP & ~mask) | signal_levels;
2389}
2390
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002391static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002392intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002393 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002394 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002395{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002396 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2397 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002398 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002399 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002400 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2401 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002402
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002403 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002404 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002405
2406 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2407 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2408 else
2409 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2410
2411 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2412 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2413 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002414 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2415
2416 break;
2417 case DP_TRAINING_PATTERN_1:
2418 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2419 break;
2420 case DP_TRAINING_PATTERN_2:
2421 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2422 break;
2423 case DP_TRAINING_PATTERN_3:
2424 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2425 break;
2426 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002427 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002428
Imre Deakbc7d38a2013-05-16 14:40:36 +03002429 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002430 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002431
2432 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2433 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002434 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002435 break;
2436 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002437 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002438 break;
2439 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002440 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002441 break;
2442 case DP_TRAINING_PATTERN_3:
2443 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002444 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002445 break;
2446 }
2447
2448 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002449 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002450
2451 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2452 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002453 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002454 break;
2455 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002456 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002457 break;
2458 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002459 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002460 break;
2461 case DP_TRAINING_PATTERN_3:
2462 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002463 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002464 break;
2465 }
2466 }
2467
Jani Nikula70aff662013-09-27 15:10:44 +03002468 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002469 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002470
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002471 buf[0] = dp_train_pat;
2472 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002473 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002474 /* don't write DP_TRAINING_LANEx_SET on disable */
2475 len = 1;
2476 } else {
2477 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2478 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2479 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002480 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002481
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002482 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2483 buf, len);
2484
2485 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002486}
2487
Jani Nikula70aff662013-09-27 15:10:44 +03002488static bool
2489intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2490 uint8_t dp_train_pat)
2491{
Jani Nikula953d22e2013-10-04 15:08:47 +03002492 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002493 intel_dp_set_signal_levels(intel_dp, DP);
2494 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2495}
2496
2497static bool
2498intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002499 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002500{
2501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2502 struct drm_device *dev = intel_dig_port->base.base.dev;
2503 struct drm_i915_private *dev_priv = dev->dev_private;
2504 int ret;
2505
2506 intel_get_adjust_train(intel_dp, link_status);
2507 intel_dp_set_signal_levels(intel_dp, DP);
2508
2509 I915_WRITE(intel_dp->output_reg, *DP);
2510 POSTING_READ(intel_dp->output_reg);
2511
2512 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2513 intel_dp->train_set,
2514 intel_dp->lane_count);
2515
2516 return ret == intel_dp->lane_count;
2517}
2518
Imre Deak3ab9c632013-05-03 12:57:41 +03002519static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2520{
2521 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2522 struct drm_device *dev = intel_dig_port->base.base.dev;
2523 struct drm_i915_private *dev_priv = dev->dev_private;
2524 enum port port = intel_dig_port->port;
2525 uint32_t val;
2526
2527 if (!HAS_DDI(dev))
2528 return;
2529
2530 val = I915_READ(DP_TP_CTL(port));
2531 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2532 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2533 I915_WRITE(DP_TP_CTL(port), val);
2534
2535 /*
2536 * On PORT_A we can have only eDP in SST mode. There the only reason
2537 * we need to set idle transmission mode is to work around a HW issue
2538 * where we enable the pipe while not in idle link-training mode.
2539 * In this case there is requirement to wait for a minimum number of
2540 * idle patterns to be sent.
2541 */
2542 if (port == PORT_A)
2543 return;
2544
2545 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2546 1))
2547 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2548}
2549
Jesse Barnes33a34e42010-09-08 12:42:02 -07002550/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002551void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002552intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002553{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002554 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002555 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002556 int i;
2557 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002558 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002559 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002560 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002561
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002562 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002563 intel_ddi_prepare_link_retrain(encoder);
2564
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002565 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002566 link_config[0] = intel_dp->link_bw;
2567 link_config[1] = intel_dp->lane_count;
2568 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2569 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2570 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2571
2572 link_config[0] = 0;
2573 link_config[1] = DP_SET_ANSI_8B10B;
2574 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002575
2576 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002577
Jani Nikula70aff662013-09-27 15:10:44 +03002578 /* clock recovery */
2579 if (!intel_dp_reset_link_train(intel_dp, &DP,
2580 DP_TRAINING_PATTERN_1 |
2581 DP_LINK_SCRAMBLING_DISABLE)) {
2582 DRM_ERROR("failed to enable link training\n");
2583 return;
2584 }
2585
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002586 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002587 voltage_tries = 0;
2588 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002589 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002590 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002591
Daniel Vettera7c96552012-10-18 10:15:30 +02002592 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002593 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2594 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002595 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002596 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002597
Daniel Vetter01916272012-10-18 10:15:25 +02002598 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002599 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002600 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002601 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002602
2603 /* Check to see if we've tried the max voltage */
2604 for (i = 0; i < intel_dp->lane_count; i++)
2605 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2606 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002607 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002608 ++loop_tries;
2609 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002610 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002611 break;
2612 }
Jani Nikula70aff662013-09-27 15:10:44 +03002613 intel_dp_reset_link_train(intel_dp, &DP,
2614 DP_TRAINING_PATTERN_1 |
2615 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002616 voltage_tries = 0;
2617 continue;
2618 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002619
2620 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002621 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002622 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002623 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002624 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002625 break;
2626 }
2627 } else
2628 voltage_tries = 0;
2629 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002630
Jani Nikula70aff662013-09-27 15:10:44 +03002631 /* Update training set as requested by target */
2632 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2633 DRM_ERROR("failed to update link training\n");
2634 break;
2635 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636 }
2637
Jesse Barnes33a34e42010-09-08 12:42:02 -07002638 intel_dp->DP = DP;
2639}
2640
Paulo Zanonic19b0662012-10-15 15:51:41 -03002641void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002642intel_dp_complete_link_train(struct intel_dp *intel_dp)
2643{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002644 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002645 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002646 uint32_t DP = intel_dp->DP;
2647
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002648 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002649 if (!intel_dp_set_link_train(intel_dp, &DP,
2650 DP_TRAINING_PATTERN_2 |
2651 DP_LINK_SCRAMBLING_DISABLE)) {
2652 DRM_ERROR("failed to start channel equalization\n");
2653 return;
2654 }
2655
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002656 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002657 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002658 channel_eq = false;
2659 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002660 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002661
Jesse Barnes37f80972011-01-05 14:45:24 -08002662 if (cr_tries > 5) {
2663 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002664 break;
2665 }
2666
Daniel Vettera7c96552012-10-18 10:15:30 +02002667 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002668 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2669 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002670 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002671 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002672
Jesse Barnes37f80972011-01-05 14:45:24 -08002673 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002674 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002675 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002676 intel_dp_set_link_train(intel_dp, &DP,
2677 DP_TRAINING_PATTERN_2 |
2678 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002679 cr_tries++;
2680 continue;
2681 }
2682
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002683 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002684 channel_eq = true;
2685 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002686 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002687
Jesse Barnes37f80972011-01-05 14:45:24 -08002688 /* Try 5 times, then try clock recovery if that fails */
2689 if (tries > 5) {
2690 intel_dp_link_down(intel_dp);
2691 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002692 intel_dp_set_link_train(intel_dp, &DP,
2693 DP_TRAINING_PATTERN_2 |
2694 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002695 tries = 0;
2696 cr_tries++;
2697 continue;
2698 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002699
Jani Nikula70aff662013-09-27 15:10:44 +03002700 /* Update training set as requested by target */
2701 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2702 DRM_ERROR("failed to update link training\n");
2703 break;
2704 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002705 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002706 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002707
Imre Deak3ab9c632013-05-03 12:57:41 +03002708 intel_dp_set_idle_link_train(intel_dp);
2709
2710 intel_dp->DP = DP;
2711
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002712 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002713 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002714
Imre Deak3ab9c632013-05-03 12:57:41 +03002715}
2716
2717void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2718{
Jani Nikula70aff662013-09-27 15:10:44 +03002719 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002720 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002721}
2722
2723static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002724intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002725{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002726 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002727 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002728 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002729 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002730 struct intel_crtc *intel_crtc =
2731 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002732 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002733
Paulo Zanonic19b0662012-10-15 15:51:41 -03002734 /*
2735 * DDI code has a strict mode set sequence and we should try to respect
2736 * it, otherwise we might hang the machine in many different ways. So we
2737 * really should be disabling the port only on a complete crtc_disable
2738 * sequence. This function is just called under two conditions on DDI
2739 * code:
2740 * - Link train failed while doing crtc_enable, and on this case we
2741 * really should respect the mode set sequence and wait for a
2742 * crtc_disable.
2743 * - Someone turned the monitor off and intel_dp_check_link_status
2744 * called us. We don't need to disable the whole port on this case, so
2745 * when someone turns the monitor on again,
2746 * intel_ddi_prepare_link_retrain will take care of redoing the link
2747 * train.
2748 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002749 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002750 return;
2751
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002752 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002753 return;
2754
Zhao Yakui28c97732009-10-09 11:39:41 +08002755 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002756
Imre Deakbc7d38a2013-05-16 14:40:36 +03002757 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002758 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002759 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002760 } else {
2761 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002762 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002763 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002764 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002765
Daniel Vetterab527ef2012-11-29 15:59:33 +01002766 /* We don't really know why we're doing this */
2767 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002768
Daniel Vetter493a7082012-05-30 12:31:56 +02002769 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002770 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002771 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002772
Eric Anholt5bddd172010-11-18 09:32:59 +08002773 /* Hardware workaround: leaving our transcoder select
2774 * set to transcoder B while it's off will prevent the
2775 * corresponding HDMI output on transcoder A.
2776 *
2777 * Combine this with another hardware workaround:
2778 * transcoder select bit can only be cleared while the
2779 * port is enabled.
2780 */
2781 DP &= ~DP_PIPEB_SELECT;
2782 I915_WRITE(intel_dp->output_reg, DP);
2783
2784 /* Changes to enable or select take place the vblank
2785 * after being written.
2786 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002787 if (WARN_ON(crtc == NULL)) {
2788 /* We should never try to disable a port without a crtc
2789 * attached. For paranoia keep the code around for a
2790 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002791 POSTING_READ(intel_dp->output_reg);
2792 msleep(50);
2793 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002794 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002795 }
2796
Wu Fengguang832afda2011-12-09 20:42:21 +08002797 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002798 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2799 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002800 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002801}
2802
Keith Packard26d61aa2011-07-25 20:01:09 -07002803static bool
2804intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002805{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002806 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2807 struct drm_device *dev = dig_port->base.base.dev;
2808 struct drm_i915_private *dev_priv = dev->dev_private;
2809
Damien Lespiau577c7a52012-12-13 16:09:02 +00002810 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2811
Keith Packard92fd8fd2011-07-25 19:50:10 -07002812 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002813 sizeof(intel_dp->dpcd)) == 0)
2814 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002815
Damien Lespiau577c7a52012-12-13 16:09:02 +00002816 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2817 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2818 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2819
Adam Jacksonedb39242012-09-18 10:58:49 -04002820 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2821 return false; /* DPCD not present */
2822
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002823 /* Check if the panel supports PSR */
2824 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002825 if (is_edp(intel_dp)) {
2826 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2827 intel_dp->psr_dpcd,
2828 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002829 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2830 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002831 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002832 }
Jani Nikula50003932013-09-20 16:42:17 +03002833 }
2834
Adam Jacksonedb39242012-09-18 10:58:49 -04002835 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2836 DP_DWN_STRM_PORT_PRESENT))
2837 return true; /* native DP sink */
2838
2839 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2840 return true; /* no per-port downstream info */
2841
2842 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2843 intel_dp->downstream_ports,
2844 DP_MAX_DOWNSTREAM_PORTS) == 0)
2845 return false; /* downstream port status fetch failed */
2846
2847 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002848}
2849
Adam Jackson0d198322012-05-14 16:05:47 -04002850static void
2851intel_dp_probe_oui(struct intel_dp *intel_dp)
2852{
2853 u8 buf[3];
2854
2855 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2856 return;
2857
Daniel Vetter4be73782014-01-17 14:39:48 +01002858 edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002859
Adam Jackson0d198322012-05-14 16:05:47 -04002860 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2861 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2862 buf[0], buf[1], buf[2]);
2863
2864 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2865 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2866 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002867
Daniel Vetter4be73782014-01-17 14:39:48 +01002868 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002869}
2870
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002871static bool
2872intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2873{
2874 int ret;
2875
2876 ret = intel_dp_aux_native_read_retry(intel_dp,
2877 DP_DEVICE_SERVICE_IRQ_VECTOR,
2878 sink_irq_vector, 1);
2879 if (!ret)
2880 return false;
2881
2882 return true;
2883}
2884
2885static void
2886intel_dp_handle_test_request(struct intel_dp *intel_dp)
2887{
2888 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002889 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002890}
2891
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002892/*
2893 * According to DP spec
2894 * 5.1.2:
2895 * 1. Read DPCD
2896 * 2. Configure link according to Receiver Capabilities
2897 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2898 * 4. Check link status on receipt of hot-plug interrupt
2899 */
2900
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002901void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002902intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002903{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002904 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002905 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002906 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002907
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002908 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002909 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002910
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002911 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002912 return;
2913
Keith Packard92fd8fd2011-07-25 19:50:10 -07002914 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002915 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002916 return;
2917 }
2918
Keith Packard92fd8fd2011-07-25 19:50:10 -07002919 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002920 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002921 return;
2922 }
2923
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002924 /* Try to read the source of the interrupt */
2925 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2926 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2927 /* Clear interrupt source */
2928 intel_dp_aux_native_write_1(intel_dp,
2929 DP_DEVICE_SERVICE_IRQ_VECTOR,
2930 sink_irq_vector);
2931
2932 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2933 intel_dp_handle_test_request(intel_dp);
2934 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2935 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2936 }
2937
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002938 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002939 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002940 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002941 intel_dp_start_link_train(intel_dp);
2942 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002943 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002944 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002945}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002946
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002947/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002948static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002949intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002950{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002951 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002952 uint8_t type;
2953
2954 if (!intel_dp_get_dpcd(intel_dp))
2955 return connector_status_disconnected;
2956
2957 /* if there's no downstream port, we're done */
2958 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002959 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002960
2961 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002962 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2963 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002964 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002965 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002966 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002967 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002968 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2969 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002970 }
2971
2972 /* If no HPD, poke DDC gently */
2973 if (drm_probe_ddc(&intel_dp->adapter))
2974 return connector_status_connected;
2975
2976 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002977 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2978 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2979 if (type == DP_DS_PORT_TYPE_VGA ||
2980 type == DP_DS_PORT_TYPE_NON_EDID)
2981 return connector_status_unknown;
2982 } else {
2983 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2984 DP_DWN_STRM_PORT_TYPE_MASK;
2985 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2986 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2987 return connector_status_unknown;
2988 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002989
2990 /* Anything else is out of spec, warn and ignore */
2991 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002992 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002993}
2994
2995static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002996ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002997{
Paulo Zanoni30add222012-10-26 19:05:45 -02002998 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002999 struct drm_i915_private *dev_priv = dev->dev_private;
3000 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003001 enum drm_connector_status status;
3002
Chris Wilsonfe16d942011-02-12 10:29:38 +00003003 /* Can't disconnect eDP, but you can close the lid... */
3004 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003005 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003006 if (status == connector_status_unknown)
3007 status = connector_status_connected;
3008 return status;
3009 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003010
Damien Lespiau1b469632012-12-13 16:09:01 +00003011 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3012 return connector_status_disconnected;
3013
Keith Packard26d61aa2011-07-25 20:01:09 -07003014 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003015}
3016
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003017static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003018g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003019{
Paulo Zanoni30add222012-10-26 19:05:45 -02003020 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003021 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003022 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003023 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003024
Jesse Barnes35aad752013-03-01 13:14:31 -08003025 /* Can't disconnect eDP, but you can close the lid... */
3026 if (is_edp(intel_dp)) {
3027 enum drm_connector_status status;
3028
3029 status = intel_panel_detect(dev);
3030 if (status == connector_status_unknown)
3031 status = connector_status_connected;
3032 return status;
3033 }
3034
Todd Previte232a6ee2014-01-23 00:13:41 -07003035 if (IS_VALLEYVIEW(dev)) {
3036 switch (intel_dig_port->port) {
3037 case PORT_B:
3038 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3039 break;
3040 case PORT_C:
3041 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3042 break;
3043 case PORT_D:
3044 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3045 break;
3046 default:
3047 return connector_status_unknown;
3048 }
3049 } else {
3050 switch (intel_dig_port->port) {
3051 case PORT_B:
3052 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3053 break;
3054 case PORT_C:
3055 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3056 break;
3057 case PORT_D:
3058 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3059 break;
3060 default:
3061 return connector_status_unknown;
3062 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003063 }
3064
Chris Wilson10f76a32012-05-11 18:01:32 +01003065 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003066 return connector_status_disconnected;
3067
Keith Packard26d61aa2011-07-25 20:01:09 -07003068 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003069}
3070
Keith Packard8c241fe2011-09-28 16:38:44 -07003071static struct edid *
3072intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3073{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003074 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003075
Jani Nikula9cd300e2012-10-19 14:51:52 +03003076 /* use cached edid if we have one */
3077 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003078 /* invalid edid */
3079 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003080 return NULL;
3081
Jani Nikula55e9ede2013-10-01 10:38:54 +03003082 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003083 }
3084
Jani Nikula9cd300e2012-10-19 14:51:52 +03003085 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003086}
3087
3088static int
3089intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3090{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003091 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003092
Jani Nikula9cd300e2012-10-19 14:51:52 +03003093 /* use cached edid if we have one */
3094 if (intel_connector->edid) {
3095 /* invalid edid */
3096 if (IS_ERR(intel_connector->edid))
3097 return 0;
3098
3099 return intel_connector_update_modes(connector,
3100 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003101 }
3102
Jani Nikula9cd300e2012-10-19 14:51:52 +03003103 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003104}
3105
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003106static enum drm_connector_status
3107intel_dp_detect(struct drm_connector *connector, bool force)
3108{
3109 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003110 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3111 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003112 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003113 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003114 enum drm_connector_status status;
3115 struct edid *edid = NULL;
3116
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003117 intel_runtime_pm_get(dev_priv);
3118
Chris Wilson164c8592013-07-20 20:27:08 +01003119 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3120 connector->base.id, drm_get_connector_name(connector));
3121
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003122 intel_dp->has_audio = false;
3123
3124 if (HAS_PCH_SPLIT(dev))
3125 status = ironlake_dp_detect(intel_dp);
3126 else
3127 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003128
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003129 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003130 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003131
Adam Jackson0d198322012-05-14 16:05:47 -04003132 intel_dp_probe_oui(intel_dp);
3133
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003134 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3135 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003136 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003137 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003138 if (edid) {
3139 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003140 kfree(edid);
3141 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003142 }
3143
Paulo Zanonid63885d2012-10-26 19:05:49 -02003144 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3145 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003146 status = connector_status_connected;
3147
3148out:
3149 intel_runtime_pm_put(dev_priv);
3150 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003151}
3152
3153static int intel_dp_get_modes(struct drm_connector *connector)
3154{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003155 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003156 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003157 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003158 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003159
3160 /* We should parse the EDID data and find out if it has an audio sink
3161 */
3162
Keith Packard8c241fe2011-09-28 16:38:44 -07003163 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003164 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003165 return ret;
3166
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003167 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003168 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003169 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003170 mode = drm_mode_duplicate(dev,
3171 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003172 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003173 drm_mode_probed_add(connector, mode);
3174 return 1;
3175 }
3176 }
3177 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003178}
3179
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003180static bool
3181intel_dp_detect_audio(struct drm_connector *connector)
3182{
3183 struct intel_dp *intel_dp = intel_attached_dp(connector);
3184 struct edid *edid;
3185 bool has_audio = false;
3186
Keith Packard8c241fe2011-09-28 16:38:44 -07003187 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003188 if (edid) {
3189 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003190 kfree(edid);
3191 }
3192
3193 return has_audio;
3194}
3195
Chris Wilsonf6849602010-09-19 09:29:33 +01003196static int
3197intel_dp_set_property(struct drm_connector *connector,
3198 struct drm_property *property,
3199 uint64_t val)
3200{
Chris Wilsone953fd72011-02-21 22:23:52 +00003201 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003202 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003203 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3204 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003205 int ret;
3206
Rob Clark662595d2012-10-11 20:36:04 -05003207 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003208 if (ret)
3209 return ret;
3210
Chris Wilson3f43c482011-05-12 22:17:24 +01003211 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003212 int i = val;
3213 bool has_audio;
3214
3215 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003216 return 0;
3217
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003218 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003219
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003220 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003221 has_audio = intel_dp_detect_audio(connector);
3222 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003223 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003224
3225 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003226 return 0;
3227
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003228 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003229 goto done;
3230 }
3231
Chris Wilsone953fd72011-02-21 22:23:52 +00003232 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003233 bool old_auto = intel_dp->color_range_auto;
3234 uint32_t old_range = intel_dp->color_range;
3235
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003236 switch (val) {
3237 case INTEL_BROADCAST_RGB_AUTO:
3238 intel_dp->color_range_auto = true;
3239 break;
3240 case INTEL_BROADCAST_RGB_FULL:
3241 intel_dp->color_range_auto = false;
3242 intel_dp->color_range = 0;
3243 break;
3244 case INTEL_BROADCAST_RGB_LIMITED:
3245 intel_dp->color_range_auto = false;
3246 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3247 break;
3248 default:
3249 return -EINVAL;
3250 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003251
3252 if (old_auto == intel_dp->color_range_auto &&
3253 old_range == intel_dp->color_range)
3254 return 0;
3255
Chris Wilsone953fd72011-02-21 22:23:52 +00003256 goto done;
3257 }
3258
Yuly Novikov53b41832012-10-26 12:04:00 +03003259 if (is_edp(intel_dp) &&
3260 property == connector->dev->mode_config.scaling_mode_property) {
3261 if (val == DRM_MODE_SCALE_NONE) {
3262 DRM_DEBUG_KMS("no scaling not supported\n");
3263 return -EINVAL;
3264 }
3265
3266 if (intel_connector->panel.fitting_mode == val) {
3267 /* the eDP scaling property is not changed */
3268 return 0;
3269 }
3270 intel_connector->panel.fitting_mode = val;
3271
3272 goto done;
3273 }
3274
Chris Wilsonf6849602010-09-19 09:29:33 +01003275 return -EINVAL;
3276
3277done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003278 if (intel_encoder->base.crtc)
3279 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003280
3281 return 0;
3282}
3283
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003284static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003285intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003286{
Jani Nikula1d508702012-10-19 14:51:49 +03003287 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003288
Jani Nikula9cd300e2012-10-19 14:51:52 +03003289 if (!IS_ERR_OR_NULL(intel_connector->edid))
3290 kfree(intel_connector->edid);
3291
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003292 /* Can't call is_edp() since the encoder may have been destroyed
3293 * already. */
3294 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003295 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003296
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003297 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003298 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003299}
3300
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003301void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003302{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003303 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3304 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003305 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003306
3307 i2c_del_adapter(&intel_dp->adapter);
3308 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003309 if (is_edp(intel_dp)) {
3310 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003311 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003312 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003313 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003314 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003315 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003316}
3317
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003318static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003319 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003320 .detect = intel_dp_detect,
3321 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003322 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003323 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003324};
3325
3326static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3327 .get_modes = intel_dp_get_modes,
3328 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003329 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003330};
3331
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003332static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003333 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003334};
3335
Chris Wilson995b6762010-08-20 13:23:26 +01003336static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003337intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003338{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003339 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003340
Jesse Barnes885a5012011-07-07 11:11:01 -07003341 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003342}
3343
Zhenyu Wange3421a12010-04-08 09:43:27 +08003344/* Return which DP Port should be selected for Transcoder DP control */
3345int
Akshay Joshi0206e352011-08-16 15:34:10 -04003346intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003347{
3348 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003349 struct intel_encoder *intel_encoder;
3350 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003351
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003352 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3353 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003354
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003355 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3356 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003357 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003358 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003359
Zhenyu Wange3421a12010-04-08 09:43:27 +08003360 return -1;
3361}
3362
Zhao Yakui36e83a12010-06-12 14:32:21 +08003363/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003364bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003365{
3366 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003367 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003368 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003369 static const short port_mapping[] = {
3370 [PORT_B] = PORT_IDPB,
3371 [PORT_C] = PORT_IDPC,
3372 [PORT_D] = PORT_IDPD,
3373 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003374
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003375 if (port == PORT_A)
3376 return true;
3377
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003378 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003379 return false;
3380
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003381 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3382 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003383
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003384 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003385 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3386 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003387 return true;
3388 }
3389 return false;
3390}
3391
Chris Wilsonf6849602010-09-19 09:29:33 +01003392static void
3393intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3394{
Yuly Novikov53b41832012-10-26 12:04:00 +03003395 struct intel_connector *intel_connector = to_intel_connector(connector);
3396
Chris Wilson3f43c482011-05-12 22:17:24 +01003397 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003398 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003399 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003400
3401 if (is_edp(intel_dp)) {
3402 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003403 drm_object_attach_property(
3404 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003405 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003406 DRM_MODE_SCALE_ASPECT);
3407 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003408 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003409}
3410
Daniel Vetter67a54562012-10-20 20:57:45 +02003411static void
3412intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003413 struct intel_dp *intel_dp,
3414 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003415{
3416 struct drm_i915_private *dev_priv = dev->dev_private;
3417 struct edp_power_seq cur, vbt, spec, final;
3418 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003419 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003420
3421 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003422 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003423 pp_on_reg = PCH_PP_ON_DELAYS;
3424 pp_off_reg = PCH_PP_OFF_DELAYS;
3425 pp_div_reg = PCH_PP_DIVISOR;
3426 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003427 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3428
3429 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3430 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3431 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3432 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003433 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003434
3435 /* Workaround: Need to write PP_CONTROL with the unlock key as
3436 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003437 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003438 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003439
Jesse Barnes453c5422013-03-28 09:55:41 -07003440 pp_on = I915_READ(pp_on_reg);
3441 pp_off = I915_READ(pp_off_reg);
3442 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003443
3444 /* Pull timing values out of registers */
3445 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3446 PANEL_POWER_UP_DELAY_SHIFT;
3447
3448 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3449 PANEL_LIGHT_ON_DELAY_SHIFT;
3450
3451 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3452 PANEL_LIGHT_OFF_DELAY_SHIFT;
3453
3454 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3455 PANEL_POWER_DOWN_DELAY_SHIFT;
3456
3457 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3458 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3459
3460 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3461 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3462
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003463 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003464
3465 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3466 * our hw here, which are all in 100usec. */
3467 spec.t1_t3 = 210 * 10;
3468 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3469 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3470 spec.t10 = 500 * 10;
3471 /* This one is special and actually in units of 100ms, but zero
3472 * based in the hw (so we need to add 100 ms). But the sw vbt
3473 * table multiplies it with 1000 to make it in units of 100usec,
3474 * too. */
3475 spec.t11_t12 = (510 + 100) * 10;
3476
3477 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3478 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3479
3480 /* Use the max of the register settings and vbt. If both are
3481 * unset, fall back to the spec limits. */
3482#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3483 spec.field : \
3484 max(cur.field, vbt.field))
3485 assign_final(t1_t3);
3486 assign_final(t8);
3487 assign_final(t9);
3488 assign_final(t10);
3489 assign_final(t11_t12);
3490#undef assign_final
3491
3492#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3493 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3494 intel_dp->backlight_on_delay = get_delay(t8);
3495 intel_dp->backlight_off_delay = get_delay(t9);
3496 intel_dp->panel_power_down_delay = get_delay(t10);
3497 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3498#undef get_delay
3499
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003500 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3501 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3502 intel_dp->panel_power_cycle_delay);
3503
3504 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3505 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3506
3507 if (out)
3508 *out = final;
3509}
3510
3511static void
3512intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3513 struct intel_dp *intel_dp,
3514 struct edp_power_seq *seq)
3515{
3516 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003517 u32 pp_on, pp_off, pp_div, port_sel = 0;
3518 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3519 int pp_on_reg, pp_off_reg, pp_div_reg;
3520
3521 if (HAS_PCH_SPLIT(dev)) {
3522 pp_on_reg = PCH_PP_ON_DELAYS;
3523 pp_off_reg = PCH_PP_OFF_DELAYS;
3524 pp_div_reg = PCH_PP_DIVISOR;
3525 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003526 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3527
3528 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3529 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3530 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003531 }
3532
Daniel Vetter67a54562012-10-20 20:57:45 +02003533 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003534 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3535 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3536 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3537 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003538 /* Compute the divisor for the pp clock, simply match the Bspec
3539 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003540 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003541 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003542 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3543
3544 /* Haswell doesn't have any port selection bits for the panel
3545 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003546 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003547 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3548 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3549 else
3550 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003551 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3552 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003553 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003554 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003555 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003556 }
3557
Jesse Barnes453c5422013-03-28 09:55:41 -07003558 pp_on |= port_sel;
3559
3560 I915_WRITE(pp_on_reg, pp_on);
3561 I915_WRITE(pp_off_reg, pp_off);
3562 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003563
Daniel Vetter67a54562012-10-20 20:57:45 +02003564 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003565 I915_READ(pp_on_reg),
3566 I915_READ(pp_off_reg),
3567 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003568}
3569
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003570static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003571 struct intel_connector *intel_connector,
3572 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003573{
3574 struct drm_connector *connector = &intel_connector->base;
3575 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3576 struct drm_device *dev = intel_dig_port->base.base.dev;
3577 struct drm_i915_private *dev_priv = dev->dev_private;
3578 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003579 bool has_dpcd;
3580 struct drm_display_mode *scan;
3581 struct edid *edid;
3582
3583 if (!is_edp(intel_dp))
3584 return true;
3585
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003586 /* Cache DPCD and EDID for edp. */
Daniel Vetter4be73782014-01-17 14:39:48 +01003587 edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003588 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01003589 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003590
3591 if (has_dpcd) {
3592 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3593 dev_priv->no_aux_handshake =
3594 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3595 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3596 } else {
3597 /* if this fails, presume the device is a ghost */
3598 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003599 return false;
3600 }
3601
3602 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003603 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003604
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003605 edid = drm_get_edid(connector, &intel_dp->adapter);
3606 if (edid) {
3607 if (drm_add_edid_modes(connector, edid)) {
3608 drm_mode_connector_update_edid_property(connector,
3609 edid);
3610 drm_edid_to_eld(connector, edid);
3611 } else {
3612 kfree(edid);
3613 edid = ERR_PTR(-EINVAL);
3614 }
3615 } else {
3616 edid = ERR_PTR(-ENOENT);
3617 }
3618 intel_connector->edid = edid;
3619
3620 /* prefer fixed mode from EDID if available */
3621 list_for_each_entry(scan, &connector->probed_modes, head) {
3622 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3623 fixed_mode = drm_mode_duplicate(dev, scan);
3624 break;
3625 }
3626 }
3627
3628 /* fallback to VBT if available for eDP */
3629 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3630 fixed_mode = drm_mode_duplicate(dev,
3631 dev_priv->vbt.lfp_lvds_vbt_mode);
3632 if (fixed_mode)
3633 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3634 }
3635
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003636 intel_panel_init(&intel_connector->panel, fixed_mode);
3637 intel_panel_setup_backlight(connector);
3638
3639 return true;
3640}
3641
Paulo Zanoni16c25532013-06-12 17:27:25 -03003642bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003643intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3644 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003645{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003646 struct drm_connector *connector = &intel_connector->base;
3647 struct intel_dp *intel_dp = &intel_dig_port->dp;
3648 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3649 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003651 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003652 struct edp_power_seq power_seq = { 0 };
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003653 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003654 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655
Daniel Vetter07679352012-09-06 22:15:42 +02003656 /* Preserve the current hw state. */
3657 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003658 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003659
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003660 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303661 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003662 else
3663 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003664
Imre Deakf7d24902013-05-08 13:14:05 +03003665 /*
3666 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3667 * for DP the encoder type can be set by the caller to
3668 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3669 */
3670 if (type == DRM_MODE_CONNECTOR_eDP)
3671 intel_encoder->type = INTEL_OUTPUT_EDP;
3672
Imre Deake7281ea2013-05-08 13:14:08 +03003673 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3674 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3675 port_name(port));
3676
Adam Jacksonb3295302010-07-16 14:46:28 -04003677 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003678 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3679
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003680 connector->interlace_allowed = true;
3681 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003682
Daniel Vetter66a92782012-07-12 20:08:18 +02003683 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01003684 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003685
Chris Wilsondf0e9242010-09-09 16:20:55 +01003686 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003687 drm_sysfs_connector_add(connector);
3688
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003689 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003690 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3691 else
3692 intel_connector->get_hw_state = intel_connector_get_hw_state;
3693
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003694 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3695 if (HAS_DDI(dev)) {
3696 switch (intel_dig_port->port) {
3697 case PORT_A:
3698 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3699 break;
3700 case PORT_B:
3701 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3702 break;
3703 case PORT_C:
3704 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3705 break;
3706 case PORT_D:
3707 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3708 break;
3709 default:
3710 BUG();
3711 }
3712 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003713
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003714 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003715 switch (port) {
3716 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003717 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003718 name = "DPDDC-A";
3719 break;
3720 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003721 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003722 name = "DPDDC-B";
3723 break;
3724 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003725 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003726 name = "DPDDC-C";
3727 break;
3728 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003729 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003730 name = "DPDDC-D";
3731 break;
3732 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003733 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003734 }
3735
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003736 if (is_edp(intel_dp))
3737 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3738
Paulo Zanonib2a14752013-06-12 17:27:28 -03003739 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3740 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3741 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003742
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003743 intel_dp->psr_setup_done = false;
3744
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003745 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003746 i2c_del_adapter(&intel_dp->adapter);
3747 if (is_edp(intel_dp)) {
3748 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3749 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003750 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003751 mutex_unlock(&dev->mode_config.mutex);
3752 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003753 drm_sysfs_connector_remove(connector);
3754 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003755 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003756 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003757
Chris Wilsonf6849602010-09-19 09:29:33 +01003758 intel_dp_add_properties(intel_dp, connector);
3759
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003760 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3761 * 0xd. Failure to do so will result in spurious interrupts being
3762 * generated on the port when a cable is not attached.
3763 */
3764 if (IS_G4X(dev) && !IS_GM45(dev)) {
3765 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3766 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3767 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003768
3769 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003770}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003771
3772void
3773intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3774{
3775 struct intel_digital_port *intel_dig_port;
3776 struct intel_encoder *intel_encoder;
3777 struct drm_encoder *encoder;
3778 struct intel_connector *intel_connector;
3779
Daniel Vetterb14c5672013-09-19 12:18:32 +02003780 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003781 if (!intel_dig_port)
3782 return;
3783
Daniel Vetterb14c5672013-09-19 12:18:32 +02003784 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003785 if (!intel_connector) {
3786 kfree(intel_dig_port);
3787 return;
3788 }
3789
3790 intel_encoder = &intel_dig_port->base;
3791 encoder = &intel_encoder->base;
3792
3793 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3794 DRM_MODE_ENCODER_TMDS);
3795
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003796 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003797 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003798 intel_encoder->disable = intel_disable_dp;
3799 intel_encoder->post_disable = intel_post_disable_dp;
3800 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003801 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003802 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003803 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003804 intel_encoder->pre_enable = vlv_pre_enable_dp;
3805 intel_encoder->enable = vlv_enable_dp;
3806 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003807 intel_encoder->pre_enable = g4x_pre_enable_dp;
3808 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003809 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003810
Paulo Zanoni174edf12012-10-26 19:05:50 -02003811 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003812 intel_dig_port->dp.output_reg = output_reg;
3813
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003814 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003815 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3816 intel_encoder->cloneable = false;
3817 intel_encoder->hot_plug = intel_dp_hot_plug;
3818
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003819 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3820 drm_encoder_cleanup(encoder);
3821 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003822 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003823 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003824}