Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 1 | /* |
Alan Tull | 44fd8c7 | 2015-06-05 08:24:52 -0500 | [diff] [blame] | 2 | * Copyright (C) 2012-2015 Altera Corporation |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License as published by |
| 6 | * the Free Software Foundation; either version 2 of the License, or |
| 7 | * (at your option) any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License |
| 15 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 17 | #include <linux/irqchip.h> |
Dinh Nguyen | 9c4566a | 2012-10-25 10:41:39 -0600 | [diff] [blame] | 18 | #include <linux/of_address.h> |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 19 | #include <linux/of_irq.h> |
| 20 | #include <linux/of_platform.h> |
Robin Holt | 7b6d864 | 2013-07-08 16:01:40 -0700 | [diff] [blame] | 21 | #include <linux/reboot.h> |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 22 | |
| 23 | #include <asm/hardware/cache-l2x0.h> |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 24 | #include <asm/mach/arch.h> |
Dinh Nguyen | 9c4566a | 2012-10-25 10:41:39 -0600 | [diff] [blame] | 25 | #include <asm/mach/map.h> |
Russell King | cee9b8d | 2015-02-25 10:24:25 -0600 | [diff] [blame] | 26 | #include <asm/cacheflush.h> |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 27 | |
Dinh Nguyen | 9c4566a | 2012-10-25 10:41:39 -0600 | [diff] [blame] | 28 | #include "core.h" |
| 29 | |
Dinh Nguyen | 9c4566a | 2012-10-25 10:41:39 -0600 | [diff] [blame] | 30 | void __iomem *sys_manager_base_addr; |
| 31 | void __iomem *rst_manager_base_addr; |
Alan Tull | 44fd8c7 | 2015-06-05 08:24:52 -0500 | [diff] [blame] | 32 | void __iomem *sdr_ctl_base_addr; |
Dinh Nguyen | 3a4356c | 2014-10-01 05:44:48 -0500 | [diff] [blame] | 33 | unsigned long socfpga_cpu1start_addr; |
Dinh Nguyen | 9c4566a | 2012-10-25 10:41:39 -0600 | [diff] [blame] | 34 | |
Dinh Nguyen | 9c4566a | 2012-10-25 10:41:39 -0600 | [diff] [blame] | 35 | void __init socfpga_sysmgr_init(void) |
| 36 | { |
| 37 | struct device_node *np; |
| 38 | |
| 39 | np = of_find_compatible_node(NULL, NULL, "altr,sys-mgr"); |
Dinh Nguyen | d6dd735 | 2013-02-11 17:30:33 -0600 | [diff] [blame] | 40 | |
| 41 | if (of_property_read_u32(np, "cpu1-start-addr", |
Dinh Nguyen | 3a4356c | 2014-10-01 05:44:48 -0500 | [diff] [blame] | 42 | (u32 *) &socfpga_cpu1start_addr)) |
Dinh Nguyen | d6dd735 | 2013-02-11 17:30:33 -0600 | [diff] [blame] | 43 | pr_err("SMP: Need cpu1-start-addr in device tree.\n"); |
| 44 | |
Russell King | cee9b8d | 2015-02-25 10:24:25 -0600 | [diff] [blame] | 45 | /* Ensure that socfpga_cpu1start_addr is visible to other CPUs */ |
| 46 | smp_wmb(); |
| 47 | sync_cache_w(&socfpga_cpu1start_addr); |
| 48 | |
Dinh Nguyen | 9c4566a | 2012-10-25 10:41:39 -0600 | [diff] [blame] | 49 | sys_manager_base_addr = of_iomap(np, 0); |
| 50 | |
| 51 | np = of_find_compatible_node(NULL, NULL, "altr,rst-mgr"); |
| 52 | rst_manager_base_addr = of_iomap(np, 0); |
Alan Tull | 44fd8c7 | 2015-06-05 08:24:52 -0500 | [diff] [blame] | 53 | |
| 54 | np = of_find_compatible_node(NULL, NULL, "altr,sdr-ctl"); |
| 55 | sdr_ctl_base_addr = of_iomap(np, 0); |
Dinh Nguyen | 9c4566a | 2012-10-25 10:41:39 -0600 | [diff] [blame] | 56 | } |
| 57 | |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 58 | static void __init socfpga_init_irq(void) |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 59 | { |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 60 | irqchip_init(); |
Dinh Nguyen | 9c4566a | 2012-10-25 10:41:39 -0600 | [diff] [blame] | 61 | socfpga_sysmgr_init(); |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 62 | } |
| 63 | |
Robin Holt | 7b6d864 | 2013-07-08 16:01:40 -0700 | [diff] [blame] | 64 | static void socfpga_cyclone5_restart(enum reboot_mode mode, const char *cmd) |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 65 | { |
Dinh Nguyen | 5c04b57 | 2013-04-11 10:55:24 -0500 | [diff] [blame] | 66 | u32 temp; |
| 67 | |
| 68 | temp = readl(rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL); |
| 69 | |
Robin Holt | 7b6d864 | 2013-07-08 16:01:40 -0700 | [diff] [blame] | 70 | if (mode == REBOOT_HARD) |
Dinh Nguyen | 5c04b57 | 2013-04-11 10:55:24 -0500 | [diff] [blame] | 71 | temp |= RSTMGR_CTRL_SWCOLDRSTREQ; |
| 72 | else |
| 73 | temp |= RSTMGR_CTRL_SWWARMRSTREQ; |
| 74 | writel(temp, rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL); |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 75 | } |
| 76 | |
Dinh Nguyen | cd871d5 | 2015-07-20 11:23:13 -0500 | [diff] [blame] | 77 | static void socfpga_arria10_restart(enum reboot_mode mode, const char *cmd) |
| 78 | { |
| 79 | u32 temp; |
| 80 | |
| 81 | temp = readl(rst_manager_base_addr + SOCFPGA_A10_RSTMGR_CTRL); |
| 82 | |
| 83 | if (mode == REBOOT_HARD) |
| 84 | temp |= RSTMGR_CTRL_SWCOLDRSTREQ; |
| 85 | else |
| 86 | temp |= RSTMGR_CTRL_SWWARMRSTREQ; |
| 87 | writel(temp, rst_manager_base_addr + SOCFPGA_A10_RSTMGR_CTRL); |
| 88 | } |
| 89 | |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 90 | static const char *altera_dt_match[] = { |
| 91 | "altr,socfpga", |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 92 | NULL |
| 93 | }; |
| 94 | |
| 95 | DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA") |
Russell King | 8b5c18f | 2014-04-28 15:55:59 +0100 | [diff] [blame] | 96 | .l2c_aux_val = 0, |
| 97 | .l2c_aux_mask = ~0, |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 98 | .init_irq = socfpga_init_irq, |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 99 | .restart = socfpga_cyclone5_restart, |
| 100 | .dt_compat = altera_dt_match, |
| 101 | MACHINE_END |
Dinh Nguyen | cd871d5 | 2015-07-20 11:23:13 -0500 | [diff] [blame] | 102 | |
| 103 | static const char *altera_a10_dt_match[] = { |
| 104 | "altr,socfpga-arria10", |
| 105 | NULL |
| 106 | }; |
| 107 | |
| 108 | DT_MACHINE_START(SOCFPGA_A10, "Altera SOCFPGA Arria10") |
| 109 | .l2c_aux_val = 0, |
| 110 | .l2c_aux_mask = ~0, |
| 111 | .init_irq = socfpga_init_irq, |
| 112 | .restart = socfpga_arria10_restart, |
| 113 | .dt_compat = altera_a10_dt_match, |
| 114 | MACHINE_END |