blob: d41ac8a4224da3461d946e8533a3a6f27d8b2dbe [file] [log] [blame]
Rafał Miłecki74338742009-11-03 00:53:02 +01001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
Alex Deucher56278a82009-12-28 13:58:44 -050021 * Alex Deucher <alexdeucher@gmail.com>
Rafał Miłecki74338742009-11-03 00:53:02 +010022 */
David Howells760285e2012-10-02 18:01:07 +010023#include <drm/drmP.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010024#include "radeon.h"
Dave Airlief7352612010-02-18 15:58:36 +100025#include "avivod.h"
Alex Deucher8a83ec52011-04-12 14:49:23 -040026#include "atom.h"
Alex Deucherce8f5372010-05-07 15:10:16 -040027#include <linux/power_supply.h>
Alex Deucher21a81222010-07-02 12:58:16 -040028#include <linux/hwmon.h>
29#include <linux/hwmon-sysfs.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010030
Rafał Miłeckic913e232009-12-22 23:02:16 +010031#define RADEON_IDLE_LOOP_MS 100
32#define RADEON_RECLOCK_DELAY_MS 200
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +010033#define RADEON_WAIT_VBLANK_TIMEOUT 200
Rafał Miłeckic913e232009-12-22 23:02:16 +010034
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040035static const char *radeon_pm_state_type_name[5] = {
Alex Deuchereb2c27a2012-10-01 18:28:09 -040036 "",
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040037 "Powersave",
38 "Battery",
39 "Balanced",
40 "Performance",
41};
42
Alex Deucherce8f5372010-05-07 15:10:16 -040043static void radeon_dynpm_idle_work_handler(struct work_struct *work);
Rafał Miłeckic913e232009-12-22 23:02:16 +010044static int radeon_debugfs_pm_init(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -040045static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47static void radeon_pm_update_profile(struct radeon_device *rdev);
48static void radeon_pm_set_clocks(struct radeon_device *rdev);
49
Alex Deuchera4c9e2e2011-11-04 10:09:41 -040050int radeon_pm_get_type_index(struct radeon_device *rdev,
51 enum radeon_pm_state_type ps_type,
52 int instance)
53{
54 int i;
55 int found_instance = -1;
56
57 for (i = 0; i < rdev->pm.num_power_states; i++) {
58 if (rdev->pm.power_state[i].type == ps_type) {
59 found_instance++;
60 if (found_instance == instance)
61 return i;
62 }
63 }
64 /* return default if no match */
65 return rdev->pm.default_power_state_index;
66}
67
Alex Deucherc4917072012-07-31 17:14:35 -040068void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
Alex Deucherce8f5372010-05-07 15:10:16 -040069{
Alex Deucher1c71bda2013-09-09 19:11:52 -040070 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
71 mutex_lock(&rdev->pm.mutex);
72 if (power_supply_is_system_supplied() > 0)
73 rdev->pm.dpm.ac_power = true;
74 else
75 rdev->pm.dpm.ac_power = false;
76 if (rdev->asic->dpm.enable_bapm)
77 radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
78 mutex_unlock(&rdev->pm.mutex);
79 } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
Alex Deucherc4917072012-07-31 17:14:35 -040080 if (rdev->pm.profile == PM_PROFILE_AUTO) {
81 mutex_lock(&rdev->pm.mutex);
82 radeon_pm_update_profile(rdev);
83 radeon_pm_set_clocks(rdev);
84 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -040085 }
86 }
Alex Deucherce8f5372010-05-07 15:10:16 -040087}
Alex Deucherce8f5372010-05-07 15:10:16 -040088
89static void radeon_pm_update_profile(struct radeon_device *rdev)
90{
91 switch (rdev->pm.profile) {
92 case PM_PROFILE_DEFAULT:
93 rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
94 break;
95 case PM_PROFILE_AUTO:
96 if (power_supply_is_system_supplied() > 0) {
97 if (rdev->pm.active_crtc_count > 1)
98 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
99 else
100 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
101 } else {
102 if (rdev->pm.active_crtc_count > 1)
Alex Deucherc9e75b22010-06-02 17:56:01 -0400103 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -0400104 else
Alex Deucherc9e75b22010-06-02 17:56:01 -0400105 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -0400106 }
107 break;
108 case PM_PROFILE_LOW:
109 if (rdev->pm.active_crtc_count > 1)
110 rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
111 else
112 rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
113 break;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400114 case PM_PROFILE_MID:
115 if (rdev->pm.active_crtc_count > 1)
116 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
117 else
118 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
119 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400120 case PM_PROFILE_HIGH:
121 if (rdev->pm.active_crtc_count > 1)
122 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
123 else
124 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
125 break;
126 }
127
128 if (rdev->pm.active_crtc_count == 0) {
129 rdev->pm.requested_power_state_index =
130 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
131 rdev->pm.requested_clock_mode_index =
132 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
133 } else {
134 rdev->pm.requested_power_state_index =
135 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
136 rdev->pm.requested_clock_mode_index =
137 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
138 }
139}
Rafał Miłeckic913e232009-12-22 23:02:16 +0100140
Matthew Garrett5876dd22010-04-26 15:52:20 -0400141static void radeon_unmap_vram_bos(struct radeon_device *rdev)
142{
143 struct radeon_bo *bo, *n;
144
145 if (list_empty(&rdev->gem.objects))
146 return;
147
148 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
149 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
150 ttm_bo_unmap_virtual(&bo->tbo);
151 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400152}
153
Alex Deucherce8f5372010-05-07 15:10:16 -0400154static void radeon_sync_with_vblank(struct radeon_device *rdev)
155{
156 if (rdev->pm.active_crtcs) {
157 rdev->pm.vblank_sync = false;
158 wait_event_timeout(
159 rdev->irq.vblank_queue, rdev->pm.vblank_sync,
160 msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
161 }
162}
163
164static void radeon_set_power_state(struct radeon_device *rdev)
165{
166 u32 sclk, mclk;
Alex Deucher92645872010-05-27 17:01:41 -0400167 bool misc_after = false;
Alex Deucherce8f5372010-05-07 15:10:16 -0400168
169 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
170 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
171 return;
172
173 if (radeon_gui_idle(rdev)) {
174 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
175 clock_info[rdev->pm.requested_clock_mode_index].sclk;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500176 if (sclk > rdev->pm.default_sclk)
177 sclk = rdev->pm.default_sclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178
Alex Deucher27810fb2012-10-01 19:25:11 -0400179 /* starting with BTC, there is one state that is used for both
180 * MH and SH. Difference is that we always use the high clock index for
Alex Deucher7ae764b2013-02-11 08:44:48 -0500181 * mclk and vddci.
Alex Deucher27810fb2012-10-01 19:25:11 -0400182 */
183 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
184 (rdev->family >= CHIP_BARTS) &&
185 rdev->pm.active_crtc_count &&
186 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
187 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
188 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
189 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
190 else
191 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
192 clock_info[rdev->pm.requested_clock_mode_index].mclk;
193
Alex Deucher9ace9f72011-01-06 21:19:26 -0500194 if (mclk > rdev->pm.default_mclk)
195 mclk = rdev->pm.default_mclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400196
Alex Deucher92645872010-05-27 17:01:41 -0400197 /* upvolt before raising clocks, downvolt after lowering clocks */
198 if (sclk < rdev->pm.current_sclk)
199 misc_after = true;
200
201 radeon_sync_with_vblank(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400202
203 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 if (!radeon_pm_in_vbl(rdev))
205 return;
Alex Deucherce8f5372010-05-07 15:10:16 -0400206 }
207
Alex Deucher92645872010-05-27 17:01:41 -0400208 radeon_pm_prepare(rdev);
209
210 if (!misc_after)
211 /* voltage, pcie lanes, etc.*/
212 radeon_pm_misc(rdev);
213
214 /* set engine clock */
215 if (sclk != rdev->pm.current_sclk) {
216 radeon_pm_debug_check_in_vbl(rdev, false);
217 radeon_set_engine_clock(rdev, sclk);
218 radeon_pm_debug_check_in_vbl(rdev, true);
219 rdev->pm.current_sclk = sclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000220 DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
Alex Deucher92645872010-05-27 17:01:41 -0400221 }
222
223 /* set memory clock */
Alex Deucher798bcf72012-02-23 17:53:48 -0500224 if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
Alex Deucher92645872010-05-27 17:01:41 -0400225 radeon_pm_debug_check_in_vbl(rdev, false);
226 radeon_set_memory_clock(rdev, mclk);
227 radeon_pm_debug_check_in_vbl(rdev, true);
228 rdev->pm.current_mclk = mclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000229 DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
Alex Deucher92645872010-05-27 17:01:41 -0400230 }
231
232 if (misc_after)
233 /* voltage, pcie lanes, etc.*/
234 radeon_pm_misc(rdev);
235
236 radeon_pm_finish(rdev);
237
Alex Deucherce8f5372010-05-07 15:10:16 -0400238 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
239 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
240 } else
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000241 DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
Alex Deucherce8f5372010-05-07 15:10:16 -0400242}
243
244static void radeon_pm_set_clocks(struct radeon_device *rdev)
Alex Deuchera4248162010-04-24 14:50:23 -0400245{
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500246 int i, r;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400247
Alex Deucher4e186b22010-08-13 10:53:35 -0400248 /* no need to take locks, etc. if nothing's going to change */
249 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
250 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
251 return;
252
Matthew Garrett612e06c2010-04-27 17:16:58 -0400253 mutex_lock(&rdev->ddev->struct_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +0200254 down_write(&rdev->pm.mclk_lock);
Christian Königd6999bc2012-05-09 15:34:45 +0200255 mutex_lock(&rdev->ring_lock);
Alex Deucher4f3218c2010-04-29 16:14:02 -0400256
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400257 /* wait for the rings to drain */
258 for (i = 0; i < RADEON_NUM_RINGS; i++) {
259 struct radeon_ring *ring = &rdev->ring[i];
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500260 if (!ring->ready) {
261 continue;
262 }
263 r = radeon_fence_wait_empty_locked(rdev, i);
264 if (r) {
265 /* needs a GPU reset dont reset here */
266 mutex_unlock(&rdev->ring_lock);
267 up_write(&rdev->pm.mclk_lock);
268 mutex_unlock(&rdev->ddev->struct_mutex);
269 return;
270 }
Alex Deucher4f3218c2010-04-29 16:14:02 -0400271 }
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400272
Matthew Garrett5876dd22010-04-26 15:52:20 -0400273 radeon_unmap_vram_bos(rdev);
274
Alex Deucherce8f5372010-05-07 15:10:16 -0400275 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400276 for (i = 0; i < rdev->num_crtc; i++) {
277 if (rdev->pm.active_crtcs & (1 << i)) {
278 rdev->pm.req_vblank |= (1 << i);
279 drm_vblank_get(rdev->ddev, i);
280 }
281 }
282 }
Alex Deucher539d2412010-04-29 00:22:43 -0400283
Alex Deucherce8f5372010-05-07 15:10:16 -0400284 radeon_set_power_state(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400285
Alex Deucherce8f5372010-05-07 15:10:16 -0400286 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400287 for (i = 0; i < rdev->num_crtc; i++) {
288 if (rdev->pm.req_vblank & (1 << i)) {
289 rdev->pm.req_vblank &= ~(1 << i);
290 drm_vblank_put(rdev->ddev, i);
291 }
292 }
293 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400294
Alex Deuchera4248162010-04-24 14:50:23 -0400295 /* update display watermarks based on new power state */
296 radeon_update_bandwidth_info(rdev);
297 if (rdev->pm.active_crtc_count)
298 radeon_bandwidth_update(rdev);
299
Alex Deucherce8f5372010-05-07 15:10:16 -0400300 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400301
Christian Königd6999bc2012-05-09 15:34:45 +0200302 mutex_unlock(&rdev->ring_lock);
Christian Königdb7fce32012-05-11 14:57:18 +0200303 up_write(&rdev->pm.mclk_lock);
Matthew Garrett612e06c2010-04-27 17:16:58 -0400304 mutex_unlock(&rdev->ddev->struct_mutex);
Alex Deuchera4248162010-04-24 14:50:23 -0400305}
306
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400307static void radeon_pm_print_states(struct radeon_device *rdev)
308{
309 int i, j;
310 struct radeon_power_state *power_state;
311 struct radeon_pm_clock_info *clock_info;
312
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000313 DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400314 for (i = 0; i < rdev->pm.num_power_states; i++) {
315 power_state = &rdev->pm.power_state[i];
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000316 DRM_DEBUG_DRIVER("State %d: %s\n", i,
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400317 radeon_pm_state_type_name[power_state->type]);
318 if (i == rdev->pm.default_power_state_index)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000319 DRM_DEBUG_DRIVER("\tDefault");
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400320 if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000321 DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400322 if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000323 DRM_DEBUG_DRIVER("\tSingle display only\n");
324 DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400325 for (j = 0; j < power_state->num_clock_modes; j++) {
326 clock_info = &(power_state->clock_info[j]);
327 if (rdev->flags & RADEON_IS_IGP)
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400328 DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
329 j,
330 clock_info->sclk * 10);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400331 else
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400332 DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
333 j,
334 clock_info->sclk * 10,
335 clock_info->mclk * 10,
336 clock_info->voltage.voltage);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400337 }
338 }
339}
340
Alex Deucherce8f5372010-05-07 15:10:16 -0400341static ssize_t radeon_get_pm_profile(struct device *dev,
342 struct device_attribute *attr,
343 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400344{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200345 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400346 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400347 int cp = rdev->pm.profile;
Alex Deuchera4248162010-04-24 14:50:23 -0400348
Alex Deucherce8f5372010-05-07 15:10:16 -0400349 return snprintf(buf, PAGE_SIZE, "%s\n",
350 (cp == PM_PROFILE_AUTO) ? "auto" :
351 (cp == PM_PROFILE_LOW) ? "low" :
Daniel J Blueman12e27be2010-07-28 12:25:58 +0100352 (cp == PM_PROFILE_MID) ? "mid" :
Alex Deucherce8f5372010-05-07 15:10:16 -0400353 (cp == PM_PROFILE_HIGH) ? "high" : "default");
Alex Deuchera4248162010-04-24 14:50:23 -0400354}
355
Alex Deucherce8f5372010-05-07 15:10:16 -0400356static ssize_t radeon_set_pm_profile(struct device *dev,
357 struct device_attribute *attr,
358 const char *buf,
359 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400360{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200361 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400362 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400363
364 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400365 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
366 if (strncmp("default", buf, strlen("default")) == 0)
367 rdev->pm.profile = PM_PROFILE_DEFAULT;
368 else if (strncmp("auto", buf, strlen("auto")) == 0)
369 rdev->pm.profile = PM_PROFILE_AUTO;
370 else if (strncmp("low", buf, strlen("low")) == 0)
371 rdev->pm.profile = PM_PROFILE_LOW;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400372 else if (strncmp("mid", buf, strlen("mid")) == 0)
373 rdev->pm.profile = PM_PROFILE_MID;
Alex Deucherce8f5372010-05-07 15:10:16 -0400374 else if (strncmp("high", buf, strlen("high")) == 0)
375 rdev->pm.profile = PM_PROFILE_HIGH;
376 else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000377 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400378 goto fail;
Alex Deuchera4248162010-04-24 14:50:23 -0400379 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400380 radeon_pm_update_profile(rdev);
381 radeon_pm_set_clocks(rdev);
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000382 } else
383 count = -EINVAL;
384
Alex Deucherce8f5372010-05-07 15:10:16 -0400385fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400386 mutex_unlock(&rdev->pm.mutex);
387
388 return count;
389}
390
Alex Deucherce8f5372010-05-07 15:10:16 -0400391static ssize_t radeon_get_pm_method(struct device *dev,
392 struct device_attribute *attr,
393 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400394{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200395 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400396 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400397 int pm = rdev->pm.pm_method;
Alex Deuchera4248162010-04-24 14:50:23 -0400398
399 return snprintf(buf, PAGE_SIZE, "%s\n",
Alex Deucherda321c82013-04-12 13:55:22 -0400400 (pm == PM_METHOD_DYNPM) ? "dynpm" :
401 (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
Alex Deuchera4248162010-04-24 14:50:23 -0400402}
403
Alex Deucherce8f5372010-05-07 15:10:16 -0400404static ssize_t radeon_set_pm_method(struct device *dev,
405 struct device_attribute *attr,
406 const char *buf,
407 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400408{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200409 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400410 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400411
Alex Deucherda321c82013-04-12 13:55:22 -0400412 /* we don't support the legacy modes with dpm */
413 if (rdev->pm.pm_method == PM_METHOD_DPM) {
414 count = -EINVAL;
415 goto fail;
416 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400417
418 if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
Alex Deuchera4248162010-04-24 14:50:23 -0400419 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400420 rdev->pm.pm_method = PM_METHOD_DYNPM;
421 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
422 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
Alex Deuchera4248162010-04-24 14:50:23 -0400423 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400424 } else if (strncmp("profile", buf, strlen("profile")) == 0) {
425 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* disable dynpm */
427 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
428 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000429 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucherce8f5372010-05-07 15:10:16 -0400430 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100431 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucherce8f5372010-05-07 15:10:16 -0400432 } else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000433 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400434 goto fail;
435 }
436 radeon_pm_compute_clocks(rdev);
437fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400438 return count;
439}
440
Alex Deucherda321c82013-04-12 13:55:22 -0400441static ssize_t radeon_get_dpm_state(struct device *dev,
442 struct device_attribute *attr,
443 char *buf)
444{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200445 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400446 struct radeon_device *rdev = ddev->dev_private;
447 enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
448
449 return snprintf(buf, PAGE_SIZE, "%s\n",
450 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
451 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
452}
453
454static ssize_t radeon_set_dpm_state(struct device *dev,
455 struct device_attribute *attr,
456 const char *buf,
457 size_t count)
458{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200459 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400460 struct radeon_device *rdev = ddev->dev_private;
461
462 mutex_lock(&rdev->pm.mutex);
463 if (strncmp("battery", buf, strlen("battery")) == 0)
464 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
465 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
466 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
467 else if (strncmp("performance", buf, strlen("performance")) == 0)
468 rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
469 else {
470 mutex_unlock(&rdev->pm.mutex);
471 count = -EINVAL;
472 goto fail;
473 }
474 mutex_unlock(&rdev->pm.mutex);
475 radeon_pm_compute_clocks(rdev);
476fail:
477 return count;
478}
479
Alex Deucher70d01a52013-07-02 18:38:02 -0400480static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
481 struct device_attribute *attr,
482 char *buf)
483{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200484 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400485 struct radeon_device *rdev = ddev->dev_private;
486 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
487
488 return snprintf(buf, PAGE_SIZE, "%s\n",
489 (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
490 (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
491}
492
493static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
494 struct device_attribute *attr,
495 const char *buf,
496 size_t count)
497{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200498 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400499 struct radeon_device *rdev = ddev->dev_private;
500 enum radeon_dpm_forced_level level;
501 int ret = 0;
502
503 mutex_lock(&rdev->pm.mutex);
504 if (strncmp("low", buf, strlen("low")) == 0) {
505 level = RADEON_DPM_FORCED_LEVEL_LOW;
506 } else if (strncmp("high", buf, strlen("high")) == 0) {
507 level = RADEON_DPM_FORCED_LEVEL_HIGH;
508 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
509 level = RADEON_DPM_FORCED_LEVEL_AUTO;
510 } else {
511 mutex_unlock(&rdev->pm.mutex);
512 count = -EINVAL;
513 goto fail;
514 }
515 if (rdev->asic->dpm.force_performance_level) {
516 ret = radeon_dpm_force_performance_level(rdev, level);
517 if (ret)
518 count = -EINVAL;
519 }
520 mutex_unlock(&rdev->pm.mutex);
521fail:
522 return count;
523}
524
Alex Deucherce8f5372010-05-07 15:10:16 -0400525static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
526static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
Alex Deucherda321c82013-04-12 13:55:22 -0400527static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -0400528static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
529 radeon_get_dpm_forced_performance_level,
530 radeon_set_dpm_forced_performance_level);
Alex Deuchera4248162010-04-24 14:50:23 -0400531
Alex Deucher21a81222010-07-02 12:58:16 -0400532static ssize_t radeon_hwmon_show_temp(struct device *dev,
533 struct device_attribute *attr,
534 char *buf)
535{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200536 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher21a81222010-07-02 12:58:16 -0400537 struct radeon_device *rdev = ddev->dev_private;
Alex Deucher20d391d2011-02-01 16:12:34 -0500538 int temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400539
Alex Deucher6bd1c382013-06-21 14:38:03 -0400540 if (rdev->asic->pm.get_temperature)
541 temp = radeon_get_temperature(rdev);
542 else
Alex Deucher21a81222010-07-02 12:58:16 -0400543 temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400544
545 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
546}
547
Jean Delvare6ea4e842013-09-10 10:32:41 +0200548static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
549 struct device_attribute *attr,
550 char *buf)
551{
552 struct drm_device *ddev = dev_get_drvdata(dev);
553 struct radeon_device *rdev = ddev->dev_private;
554 int hyst = to_sensor_dev_attr(attr)->index;
555 int temp;
556
557 if (hyst)
558 temp = rdev->pm.dpm.thermal.min_temp;
559 else
560 temp = rdev->pm.dpm.thermal.max_temp;
561
562 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
563}
564
Alex Deucher21a81222010-07-02 12:58:16 -0400565static ssize_t radeon_hwmon_show_name(struct device *dev,
566 struct device_attribute *attr,
567 char *buf)
568{
569 return sprintf(buf, "radeon\n");
570}
571
572static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
Jean Delvare6ea4e842013-09-10 10:32:41 +0200573static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
574static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
Alex Deucher21a81222010-07-02 12:58:16 -0400575static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
576
577static struct attribute *hwmon_attributes[] = {
578 &sensor_dev_attr_temp1_input.dev_attr.attr,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200579 &sensor_dev_attr_temp1_crit.dev_attr.attr,
580 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
Alex Deucher21a81222010-07-02 12:58:16 -0400581 &sensor_dev_attr_name.dev_attr.attr,
582 NULL
583};
584
Jean Delvare6ea4e842013-09-10 10:32:41 +0200585static umode_t hwmon_attributes_visible(struct kobject *kobj,
586 struct attribute *attr, int index)
587{
588 struct device *dev = container_of(kobj, struct device, kobj);
589 struct drm_device *ddev = dev_get_drvdata(dev);
590 struct radeon_device *rdev = ddev->dev_private;
591
592 /* Skip limit attributes if DPM is not enabled */
593 if (rdev->pm.pm_method != PM_METHOD_DPM &&
594 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
595 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
596 return 0;
597
598 return attr->mode;
599}
600
Alex Deucher21a81222010-07-02 12:58:16 -0400601static const struct attribute_group hwmon_attrgroup = {
602 .attrs = hwmon_attributes,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200603 .is_visible = hwmon_attributes_visible,
Alex Deucher21a81222010-07-02 12:58:16 -0400604};
605
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200606static int radeon_hwmon_init(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400607{
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200608 int err = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400609
610 rdev->pm.int_hwmon_dev = NULL;
611
612 switch (rdev->pm.int_thermal_type) {
613 case THERMAL_TYPE_RV6XX:
614 case THERMAL_TYPE_RV770:
615 case THERMAL_TYPE_EVERGREEN:
Alex Deucher457558e2011-05-25 17:49:54 -0400616 case THERMAL_TYPE_NI:
Alex Deuchere33df252010-11-22 17:56:32 -0500617 case THERMAL_TYPE_SUMO:
Alex Deucher1bd47d22012-03-20 17:18:10 -0400618 case THERMAL_TYPE_SI:
Alex Deucher286d9cc2013-06-21 15:50:47 -0400619 case THERMAL_TYPE_CI:
620 case THERMAL_TYPE_KV:
Alex Deucher6bd1c382013-06-21 14:38:03 -0400621 if (rdev->asic->pm.get_temperature == NULL)
Alex Deucher5d7486c2012-03-20 17:18:29 -0400622 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400623 rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200624 if (IS_ERR(rdev->pm.int_hwmon_dev)) {
625 err = PTR_ERR(rdev->pm.int_hwmon_dev);
626 dev_err(rdev->dev,
627 "Unable to register hwmon device: %d\n", err);
628 break;
629 }
Alex Deucher21a81222010-07-02 12:58:16 -0400630 dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
631 err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
632 &hwmon_attrgroup);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200633 if (err) {
634 dev_err(rdev->dev,
635 "Unable to create hwmon sysfs file: %d\n", err);
636 hwmon_device_unregister(rdev->dev);
637 }
Alex Deucher21a81222010-07-02 12:58:16 -0400638 break;
639 default:
640 break;
641 }
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200642
643 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400644}
645
646static void radeon_hwmon_fini(struct radeon_device *rdev)
647{
648 if (rdev->pm.int_hwmon_dev) {
649 sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
650 hwmon_device_unregister(rdev->pm.int_hwmon_dev);
651 }
652}
653
Alex Deucherda321c82013-04-12 13:55:22 -0400654static void radeon_dpm_thermal_work_handler(struct work_struct *work)
655{
656 struct radeon_device *rdev =
657 container_of(work, struct radeon_device,
658 pm.dpm.thermal.work);
659 /* switch to the thermal state */
660 enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
661
662 if (!rdev->pm.dpm_enabled)
663 return;
664
665 if (rdev->asic->pm.get_temperature) {
666 int temp = radeon_get_temperature(rdev);
667
668 if (temp < rdev->pm.dpm.thermal.min_temp)
669 /* switch back the user state */
670 dpm_state = rdev->pm.dpm.user_state;
671 } else {
672 if (rdev->pm.dpm.thermal.high_to_low)
673 /* switch back the user state */
674 dpm_state = rdev->pm.dpm.user_state;
675 }
Alex Deucher60320342013-07-24 14:59:48 -0400676 mutex_lock(&rdev->pm.mutex);
677 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
678 rdev->pm.dpm.thermal_active = true;
679 else
680 rdev->pm.dpm.thermal_active = false;
681 rdev->pm.dpm.state = dpm_state;
682 mutex_unlock(&rdev->pm.mutex);
683
684 radeon_pm_compute_clocks(rdev);
Alex Deucherda321c82013-04-12 13:55:22 -0400685}
686
687static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
688 enum radeon_pm_state_type dpm_state)
689{
690 int i;
691 struct radeon_ps *ps;
692 u32 ui_class;
Alex Deucher48783062013-07-08 11:35:06 -0400693 bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
694 true : false;
695
696 /* check if the vblank period is too short to adjust the mclk */
697 if (single_display && rdev->asic->dpm.vblank_too_short) {
698 if (radeon_dpm_vblank_too_short(rdev))
699 single_display = false;
700 }
Alex Deucherda321c82013-04-12 13:55:22 -0400701
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400702 /* certain older asics have a separare 3D performance state,
703 * so try that first if the user selected performance
704 */
705 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
706 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
Alex Deucherda321c82013-04-12 13:55:22 -0400707 /* balanced states don't exist at the moment */
708 if (dpm_state == POWER_STATE_TYPE_BALANCED)
709 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
710
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400711restart_search:
Alex Deucherda321c82013-04-12 13:55:22 -0400712 /* Pick the best power state based on current conditions */
713 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
714 ps = &rdev->pm.dpm.ps[i];
715 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
716 switch (dpm_state) {
717 /* user states */
718 case POWER_STATE_TYPE_BATTERY:
719 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
720 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400721 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400722 return ps;
723 } else
724 return ps;
725 }
726 break;
727 case POWER_STATE_TYPE_BALANCED:
728 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
729 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400730 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400731 return ps;
732 } else
733 return ps;
734 }
735 break;
736 case POWER_STATE_TYPE_PERFORMANCE:
737 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
738 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400739 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400740 return ps;
741 } else
742 return ps;
743 }
744 break;
745 /* internal states */
746 case POWER_STATE_TYPE_INTERNAL_UVD:
Alex Deucherd4d32782013-06-11 17:55:39 -0400747 if (rdev->pm.dpm.uvd_ps)
748 return rdev->pm.dpm.uvd_ps;
749 else
750 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400751 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
752 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
753 return ps;
754 break;
755 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
756 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
757 return ps;
758 break;
759 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
760 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
761 return ps;
762 break;
763 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
764 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
765 return ps;
766 break;
767 case POWER_STATE_TYPE_INTERNAL_BOOT:
768 return rdev->pm.dpm.boot_ps;
769 case POWER_STATE_TYPE_INTERNAL_THERMAL:
770 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
771 return ps;
772 break;
773 case POWER_STATE_TYPE_INTERNAL_ACPI:
774 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
775 return ps;
776 break;
777 case POWER_STATE_TYPE_INTERNAL_ULV:
778 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
779 return ps;
780 break;
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400781 case POWER_STATE_TYPE_INTERNAL_3DPERF:
782 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
783 return ps;
784 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400785 default:
786 break;
787 }
788 }
789 /* use a fallback state if we didn't match */
790 switch (dpm_state) {
791 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
Alex Deucherce3537d2013-07-24 12:12:49 -0400792 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
793 goto restart_search;
Alex Deucherda321c82013-04-12 13:55:22 -0400794 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
795 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
796 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
Alex Deucherd4d32782013-06-11 17:55:39 -0400797 if (rdev->pm.dpm.uvd_ps) {
798 return rdev->pm.dpm.uvd_ps;
799 } else {
800 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
801 goto restart_search;
802 }
Alex Deucherda321c82013-04-12 13:55:22 -0400803 case POWER_STATE_TYPE_INTERNAL_THERMAL:
804 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
805 goto restart_search;
806 case POWER_STATE_TYPE_INTERNAL_ACPI:
807 dpm_state = POWER_STATE_TYPE_BATTERY;
808 goto restart_search;
809 case POWER_STATE_TYPE_BATTERY:
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400810 case POWER_STATE_TYPE_BALANCED:
811 case POWER_STATE_TYPE_INTERNAL_3DPERF:
Alex Deucherda321c82013-04-12 13:55:22 -0400812 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
813 goto restart_search;
814 default:
815 break;
816 }
817
818 return NULL;
819}
820
821static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
822{
823 int i;
824 struct radeon_ps *ps;
825 enum radeon_pm_state_type dpm_state;
Alex Deucher84dd1922013-01-16 12:52:04 -0500826 int ret;
Alex Deucherda321c82013-04-12 13:55:22 -0400827
828 /* if dpm init failed */
829 if (!rdev->pm.dpm_enabled)
830 return;
831
832 if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
833 /* add other state override checks here */
Alex Deucher8a227552013-06-21 15:12:57 -0400834 if ((!rdev->pm.dpm.thermal_active) &&
835 (!rdev->pm.dpm.uvd_active))
Alex Deucherda321c82013-04-12 13:55:22 -0400836 rdev->pm.dpm.state = rdev->pm.dpm.user_state;
837 }
838 dpm_state = rdev->pm.dpm.state;
839
840 ps = radeon_dpm_pick_power_state(rdev, dpm_state);
841 if (ps)
Alex Deucher89c9bc52013-01-16 14:40:26 -0500842 rdev->pm.dpm.requested_ps = ps;
Alex Deucherda321c82013-04-12 13:55:22 -0400843 else
844 return;
845
Alex Deucherd22b7e42012-11-29 19:27:56 -0500846 /* no need to reprogram if nothing changed unless we are on BTC+ */
Alex Deucherda321c82013-04-12 13:55:22 -0400847 if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
Alex Deucherd22b7e42012-11-29 19:27:56 -0500848 if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
849 /* for pre-BTC and APUs if the num crtcs changed but state is the same,
850 * all we need to do is update the display configuration.
851 */
852 if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
853 /* update display watermarks based on new power state */
854 radeon_bandwidth_update(rdev);
855 /* update displays */
856 radeon_dpm_display_configuration_changed(rdev);
857 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
858 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
859 }
860 return;
861 } else {
862 /* for BTC+ if the num crtcs hasn't changed and state is the same,
863 * nothing to do, if the num crtcs is > 1 and state is the same,
864 * update display configuration.
865 */
866 if (rdev->pm.dpm.new_active_crtcs ==
867 rdev->pm.dpm.current_active_crtcs) {
868 return;
869 } else {
870 if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
871 (rdev->pm.dpm.new_active_crtc_count > 1)) {
872 /* update display watermarks based on new power state */
873 radeon_bandwidth_update(rdev);
874 /* update displays */
875 radeon_dpm_display_configuration_changed(rdev);
876 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
877 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
878 return;
879 }
880 }
Alex Deucherda321c82013-04-12 13:55:22 -0400881 }
Alex Deucherda321c82013-04-12 13:55:22 -0400882 }
883
884 printk("switching from power state:\n");
885 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
886 printk("switching to power state:\n");
887 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
888
889 mutex_lock(&rdev->ddev->struct_mutex);
890 down_write(&rdev->pm.mclk_lock);
891 mutex_lock(&rdev->ring_lock);
892
Alex Deucher89c9bc52013-01-16 14:40:26 -0500893 ret = radeon_dpm_pre_set_power_state(rdev);
894 if (ret)
895 goto done;
Alex Deucher84dd1922013-01-16 12:52:04 -0500896
Alex Deucherda321c82013-04-12 13:55:22 -0400897 /* update display watermarks based on new power state */
898 radeon_bandwidth_update(rdev);
899 /* update displays */
900 radeon_dpm_display_configuration_changed(rdev);
901
902 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
903 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
904
905 /* wait for the rings to drain */
906 for (i = 0; i < RADEON_NUM_RINGS; i++) {
907 struct radeon_ring *ring = &rdev->ring[i];
908 if (ring->ready)
909 radeon_fence_wait_empty_locked(rdev, i);
910 }
911
912 /* program the new power state */
913 radeon_dpm_set_power_state(rdev);
914
915 /* update current power state */
916 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
917
Alex Deucher89c9bc52013-01-16 14:40:26 -0500918 radeon_dpm_post_set_power_state(rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -0500919
Alex Deucher60320342013-07-24 14:59:48 -0400920 /* force low perf level for thermal */
921 if (rdev->pm.dpm.thermal_active &&
922 rdev->asic->dpm.force_performance_level) {
923 radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
924 }
925
Alex Deucher84dd1922013-01-16 12:52:04 -0500926done:
Alex Deucherda321c82013-04-12 13:55:22 -0400927 mutex_unlock(&rdev->ring_lock);
928 up_write(&rdev->pm.mclk_lock);
929 mutex_unlock(&rdev->ddev->struct_mutex);
930}
931
Alex Deucherce3537d2013-07-24 12:12:49 -0400932void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
933{
934 enum radeon_pm_state_type dpm_state;
935
Alex Deucher9e9d9762013-07-31 18:13:23 -0400936 if (rdev->asic->dpm.powergate_uvd) {
Alex Deucherce3537d2013-07-24 12:12:49 -0400937 mutex_lock(&rdev->pm.mutex);
Alex Deucher9e9d9762013-07-31 18:13:23 -0400938 /* enable/disable UVD */
939 radeon_dpm_powergate_uvd(rdev, !enable);
Alex Deucherce3537d2013-07-24 12:12:49 -0400940 mutex_unlock(&rdev->pm.mutex);
941 } else {
Alex Deucher9e9d9762013-07-31 18:13:23 -0400942 if (enable) {
943 mutex_lock(&rdev->pm.mutex);
944 rdev->pm.dpm.uvd_active = true;
945 if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
946 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
947 else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
948 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
949 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
950 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
951 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
952 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
953 else
954 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
955 rdev->pm.dpm.state = dpm_state;
956 mutex_unlock(&rdev->pm.mutex);
957 } else {
958 mutex_lock(&rdev->pm.mutex);
959 rdev->pm.dpm.uvd_active = false;
960 mutex_unlock(&rdev->pm.mutex);
961 }
Alex Deucherce3537d2013-07-24 12:12:49 -0400962
Alex Deucher9e9d9762013-07-31 18:13:23 -0400963 radeon_pm_compute_clocks(rdev);
964 }
Alex Deucherce3537d2013-07-24 12:12:49 -0400965}
966
Alex Deucherda321c82013-04-12 13:55:22 -0400967static void radeon_pm_suspend_old(struct radeon_device *rdev)
Alex Deucher56278a82009-12-28 13:58:44 -0500968{
Alex Deucherce8f5372010-05-07 15:10:16 -0400969 mutex_lock(&rdev->pm.mutex);
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000970 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000971 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
972 rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000973 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400974 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100975
976 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher56278a82009-12-28 13:58:44 -0500977}
978
Alex Deucherda321c82013-04-12 13:55:22 -0400979static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
980{
981 mutex_lock(&rdev->pm.mutex);
982 /* disable dpm */
983 radeon_dpm_disable(rdev);
984 /* reset the power state */
985 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
986 rdev->pm.dpm_enabled = false;
987 mutex_unlock(&rdev->pm.mutex);
988}
989
990void radeon_pm_suspend(struct radeon_device *rdev)
991{
992 if (rdev->pm.pm_method == PM_METHOD_DPM)
993 radeon_pm_suspend_dpm(rdev);
994 else
995 radeon_pm_suspend_old(rdev);
996}
997
998static void radeon_pm_resume_old(struct radeon_device *rdev)
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +0100999{
Alex Deuchered18a362011-01-06 21:19:32 -05001000 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001001 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001002 (rdev->family <= CHIP_HAINAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001003 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001004 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001005 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1006 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher2feea492011-04-12 14:49:24 -04001007 if (rdev->pm.default_vddci)
1008 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1009 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001010 if (rdev->pm.default_sclk)
1011 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1012 if (rdev->pm.default_mclk)
1013 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1014 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001015 /* asic init will reset the default power state */
1016 mutex_lock(&rdev->pm.mutex);
1017 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1018 rdev->pm.current_clock_mode_index = 0;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001019 rdev->pm.current_sclk = rdev->pm.default_sclk;
1020 rdev->pm.current_mclk = rdev->pm.default_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -04001021 rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04001022 rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001023 if (rdev->pm.pm_method == PM_METHOD_DYNPM
1024 && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
1025 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001026 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1027 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001028 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001029 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001030 radeon_pm_compute_clocks(rdev);
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +01001031}
1032
Alex Deucherda321c82013-04-12 13:55:22 -04001033static void radeon_pm_resume_dpm(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001034{
Dave Airlie26481fb2010-05-18 19:00:14 +10001035 int ret;
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001036
Alex Deucherda321c82013-04-12 13:55:22 -04001037 /* asic init will reset to the boot state */
1038 mutex_lock(&rdev->pm.mutex);
1039 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1040 radeon_dpm_setup_asic(rdev);
1041 ret = radeon_dpm_enable(rdev);
1042 mutex_unlock(&rdev->pm.mutex);
1043 if (ret) {
1044 DRM_ERROR("radeon: dpm resume failed\n");
1045 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001046 (rdev->family <= CHIP_HAINAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -04001047 rdev->mc_fw) {
1048 if (rdev->pm.default_vddc)
1049 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1050 SET_VOLTAGE_TYPE_ASIC_VDDC);
1051 if (rdev->pm.default_vddci)
1052 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1053 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1054 if (rdev->pm.default_sclk)
1055 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1056 if (rdev->pm.default_mclk)
1057 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1058 }
1059 } else {
1060 rdev->pm.dpm_enabled = true;
1061 radeon_pm_compute_clocks(rdev);
1062 }
1063}
1064
1065void radeon_pm_resume(struct radeon_device *rdev)
1066{
1067 if (rdev->pm.pm_method == PM_METHOD_DPM)
1068 radeon_pm_resume_dpm(rdev);
1069 else
1070 radeon_pm_resume_old(rdev);
1071}
1072
1073static int radeon_pm_init_old(struct radeon_device *rdev)
1074{
1075 int ret;
1076
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001077 rdev->pm.profile = PM_PROFILE_DEFAULT;
Alex Deucherce8f5372010-05-07 15:10:16 -04001078 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1079 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1080 rdev->pm.dynpm_can_upclock = true;
1081 rdev->pm.dynpm_can_downclock = true;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001082 rdev->pm.default_sclk = rdev->clock.default_sclk;
1083 rdev->pm.default_mclk = rdev->clock.default_mclk;
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001084 rdev->pm.current_sclk = rdev->clock.default_sclk;
1085 rdev->pm.current_mclk = rdev->clock.default_mclk;
Alex Deucher21a81222010-07-02 12:58:16 -04001086 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001087
Alex Deucher56278a82009-12-28 13:58:44 -05001088 if (rdev->bios) {
1089 if (rdev->is_atom_bios)
1090 radeon_atombios_get_power_modes(rdev);
1091 else
1092 radeon_combios_get_power_modes(rdev);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -04001093 radeon_pm_print_states(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001094 radeon_pm_init_profile(rdev);
Alex Deuchered18a362011-01-06 21:19:32 -05001095 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001096 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001097 (rdev->family <= CHIP_HAINAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001098 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001099 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001100 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1101 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4639dd22011-07-25 18:50:08 -04001102 if (rdev->pm.default_vddci)
1103 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1104 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001105 if (rdev->pm.default_sclk)
1106 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1107 if (rdev->pm.default_mclk)
1108 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1109 }
Alex Deucher56278a82009-12-28 13:58:44 -05001110 }
1111
Alex Deucher21a81222010-07-02 12:58:16 -04001112 /* set up the internal thermal sensor if applicable */
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001113 ret = radeon_hwmon_init(rdev);
1114 if (ret)
1115 return ret;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001116
1117 INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
1118
Alex Deucherce8f5372010-05-07 15:10:16 -04001119 if (rdev->pm.num_power_states > 1) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001120 /* where's the best place to put these? */
Dave Airlie26481fb2010-05-18 19:00:14 +10001121 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1122 if (ret)
1123 DRM_ERROR("failed to create device file for power profile\n");
1124 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1125 if (ret)
1126 DRM_ERROR("failed to create device file for power method\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001127
Alex Deucherce8f5372010-05-07 15:10:16 -04001128 if (radeon_debugfs_pm_init(rdev)) {
1129 DRM_ERROR("Failed to register debugfs file for PM!\n");
1130 }
1131
1132 DRM_INFO("radeon: power management initialized\n");
Rafał Miłecki74338742009-11-03 00:53:02 +01001133 }
1134
1135 return 0;
1136}
1137
Alex Deucherda321c82013-04-12 13:55:22 -04001138static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1139{
1140 int i;
1141
1142 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1143 printk("== power state %d ==\n", i);
1144 radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1145 }
1146}
1147
1148static int radeon_pm_init_dpm(struct radeon_device *rdev)
1149{
1150 int ret;
1151
1152 /* default to performance state */
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001153 rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1154 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
Alex Deucherda321c82013-04-12 13:55:22 -04001155 rdev->pm.default_sclk = rdev->clock.default_sclk;
1156 rdev->pm.default_mclk = rdev->clock.default_mclk;
1157 rdev->pm.current_sclk = rdev->clock.default_sclk;
1158 rdev->pm.current_mclk = rdev->clock.default_mclk;
1159 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1160
1161 if (rdev->bios && rdev->is_atom_bios)
1162 radeon_atombios_get_power_modes(rdev);
1163 else
1164 return -EINVAL;
1165
1166 /* set up the internal thermal sensor if applicable */
1167 ret = radeon_hwmon_init(rdev);
1168 if (ret)
1169 return ret;
1170
1171 INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1172 mutex_lock(&rdev->pm.mutex);
1173 radeon_dpm_init(rdev);
1174 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1175 radeon_dpm_print_power_states(rdev);
1176 radeon_dpm_setup_asic(rdev);
1177 ret = radeon_dpm_enable(rdev);
1178 mutex_unlock(&rdev->pm.mutex);
1179 if (ret) {
1180 rdev->pm.dpm_enabled = false;
1181 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001182 (rdev->family <= CHIP_HAINAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -04001183 rdev->mc_fw) {
1184 if (rdev->pm.default_vddc)
1185 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1186 SET_VOLTAGE_TYPE_ASIC_VDDC);
1187 if (rdev->pm.default_vddci)
1188 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1189 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1190 if (rdev->pm.default_sclk)
1191 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1192 if (rdev->pm.default_mclk)
1193 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1194 }
1195 DRM_ERROR("radeon: dpm initialization failed\n");
1196 return ret;
1197 }
1198 rdev->pm.dpm_enabled = true;
1199 radeon_pm_compute_clocks(rdev);
1200
1201 if (rdev->pm.num_power_states > 1) {
1202 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1203 if (ret)
1204 DRM_ERROR("failed to create device file for dpm state\n");
Alex Deucher70d01a52013-07-02 18:38:02 -04001205 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1206 if (ret)
1207 DRM_ERROR("failed to create device file for dpm state\n");
Alex Deucherda321c82013-04-12 13:55:22 -04001208 /* XXX: these are noops for dpm but are here for backwards compat */
1209 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1210 if (ret)
1211 DRM_ERROR("failed to create device file for power profile\n");
1212 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1213 if (ret)
1214 DRM_ERROR("failed to create device file for power method\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001215
1216 if (radeon_debugfs_pm_init(rdev)) {
1217 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1218 }
1219
Alex Deucherda321c82013-04-12 13:55:22 -04001220 DRM_INFO("radeon: dpm initialized\n");
1221 }
1222
1223 return 0;
1224}
1225
1226int radeon_pm_init(struct radeon_device *rdev)
1227{
1228 /* enable dpm on rv6xx+ */
1229 switch (rdev->family) {
Alex Deucher4a6369e2013-04-12 14:04:10 -04001230 case CHIP_RV610:
1231 case CHIP_RV630:
1232 case CHIP_RV620:
1233 case CHIP_RV635:
1234 case CHIP_RV670:
Alex Deucher9d670062013-04-12 13:59:22 -04001235 case CHIP_RS780:
1236 case CHIP_RS880:
Alex Deucher66229b22013-06-26 00:11:19 -04001237 case CHIP_RV770:
1238 case CHIP_RV730:
1239 case CHIP_RV710:
1240 case CHIP_RV740:
Alex Deucherdc50ba72013-06-26 00:33:35 -04001241 case CHIP_CEDAR:
1242 case CHIP_REDWOOD:
1243 case CHIP_JUNIPER:
1244 case CHIP_CYPRESS:
1245 case CHIP_HEMLOCK:
Alex Deucher80ea2c12013-04-12 14:56:21 -04001246 case CHIP_PALM:
1247 case CHIP_SUMO:
1248 case CHIP_SUMO2:
Alex Deucher6596afd2013-06-26 00:15:24 -04001249 case CHIP_BARTS:
1250 case CHIP_TURKS:
1251 case CHIP_CAICOS:
Alex Deucher69e0b572013-04-12 16:42:42 -04001252 case CHIP_CAYMAN:
Alex Deucherd70229f2013-04-12 16:40:41 -04001253 case CHIP_ARUBA:
Alex Deuchera9e61412013-06-25 17:56:16 -04001254 case CHIP_TAHITI:
1255 case CHIP_PITCAIRN:
1256 case CHIP_VERDE:
1257 case CHIP_OLAND:
1258 case CHIP_HAINAN:
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04001259 case CHIP_BONAIRE:
Alex Deucher41a524a2013-08-14 01:01:40 -04001260 case CHIP_KABINI:
1261 case CHIP_KAVERI:
Alex Deucher8a53fa22013-08-07 16:09:08 -04001262 /* DPM requires the RLC, RV770+ dGPU requires SMC */
Alex Deucher761bfb92013-08-06 13:34:00 -04001263 if (!rdev->rlc_fw)
1264 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher8a53fa22013-08-07 16:09:08 -04001265 else if ((rdev->family >= CHIP_RV770) &&
1266 (!(rdev->flags & RADEON_IS_IGP)) &&
1267 (!rdev->smc_fw))
1268 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher761bfb92013-08-06 13:34:00 -04001269 else if (radeon_dpm == 1)
Alex Deucher9d670062013-04-12 13:59:22 -04001270 rdev->pm.pm_method = PM_METHOD_DPM;
1271 else
1272 rdev->pm.pm_method = PM_METHOD_PROFILE;
1273 break;
Alex Deucherda321c82013-04-12 13:55:22 -04001274 default:
1275 /* default to profile method */
1276 rdev->pm.pm_method = PM_METHOD_PROFILE;
1277 break;
1278 }
1279
1280 if (rdev->pm.pm_method == PM_METHOD_DPM)
1281 return radeon_pm_init_dpm(rdev);
1282 else
1283 return radeon_pm_init_old(rdev);
1284}
1285
1286static void radeon_pm_fini_old(struct radeon_device *rdev)
Alex Deucher29fb52c2010-03-11 10:01:17 -05001287{
Alex Deucherce8f5372010-05-07 15:10:16 -04001288 if (rdev->pm.num_power_states > 1) {
Alex Deuchera4248162010-04-24 14:50:23 -04001289 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001290 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1291 rdev->pm.profile = PM_PROFILE_DEFAULT;
1292 radeon_pm_update_profile(rdev);
1293 radeon_pm_set_clocks(rdev);
1294 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001295 /* reset default clocks */
1296 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1297 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1298 radeon_pm_set_clocks(rdev);
1299 }
Alex Deuchera4248162010-04-24 14:50:23 -04001300 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +01001301
1302 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher58e21df2010-03-22 13:31:08 -04001303
Alex Deucherce8f5372010-05-07 15:10:16 -04001304 device_remove_file(rdev->dev, &dev_attr_power_profile);
1305 device_remove_file(rdev->dev, &dev_attr_power_method);
Alex Deucherce8f5372010-05-07 15:10:16 -04001306 }
Alex Deuchera4248162010-04-24 14:50:23 -04001307
Alex Deucher0975b162011-02-02 18:42:03 -05001308 if (rdev->pm.power_state)
1309 kfree(rdev->pm.power_state);
1310
Alex Deucher21a81222010-07-02 12:58:16 -04001311 radeon_hwmon_fini(rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -05001312}
1313
Alex Deucherda321c82013-04-12 13:55:22 -04001314static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1315{
1316 if (rdev->pm.num_power_states > 1) {
1317 mutex_lock(&rdev->pm.mutex);
1318 radeon_dpm_disable(rdev);
1319 mutex_unlock(&rdev->pm.mutex);
1320
1321 device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -04001322 device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
Alex Deucherda321c82013-04-12 13:55:22 -04001323 /* XXX backwards compat */
1324 device_remove_file(rdev->dev, &dev_attr_power_profile);
1325 device_remove_file(rdev->dev, &dev_attr_power_method);
1326 }
1327 radeon_dpm_fini(rdev);
1328
1329 if (rdev->pm.power_state)
1330 kfree(rdev->pm.power_state);
1331
1332 radeon_hwmon_fini(rdev);
1333}
1334
1335void radeon_pm_fini(struct radeon_device *rdev)
1336{
1337 if (rdev->pm.pm_method == PM_METHOD_DPM)
1338 radeon_pm_fini_dpm(rdev);
1339 else
1340 radeon_pm_fini_old(rdev);
1341}
1342
1343static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001344{
1345 struct drm_device *ddev = rdev->ddev;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001346 struct drm_crtc *crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001347 struct radeon_crtc *radeon_crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001348
Alex Deucherce8f5372010-05-07 15:10:16 -04001349 if (rdev->pm.num_power_states < 2)
1350 return;
1351
Rafał Miłeckic913e232009-12-22 23:02:16 +01001352 mutex_lock(&rdev->pm.mutex);
1353
1354 rdev->pm.active_crtcs = 0;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001355 rdev->pm.active_crtc_count = 0;
1356 list_for_each_entry(crtc,
1357 &ddev->mode_config.crtc_list, head) {
1358 radeon_crtc = to_radeon_crtc(crtc);
1359 if (radeon_crtc->enabled) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001360 rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
Alex Deuchera48b9b42010-04-22 14:03:55 -04001361 rdev->pm.active_crtc_count++;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001362 }
1363 }
1364
Alex Deucherce8f5372010-05-07 15:10:16 -04001365 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1366 radeon_pm_update_profile(rdev);
1367 radeon_pm_set_clocks(rdev);
1368 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1369 if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1370 if (rdev->pm.active_crtc_count > 1) {
1371 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1372 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Alex Deucherd7311172010-05-03 01:13:14 -04001373
Alex Deucherce8f5372010-05-07 15:10:16 -04001374 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1375 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1376 radeon_pm_get_dynpm_state(rdev);
1377 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001378
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001379 DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001380 }
1381 } else if (rdev->pm.active_crtc_count == 1) {
1382 /* TODO: Increase clocks if needed for current mode */
Rafał Miłeckic913e232009-12-22 23:02:16 +01001383
Alex Deucherce8f5372010-05-07 15:10:16 -04001384 if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1385 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1386 rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1387 radeon_pm_get_dynpm_state(rdev);
1388 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001389
Tejun Heo32c87fc2011-01-03 14:49:32 +01001390 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1391 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Alex Deucherce8f5372010-05-07 15:10:16 -04001392 } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1393 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001394 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1395 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001396 DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001397 }
1398 } else { /* count == 0 */
1399 if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1400 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001401
Alex Deucherce8f5372010-05-07 15:10:16 -04001402 rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1403 rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1404 radeon_pm_get_dynpm_state(rdev);
1405 radeon_pm_set_clocks(rdev);
1406 }
1407 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001408 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001409 }
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001410
1411 mutex_unlock(&rdev->pm.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001412}
1413
Alex Deucherda321c82013-04-12 13:55:22 -04001414static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1415{
1416 struct drm_device *ddev = rdev->ddev;
1417 struct drm_crtc *crtc;
1418 struct radeon_crtc *radeon_crtc;
1419
1420 mutex_lock(&rdev->pm.mutex);
1421
Alex Deucher5ca302f2012-11-30 10:56:57 -05001422 /* update active crtc counts */
Alex Deucherda321c82013-04-12 13:55:22 -04001423 rdev->pm.dpm.new_active_crtcs = 0;
1424 rdev->pm.dpm.new_active_crtc_count = 0;
1425 list_for_each_entry(crtc,
1426 &ddev->mode_config.crtc_list, head) {
1427 radeon_crtc = to_radeon_crtc(crtc);
1428 if (crtc->enabled) {
1429 rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1430 rdev->pm.dpm.new_active_crtc_count++;
1431 }
1432 }
1433
Alex Deucher5ca302f2012-11-30 10:56:57 -05001434 /* update battery/ac status */
1435 if (power_supply_is_system_supplied() > 0)
1436 rdev->pm.dpm.ac_power = true;
1437 else
1438 rdev->pm.dpm.ac_power = false;
1439
Alex Deucherda321c82013-04-12 13:55:22 -04001440 radeon_dpm_change_power_state_locked(rdev);
1441
1442 mutex_unlock(&rdev->pm.mutex);
Alex Deucher8a227552013-06-21 15:12:57 -04001443
Alex Deucherda321c82013-04-12 13:55:22 -04001444}
1445
1446void radeon_pm_compute_clocks(struct radeon_device *rdev)
1447{
1448 if (rdev->pm.pm_method == PM_METHOD_DPM)
1449 radeon_pm_compute_clocks_dpm(rdev);
1450 else
1451 radeon_pm_compute_clocks_old(rdev);
1452}
1453
Alex Deucherce8f5372010-05-07 15:10:16 -04001454static bool radeon_pm_in_vbl(struct radeon_device *rdev)
Dave Airlief7352612010-02-18 15:58:36 +10001455{
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001456 int crtc, vpos, hpos, vbl_status;
Dave Airlief7352612010-02-18 15:58:36 +10001457 bool in_vbl = true;
1458
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001459 /* Iterate over all active crtc's. All crtc's must be in vblank,
1460 * otherwise return in_vbl == false.
1461 */
1462 for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
1463 if (rdev->pm.active_crtcs & (1 << crtc)) {
Mario Kleinerf5a80202010-10-23 04:42:17 +02001464 vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
1465 if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1466 !(vbl_status & DRM_SCANOUTPOS_INVBL))
Dave Airlief7352612010-02-18 15:58:36 +10001467 in_vbl = false;
1468 }
1469 }
Matthew Garrettf81f2022010-04-28 12:13:06 -04001470
1471 return in_vbl;
1472}
1473
Alex Deucherce8f5372010-05-07 15:10:16 -04001474static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
Matthew Garrettf81f2022010-04-28 12:13:06 -04001475{
1476 u32 stat_crtc = 0;
1477 bool in_vbl = radeon_pm_in_vbl(rdev);
1478
Dave Airlief7352612010-02-18 15:58:36 +10001479 if (in_vbl == false)
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001480 DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
Alex Deucherbae6b5622010-04-22 13:38:05 -04001481 finish ? "exit" : "entry");
Dave Airlief7352612010-02-18 15:58:36 +10001482 return in_vbl;
1483}
Rafał Miłeckic913e232009-12-22 23:02:16 +01001484
Alex Deucherce8f5372010-05-07 15:10:16 -04001485static void radeon_dynpm_idle_work_handler(struct work_struct *work)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001486{
1487 struct radeon_device *rdev;
Matthew Garrettd9932a32010-04-26 16:02:26 -04001488 int resched;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001489 rdev = container_of(work, struct radeon_device,
Alex Deucherce8f5372010-05-07 15:10:16 -04001490 pm.dynpm_idle_work.work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001491
Matthew Garrettd9932a32010-04-26 16:02:26 -04001492 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001493 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001494 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001495 int not_processed = 0;
Alex Deucher74652802011-08-25 13:39:48 -04001496 int i;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001497
Alex Deucher74652802011-08-25 13:39:48 -04001498 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
Alex Deucher0ec06122012-06-14 15:54:57 -04001499 struct radeon_ring *ring = &rdev->ring[i];
1500
1501 if (ring->ready) {
1502 not_processed += radeon_fence_count_emitted(rdev, i);
1503 if (not_processed >= 3)
1504 break;
1505 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001506 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001507
1508 if (not_processed >= 3) { /* should upclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001509 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1510 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1511 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1512 rdev->pm.dynpm_can_upclock) {
1513 rdev->pm.dynpm_planned_action =
1514 DYNPM_ACTION_UPCLOCK;
1515 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001516 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1517 }
1518 } else if (not_processed == 0) { /* should downclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001519 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1520 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1521 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1522 rdev->pm.dynpm_can_downclock) {
1523 rdev->pm.dynpm_planned_action =
1524 DYNPM_ACTION_DOWNCLOCK;
1525 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001526 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1527 }
1528 }
1529
Alex Deucherd7311172010-05-03 01:13:14 -04001530 /* Note, radeon_pm_set_clocks is called with static_switch set
1531 * to false since we want to wait for vbl to avoid flicker.
1532 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001533 if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1534 jiffies > rdev->pm.dynpm_action_timeout) {
1535 radeon_pm_get_dynpm_state(rdev);
1536 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001537 }
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001538
Tejun Heo32c87fc2011-01-03 14:49:32 +01001539 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1540 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafał Miłeckic913e232009-12-22 23:02:16 +01001541 }
1542 mutex_unlock(&rdev->pm.mutex);
Matthew Garrettd9932a32010-04-26 16:02:26 -04001543 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001544}
1545
Rafał Miłecki74338742009-11-03 00:53:02 +01001546/*
1547 * Debugfs info
1548 */
1549#if defined(CONFIG_DEBUG_FS)
1550
1551static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
1552{
1553 struct drm_info_node *node = (struct drm_info_node *) m->private;
1554 struct drm_device *dev = node->minor->dev;
1555 struct radeon_device *rdev = dev->dev_private;
1556
Alex Deucher1316b792013-06-28 09:28:39 -04001557 if (rdev->pm.dpm_enabled) {
1558 mutex_lock(&rdev->pm.mutex);
1559 if (rdev->asic->dpm.debugfs_print_current_performance_level)
1560 radeon_dpm_debugfs_print_current_performance_level(rdev, m);
1561 else
Alex Deucher71375922013-07-02 09:11:39 -04001562 seq_printf(m, "Debugfs support not implemented for this asic\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001563 mutex_unlock(&rdev->pm.mutex);
1564 } else {
1565 seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1566 /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1567 if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1568 seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1569 else
1570 seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
1571 seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1572 if (rdev->asic->pm.get_memory_clock)
1573 seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
1574 if (rdev->pm.current_vddc)
1575 seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1576 if (rdev->asic->pm.get_pcie_lanes)
1577 seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
1578 }
Rafał Miłecki74338742009-11-03 00:53:02 +01001579
1580 return 0;
1581}
1582
1583static struct drm_info_list radeon_pm_info_list[] = {
1584 {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
1585};
1586#endif
1587
Rafał Miłeckic913e232009-12-22 23:02:16 +01001588static int radeon_debugfs_pm_init(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001589{
1590#if defined(CONFIG_DEBUG_FS)
1591 return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
1592#else
1593 return 0;
1594#endif
1595}