blob: b291f1301c93868f8caf253448d8e8cbe46273d4 [file] [log] [blame]
Daniel Vetter02e792f2009-09-15 22:57:34 +02001/*
2 * Copyright © 2009
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Daniel Vetter <daniel@ffwll.ch>
25 *
26 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter02e792f2009-09-15 22:57:34 +020030#include "i915_drv.h"
31#include "i915_reg.h"
32#include "intel_drv.h"
33
34/* Limits for overlay size. According to intel doc, the real limits are:
35 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
36 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
37 * the mininum of both. */
38#define IMAGE_MAX_WIDTH 2048
39#define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
40/* on 830 and 845 these large limits result in the card hanging */
41#define IMAGE_MAX_WIDTH_LEGACY 1024
42#define IMAGE_MAX_HEIGHT_LEGACY 1088
43
44/* overlay register definitions */
45/* OCMD register */
46#define OCMD_TILED_SURFACE (0x1<<19)
47#define OCMD_MIRROR_MASK (0x3<<17)
48#define OCMD_MIRROR_MODE (0x3<<17)
49#define OCMD_MIRROR_HORIZONTAL (0x1<<17)
50#define OCMD_MIRROR_VERTICAL (0x2<<17)
51#define OCMD_MIRROR_BOTH (0x3<<17)
52#define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
53#define OCMD_UV_SWAP (0x1<<14) /* YVYU */
54#define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
55#define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
56#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
57#define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
58#define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
59#define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
60#define OCMD_YUV_422_PACKED (0x8<<10)
61#define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
62#define OCMD_YUV_420_PLANAR (0xc<<10)
63#define OCMD_YUV_422_PLANAR (0xd<<10)
64#define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
65#define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
66#define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
Chris Wilsond7961362010-07-13 13:52:17 +010067#define OCMD_BUF_TYPE_MASK (0x1<<5)
Daniel Vetter02e792f2009-09-15 22:57:34 +020068#define OCMD_BUF_TYPE_FRAME (0x0<<5)
69#define OCMD_BUF_TYPE_FIELD (0x1<<5)
70#define OCMD_TEST_MODE (0x1<<4)
71#define OCMD_BUFFER_SELECT (0x3<<2)
72#define OCMD_BUFFER0 (0x0<<2)
73#define OCMD_BUFFER1 (0x1<<2)
74#define OCMD_FIELD_SELECT (0x1<<2)
75#define OCMD_FIELD0 (0x0<<1)
76#define OCMD_FIELD1 (0x1<<1)
77#define OCMD_ENABLE (0x1<<0)
78
79/* OCONFIG register */
80#define OCONF_PIPE_MASK (0x1<<18)
81#define OCONF_PIPE_A (0x0<<18)
82#define OCONF_PIPE_B (0x1<<18)
83#define OCONF_GAMMA2_ENABLE (0x1<<16)
84#define OCONF_CSC_MODE_BT601 (0x0<<5)
85#define OCONF_CSC_MODE_BT709 (0x1<<5)
86#define OCONF_CSC_BYPASS (0x1<<4)
87#define OCONF_CC_OUT_8BIT (0x1<<3)
88#define OCONF_TEST_MODE (0x1<<2)
89#define OCONF_THREE_LINE_BUFFER (0x1<<0)
90#define OCONF_TWO_LINE_BUFFER (0x0<<0)
91
92/* DCLRKM (dst-key) register */
93#define DST_KEY_ENABLE (0x1<<31)
94#define CLK_RGB24_MASK 0x0
95#define CLK_RGB16_MASK 0x070307
96#define CLK_RGB15_MASK 0x070707
97#define CLK_RGB8I_MASK 0xffffff
98
99#define RGB16_TO_COLORKEY(c) \
100 (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
101#define RGB15_TO_COLORKEY(c) \
102 (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
103
104/* overlay flip addr flag */
105#define OFC_UPDATE 0x1
106
107/* polyphase filter coefficients */
108#define N_HORIZ_Y_TAPS 5
109#define N_VERT_Y_TAPS 3
110#define N_HORIZ_UV_TAPS 3
111#define N_VERT_UV_TAPS 3
112#define N_PHASES 17
113#define MAX_TAPS 5
114
115/* memory bufferd overlay registers */
116struct overlay_registers {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 u32 OBUF_0Y;
118 u32 OBUF_1Y;
119 u32 OBUF_0U;
120 u32 OBUF_0V;
121 u32 OBUF_1U;
122 u32 OBUF_1V;
123 u32 OSTRIDE;
124 u32 YRGB_VPH;
125 u32 UV_VPH;
126 u32 HORZ_PH;
127 u32 INIT_PHS;
128 u32 DWINPOS;
129 u32 DWINSZ;
130 u32 SWIDTH;
131 u32 SWIDTHSW;
132 u32 SHEIGHT;
133 u32 YRGBSCALE;
134 u32 UVSCALE;
135 u32 OCLRC0;
136 u32 OCLRC1;
137 u32 DCLRKV;
138 u32 DCLRKM;
139 u32 SCLRKVH;
140 u32 SCLRKVL;
141 u32 SCLRKEN;
142 u32 OCONFIG;
143 u32 OCMD;
144 u32 RESERVED1; /* 0x6C */
145 u32 OSTART_0Y;
146 u32 OSTART_1Y;
147 u32 OSTART_0U;
148 u32 OSTART_0V;
149 u32 OSTART_1U;
150 u32 OSTART_1V;
151 u32 OTILEOFF_0Y;
152 u32 OTILEOFF_1Y;
153 u32 OTILEOFF_0U;
154 u32 OTILEOFF_0V;
155 u32 OTILEOFF_1U;
156 u32 OTILEOFF_1V;
157 u32 FASTHSCALE; /* 0xA0 */
158 u32 UVSCALEV; /* 0xA4 */
159 u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
160 u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
161 u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
162 u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
163 u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
164 u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
165 u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
166 u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
167 u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200168};
169
Chris Wilson23f09ce2010-08-12 13:53:37 +0100170struct intel_overlay {
171 struct drm_device *dev;
172 struct intel_crtc *crtc;
173 struct drm_i915_gem_object *vid_bo;
174 struct drm_i915_gem_object *old_vid_bo;
Ville Syrjälä209c2a52015-03-31 10:37:23 +0300175 bool active;
176 bool pfit_active;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100177 u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
178 u32 color_key;
179 u32 brightness, contrast, saturation;
180 u32 old_xscale, old_yscale;
181 /* register access */
182 u32 flip_addr;
183 struct drm_i915_gem_object *reg_bo;
184 /* flip handling */
John Harrison9bfc01a2014-11-24 18:49:31 +0000185 struct drm_i915_gem_request *last_flip_req;
Chris Wilsonb303cf92010-08-12 14:03:48 +0100186 void (*flip_tail)(struct intel_overlay *);
Chris Wilson23f09ce2010-08-12 13:53:37 +0100187};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200188
Ben Widawsky75020bc2012-04-16 14:07:43 -0700189static struct overlay_registers __iomem *
Chris Wilson8d74f652010-08-12 10:35:26 +0100190intel_overlay_map_regs(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200191{
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300192 struct drm_i915_private *dev_priv = overlay->dev->dev_private;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700193 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200194
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100195 if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Chris Wilson00731152014-05-21 12:42:56 +0100196 regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100197 else
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800198 regs = io_mapping_map_wc(dev_priv->gtt.mappable,
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700199 i915_gem_obj_ggtt_offset(overlay->reg_bo));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200200
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100201 return regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200202}
203
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100204static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700205 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200206{
Chris Wilson8d74f652010-08-12 10:35:26 +0100207 if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100208 io_mapping_unmap(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200209}
Daniel Vetter02e792f2009-09-15 22:57:34 +0200210
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100211static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100212 void (*tail)(struct intel_overlay *))
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100213{
214 struct drm_device *dev = overlay->dev;
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300215 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100216 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100217 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200218
Ville Syrjälä77589f52015-03-31 10:37:22 +0300219 WARN_ON(overlay->last_flip_req);
John Harrison9bfc01a2014-11-24 18:49:31 +0000220 i915_gem_request_assign(&overlay->last_flip_req,
221 ring->outstanding_lazy_request);
John Harrison9400ae52014-11-24 18:49:36 +0000222 ret = i915_add_request(ring);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100223 if (ret)
224 return ret;
225
Chris Wilsonb303cf92010-08-12 14:03:48 +0100226 overlay->flip_tail = tail;
Daniel Vettera4b3a572014-11-26 14:17:05 +0100227 ret = i915_wait_request(overlay->last_flip_req);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100228 if (ret)
229 return ret;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -0700230 i915_gem_retire_requests(dev);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100231
John Harrison9bfc01a2014-11-24 18:49:31 +0000232 i915_gem_request_assign(&overlay->last_flip_req, NULL);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100233 return 0;
234}
235
Daniel Vetter02e792f2009-09-15 22:57:34 +0200236/* overlay needs to be disable in OCMD reg */
237static int intel_overlay_on(struct intel_overlay *overlay)
238{
239 struct drm_device *dev = overlay->dev;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100240 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100241 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200242 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200243
Ville Syrjälä77589f52015-03-31 10:37:22 +0300244 WARN_ON(overlay->active);
Daniel Vetter6306cb42012-08-12 19:27:10 +0200245 WARN_ON(IS_I830(dev) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson106dada2010-07-16 17:13:01 +0100246
Daniel Vetter6d90c952012-04-26 23:28:05 +0200247 ret = intel_ring_begin(ring, 4);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100248 if (ret)
249 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100250
Ville Syrjälä1c7c4302015-03-31 10:37:24 +0300251 overlay->active = true;
252
Daniel Vetter6d90c952012-04-26 23:28:05 +0200253 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
254 intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
255 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
256 intel_ring_emit(ring, MI_NOOP);
257 intel_ring_advance(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200258
Chris Wilsonacb868d2012-09-26 13:47:30 +0100259 return intel_overlay_do_wait_request(overlay, NULL);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200260}
261
262/* overlay needs to be enabled in OCMD reg */
Chris Wilson8dc5d142010-08-12 12:36:12 +0100263static int intel_overlay_continue(struct intel_overlay *overlay,
264 bool load_polyphase_filter)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200265{
266 struct drm_device *dev = overlay->dev;
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300267 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100268 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200269 u32 flip_addr = overlay->flip_addr;
270 u32 tmp;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100271 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200272
Ville Syrjälä77589f52015-03-31 10:37:22 +0300273 WARN_ON(!overlay->active);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200274
275 if (load_polyphase_filter)
276 flip_addr |= OFC_UPDATE;
277
278 /* check for underruns */
279 tmp = I915_READ(DOVSTA);
280 if (tmp & (1 << 17))
281 DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
282
Daniel Vetter6d90c952012-04-26 23:28:05 +0200283 ret = intel_ring_begin(ring, 2);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100284 if (ret)
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100285 return ret;
Chris Wilsonacb868d2012-09-26 13:47:30 +0100286
Daniel Vetter6d90c952012-04-26 23:28:05 +0200287 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
288 intel_ring_emit(ring, flip_addr);
289 intel_ring_advance(ring);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200290
John Harrison9bfc01a2014-11-24 18:49:31 +0000291 WARN_ON(overlay->last_flip_req);
292 i915_gem_request_assign(&overlay->last_flip_req,
293 ring->outstanding_lazy_request);
John Harrison9400ae52014-11-24 18:49:36 +0000294 return i915_add_request(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200295}
296
Chris Wilsonb303cf92010-08-12 14:03:48 +0100297static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200298{
Chris Wilson05394f32010-11-08 19:18:58 +0000299 struct drm_i915_gem_object *obj = overlay->old_vid_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200300
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800301 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000302 drm_gem_object_unreference(&obj->base);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200303
Chris Wilsonb303cf92010-08-12 14:03:48 +0100304 overlay->old_vid_bo = NULL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200305}
306
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200307static void intel_overlay_off_tail(struct intel_overlay *overlay)
308{
Chris Wilson05394f32010-11-08 19:18:58 +0000309 struct drm_i915_gem_object *obj = overlay->vid_bo;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200310
311 /* never have the overlay hw on without showing a frame */
Ville Syrjälä77589f52015-03-31 10:37:22 +0300312 if (WARN_ON(!obj))
313 return;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200314
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800315 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000316 drm_gem_object_unreference(&obj->base);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200317 overlay->vid_bo = NULL;
318
319 overlay->crtc->overlay = NULL;
320 overlay->crtc = NULL;
Ville Syrjälä209c2a52015-03-31 10:37:23 +0300321 overlay->active = false;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200322}
323
Daniel Vetter02e792f2009-09-15 22:57:34 +0200324/* overlay needs to be disabled in OCMD reg */
Chris Wilsonce453d82011-02-21 14:43:56 +0000325static int intel_overlay_off(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200326{
327 struct drm_device *dev = overlay->dev;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100328 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100329 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson8dc5d142010-08-12 12:36:12 +0100330 u32 flip_addr = overlay->flip_addr;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100331 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200332
Ville Syrjälä77589f52015-03-31 10:37:22 +0300333 WARN_ON(!overlay->active);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200334
335 /* According to intel docs the overlay hw may hang (when switching
336 * off) without loading the filter coeffs. It is however unclear whether
337 * this applies to the disabling of the overlay or to the switching off
338 * of the hw. Do it in both cases */
339 flip_addr |= OFC_UPDATE;
340
Daniel Vetter6d90c952012-04-26 23:28:05 +0200341 ret = intel_ring_begin(ring, 6);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100342 if (ret)
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100343 return ret;
Chris Wilsonacb868d2012-09-26 13:47:30 +0100344
Daniel Vetter02e792f2009-09-15 22:57:34 +0200345 /* wait for overlay to go idle */
Daniel Vetter6d90c952012-04-26 23:28:05 +0200346 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
347 intel_ring_emit(ring, flip_addr);
348 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Chris Wilson722506f2010-08-12 09:28:50 +0100349 /* turn overlay off */
Daniel Vettera9193982012-10-22 12:55:55 +0200350 if (IS_I830(dev)) {
351 /* Workaround: Don't disable the overlay fully, since otherwise
352 * it dies on the next OVERLAY_ON cmd. */
353 intel_ring_emit(ring, MI_NOOP);
354 intel_ring_emit(ring, MI_NOOP);
355 intel_ring_emit(ring, MI_NOOP);
356 } else {
357 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
358 intel_ring_emit(ring, flip_addr);
359 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
360 }
Daniel Vetter6d90c952012-04-26 23:28:05 +0200361 intel_ring_advance(ring);
Chris Wilson722506f2010-08-12 09:28:50 +0100362
Chris Wilsonacb868d2012-09-26 13:47:30 +0100363 return intel_overlay_do_wait_request(overlay, intel_overlay_off_tail);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200364}
365
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200366/* recover from an interruption due to a signal
367 * We have to be careful not to repeat work forever an make forward progess. */
Chris Wilsonce453d82011-02-21 14:43:56 +0000368static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200369{
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200370 int ret;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200371
John Harrison9bfc01a2014-11-24 18:49:31 +0000372 if (overlay->last_flip_req == NULL)
Chris Wilsonb303cf92010-08-12 14:03:48 +0100373 return 0;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200374
Daniel Vettera4b3a572014-11-26 14:17:05 +0100375 ret = i915_wait_request(overlay->last_flip_req);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100376 if (ret)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200377 return ret;
Daniel Vettera4b3a572014-11-26 14:17:05 +0100378 i915_gem_retire_requests(overlay->dev);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200379
Chris Wilsonb303cf92010-08-12 14:03:48 +0100380 if (overlay->flip_tail)
381 overlay->flip_tail(overlay);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200382
John Harrison9bfc01a2014-11-24 18:49:31 +0000383 i915_gem_request_assign(&overlay->last_flip_req, NULL);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200384 return 0;
385}
386
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200387/* Wait for pending overlay flip and release old frame.
388 * Needs to be called before the overlay register are changed
Chris Wilson8d74f652010-08-12 10:35:26 +0100389 * via intel_overlay_(un)map_regs
390 */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200391static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
392{
Chris Wilson5cd68c92010-08-12 12:21:54 +0100393 struct drm_device *dev = overlay->dev;
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300394 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100395 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200396 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200397
Ville Syrjälä1362b772014-11-26 17:07:29 +0200398 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
399
Chris Wilson5cd68c92010-08-12 12:21:54 +0100400 /* Only wait if there is actually an old frame to release to
401 * guarantee forward progress.
402 */
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200403 if (!overlay->old_vid_bo)
404 return 0;
405
Chris Wilson5cd68c92010-08-12 12:21:54 +0100406 if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
407 /* synchronous slowpath */
Daniel Vetter6d90c952012-04-26 23:28:05 +0200408 ret = intel_ring_begin(ring, 2);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100409 if (ret)
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100410 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100411
Daniel Vetter6d90c952012-04-26 23:28:05 +0200412 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
413 intel_ring_emit(ring, MI_NOOP);
414 intel_ring_advance(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200415
Chris Wilsonacb868d2012-09-26 13:47:30 +0100416 ret = intel_overlay_do_wait_request(overlay,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100417 intel_overlay_release_old_vid_tail);
Chris Wilson5cd68c92010-08-12 12:21:54 +0100418 if (ret)
419 return ret;
420 }
Daniel Vetter02e792f2009-09-15 22:57:34 +0200421
Chris Wilson5cd68c92010-08-12 12:21:54 +0100422 intel_overlay_release_old_vid_tail(overlay);
Daniel Vettera071fa02014-06-18 23:28:09 +0200423
424
425 i915_gem_track_fb(overlay->old_vid_bo, NULL,
426 INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200427 return 0;
428}
429
Ville Syrjälä1362b772014-11-26 17:07:29 +0200430void intel_overlay_reset(struct drm_i915_private *dev_priv)
431{
432 struct intel_overlay *overlay = dev_priv->overlay;
433
434 if (!overlay)
435 return;
436
437 intel_overlay_release_old_vid(overlay);
438
439 overlay->last_flip_req = NULL;
440 overlay->old_xscale = 0;
441 overlay->old_yscale = 0;
442 overlay->crtc = NULL;
443 overlay->active = false;
444}
445
Daniel Vetter02e792f2009-09-15 22:57:34 +0200446struct put_image_params {
447 int format;
448 short dst_x;
449 short dst_y;
450 short dst_w;
451 short dst_h;
452 short src_w;
453 short src_scan_h;
454 short src_scan_w;
455 short src_h;
456 short stride_Y;
457 short stride_UV;
458 int offset_Y;
459 int offset_U;
460 int offset_V;
461};
462
463static int packed_depth_bytes(u32 format)
464{
465 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100466 case I915_OVERLAY_YUV422:
467 return 4;
468 case I915_OVERLAY_YUV411:
469 /* return 6; not implemented */
470 default:
471 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200472 }
473}
474
475static int packed_width_bytes(u32 format, short width)
476{
477 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100478 case I915_OVERLAY_YUV422:
479 return width << 1;
480 default:
481 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200482 }
483}
484
485static int uv_hsubsampling(u32 format)
486{
487 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100488 case I915_OVERLAY_YUV422:
489 case I915_OVERLAY_YUV420:
490 return 2;
491 case I915_OVERLAY_YUV411:
492 case I915_OVERLAY_YUV410:
493 return 4;
494 default:
495 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200496 }
497}
498
499static int uv_vsubsampling(u32 format)
500{
501 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100502 case I915_OVERLAY_YUV420:
503 case I915_OVERLAY_YUV410:
504 return 2;
505 case I915_OVERLAY_YUV422:
506 case I915_OVERLAY_YUV411:
507 return 1;
508 default:
509 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200510 }
511}
512
513static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
514{
515 u32 mask, shift, ret;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100516 if (IS_GEN2(dev)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +0200517 mask = 0x1f;
518 shift = 5;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100519 } else {
520 mask = 0x3f;
521 shift = 6;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200522 }
523 ret = ((offset + width + mask) >> shift) - (offset >> shift);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100524 if (!IS_GEN2(dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +0200525 ret <<= 1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 ret -= 1;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200527 return ret << 2;
528}
529
530static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
531 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
532 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
533 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
534 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
535 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
536 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
537 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
538 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
539 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
540 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
541 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
542 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
543 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
544 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
545 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
546 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
Chris Wilson722506f2010-08-12 09:28:50 +0100547 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
548};
549
Daniel Vetter02e792f2009-09-15 22:57:34 +0200550static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
551 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
552 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
553 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
554 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
555 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
556 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
557 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
558 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
Chris Wilson722506f2010-08-12 09:28:50 +0100559 0x3000, 0x0800, 0x3000
560};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200561
Ben Widawsky75020bc2012-04-16 14:07:43 -0700562static void update_polyphase_filter(struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200563{
Ben Widawsky75020bc2012-04-16 14:07:43 -0700564 memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
565 memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
566 sizeof(uv_static_hcoeffs));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200567}
568
569static bool update_scaling_factors(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700570 struct overlay_registers __iomem *regs,
Daniel Vetter02e792f2009-09-15 22:57:34 +0200571 struct put_image_params *params)
572{
573 /* fixed point with a 12 bit shift */
574 u32 xscale, yscale, xscale_UV, yscale_UV;
575#define FP_SHIFT 12
576#define FRACT_MASK 0xfff
577 bool scale_changed = false;
578 int uv_hscale = uv_hsubsampling(params->format);
579 int uv_vscale = uv_vsubsampling(params->format);
580
581 if (params->dst_w > 1)
582 xscale = ((params->src_scan_w - 1) << FP_SHIFT)
583 /(params->dst_w);
584 else
585 xscale = 1 << FP_SHIFT;
586
587 if (params->dst_h > 1)
588 yscale = ((params->src_scan_h - 1) << FP_SHIFT)
589 /(params->dst_h);
590 else
591 yscale = 1 << FP_SHIFT;
592
593 /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
Chris Wilson722506f2010-08-12 09:28:50 +0100594 xscale_UV = xscale/uv_hscale;
595 yscale_UV = yscale/uv_vscale;
596 /* make the Y scale to UV scale ratio an exact multiply */
597 xscale = xscale_UV * uv_hscale;
598 yscale = yscale_UV * uv_vscale;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200599 /*} else {
Chris Wilson722506f2010-08-12 09:28:50 +0100600 xscale_UV = 0;
601 yscale_UV = 0;
602 }*/
Daniel Vetter02e792f2009-09-15 22:57:34 +0200603
604 if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
605 scale_changed = true;
606 overlay->old_xscale = xscale;
607 overlay->old_yscale = yscale;
608
Ben Widawsky75020bc2012-04-16 14:07:43 -0700609 iowrite32(((yscale & FRACT_MASK) << 20) |
610 ((xscale >> FP_SHIFT) << 16) |
611 ((xscale & FRACT_MASK) << 3),
612 &regs->YRGBSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100613
Ben Widawsky75020bc2012-04-16 14:07:43 -0700614 iowrite32(((yscale_UV & FRACT_MASK) << 20) |
615 ((xscale_UV >> FP_SHIFT) << 16) |
616 ((xscale_UV & FRACT_MASK) << 3),
617 &regs->UVSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100618
Ben Widawsky75020bc2012-04-16 14:07:43 -0700619 iowrite32((((yscale >> FP_SHIFT) << 16) |
620 ((yscale_UV >> FP_SHIFT) << 0)),
621 &regs->UVSCALEV);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200622
623 if (scale_changed)
624 update_polyphase_filter(regs);
625
626 return scale_changed;
627}
628
629static void update_colorkey(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700630 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200631{
632 u32 key = overlay->color_key;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100633
Matt Roperf4510a22014-04-01 15:22:40 -0700634 switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
Chris Wilson722506f2010-08-12 09:28:50 +0100635 case 8:
Ben Widawsky75020bc2012-04-16 14:07:43 -0700636 iowrite32(0, &regs->DCLRKV);
637 iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100638 break;
639
Chris Wilson722506f2010-08-12 09:28:50 +0100640 case 16:
Matt Roperf4510a22014-04-01 15:22:40 -0700641 if (overlay->crtc->base.primary->fb->depth == 15) {
Ben Widawsky75020bc2012-04-16 14:07:43 -0700642 iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
643 iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
644 &regs->DCLRKM);
Chris Wilson722506f2010-08-12 09:28:50 +0100645 } else {
Ben Widawsky75020bc2012-04-16 14:07:43 -0700646 iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
647 iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
648 &regs->DCLRKM);
Chris Wilson722506f2010-08-12 09:28:50 +0100649 }
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100650 break;
651
Chris Wilson722506f2010-08-12 09:28:50 +0100652 case 24:
653 case 32:
Ben Widawsky75020bc2012-04-16 14:07:43 -0700654 iowrite32(key, &regs->DCLRKV);
655 iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100656 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200657 }
658}
659
660static u32 overlay_cmd_reg(struct put_image_params *params)
661{
662 u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
663
664 if (params->format & I915_OVERLAY_YUV_PLANAR) {
665 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100666 case I915_OVERLAY_YUV422:
667 cmd |= OCMD_YUV_422_PLANAR;
668 break;
669 case I915_OVERLAY_YUV420:
670 cmd |= OCMD_YUV_420_PLANAR;
671 break;
672 case I915_OVERLAY_YUV411:
673 case I915_OVERLAY_YUV410:
674 cmd |= OCMD_YUV_410_PLANAR;
675 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200676 }
677 } else { /* YUV packed */
678 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100679 case I915_OVERLAY_YUV422:
680 cmd |= OCMD_YUV_422_PACKED;
681 break;
682 case I915_OVERLAY_YUV411:
683 cmd |= OCMD_YUV_411_PACKED;
684 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200685 }
686
687 switch (params->format & I915_OVERLAY_SWAP_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100688 case I915_OVERLAY_NO_SWAP:
689 break;
690 case I915_OVERLAY_UV_SWAP:
691 cmd |= OCMD_UV_SWAP;
692 break;
693 case I915_OVERLAY_Y_SWAP:
694 cmd |= OCMD_Y_SWAP;
695 break;
696 case I915_OVERLAY_Y_AND_UV_SWAP:
697 cmd |= OCMD_Y_AND_UV_SWAP;
698 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200699 }
700 }
701
702 return cmd;
703}
704
Chris Wilson5fe82c52010-08-12 12:38:21 +0100705static int intel_overlay_do_put_image(struct intel_overlay *overlay,
Chris Wilson05394f32010-11-08 19:18:58 +0000706 struct drm_i915_gem_object *new_bo,
Chris Wilson5fe82c52010-08-12 12:38:21 +0100707 struct put_image_params *params)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200708{
709 int ret, tmp_width;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700710 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200711 bool scale_changed = false;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200712 struct drm_device *dev = overlay->dev;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700713 u32 swidth, swidthsw, sheight, ostride;
Daniel Vettera071fa02014-06-18 23:28:09 +0200714 enum pipe pipe = overlay->crtc->pipe;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200715
Ville Syrjälä77589f52015-03-31 10:37:22 +0300716 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
717 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200718
Daniel Vetter02e792f2009-09-15 22:57:34 +0200719 ret = intel_overlay_release_old_vid(overlay);
720 if (ret != 0)
721 return ret;
722
Tvrtko Ursuline6617332015-03-23 11:10:33 +0000723 ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL,
724 &i915_ggtt_view_normal);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200725 if (ret != 0)
726 return ret;
727
Chris Wilsond9e86c02010-11-10 16:40:20 +0000728 ret = i915_gem_object_put_fence(new_bo);
729 if (ret)
730 goto out_unpin;
731
Daniel Vetter02e792f2009-09-15 22:57:34 +0200732 if (!overlay->active) {
Ben Widawsky75020bc2012-04-16 14:07:43 -0700733 u32 oconfig;
Chris Wilson8d74f652010-08-12 10:35:26 +0100734 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200735 if (!regs) {
736 ret = -ENOMEM;
737 goto out_unpin;
738 }
Ben Widawsky75020bc2012-04-16 14:07:43 -0700739 oconfig = OCONF_CC_OUT_8BIT;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100740 if (IS_GEN4(overlay->dev))
Ben Widawsky75020bc2012-04-16 14:07:43 -0700741 oconfig |= OCONF_CSC_MODE_BT709;
Daniel Vettera071fa02014-06-18 23:28:09 +0200742 oconfig |= pipe == 0 ?
Daniel Vetter02e792f2009-09-15 22:57:34 +0200743 OCONF_PIPE_A : OCONF_PIPE_B;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700744 iowrite32(oconfig, &regs->OCONFIG);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100745 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200746
747 ret = intel_overlay_on(overlay);
748 if (ret != 0)
749 goto out_unpin;
750 }
751
Chris Wilson8d74f652010-08-12 10:35:26 +0100752 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200753 if (!regs) {
754 ret = -ENOMEM;
755 goto out_unpin;
756 }
757
Ben Widawsky75020bc2012-04-16 14:07:43 -0700758 iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
759 iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200760
761 if (params->format & I915_OVERLAY_YUV_PACKED)
762 tmp_width = packed_width_bytes(params->format, params->src_w);
763 else
764 tmp_width = params->src_w;
765
Ben Widawsky75020bc2012-04-16 14:07:43 -0700766 swidth = params->src_w;
767 swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
768 sheight = params->src_h;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700769 iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_Y, &regs->OBUF_0Y);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700770 ostride = params->stride_Y;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200771
772 if (params->format & I915_OVERLAY_YUV_PLANAR) {
773 int uv_hscale = uv_hsubsampling(params->format);
774 int uv_vscale = uv_vsubsampling(params->format);
775 u32 tmp_U, tmp_V;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700776 swidth |= (params->src_w/uv_hscale) << 16;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200777 tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
Chris Wilson722506f2010-08-12 09:28:50 +0100778 params->src_w/uv_hscale);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200779 tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
Chris Wilson722506f2010-08-12 09:28:50 +0100780 params->src_w/uv_hscale);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700781 swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
782 sheight |= (params->src_h/uv_vscale) << 16;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700783 iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_U, &regs->OBUF_0U);
784 iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_V, &regs->OBUF_0V);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700785 ostride |= params->stride_UV << 16;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200786 }
787
Ben Widawsky75020bc2012-04-16 14:07:43 -0700788 iowrite32(swidth, &regs->SWIDTH);
789 iowrite32(swidthsw, &regs->SWIDTHSW);
790 iowrite32(sheight, &regs->SHEIGHT);
791 iowrite32(ostride, &regs->OSTRIDE);
792
Daniel Vetter02e792f2009-09-15 22:57:34 +0200793 scale_changed = update_scaling_factors(overlay, regs, params);
794
795 update_colorkey(overlay, regs);
796
Ben Widawsky75020bc2012-04-16 14:07:43 -0700797 iowrite32(overlay_cmd_reg(params), &regs->OCMD);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200798
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100799 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200800
Chris Wilson8dc5d142010-08-12 12:36:12 +0100801 ret = intel_overlay_continue(overlay, scale_changed);
802 if (ret)
803 goto out_unpin;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200804
Daniel Vettera071fa02014-06-18 23:28:09 +0200805 i915_gem_track_fb(overlay->vid_bo, new_bo,
806 INTEL_FRONTBUFFER_OVERLAY(pipe));
807
Daniel Vetter02e792f2009-09-15 22:57:34 +0200808 overlay->old_vid_bo = overlay->vid_bo;
Chris Wilson05394f32010-11-08 19:18:58 +0000809 overlay->vid_bo = new_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200810
Daniel Vetterf99d7062014-06-19 16:01:59 +0200811 intel_frontbuffer_flip(dev,
812 INTEL_FRONTBUFFER_OVERLAY(pipe));
813
Daniel Vetter02e792f2009-09-15 22:57:34 +0200814 return 0;
815
816out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800817 i915_gem_object_ggtt_unpin(new_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200818 return ret;
819}
820
Chris Wilsonce453d82011-02-21 14:43:56 +0000821int intel_overlay_switch_off(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200822{
Ben Widawsky75020bc2012-04-16 14:07:43 -0700823 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200824 struct drm_device *dev = overlay->dev;
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100825 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200826
Ville Syrjälä77589f52015-03-31 10:37:22 +0300827 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
828 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200829
Chris Wilsonce453d82011-02-21 14:43:56 +0000830 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +0100831 if (ret != 0)
832 return ret;
Daniel Vetter9bedb972009-11-30 15:55:49 +0100833
Daniel Vetter02e792f2009-09-15 22:57:34 +0200834 if (!overlay->active)
835 return 0;
836
Daniel Vetter02e792f2009-09-15 22:57:34 +0200837 ret = intel_overlay_release_old_vid(overlay);
838 if (ret != 0)
839 return ret;
840
Chris Wilson8d74f652010-08-12 10:35:26 +0100841 regs = intel_overlay_map_regs(overlay);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700842 iowrite32(0, &regs->OCMD);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100843 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200844
Chris Wilsonce453d82011-02-21 14:43:56 +0000845 ret = intel_overlay_off(overlay);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200846 if (ret != 0)
847 return ret;
848
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200849 intel_overlay_off_tail(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200850 return 0;
851}
852
853static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
854 struct intel_crtc *crtc)
855{
Chris Wilsonf7abfe82010-09-13 14:19:16 +0100856 if (!crtc->active)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200857 return -EINVAL;
858
Daniel Vetter02e792f2009-09-15 22:57:34 +0200859 /* can't use the overlay with double wide pipe */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200860 if (crtc->config->double_wide)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200861 return -EINVAL;
862
863 return 0;
864}
865
866static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
867{
868 struct drm_device *dev = overlay->dev;
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300869 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200870 u32 pfit_control = I915_READ(PFIT_CONTROL);
Chris Wilson446d2182010-08-12 11:15:58 +0100871 u32 ratio;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200872
873 /* XXX: This is not the same logic as in the xorg driver, but more in
Chris Wilson446d2182010-08-12 11:15:58 +0100874 * line with the intel documentation for the i965
875 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100876 if (INTEL_INFO(dev)->gen >= 4) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400877 /* on i965 use the PGM reg to read out the autoscaler values */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100878 ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
879 } else {
Chris Wilson446d2182010-08-12 11:15:58 +0100880 if (pfit_control & VERT_AUTO_SCALE)
881 ratio = I915_READ(PFIT_AUTO_RATIOS);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200882 else
Chris Wilson446d2182010-08-12 11:15:58 +0100883 ratio = I915_READ(PFIT_PGM_RATIOS);
884 ratio >>= PFIT_VERT_SCALE_SHIFT;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200885 }
886
887 overlay->pfit_vscale_ratio = ratio;
888}
889
890static int check_overlay_dst(struct intel_overlay *overlay,
891 struct drm_intel_overlay_put_image *rec)
892{
893 struct drm_display_mode *mode = &overlay->crtc->base.mode;
894
Daniel Vetter75c13992012-01-28 23:48:46 +0100895 if (rec->dst_x < mode->hdisplay &&
896 rec->dst_x + rec->dst_width <= mode->hdisplay &&
897 rec->dst_y < mode->vdisplay &&
898 rec->dst_y + rec->dst_height <= mode->vdisplay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200899 return 0;
900 else
901 return -EINVAL;
902}
903
904static int check_overlay_scaling(struct put_image_params *rec)
905{
906 u32 tmp;
907
908 /* downscaling limit is 8.0 */
909 tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
910 if (tmp > 7)
911 return -EINVAL;
912 tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
913 if (tmp > 7)
914 return -EINVAL;
915
916 return 0;
917}
918
919static int check_overlay_src(struct drm_device *dev,
920 struct drm_intel_overlay_put_image *rec,
Chris Wilson05394f32010-11-08 19:18:58 +0000921 struct drm_i915_gem_object *new_bo)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200922{
Daniel Vetter02e792f2009-09-15 22:57:34 +0200923 int uv_hscale = uv_hsubsampling(rec->flags);
924 int uv_vscale = uv_vsubsampling(rec->flags);
Dan Carpenter8f28f542010-10-27 23:17:25 +0200925 u32 stride_mask;
926 int depth;
927 u32 tmp;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200928
929 /* check src dimensions */
930 if (IS_845G(dev) || IS_I830(dev)) {
Chris Wilson722506f2010-08-12 09:28:50 +0100931 if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100932 rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200933 return -EINVAL;
934 } else {
Chris Wilson722506f2010-08-12 09:28:50 +0100935 if (rec->src_height > IMAGE_MAX_HEIGHT ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100936 rec->src_width > IMAGE_MAX_WIDTH)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200937 return -EINVAL;
938 }
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100939
Daniel Vetter02e792f2009-09-15 22:57:34 +0200940 /* better safe than sorry, use 4 as the maximal subsampling ratio */
Chris Wilson722506f2010-08-12 09:28:50 +0100941 if (rec->src_height < N_VERT_Y_TAPS*4 ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100942 rec->src_width < N_HORIZ_Y_TAPS*4)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200943 return -EINVAL;
944
Chris Wilsona1efd142010-07-12 19:35:38 +0100945 /* check alignment constraints */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200946 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100947 case I915_OVERLAY_RGB:
948 /* not implemented */
949 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100950
Chris Wilson722506f2010-08-12 09:28:50 +0100951 case I915_OVERLAY_YUV_PACKED:
Chris Wilson722506f2010-08-12 09:28:50 +0100952 if (uv_vscale != 1)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200953 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100954
955 depth = packed_depth_bytes(rec->flags);
Chris Wilson722506f2010-08-12 09:28:50 +0100956 if (depth < 0)
957 return depth;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100958
Chris Wilson722506f2010-08-12 09:28:50 +0100959 /* ignore UV planes */
960 rec->stride_UV = 0;
961 rec->offset_U = 0;
962 rec->offset_V = 0;
963 /* check pixel alignment */
964 if (rec->offset_Y % depth)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200965 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +0100966 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100967
Chris Wilson722506f2010-08-12 09:28:50 +0100968 case I915_OVERLAY_YUV_PLANAR:
969 if (uv_vscale < 0 || uv_hscale < 0)
970 return -EINVAL;
971 /* no offset restrictions for planar formats */
972 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100973
Chris Wilson722506f2010-08-12 09:28:50 +0100974 default:
975 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200976 }
977
978 if (rec->src_width % uv_hscale)
979 return -EINVAL;
980
981 /* stride checking */
Chris Wilsona1efd142010-07-12 19:35:38 +0100982 if (IS_I830(dev) || IS_845G(dev))
983 stride_mask = 255;
984 else
985 stride_mask = 63;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200986
987 if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
988 return -EINVAL;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100989 if (IS_GEN4(dev) && rec->stride_Y < 512)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200990 return -EINVAL;
991
992 tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100993 4096 : 8192;
994 if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200995 return -EINVAL;
996
997 /* check buffer dimensions */
998 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100999 case I915_OVERLAY_RGB:
1000 case I915_OVERLAY_YUV_PACKED:
1001 /* always 4 Y values per depth pixels */
1002 if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1003 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001004
Chris Wilson722506f2010-08-12 09:28:50 +01001005 tmp = rec->stride_Y*rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001006 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001007 return -EINVAL;
1008 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001009
Chris Wilson722506f2010-08-12 09:28:50 +01001010 case I915_OVERLAY_YUV_PLANAR:
1011 if (rec->src_width > rec->stride_Y)
1012 return -EINVAL;
1013 if (rec->src_width/uv_hscale > rec->stride_UV)
1014 return -EINVAL;
1015
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001016 tmp = rec->stride_Y * rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001017 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001018 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001019
1020 tmp = rec->stride_UV * (rec->src_height / uv_vscale);
Chris Wilson05394f32010-11-08 19:18:58 +00001021 if (rec->offset_U + tmp > new_bo->base.size ||
1022 rec->offset_V + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001023 return -EINVAL;
1024 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001025 }
1026
1027 return 0;
1028}
1029
Chris Wilsone9e331a2010-09-13 01:16:10 +01001030/**
1031 * Return the pipe currently connected to the panel fitter,
1032 * or -1 if the panel fitter is not present or not in use
1033 */
1034static int intel_panel_fitter_pipe(struct drm_device *dev)
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
1037 u32 pfit_control;
1038
1039 /* i830 doesn't have a panel fitter */
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02001040 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
Chris Wilsone9e331a2010-09-13 01:16:10 +01001041 return -1;
1042
1043 pfit_control = I915_READ(PFIT_CONTROL);
1044
1045 /* See if the panel fitter is in use */
1046 if ((pfit_control & PFIT_ENABLE) == 0)
1047 return -1;
1048
1049 /* 965 can place panel fitter on either pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001050 if (IS_GEN4(dev))
Chris Wilsone9e331a2010-09-13 01:16:10 +01001051 return (pfit_control >> 29) & 0x3;
1052
1053 /* older chips can only use pipe 1 */
1054 return 1;
1055}
1056
Daniel Vetter02e792f2009-09-15 22:57:34 +02001057int intel_overlay_put_image(struct drm_device *dev, void *data,
Akshay Joshi0206e352011-08-16 15:34:10 -04001058 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001059{
1060 struct drm_intel_overlay_put_image *put_image_rec = data;
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001061 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001062 struct intel_overlay *overlay;
Rob Clark7707e652014-07-17 23:30:04 -04001063 struct drm_crtc *drmmode_crtc;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001064 struct intel_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +00001065 struct drm_i915_gem_object *new_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001066 struct put_image_params *params;
1067 int ret;
1068
Daniel Vetter02e792f2009-09-15 22:57:34 +02001069 overlay = dev_priv->overlay;
1070 if (!overlay) {
1071 DRM_DEBUG("userspace bug: no overlay\n");
1072 return -ENODEV;
1073 }
1074
1075 if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
Daniel Vettera0e99e62012-12-02 01:05:46 +01001076 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001077 mutex_lock(&dev->struct_mutex);
1078
Chris Wilsonce453d82011-02-21 14:43:56 +00001079 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001080
1081 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001082 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001083
1084 return ret;
1085 }
1086
Daniel Vetterb14c5672013-09-19 12:18:32 +02001087 params = kmalloc(sizeof(*params), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001088 if (!params)
1089 return -ENOMEM;
1090
Rob Clark7707e652014-07-17 23:30:04 -04001091 drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
1092 if (!drmmode_crtc) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001093 ret = -ENOENT;
1094 goto out_free;
1095 }
Rob Clark7707e652014-07-17 23:30:04 -04001096 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001097
Chris Wilson05394f32010-11-08 19:18:58 +00001098 new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
1099 put_image_rec->bo_handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001100 if (&new_bo->base == NULL) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001101 ret = -ENOENT;
1102 goto out_free;
1103 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001104
Daniel Vettera0e99e62012-12-02 01:05:46 +01001105 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001106 mutex_lock(&dev->struct_mutex);
1107
Chris Wilsond9e86c02010-11-10 16:40:20 +00001108 if (new_bo->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01001109 DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00001110 ret = -EINVAL;
1111 goto out_unlock;
1112 }
1113
Chris Wilsonce453d82011-02-21 14:43:56 +00001114 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +01001115 if (ret != 0)
1116 goto out_unlock;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02001117
Daniel Vetter02e792f2009-09-15 22:57:34 +02001118 if (overlay->crtc != crtc) {
1119 struct drm_display_mode *mode = &crtc->base.mode;
Chris Wilsonce453d82011-02-21 14:43:56 +00001120 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001121 if (ret != 0)
1122 goto out_unlock;
1123
1124 ret = check_overlay_possible_on_crtc(overlay, crtc);
1125 if (ret != 0)
1126 goto out_unlock;
1127
1128 overlay->crtc = crtc;
1129 crtc->overlay = overlay;
1130
Chris Wilsone9e331a2010-09-13 01:16:10 +01001131 /* line too wide, i.e. one-line-mode */
1132 if (mode->hdisplay > 1024 &&
1133 intel_panel_fitter_pipe(dev) == crtc->pipe) {
Ville Syrjälä209c2a52015-03-31 10:37:23 +03001134 overlay->pfit_active = true;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001135 update_pfit_vscale_ratio(overlay);
1136 } else
Ville Syrjälä209c2a52015-03-31 10:37:23 +03001137 overlay->pfit_active = false;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001138 }
1139
1140 ret = check_overlay_dst(overlay, put_image_rec);
1141 if (ret != 0)
1142 goto out_unlock;
1143
1144 if (overlay->pfit_active) {
1145 params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001146 overlay->pfit_vscale_ratio);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001147 /* shifting right rounds downwards, so add 1 */
1148 params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001149 overlay->pfit_vscale_ratio) + 1;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001150 } else {
1151 params->dst_y = put_image_rec->dst_y;
1152 params->dst_h = put_image_rec->dst_height;
1153 }
1154 params->dst_x = put_image_rec->dst_x;
1155 params->dst_w = put_image_rec->dst_width;
1156
1157 params->src_w = put_image_rec->src_width;
1158 params->src_h = put_image_rec->src_height;
1159 params->src_scan_w = put_image_rec->src_scan_width;
1160 params->src_scan_h = put_image_rec->src_scan_height;
Chris Wilson722506f2010-08-12 09:28:50 +01001161 if (params->src_scan_h > params->src_h ||
1162 params->src_scan_w > params->src_w) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001163 ret = -EINVAL;
1164 goto out_unlock;
1165 }
1166
1167 ret = check_overlay_src(dev, put_image_rec, new_bo);
1168 if (ret != 0)
1169 goto out_unlock;
1170 params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
1171 params->stride_Y = put_image_rec->stride_Y;
1172 params->stride_UV = put_image_rec->stride_UV;
1173 params->offset_Y = put_image_rec->offset_Y;
1174 params->offset_U = put_image_rec->offset_U;
1175 params->offset_V = put_image_rec->offset_V;
1176
1177 /* Check scaling after src size to prevent a divide-by-zero. */
1178 ret = check_overlay_scaling(params);
1179 if (ret != 0)
1180 goto out_unlock;
1181
1182 ret = intel_overlay_do_put_image(overlay, new_bo, params);
1183 if (ret != 0)
1184 goto out_unlock;
1185
1186 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001187 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001188
1189 kfree(params);
1190
1191 return 0;
1192
1193out_unlock:
1194 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001195 drm_modeset_unlock_all(dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001196 drm_gem_object_unreference_unlocked(&new_bo->base);
Dan Carpenter915a4282010-03-06 14:05:39 +03001197out_free:
Daniel Vetter02e792f2009-09-15 22:57:34 +02001198 kfree(params);
1199
1200 return ret;
1201}
1202
1203static void update_reg_attrs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001204 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001205{
Ben Widawsky75020bc2012-04-16 14:07:43 -07001206 iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
1207 &regs->OCLRC0);
1208 iowrite32(overlay->saturation, &regs->OCLRC1);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001209}
1210
1211static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1212{
1213 int i;
1214
1215 if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1216 return false;
1217
1218 for (i = 0; i < 3; i++) {
Chris Wilson722506f2010-08-12 09:28:50 +01001219 if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001220 return false;
1221 }
1222
1223 return true;
1224}
1225
1226static bool check_gamma5_errata(u32 gamma5)
1227{
1228 int i;
1229
1230 for (i = 0; i < 3; i++) {
1231 if (((gamma5 >> i*8) & 0xff) == 0x80)
1232 return false;
1233 }
1234
1235 return true;
1236}
1237
1238static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1239{
Chris Wilson722506f2010-08-12 09:28:50 +01001240 if (!check_gamma_bounds(0, attrs->gamma0) ||
1241 !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1242 !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1243 !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1244 !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1245 !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1246 !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001247 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001248
Daniel Vetter02e792f2009-09-15 22:57:34 +02001249 if (!check_gamma5_errata(attrs->gamma5))
1250 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001251
Daniel Vetter02e792f2009-09-15 22:57:34 +02001252 return 0;
1253}
1254
1255int intel_overlay_attrs(struct drm_device *dev, void *data,
Akshay Joshi0206e352011-08-16 15:34:10 -04001256 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001257{
1258 struct drm_intel_overlay_attrs *attrs = data;
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001259 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001260 struct intel_overlay *overlay;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001261 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001262 int ret;
1263
Daniel Vetter02e792f2009-09-15 22:57:34 +02001264 overlay = dev_priv->overlay;
1265 if (!overlay) {
1266 DRM_DEBUG("userspace bug: no overlay\n");
1267 return -ENODEV;
1268 }
1269
Daniel Vettera0e99e62012-12-02 01:05:46 +01001270 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001271 mutex_lock(&dev->struct_mutex);
1272
Chris Wilson60fc3322010-08-12 10:44:45 +01001273 ret = -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001274 if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
Chris Wilson60fc3322010-08-12 10:44:45 +01001275 attrs->color_key = overlay->color_key;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001276 attrs->brightness = overlay->brightness;
Chris Wilson60fc3322010-08-12 10:44:45 +01001277 attrs->contrast = overlay->contrast;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001278 attrs->saturation = overlay->saturation;
1279
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001280 if (!IS_GEN2(dev)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001281 attrs->gamma0 = I915_READ(OGAMC0);
1282 attrs->gamma1 = I915_READ(OGAMC1);
1283 attrs->gamma2 = I915_READ(OGAMC2);
1284 attrs->gamma3 = I915_READ(OGAMC3);
1285 attrs->gamma4 = I915_READ(OGAMC4);
1286 attrs->gamma5 = I915_READ(OGAMC5);
1287 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001288 } else {
Chris Wilson60fc3322010-08-12 10:44:45 +01001289 if (attrs->brightness < -128 || attrs->brightness > 127)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001290 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001291 if (attrs->contrast > 255)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001292 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001293 if (attrs->saturation > 1023)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001294 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001295
Chris Wilson60fc3322010-08-12 10:44:45 +01001296 overlay->color_key = attrs->color_key;
1297 overlay->brightness = attrs->brightness;
1298 overlay->contrast = attrs->contrast;
1299 overlay->saturation = attrs->saturation;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001300
Chris Wilson8d74f652010-08-12 10:35:26 +01001301 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001302 if (!regs) {
1303 ret = -ENOMEM;
1304 goto out_unlock;
1305 }
1306
1307 update_reg_attrs(overlay, regs);
1308
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001309 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001310
1311 if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001312 if (IS_GEN2(dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001313 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001314
1315 if (overlay->active) {
1316 ret = -EBUSY;
1317 goto out_unlock;
1318 }
1319
1320 ret = check_gamma(attrs);
Chris Wilson60fc3322010-08-12 10:44:45 +01001321 if (ret)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001322 goto out_unlock;
1323
1324 I915_WRITE(OGAMC0, attrs->gamma0);
1325 I915_WRITE(OGAMC1, attrs->gamma1);
1326 I915_WRITE(OGAMC2, attrs->gamma2);
1327 I915_WRITE(OGAMC3, attrs->gamma3);
1328 I915_WRITE(OGAMC4, attrs->gamma4);
1329 I915_WRITE(OGAMC5, attrs->gamma5);
1330 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001331 }
1332
Chris Wilson60fc3322010-08-12 10:44:45 +01001333 ret = 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001334out_unlock:
1335 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001336 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001337
1338 return ret;
1339}
1340
1341void intel_setup_overlay(struct drm_device *dev)
1342{
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001343 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001344 struct intel_overlay *overlay;
Chris Wilson05394f32010-11-08 19:18:58 +00001345 struct drm_i915_gem_object *reg_bo;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001346 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001347 int ret;
1348
Chris Wilson315781482010-08-12 09:42:51 +01001349 if (!HAS_OVERLAY(dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001350 return;
1351
Daniel Vetterb14c5672013-09-19 12:18:32 +02001352 overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001353 if (!overlay)
1354 return;
Chris Wilson79d24272011-06-28 11:27:47 +01001355
1356 mutex_lock(&dev->struct_mutex);
1357 if (WARN_ON(dev_priv->overlay))
1358 goto out_free;
1359
Daniel Vetter02e792f2009-09-15 22:57:34 +02001360 overlay->dev = dev;
1361
Daniel Vetterf63a4842013-07-23 19:24:38 +02001362 reg_bo = NULL;
1363 if (!OVERLAY_NEEDS_PHYSICAL(dev))
1364 reg_bo = i915_gem_object_create_stolen(dev, PAGE_SIZE);
Chris Wilson80405132012-11-15 11:32:29 +00001365 if (reg_bo == NULL)
1366 reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
1367 if (reg_bo == NULL)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001368 goto out_free;
Chris Wilson05394f32010-11-08 19:18:58 +00001369 overlay->reg_bo = reg_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001370
Chris Wilson315781482010-08-12 09:42:51 +01001371 if (OVERLAY_NEEDS_PHYSICAL(dev)) {
Chris Wilson00731152014-05-21 12:42:56 +01001372 ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
Akshay Joshi0206e352011-08-16 15:34:10 -04001373 if (ret) {
1374 DRM_ERROR("failed to attach phys overlay regs\n");
1375 goto out_free_bo;
1376 }
Chris Wilson00731152014-05-21 12:42:56 +01001377 overlay->flip_addr = reg_bo->phys_handle->busaddr;
Chris Wilson315781482010-08-12 09:42:51 +01001378 } else {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001379 ret = i915_gem_obj_ggtt_pin(reg_bo, PAGE_SIZE, PIN_MAPPABLE);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001380 if (ret) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001381 DRM_ERROR("failed to pin overlay register bo\n");
1382 goto out_free_bo;
1383 }
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001384 overlay->flip_addr = i915_gem_obj_ggtt_offset(reg_bo);
Chris Wilson0ddc1282010-08-12 09:35:00 +01001385
1386 ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
1387 if (ret) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001388 DRM_ERROR("failed to move overlay register bo into the GTT\n");
1389 goto out_unpin_bo;
1390 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001391 }
1392
1393 /* init all values */
1394 overlay->color_key = 0x0101fe;
1395 overlay->brightness = -19;
1396 overlay->contrast = 75;
1397 overlay->saturation = 146;
1398
Chris Wilson8d74f652010-08-12 10:35:26 +01001399 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001400 if (!regs)
Chris Wilson79d24272011-06-28 11:27:47 +01001401 goto out_unpin_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001402
Ben Widawsky75020bc2012-04-16 14:07:43 -07001403 memset_io(regs, 0, sizeof(struct overlay_registers));
Daniel Vetter02e792f2009-09-15 22:57:34 +02001404 update_polyphase_filter(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001405 update_reg_attrs(overlay, regs);
1406
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001407 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001408
1409 dev_priv->overlay = overlay;
Chris Wilson79d24272011-06-28 11:27:47 +01001410 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001411 DRM_INFO("initialized overlay support\n");
1412 return;
1413
Chris Wilson0ddc1282010-08-12 09:35:00 +01001414out_unpin_bo:
Chris Wilson79d24272011-06-28 11:27:47 +01001415 if (!OVERLAY_NEEDS_PHYSICAL(dev))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001416 i915_gem_object_ggtt_unpin(reg_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001417out_free_bo:
Chris Wilson05394f32010-11-08 19:18:58 +00001418 drm_gem_object_unreference(&reg_bo->base);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001419out_free:
Chris Wilson79d24272011-06-28 11:27:47 +01001420 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001421 kfree(overlay);
1422 return;
1423}
1424
1425void intel_cleanup_overlay(struct drm_device *dev)
1426{
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001427 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001428
Chris Wilson62cf4e62010-08-12 10:50:36 +01001429 if (!dev_priv->overlay)
1430 return;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001431
Chris Wilson62cf4e62010-08-12 10:50:36 +01001432 /* The bo's should be free'd by the generic code already.
1433 * Furthermore modesetting teardown happens beforehand so the
1434 * hardware should be off already */
Ville Syrjälä77589f52015-03-31 10:37:22 +03001435 WARN_ON(dev_priv->overlay->active);
Chris Wilson62cf4e62010-08-12 10:50:36 +01001436
1437 drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
1438 kfree(dev_priv->overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001439}
Chris Wilson6ef3d422010-08-04 20:26:07 +01001440
1441struct intel_overlay_error_state {
1442 struct overlay_registers regs;
1443 unsigned long base;
1444 u32 dovsta;
1445 u32 isr;
1446};
1447
Ben Widawsky75020bc2012-04-16 14:07:43 -07001448static struct overlay_registers __iomem *
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001449intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001450{
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001451 struct drm_i915_private *dev_priv = overlay->dev->dev_private;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001452 struct overlay_registers __iomem *regs;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001453
1454 if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Ben Widawsky75020bc2012-04-16 14:07:43 -07001455 /* Cast to make sparse happy, but it's wc memory anyway, so
1456 * equivalent to the wc io mapping on X86. */
1457 regs = (struct overlay_registers __iomem *)
Chris Wilson00731152014-05-21 12:42:56 +01001458 overlay->reg_bo->phys_handle->vaddr;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001459 else
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001460 regs = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001461 i915_gem_obj_ggtt_offset(overlay->reg_bo));
Chris Wilson3bd3c932010-08-19 08:19:30 +01001462
1463 return regs;
1464}
1465
1466static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001467 struct overlay_registers __iomem *regs)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001468{
1469 if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001470 io_mapping_unmap_atomic(regs);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001471}
1472
1473
Chris Wilson6ef3d422010-08-04 20:26:07 +01001474struct intel_overlay_error_state *
1475intel_overlay_capture_error_state(struct drm_device *dev)
1476{
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001477 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6ef3d422010-08-04 20:26:07 +01001478 struct intel_overlay *overlay = dev_priv->overlay;
1479 struct intel_overlay_error_state *error;
1480 struct overlay_registers __iomem *regs;
1481
1482 if (!overlay || !overlay->active)
1483 return NULL;
1484
1485 error = kmalloc(sizeof(*error), GFP_ATOMIC);
1486 if (error == NULL)
1487 return NULL;
1488
1489 error->dovsta = I915_READ(DOVSTA);
1490 error->isr = I915_READ(ISR);
Chris Wilson315781482010-08-12 09:42:51 +01001491 if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Chris Wilson00731152014-05-21 12:42:56 +01001492 error->base = (__force long)overlay->reg_bo->phys_handle->vaddr;
Chris Wilson315781482010-08-12 09:42:51 +01001493 else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001494 error->base = i915_gem_obj_ggtt_offset(overlay->reg_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001495
1496 regs = intel_overlay_map_regs_atomic(overlay);
1497 if (!regs)
1498 goto err;
1499
1500 memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001501 intel_overlay_unmap_regs_atomic(overlay, regs);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001502
1503 return error;
1504
1505err:
1506 kfree(error);
1507 return NULL;
1508}
1509
1510void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001511intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
1512 struct intel_overlay_error_state *error)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001513{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001514 i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1515 error->dovsta, error->isr);
1516 i915_error_printf(m, " Register file at 0x%08lx:\n",
1517 error->base);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001518
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001519#define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001520 P(OBUF_0Y);
1521 P(OBUF_1Y);
1522 P(OBUF_0U);
1523 P(OBUF_0V);
1524 P(OBUF_1U);
1525 P(OBUF_1V);
1526 P(OSTRIDE);
1527 P(YRGB_VPH);
1528 P(UV_VPH);
1529 P(HORZ_PH);
1530 P(INIT_PHS);
1531 P(DWINPOS);
1532 P(DWINSZ);
1533 P(SWIDTH);
1534 P(SWIDTHSW);
1535 P(SHEIGHT);
1536 P(YRGBSCALE);
1537 P(UVSCALE);
1538 P(OCLRC0);
1539 P(OCLRC1);
1540 P(DCLRKV);
1541 P(DCLRKM);
1542 P(SCLRKVH);
1543 P(SCLRKVL);
1544 P(SCLRKEN);
1545 P(OCONFIG);
1546 P(OCMD);
1547 P(OSTART_0Y);
1548 P(OSTART_1Y);
1549 P(OSTART_0U);
1550 P(OSTART_0V);
1551 P(OSTART_1U);
1552 P(OSTART_1V);
1553 P(OTILEOFF_0Y);
1554 P(OTILEOFF_1Y);
1555 P(OTILEOFF_0U);
1556 P(OTILEOFF_0V);
1557 P(OTILEOFF_1U);
1558 P(OTILEOFF_1V);
1559 P(FASTHSCALE);
1560 P(UVSCALEV);
1561#undef P
1562}