blob: a78044885ed5ee6b042944e8c66345d2f9b45bd1 [file] [log] [blame]
Catalin Marinas382266a2007-02-05 14:48:19 +01001/*
2 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
3 *
4 * Copyright (C) 2007 ARM Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
Rob Herring8c369262011-08-03 18:12:05 +010019#include <linux/err.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010020#include <linux/init.h>
Catalin Marinas07620972007-07-20 11:42:40 +010021#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Rob Herring8c369262011-08-03 18:12:05 +010023#include <linux/of.h>
24#include <linux/of_address.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010025
26#include <asm/cacheflush.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010027#include <asm/hardware/cache-l2x0.h>
28
29#define CACHE_LINE_SIZE 32
30
31static void __iomem *l2x0_base;
Catalin Marinas07620972007-07-20 11:42:40 +010032static DEFINE_SPINLOCK(l2x0_lock);
Jason McMullan64039be2010-05-05 18:59:37 +010033static uint32_t l2x0_way_mask; /* Bitmask of active ways */
Santosh Shilimkar5ba70372010-07-11 14:35:37 +053034static uint32_t l2x0_size;
Catalin Marinas382266a2007-02-05 14:48:19 +010035
Catalin Marinas9a6655e2010-08-31 13:05:22 +010036static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010037{
Catalin Marinas9a6655e2010-08-31 13:05:22 +010038 /* wait for cache operation by line or way to complete */
Catalin Marinas6775a552010-07-28 22:01:25 +010039 while (readl_relaxed(reg) & mask)
Barry Song1caf3092011-09-09 10:30:34 +010040 cpu_relax();
Catalin Marinas382266a2007-02-05 14:48:19 +010041}
42
Catalin Marinas9a6655e2010-08-31 13:05:22 +010043#ifdef CONFIG_CACHE_PL310
44static inline void cache_wait(void __iomem *reg, unsigned long mask)
45{
46 /* cache operations by line are atomic on PL310 */
47}
48#else
49#define cache_wait cache_wait_way
50#endif
51
Catalin Marinas382266a2007-02-05 14:48:19 +010052static inline void cache_sync(void)
53{
Russell King3d107432009-11-19 11:41:09 +000054 void __iomem *base = l2x0_base;
Srinidhi Kasagar885028e2011-02-17 07:03:51 +010055
56#ifdef CONFIG_ARM_ERRATA_753970
57 /* write to an unmmapped register */
58 writel_relaxed(0, base + L2X0_DUMMY_REG);
59#else
Catalin Marinas6775a552010-07-28 22:01:25 +010060 writel_relaxed(0, base + L2X0_CACHE_SYNC);
Srinidhi Kasagar885028e2011-02-17 07:03:51 +010061#endif
Russell King3d107432009-11-19 11:41:09 +000062 cache_wait(base + L2X0_CACHE_SYNC, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +010063}
64
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010065static inline void l2x0_clean_line(unsigned long addr)
66{
67 void __iomem *base = l2x0_base;
68 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010069 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010070}
71
72static inline void l2x0_inv_line(unsigned long addr)
73{
74 void __iomem *base = l2x0_base;
75 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010076 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010077}
78
Santosh Shilimkar2839e062011-03-08 06:59:54 +010079#if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
Santosh Shilimkar9e655822010-02-04 19:42:42 +010080
Santosh Shilimkar2839e062011-03-08 06:59:54 +010081#define debug_writel(val) outer_cache.set_debug(val)
82
83static void l2x0_set_debug(unsigned long val)
84{
85 writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);
86}
87#else
88/* Optimised out for non-errata case */
89static inline void debug_writel(unsigned long val)
90{
Santosh Shilimkar9e655822010-02-04 19:42:42 +010091}
92
Santosh Shilimkar2839e062011-03-08 06:59:54 +010093#define l2x0_set_debug NULL
94#endif
95
96#ifdef CONFIG_PL310_ERRATA_588369
Santosh Shilimkar9e655822010-02-04 19:42:42 +010097static inline void l2x0_flush_line(unsigned long addr)
98{
99 void __iomem *base = l2x0_base;
100
101 /* Clean by PA followed by Invalidate by PA */
102 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100103 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100104 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100105 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100106}
107#else
108
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100109static inline void l2x0_flush_line(unsigned long addr)
110{
111 void __iomem *base = l2x0_base;
112 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100113 writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100114}
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100115#endif
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100116
Catalin Marinas23107c52010-03-24 16:48:53 +0100117static void l2x0_cache_sync(void)
118{
119 unsigned long flags;
120
121 spin_lock_irqsave(&l2x0_lock, flags);
122 cache_sync();
123 spin_unlock_irqrestore(&l2x0_lock, flags);
124}
125
Will Deacon38a89142011-07-01 14:36:19 +0100126static void __l2x0_flush_all(void)
127{
128 debug_writel(0x03);
129 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
130 cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
131 cache_sync();
132 debug_writel(0x00);
133}
134
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530135static void l2x0_flush_all(void)
136{
137 unsigned long flags;
138
139 /* clean all ways */
140 spin_lock_irqsave(&l2x0_lock, flags);
Will Deacon38a89142011-07-01 14:36:19 +0100141 __l2x0_flush_all();
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530142 spin_unlock_irqrestore(&l2x0_lock, flags);
143}
144
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530145static void l2x0_clean_all(void)
146{
147 unsigned long flags;
148
149 /* clean all ways */
150 spin_lock_irqsave(&l2x0_lock, flags);
151 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);
152 cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);
153 cache_sync();
154 spin_unlock_irqrestore(&l2x0_lock, flags);
155}
156
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530157static void l2x0_inv_all(void)
Catalin Marinas382266a2007-02-05 14:48:19 +0100158{
Russell King0eb948d2009-11-19 11:12:15 +0000159 unsigned long flags;
160
Catalin Marinas382266a2007-02-05 14:48:19 +0100161 /* invalidate all ways */
Russell King0eb948d2009-11-19 11:12:15 +0000162 spin_lock_irqsave(&l2x0_lock, flags);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530163 /* Invalidating when L2 is enabled is a nono */
164 BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100165 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100166 cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
Catalin Marinas382266a2007-02-05 14:48:19 +0100167 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000168 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100169}
170
171static void l2x0_inv_range(unsigned long start, unsigned long end)
172{
Russell King3d107432009-11-19 11:41:09 +0000173 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000174 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100175
Russell King0eb948d2009-11-19 11:12:15 +0000176 spin_lock_irqsave(&l2x0_lock, flags);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100177 if (start & (CACHE_LINE_SIZE - 1)) {
178 start &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100179 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100180 l2x0_flush_line(start);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100181 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100182 start += CACHE_LINE_SIZE;
183 }
184
185 if (end & (CACHE_LINE_SIZE - 1)) {
186 end &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100187 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100188 l2x0_flush_line(end);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100189 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100190 }
191
Russell King0eb948d2009-11-19 11:12:15 +0000192 while (start < end) {
193 unsigned long blk_end = start + min(end - start, 4096UL);
194
195 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100196 l2x0_inv_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000197 start += CACHE_LINE_SIZE;
198 }
199
200 if (blk_end < end) {
201 spin_unlock_irqrestore(&l2x0_lock, flags);
202 spin_lock_irqsave(&l2x0_lock, flags);
203 }
204 }
Russell King3d107432009-11-19 11:41:09 +0000205 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100206 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000207 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100208}
209
210static void l2x0_clean_range(unsigned long start, unsigned long end)
211{
Russell King3d107432009-11-19 11:41:09 +0000212 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000213 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100214
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530215 if ((end - start) >= l2x0_size) {
216 l2x0_clean_all();
217 return;
218 }
219
Russell King0eb948d2009-11-19 11:12:15 +0000220 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100221 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000222 while (start < end) {
223 unsigned long blk_end = start + min(end - start, 4096UL);
224
225 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100226 l2x0_clean_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000227 start += CACHE_LINE_SIZE;
228 }
229
230 if (blk_end < end) {
231 spin_unlock_irqrestore(&l2x0_lock, flags);
232 spin_lock_irqsave(&l2x0_lock, flags);
233 }
234 }
Russell King3d107432009-11-19 11:41:09 +0000235 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100236 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000237 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100238}
239
240static void l2x0_flush_range(unsigned long start, unsigned long end)
241{
Russell King3d107432009-11-19 11:41:09 +0000242 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000243 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100244
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530245 if ((end - start) >= l2x0_size) {
246 l2x0_flush_all();
247 return;
248 }
249
Russell King0eb948d2009-11-19 11:12:15 +0000250 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100251 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000252 while (start < end) {
253 unsigned long blk_end = start + min(end - start, 4096UL);
254
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100255 debug_writel(0x03);
Russell King0eb948d2009-11-19 11:12:15 +0000256 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100257 l2x0_flush_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000258 start += CACHE_LINE_SIZE;
259 }
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100260 debug_writel(0x00);
Russell King0eb948d2009-11-19 11:12:15 +0000261
262 if (blk_end < end) {
263 spin_unlock_irqrestore(&l2x0_lock, flags);
264 spin_lock_irqsave(&l2x0_lock, flags);
265 }
266 }
Russell King3d107432009-11-19 11:41:09 +0000267 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100268 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000269 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100270}
271
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530272static void l2x0_disable(void)
273{
274 unsigned long flags;
275
276 spin_lock_irqsave(&l2x0_lock, flags);
Will Deacon38a89142011-07-01 14:36:19 +0100277 __l2x0_flush_all();
278 writel_relaxed(0, l2x0_base + L2X0_CTRL);
279 dsb();
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530280 spin_unlock_irqrestore(&l2x0_lock, flags);
281}
282
Linus Walleijbac7e6e2011-09-06 07:45:46 +0100283static void __init l2x0_unlock(__u32 cache_id)
284{
285 int lockregs;
286 int i;
287
288 if (cache_id == L2X0_CACHE_ID_PART_L310)
289 lockregs = 8;
290 else
291 /* L210 and unknown types */
292 lockregs = 1;
293
294 for (i = 0; i < lockregs; i++) {
295 writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
296 i * L2X0_LOCKDOWN_STRIDE);
297 writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
298 i * L2X0_LOCKDOWN_STRIDE);
299 }
300}
301
Catalin Marinas382266a2007-02-05 14:48:19 +0100302void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
303{
304 __u32 aux;
Jason McMullan64039be2010-05-05 18:59:37 +0100305 __u32 cache_id;
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530306 __u32 way_size = 0;
Jason McMullan64039be2010-05-05 18:59:37 +0100307 int ways;
308 const char *type;
Catalin Marinas382266a2007-02-05 14:48:19 +0100309
310 l2x0_base = base;
311
Catalin Marinas6775a552010-07-28 22:01:25 +0100312 cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
313 aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
Jason McMullan64039be2010-05-05 18:59:37 +0100314
Sascha Hauer4082cfa2010-07-08 08:36:21 +0100315 aux &= aux_mask;
316 aux |= aux_val;
317
Jason McMullan64039be2010-05-05 18:59:37 +0100318 /* Determine the number of ways */
319 switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
320 case L2X0_CACHE_ID_PART_L310:
321 if (aux & (1 << 16))
322 ways = 16;
323 else
324 ways = 8;
325 type = "L310";
326 break;
327 case L2X0_CACHE_ID_PART_L210:
328 ways = (aux >> 13) & 0xf;
329 type = "L210";
330 break;
331 default:
332 /* Assume unknown chips have 8 ways */
333 ways = 8;
334 type = "L2x0 series";
335 break;
336 }
337
338 l2x0_way_mask = (1 << ways) - 1;
339
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100340 /*
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530341 * L2 cache Size = Way size * Number of ways
342 */
343 way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
344 way_size = 1 << (way_size + 3);
345 l2x0_size = ways * way_size * SZ_1K;
346
347 /*
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100348 * Check if l2x0 controller is already enabled.
349 * If you are booting from non-secure mode
350 * accessing the below registers will fault.
351 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100352 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
Linus Walleijbac7e6e2011-09-06 07:45:46 +0100353 /* Make sure that I&D is not locked down when starting */
354 l2x0_unlock(cache_id);
Catalin Marinas382266a2007-02-05 14:48:19 +0100355
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100356 /* l2x0 controller is disabled */
Catalin Marinas6775a552010-07-28 22:01:25 +0100357 writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
Catalin Marinas382266a2007-02-05 14:48:19 +0100358
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100359 l2x0_inv_all();
360
361 /* enable L2X0 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100362 writel_relaxed(1, l2x0_base + L2X0_CTRL);
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100363 }
Catalin Marinas382266a2007-02-05 14:48:19 +0100364
365 outer_cache.inv_range = l2x0_inv_range;
366 outer_cache.clean_range = l2x0_clean_range;
367 outer_cache.flush_range = l2x0_flush_range;
Catalin Marinas23107c52010-03-24 16:48:53 +0100368 outer_cache.sync = l2x0_cache_sync;
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530369 outer_cache.flush_all = l2x0_flush_all;
370 outer_cache.inv_all = l2x0_inv_all;
371 outer_cache.disable = l2x0_disable;
Santosh Shilimkar2839e062011-03-08 06:59:54 +0100372 outer_cache.set_debug = l2x0_set_debug;
Catalin Marinas382266a2007-02-05 14:48:19 +0100373
Jason McMullan64039be2010-05-05 18:59:37 +0100374 printk(KERN_INFO "%s cache controller enabled\n", type);
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530375 printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
376 ways, cache_id, aux, l2x0_size);
Catalin Marinas382266a2007-02-05 14:48:19 +0100377}
Rob Herring8c369262011-08-03 18:12:05 +0100378
379#ifdef CONFIG_OF
380static void __init l2x0_of_setup(const struct device_node *np,
381 __u32 *aux_val, __u32 *aux_mask)
382{
383 u32 data[2] = { 0, 0 };
384 u32 tag = 0;
385 u32 dirty = 0;
386 u32 val = 0, mask = 0;
387
388 of_property_read_u32(np, "arm,tag-latency", &tag);
389 if (tag) {
390 mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
391 val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
392 }
393
394 of_property_read_u32_array(np, "arm,data-latency",
395 data, ARRAY_SIZE(data));
396 if (data[0] && data[1]) {
397 mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
398 L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
399 val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
400 ((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
401 }
402
403 of_property_read_u32(np, "arm,dirty-latency", &dirty);
404 if (dirty) {
405 mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
406 val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
407 }
408
409 *aux_val &= ~mask;
410 *aux_val |= val;
411 *aux_mask &= ~mask;
412}
413
414static void __init pl310_of_setup(const struct device_node *np,
415 __u32 *aux_val, __u32 *aux_mask)
416{
417 u32 data[3] = { 0, 0, 0 };
418 u32 tag[3] = { 0, 0, 0 };
419 u32 filter[2] = { 0, 0 };
420
421 of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
422 if (tag[0] && tag[1] && tag[2])
423 writel_relaxed(
424 ((tag[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
425 ((tag[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
426 ((tag[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
427 l2x0_base + L2X0_TAG_LATENCY_CTRL);
428
429 of_property_read_u32_array(np, "arm,data-latency",
430 data, ARRAY_SIZE(data));
431 if (data[0] && data[1] && data[2])
432 writel_relaxed(
433 ((data[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
434 ((data[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
435 ((data[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
436 l2x0_base + L2X0_DATA_LATENCY_CTRL);
437
438 of_property_read_u32_array(np, "arm,filter-ranges",
439 filter, ARRAY_SIZE(filter));
440 if (filter[0] && filter[1]) {
441 writel_relaxed(ALIGN(filter[0] + filter[1], SZ_1M),
442 l2x0_base + L2X0_ADDR_FILTER_END);
443 writel_relaxed((filter[0] & ~(SZ_1M - 1)) | L2X0_ADDR_FILTER_EN,
444 l2x0_base + L2X0_ADDR_FILTER_START);
445 }
446}
447
448static const struct of_device_id l2x0_ids[] __initconst = {
449 { .compatible = "arm,pl310-cache", .data = pl310_of_setup },
450 { .compatible = "arm,l220-cache", .data = l2x0_of_setup },
451 { .compatible = "arm,l210-cache", .data = l2x0_of_setup },
452 {}
453};
454
455int __init l2x0_of_init(__u32 aux_val, __u32 aux_mask)
456{
457 struct device_node *np;
458 void (*l2_setup)(const struct device_node *np,
459 __u32 *aux_val, __u32 *aux_mask);
460
461 np = of_find_matching_node(NULL, l2x0_ids);
462 if (!np)
463 return -ENODEV;
464 l2x0_base = of_iomap(np, 0);
465 if (!l2x0_base)
466 return -ENOMEM;
467
468 /* L2 configuration can only be changed if the cache is disabled */
469 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
470 l2_setup = of_match_node(l2x0_ids, np)->data;
471 if (l2_setup)
472 l2_setup(np, &aux_val, &aux_mask);
473 }
474 l2x0_init(l2x0_base, aux_val, aux_mask);
475 return 0;
476}
477#endif