blob: e8f08e91592d3cd94f5faab47729762225179735 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080043#include <asm/i387.h>
44#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020045#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010046#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080047#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
50
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040052#define __ex_clear(x, reg) \
53 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030054
Avi Kivity6aa8b732006-12-10 02:21:36 -080055MODULE_AUTHOR("Qumranet");
56MODULE_LICENSE("GPL");
57
Josh Triplette9bda3b2012-03-20 23:33:51 -070058static const struct x86_cpu_id vmx_cpu_id[] = {
59 X86_FEATURE_MATCH(X86_FEATURE_VMX),
60 {}
61};
62MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
63
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070074module_param_named(unrestricted_guest,
75 enable_unrestricted_guest, bool, S_IRUGO);
76
Xudong Hao83c3a332012-05-28 19:33:35 +080077static bool __read_mostly enable_ept_ad_bits = 1;
78module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
79
Avi Kivitya27685c2012-06-12 20:30:18 +030080static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020081module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080084module_param(vmm_exclusive, bool, S_IRUGO);
85
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030087module_param(fasteoi, bool, S_IRUGO);
88
Yang Zhang5a717852013-04-11 19:25:16 +080089static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080090module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080091
Abel Gordonabc4fc52013-04-18 14:35:25 +030092static bool __read_mostly enable_shadow_vmcs = 1;
93module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030094/*
95 * If nested=1, nested virtualization is supported, i.e., guests may use
96 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
97 * use VMX instructions.
98 */
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300100module_param(nested, bool, S_IRUGO);
101
Gleb Natapov50378782013-02-04 16:00:28 +0200102#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
103#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200104#define KVM_VM_CR0_ALWAYS_ON \
105 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200106#define KVM_CR4_GUEST_OWNED_BITS \
107 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
108 | X86_CR4_OSXMMEXCPT)
109
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
111#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
112
Avi Kivity78ac8b42010-04-08 18:19:35 +0300113#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
114
Jan Kiszkaf4124502014-03-07 20:03:13 +0100115#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
116
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800117/*
118 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
119 * ple_gap: upper bound on the amount of time between two successive
120 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500121 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800122 * ple_window: upper bound on the amount of time a guest is allowed to execute
123 * in a PAUSE loop. Tests indicate that most spinlocks are held for
124 * less than 2^12 cycles
125 * Time is measured based on a counter that runs at the same rate as the TSC,
126 * refer SDM volume 3b section 21.6.13 & 22.1.3.
127 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200128#define KVM_VMX_DEFAULT_PLE_GAP 128
129#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
130#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
131#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
132#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
133 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
136module_param(ple_gap, int, S_IRUGO);
137
138static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
139module_param(ple_window, int, S_IRUGO);
140
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200141/* Default doubles per-vcpu window every exit. */
142static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
143module_param(ple_window_grow, int, S_IRUGO);
144
145/* Default resets per-vcpu window every exit to ple_window. */
146static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
147module_param(ple_window_shrink, int, S_IRUGO);
148
149/* Default is to compute the maximum so we can never overflow. */
150static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
151static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
152module_param(ple_window_max, int, S_IRUGO);
153
Avi Kivity83287ea422012-09-16 15:10:57 +0300154extern const ulong vmx_return;
155
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200156#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300157#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300158
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400159struct vmcs {
160 u32 revision_id;
161 u32 abort;
162 char data[0];
163};
164
Nadav Har'Eld462b812011-05-24 15:26:10 +0300165/*
166 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
167 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
168 * loaded on this CPU (so we can clear them if the CPU goes down).
169 */
170struct loaded_vmcs {
171 struct vmcs *vmcs;
172 int cpu;
173 int launched;
174 struct list_head loaded_vmcss_on_cpu_link;
175};
176
Avi Kivity26bb0982009-09-07 11:14:12 +0300177struct shared_msr_entry {
178 unsigned index;
179 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200180 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300181};
182
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300183/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300184 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
185 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
186 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
187 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
188 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
189 * More than one of these structures may exist, if L1 runs multiple L2 guests.
190 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
191 * underlying hardware which will be used to run L2.
192 * This structure is packed to ensure that its layout is identical across
193 * machines (necessary for live migration).
194 * If there are changes in this struct, VMCS12_REVISION must be changed.
195 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300196typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300197struct __packed vmcs12 {
198 /* According to the Intel spec, a VMCS region must start with the
199 * following two fields. Then follow implementation-specific data.
200 */
201 u32 revision_id;
202 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300203
Nadav Har'El27d6c862011-05-25 23:06:59 +0300204 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
205 u32 padding[7]; /* room for future expansion */
206
Nadav Har'El22bd0352011-05-25 23:05:57 +0300207 u64 io_bitmap_a;
208 u64 io_bitmap_b;
209 u64 msr_bitmap;
210 u64 vm_exit_msr_store_addr;
211 u64 vm_exit_msr_load_addr;
212 u64 vm_entry_msr_load_addr;
213 u64 tsc_offset;
214 u64 virtual_apic_page_addr;
215 u64 apic_access_addr;
216 u64 ept_pointer;
217 u64 guest_physical_address;
218 u64 vmcs_link_pointer;
219 u64 guest_ia32_debugctl;
220 u64 guest_ia32_pat;
221 u64 guest_ia32_efer;
222 u64 guest_ia32_perf_global_ctrl;
223 u64 guest_pdptr0;
224 u64 guest_pdptr1;
225 u64 guest_pdptr2;
226 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100227 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300228 u64 host_ia32_pat;
229 u64 host_ia32_efer;
230 u64 host_ia32_perf_global_ctrl;
231 u64 padding64[8]; /* room for future expansion */
232 /*
233 * To allow migration of L1 (complete with its L2 guests) between
234 * machines of different natural widths (32 or 64 bit), we cannot have
235 * unsigned long fields with no explict size. We use u64 (aliased
236 * natural_width) instead. Luckily, x86 is little-endian.
237 */
238 natural_width cr0_guest_host_mask;
239 natural_width cr4_guest_host_mask;
240 natural_width cr0_read_shadow;
241 natural_width cr4_read_shadow;
242 natural_width cr3_target_value0;
243 natural_width cr3_target_value1;
244 natural_width cr3_target_value2;
245 natural_width cr3_target_value3;
246 natural_width exit_qualification;
247 natural_width guest_linear_address;
248 natural_width guest_cr0;
249 natural_width guest_cr3;
250 natural_width guest_cr4;
251 natural_width guest_es_base;
252 natural_width guest_cs_base;
253 natural_width guest_ss_base;
254 natural_width guest_ds_base;
255 natural_width guest_fs_base;
256 natural_width guest_gs_base;
257 natural_width guest_ldtr_base;
258 natural_width guest_tr_base;
259 natural_width guest_gdtr_base;
260 natural_width guest_idtr_base;
261 natural_width guest_dr7;
262 natural_width guest_rsp;
263 natural_width guest_rip;
264 natural_width guest_rflags;
265 natural_width guest_pending_dbg_exceptions;
266 natural_width guest_sysenter_esp;
267 natural_width guest_sysenter_eip;
268 natural_width host_cr0;
269 natural_width host_cr3;
270 natural_width host_cr4;
271 natural_width host_fs_base;
272 natural_width host_gs_base;
273 natural_width host_tr_base;
274 natural_width host_gdtr_base;
275 natural_width host_idtr_base;
276 natural_width host_ia32_sysenter_esp;
277 natural_width host_ia32_sysenter_eip;
278 natural_width host_rsp;
279 natural_width host_rip;
280 natural_width paddingl[8]; /* room for future expansion */
281 u32 pin_based_vm_exec_control;
282 u32 cpu_based_vm_exec_control;
283 u32 exception_bitmap;
284 u32 page_fault_error_code_mask;
285 u32 page_fault_error_code_match;
286 u32 cr3_target_count;
287 u32 vm_exit_controls;
288 u32 vm_exit_msr_store_count;
289 u32 vm_exit_msr_load_count;
290 u32 vm_entry_controls;
291 u32 vm_entry_msr_load_count;
292 u32 vm_entry_intr_info_field;
293 u32 vm_entry_exception_error_code;
294 u32 vm_entry_instruction_len;
295 u32 tpr_threshold;
296 u32 secondary_vm_exec_control;
297 u32 vm_instruction_error;
298 u32 vm_exit_reason;
299 u32 vm_exit_intr_info;
300 u32 vm_exit_intr_error_code;
301 u32 idt_vectoring_info_field;
302 u32 idt_vectoring_error_code;
303 u32 vm_exit_instruction_len;
304 u32 vmx_instruction_info;
305 u32 guest_es_limit;
306 u32 guest_cs_limit;
307 u32 guest_ss_limit;
308 u32 guest_ds_limit;
309 u32 guest_fs_limit;
310 u32 guest_gs_limit;
311 u32 guest_ldtr_limit;
312 u32 guest_tr_limit;
313 u32 guest_gdtr_limit;
314 u32 guest_idtr_limit;
315 u32 guest_es_ar_bytes;
316 u32 guest_cs_ar_bytes;
317 u32 guest_ss_ar_bytes;
318 u32 guest_ds_ar_bytes;
319 u32 guest_fs_ar_bytes;
320 u32 guest_gs_ar_bytes;
321 u32 guest_ldtr_ar_bytes;
322 u32 guest_tr_ar_bytes;
323 u32 guest_interruptibility_info;
324 u32 guest_activity_state;
325 u32 guest_sysenter_cs;
326 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100327 u32 vmx_preemption_timer_value;
328 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300329 u16 virtual_processor_id;
330 u16 guest_es_selector;
331 u16 guest_cs_selector;
332 u16 guest_ss_selector;
333 u16 guest_ds_selector;
334 u16 guest_fs_selector;
335 u16 guest_gs_selector;
336 u16 guest_ldtr_selector;
337 u16 guest_tr_selector;
338 u16 host_es_selector;
339 u16 host_cs_selector;
340 u16 host_ss_selector;
341 u16 host_ds_selector;
342 u16 host_fs_selector;
343 u16 host_gs_selector;
344 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300345};
346
347/*
348 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
349 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
350 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
351 */
352#define VMCS12_REVISION 0x11e57ed0
353
354/*
355 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
356 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
357 * current implementation, 4K are reserved to avoid future complications.
358 */
359#define VMCS12_SIZE 0x1000
360
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300361/* Used to remember the last vmcs02 used for some recently used vmcs12s */
362struct vmcs02_list {
363 struct list_head list;
364 gpa_t vmptr;
365 struct loaded_vmcs vmcs02;
366};
367
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300368/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300369 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
370 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
371 */
372struct nested_vmx {
373 /* Has the level1 guest done vmxon? */
374 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400375 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300376
377 /* The guest-physical address of the current VMCS L1 keeps for L2 */
378 gpa_t current_vmptr;
379 /* The host-usable pointer to the above */
380 struct page *current_vmcs12_page;
381 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300382 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300383 /*
384 * Indicates if the shadow vmcs must be updated with the
385 * data hold by vmcs12
386 */
387 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300388
389 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
390 struct list_head vmcs02_pool;
391 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300392 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300393 /* L2 must run next, and mustn't decide to exit to L1. */
394 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300395 /*
396 * Guest pages referred to in vmcs02 with host-physical pointers, so
397 * we must keep them pinned while L2 runs.
398 */
399 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800400 struct page *virtual_apic_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800401 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100402
403 struct hrtimer preemption_timer;
404 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200405
406 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
407 u64 vmcs01_debugctl;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300408};
409
Yang Zhang01e439b2013-04-11 19:25:12 +0800410#define POSTED_INTR_ON 0
411/* Posted-Interrupt Descriptor */
412struct pi_desc {
413 u32 pir[8]; /* Posted interrupt requested */
414 u32 control; /* bit 0 of control is outstanding notification bit */
415 u32 rsvd[7];
416} __aligned(64);
417
Yang Zhanga20ed542013-04-11 19:25:15 +0800418static bool pi_test_and_set_on(struct pi_desc *pi_desc)
419{
420 return test_and_set_bit(POSTED_INTR_ON,
421 (unsigned long *)&pi_desc->control);
422}
423
424static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
425{
426 return test_and_clear_bit(POSTED_INTR_ON,
427 (unsigned long *)&pi_desc->control);
428}
429
430static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
431{
432 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
433}
434
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400435struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000436 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300437 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300438 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200439 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300440 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200441 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200442 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300443 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400444 int nmsrs;
445 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800446 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400447#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300448 u64 msr_host_kernel_gs_base;
449 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400450#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200451 u32 vm_entry_controls_shadow;
452 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300453 /*
454 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
455 * non-nested (L1) guest, it always points to vmcs01. For a nested
456 * guest (L2), it points to a different VMCS.
457 */
458 struct loaded_vmcs vmcs01;
459 struct loaded_vmcs *loaded_vmcs;
460 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300461 struct msr_autoload {
462 unsigned nr;
463 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
464 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
465 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400466 struct {
467 int loaded;
468 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300469#ifdef CONFIG_X86_64
470 u16 ds_sel, es_sel;
471#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200472 int gs_ldt_reload_needed;
473 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000474 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400475 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200476 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300477 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300478 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300479 struct kvm_segment segs[8];
480 } rmode;
481 struct {
482 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300483 struct kvm_save_segment {
484 u16 selector;
485 unsigned long base;
486 u32 limit;
487 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300488 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300489 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800490 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300491 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200492
493 /* Support for vnmi-less CPUs */
494 int soft_vnmi_blocked;
495 ktime_t entry_time;
496 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800497 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800498
499 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300500
Yang Zhang01e439b2013-04-11 19:25:12 +0800501 /* Posted interrupt descriptor */
502 struct pi_desc pi_desc;
503
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300504 /* Support for a guest hypervisor (nested VMX) */
505 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200506
507 /* Dynamic PLE window. */
508 int ple_window;
509 bool ple_window_dirty;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400510};
511
Avi Kivity2fb92db2011-04-27 19:42:18 +0300512enum segment_cache_field {
513 SEG_FIELD_SEL = 0,
514 SEG_FIELD_BASE = 1,
515 SEG_FIELD_LIMIT = 2,
516 SEG_FIELD_AR = 3,
517
518 SEG_FIELD_NR = 4
519};
520
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400521static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
522{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000523 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400524}
525
Nadav Har'El22bd0352011-05-25 23:05:57 +0300526#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
527#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
528#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
529 [number##_HIGH] = VMCS12_OFFSET(name)+4
530
Abel Gordon4607c2d2013-04-18 14:35:55 +0300531
Bandan Dasfe2b2012014-04-21 15:20:14 -0400532static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300533 /*
534 * We do NOT shadow fields that are modified when L0
535 * traps and emulates any vmx instruction (e.g. VMPTRLD,
536 * VMXON...) executed by L1.
537 * For example, VM_INSTRUCTION_ERROR is read
538 * by L1 if a vmx instruction fails (part of the error path).
539 * Note the code assumes this logic. If for some reason
540 * we start shadowing these fields then we need to
541 * force a shadow sync when L0 emulates vmx instructions
542 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
543 * by nested_vmx_failValid)
544 */
545 VM_EXIT_REASON,
546 VM_EXIT_INTR_INFO,
547 VM_EXIT_INSTRUCTION_LEN,
548 IDT_VECTORING_INFO_FIELD,
549 IDT_VECTORING_ERROR_CODE,
550 VM_EXIT_INTR_ERROR_CODE,
551 EXIT_QUALIFICATION,
552 GUEST_LINEAR_ADDRESS,
553 GUEST_PHYSICAL_ADDRESS
554};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400555static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300556 ARRAY_SIZE(shadow_read_only_fields);
557
Bandan Dasfe2b2012014-04-21 15:20:14 -0400558static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800559 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300560 GUEST_RIP,
561 GUEST_RSP,
562 GUEST_CR0,
563 GUEST_CR3,
564 GUEST_CR4,
565 GUEST_INTERRUPTIBILITY_INFO,
566 GUEST_RFLAGS,
567 GUEST_CS_SELECTOR,
568 GUEST_CS_AR_BYTES,
569 GUEST_CS_LIMIT,
570 GUEST_CS_BASE,
571 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100572 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300573 CR0_GUEST_HOST_MASK,
574 CR0_READ_SHADOW,
575 CR4_READ_SHADOW,
576 TSC_OFFSET,
577 EXCEPTION_BITMAP,
578 CPU_BASED_VM_EXEC_CONTROL,
579 VM_ENTRY_EXCEPTION_ERROR_CODE,
580 VM_ENTRY_INTR_INFO_FIELD,
581 VM_ENTRY_INSTRUCTION_LEN,
582 VM_ENTRY_EXCEPTION_ERROR_CODE,
583 HOST_FS_BASE,
584 HOST_GS_BASE,
585 HOST_FS_SELECTOR,
586 HOST_GS_SELECTOR
587};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400588static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300589 ARRAY_SIZE(shadow_read_write_fields);
590
Mathias Krause772e0312012-08-30 01:30:19 +0200591static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300592 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
593 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
594 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
595 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
596 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
597 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
598 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
599 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
600 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
601 FIELD(HOST_ES_SELECTOR, host_es_selector),
602 FIELD(HOST_CS_SELECTOR, host_cs_selector),
603 FIELD(HOST_SS_SELECTOR, host_ss_selector),
604 FIELD(HOST_DS_SELECTOR, host_ds_selector),
605 FIELD(HOST_FS_SELECTOR, host_fs_selector),
606 FIELD(HOST_GS_SELECTOR, host_gs_selector),
607 FIELD(HOST_TR_SELECTOR, host_tr_selector),
608 FIELD64(IO_BITMAP_A, io_bitmap_a),
609 FIELD64(IO_BITMAP_B, io_bitmap_b),
610 FIELD64(MSR_BITMAP, msr_bitmap),
611 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
612 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
613 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
614 FIELD64(TSC_OFFSET, tsc_offset),
615 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
616 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
617 FIELD64(EPT_POINTER, ept_pointer),
618 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
619 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
620 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
621 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
622 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
623 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
624 FIELD64(GUEST_PDPTR0, guest_pdptr0),
625 FIELD64(GUEST_PDPTR1, guest_pdptr1),
626 FIELD64(GUEST_PDPTR2, guest_pdptr2),
627 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100628 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300629 FIELD64(HOST_IA32_PAT, host_ia32_pat),
630 FIELD64(HOST_IA32_EFER, host_ia32_efer),
631 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
632 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
633 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
634 FIELD(EXCEPTION_BITMAP, exception_bitmap),
635 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
636 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
637 FIELD(CR3_TARGET_COUNT, cr3_target_count),
638 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
639 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
640 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
641 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
642 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
643 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
644 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
645 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
646 FIELD(TPR_THRESHOLD, tpr_threshold),
647 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
648 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
649 FIELD(VM_EXIT_REASON, vm_exit_reason),
650 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
651 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
652 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
653 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
654 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
655 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
656 FIELD(GUEST_ES_LIMIT, guest_es_limit),
657 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
658 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
659 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
660 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
661 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
662 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
663 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
664 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
665 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
666 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
667 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
668 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
669 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
670 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
671 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
672 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
673 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
674 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
675 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
676 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
677 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100678 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300679 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
680 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
681 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
682 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
683 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
684 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
685 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
686 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
687 FIELD(EXIT_QUALIFICATION, exit_qualification),
688 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
689 FIELD(GUEST_CR0, guest_cr0),
690 FIELD(GUEST_CR3, guest_cr3),
691 FIELD(GUEST_CR4, guest_cr4),
692 FIELD(GUEST_ES_BASE, guest_es_base),
693 FIELD(GUEST_CS_BASE, guest_cs_base),
694 FIELD(GUEST_SS_BASE, guest_ss_base),
695 FIELD(GUEST_DS_BASE, guest_ds_base),
696 FIELD(GUEST_FS_BASE, guest_fs_base),
697 FIELD(GUEST_GS_BASE, guest_gs_base),
698 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
699 FIELD(GUEST_TR_BASE, guest_tr_base),
700 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
701 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
702 FIELD(GUEST_DR7, guest_dr7),
703 FIELD(GUEST_RSP, guest_rsp),
704 FIELD(GUEST_RIP, guest_rip),
705 FIELD(GUEST_RFLAGS, guest_rflags),
706 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
707 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
708 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
709 FIELD(HOST_CR0, host_cr0),
710 FIELD(HOST_CR3, host_cr3),
711 FIELD(HOST_CR4, host_cr4),
712 FIELD(HOST_FS_BASE, host_fs_base),
713 FIELD(HOST_GS_BASE, host_gs_base),
714 FIELD(HOST_TR_BASE, host_tr_base),
715 FIELD(HOST_GDTR_BASE, host_gdtr_base),
716 FIELD(HOST_IDTR_BASE, host_idtr_base),
717 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
718 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
719 FIELD(HOST_RSP, host_rsp),
720 FIELD(HOST_RIP, host_rip),
721};
722static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
723
724static inline short vmcs_field_to_offset(unsigned long field)
725{
726 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
727 return -1;
728 return vmcs_field_to_offset_table[field];
729}
730
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300731static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
732{
733 return to_vmx(vcpu)->nested.current_vmcs12;
734}
735
736static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
737{
738 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800739 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300740 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800741
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300742 return page;
743}
744
745static void nested_release_page(struct page *page)
746{
747 kvm_release_page_dirty(page);
748}
749
750static void nested_release_page_clean(struct page *page)
751{
752 kvm_release_page_clean(page);
753}
754
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300755static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800756static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800757static void kvm_cpu_vmxon(u64 addr);
758static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100759static bool vmx_mpx_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200760static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300761static void vmx_set_segment(struct kvm_vcpu *vcpu,
762 struct kvm_segment *var, int seg);
763static void vmx_get_segment(struct kvm_vcpu *vcpu,
764 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200765static bool guest_state_valid(struct kvm_vcpu *vcpu);
766static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800767static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300768static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300769static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800770static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300771
Avi Kivity6aa8b732006-12-10 02:21:36 -0800772static DEFINE_PER_CPU(struct vmcs *, vmxarea);
773static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300774/*
775 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
776 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
777 */
778static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300779static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800780
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200781static unsigned long *vmx_io_bitmap_a;
782static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200783static unsigned long *vmx_msr_bitmap_legacy;
784static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800785static unsigned long *vmx_msr_bitmap_legacy_x2apic;
786static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300787static unsigned long *vmx_vmread_bitmap;
788static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300789
Avi Kivity110312c2010-12-21 12:54:20 +0200790static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200791static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200792
Sheng Yang2384d2b2008-01-17 15:14:33 +0800793static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
794static DEFINE_SPINLOCK(vmx_vpid_lock);
795
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300796static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800797 int size;
798 int order;
799 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300800 u32 pin_based_exec_ctrl;
801 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800802 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300803 u32 vmexit_ctrl;
804 u32 vmentry_ctrl;
805} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800806
Hannes Ederefff9e52008-11-28 17:02:06 +0100807static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800808 u32 ept;
809 u32 vpid;
810} vmx_capability;
811
Avi Kivity6aa8b732006-12-10 02:21:36 -0800812#define VMX_SEGMENT_FIELD(seg) \
813 [VCPU_SREG_##seg] = { \
814 .selector = GUEST_##seg##_SELECTOR, \
815 .base = GUEST_##seg##_BASE, \
816 .limit = GUEST_##seg##_LIMIT, \
817 .ar_bytes = GUEST_##seg##_AR_BYTES, \
818 }
819
Mathias Krause772e0312012-08-30 01:30:19 +0200820static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800821 unsigned selector;
822 unsigned base;
823 unsigned limit;
824 unsigned ar_bytes;
825} kvm_vmx_segment_fields[] = {
826 VMX_SEGMENT_FIELD(CS),
827 VMX_SEGMENT_FIELD(DS),
828 VMX_SEGMENT_FIELD(ES),
829 VMX_SEGMENT_FIELD(FS),
830 VMX_SEGMENT_FIELD(GS),
831 VMX_SEGMENT_FIELD(SS),
832 VMX_SEGMENT_FIELD(TR),
833 VMX_SEGMENT_FIELD(LDTR),
834};
835
Avi Kivity26bb0982009-09-07 11:14:12 +0300836static u64 host_efer;
837
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300838static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
839
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300840/*
Brian Gerst8c065852010-07-17 09:03:26 -0400841 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300842 * away by decrementing the array size.
843 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800844static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800845#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300846 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800847#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400848 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800849};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800850
Gui Jianfeng31299942010-03-15 17:29:09 +0800851static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800852{
853 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
854 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100855 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800856}
857
Gui Jianfeng31299942010-03-15 17:29:09 +0800858static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300859{
860 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
861 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100862 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300863}
864
Gui Jianfeng31299942010-03-15 17:29:09 +0800865static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500866{
867 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
868 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100869 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500870}
871
Gui Jianfeng31299942010-03-15 17:29:09 +0800872static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800873{
874 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
875 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
876}
877
Gui Jianfeng31299942010-03-15 17:29:09 +0800878static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800879{
880 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
881 INTR_INFO_VALID_MASK)) ==
882 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
883}
884
Gui Jianfeng31299942010-03-15 17:29:09 +0800885static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800886{
Sheng Yang04547152009-04-01 15:52:31 +0800887 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800888}
889
Gui Jianfeng31299942010-03-15 17:29:09 +0800890static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800891{
Sheng Yang04547152009-04-01 15:52:31 +0800892 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800893}
894
Gui Jianfeng31299942010-03-15 17:29:09 +0800895static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800896{
Sheng Yang04547152009-04-01 15:52:31 +0800897 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800898}
899
Gui Jianfeng31299942010-03-15 17:29:09 +0800900static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800901{
Sheng Yang04547152009-04-01 15:52:31 +0800902 return vmcs_config.cpu_based_exec_ctrl &
903 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800904}
905
Avi Kivity774ead32007-12-26 13:57:04 +0200906static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800907{
Sheng Yang04547152009-04-01 15:52:31 +0800908 return vmcs_config.cpu_based_2nd_exec_ctrl &
909 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
910}
911
Yang Zhang8d146952013-01-25 10:18:50 +0800912static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
913{
914 return vmcs_config.cpu_based_2nd_exec_ctrl &
915 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
916}
917
Yang Zhang83d4c282013-01-25 10:18:49 +0800918static inline bool cpu_has_vmx_apic_register_virt(void)
919{
920 return vmcs_config.cpu_based_2nd_exec_ctrl &
921 SECONDARY_EXEC_APIC_REGISTER_VIRT;
922}
923
Yang Zhangc7c9c562013-01-25 10:18:51 +0800924static inline bool cpu_has_vmx_virtual_intr_delivery(void)
925{
926 return vmcs_config.cpu_based_2nd_exec_ctrl &
927 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
928}
929
Yang Zhang01e439b2013-04-11 19:25:12 +0800930static inline bool cpu_has_vmx_posted_intr(void)
931{
932 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
933}
934
935static inline bool cpu_has_vmx_apicv(void)
936{
937 return cpu_has_vmx_apic_register_virt() &&
938 cpu_has_vmx_virtual_intr_delivery() &&
939 cpu_has_vmx_posted_intr();
940}
941
Sheng Yang04547152009-04-01 15:52:31 +0800942static inline bool cpu_has_vmx_flexpriority(void)
943{
944 return cpu_has_vmx_tpr_shadow() &&
945 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800946}
947
Marcelo Tosattie7997942009-06-11 12:07:40 -0300948static inline bool cpu_has_vmx_ept_execute_only(void)
949{
Gui Jianfeng31299942010-03-15 17:29:09 +0800950 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300951}
952
953static inline bool cpu_has_vmx_eptp_uncacheable(void)
954{
Gui Jianfeng31299942010-03-15 17:29:09 +0800955 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300956}
957
958static inline bool cpu_has_vmx_eptp_writeback(void)
959{
Gui Jianfeng31299942010-03-15 17:29:09 +0800960 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300961}
962
963static inline bool cpu_has_vmx_ept_2m_page(void)
964{
Gui Jianfeng31299942010-03-15 17:29:09 +0800965 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300966}
967
Sheng Yang878403b2010-01-05 19:02:29 +0800968static inline bool cpu_has_vmx_ept_1g_page(void)
969{
Gui Jianfeng31299942010-03-15 17:29:09 +0800970 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800971}
972
Sheng Yang4bc9b982010-06-02 14:05:24 +0800973static inline bool cpu_has_vmx_ept_4levels(void)
974{
975 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
976}
977
Xudong Hao83c3a332012-05-28 19:33:35 +0800978static inline bool cpu_has_vmx_ept_ad_bits(void)
979{
980 return vmx_capability.ept & VMX_EPT_AD_BIT;
981}
982
Gui Jianfeng31299942010-03-15 17:29:09 +0800983static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800984{
Gui Jianfeng31299942010-03-15 17:29:09 +0800985 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800986}
987
Gui Jianfeng31299942010-03-15 17:29:09 +0800988static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800989{
Gui Jianfeng31299942010-03-15 17:29:09 +0800990 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800991}
992
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800993static inline bool cpu_has_vmx_invvpid_single(void)
994{
995 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
996}
997
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800998static inline bool cpu_has_vmx_invvpid_global(void)
999{
1000 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1001}
1002
Gui Jianfeng31299942010-03-15 17:29:09 +08001003static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001004{
Sheng Yang04547152009-04-01 15:52:31 +08001005 return vmcs_config.cpu_based_2nd_exec_ctrl &
1006 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001007}
1008
Gui Jianfeng31299942010-03-15 17:29:09 +08001009static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001010{
1011 return vmcs_config.cpu_based_2nd_exec_ctrl &
1012 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1013}
1014
Gui Jianfeng31299942010-03-15 17:29:09 +08001015static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001016{
1017 return vmcs_config.cpu_based_2nd_exec_ctrl &
1018 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1019}
1020
Gui Jianfeng31299942010-03-15 17:29:09 +08001021static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001022{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +08001023 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001024}
1025
Gui Jianfeng31299942010-03-15 17:29:09 +08001026static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001027{
Sheng Yang04547152009-04-01 15:52:31 +08001028 return vmcs_config.cpu_based_2nd_exec_ctrl &
1029 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001030}
1031
Gui Jianfeng31299942010-03-15 17:29:09 +08001032static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001033{
1034 return vmcs_config.cpu_based_2nd_exec_ctrl &
1035 SECONDARY_EXEC_RDTSCP;
1036}
1037
Mao, Junjiead756a12012-07-02 01:18:48 +00001038static inline bool cpu_has_vmx_invpcid(void)
1039{
1040 return vmcs_config.cpu_based_2nd_exec_ctrl &
1041 SECONDARY_EXEC_ENABLE_INVPCID;
1042}
1043
Gui Jianfeng31299942010-03-15 17:29:09 +08001044static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001045{
1046 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1047}
1048
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001049static inline bool cpu_has_vmx_wbinvd_exit(void)
1050{
1051 return vmcs_config.cpu_based_2nd_exec_ctrl &
1052 SECONDARY_EXEC_WBINVD_EXITING;
1053}
1054
Abel Gordonabc4fc52013-04-18 14:35:25 +03001055static inline bool cpu_has_vmx_shadow_vmcs(void)
1056{
1057 u64 vmx_msr;
1058 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1059 /* check if the cpu supports writing r/o exit information fields */
1060 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1061 return false;
1062
1063 return vmcs_config.cpu_based_2nd_exec_ctrl &
1064 SECONDARY_EXEC_SHADOW_VMCS;
1065}
1066
Sheng Yang04547152009-04-01 15:52:31 +08001067static inline bool report_flexpriority(void)
1068{
1069 return flexpriority_enabled;
1070}
1071
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001072static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1073{
1074 return vmcs12->cpu_based_vm_exec_control & bit;
1075}
1076
1077static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1078{
1079 return (vmcs12->cpu_based_vm_exec_control &
1080 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1081 (vmcs12->secondary_vm_exec_control & bit);
1082}
1083
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001084static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001085{
1086 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1087}
1088
Jan Kiszkaf4124502014-03-07 20:03:13 +01001089static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1090{
1091 return vmcs12->pin_based_vm_exec_control &
1092 PIN_BASED_VMX_PREEMPTION_TIMER;
1093}
1094
Nadav Har'El155a97a2013-08-05 11:07:16 +03001095static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1096{
1097 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1098}
1099
Nadav Har'El644d7112011-05-25 23:12:35 +03001100static inline bool is_exception(u32 intr_info)
1101{
1102 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1103 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1104}
1105
Jan Kiszka533558b2014-01-04 18:47:20 +01001106static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1107 u32 exit_intr_info,
1108 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001109static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1110 struct vmcs12 *vmcs12,
1111 u32 reason, unsigned long qualification);
1112
Rusty Russell8b9cf982007-07-30 16:31:43 +10001113static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001114{
1115 int i;
1116
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001117 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001118 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001119 return i;
1120 return -1;
1121}
1122
Sheng Yang2384d2b2008-01-17 15:14:33 +08001123static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1124{
1125 struct {
1126 u64 vpid : 16;
1127 u64 rsvd : 48;
1128 u64 gva;
1129 } operand = { vpid, 0, gva };
1130
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001131 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001132 /* CF==1 or ZF==1 --> rc = -1 */
1133 "; ja 1f ; ud2 ; 1:"
1134 : : "a"(&operand), "c"(ext) : "cc", "memory");
1135}
1136
Sheng Yang14394422008-04-28 12:24:45 +08001137static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1138{
1139 struct {
1140 u64 eptp, gpa;
1141 } operand = {eptp, gpa};
1142
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001143 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001144 /* CF==1 or ZF==1 --> rc = -1 */
1145 "; ja 1f ; ud2 ; 1:\n"
1146 : : "a" (&operand), "c" (ext) : "cc", "memory");
1147}
1148
Avi Kivity26bb0982009-09-07 11:14:12 +03001149static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001150{
1151 int i;
1152
Rusty Russell8b9cf982007-07-30 16:31:43 +10001153 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001154 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001155 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001156 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001157}
1158
Avi Kivity6aa8b732006-12-10 02:21:36 -08001159static void vmcs_clear(struct vmcs *vmcs)
1160{
1161 u64 phys_addr = __pa(vmcs);
1162 u8 error;
1163
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001164 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001165 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001166 : "cc", "memory");
1167 if (error)
1168 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1169 vmcs, phys_addr);
1170}
1171
Nadav Har'Eld462b812011-05-24 15:26:10 +03001172static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1173{
1174 vmcs_clear(loaded_vmcs->vmcs);
1175 loaded_vmcs->cpu = -1;
1176 loaded_vmcs->launched = 0;
1177}
1178
Dongxiao Xu7725b892010-05-11 18:29:38 +08001179static void vmcs_load(struct vmcs *vmcs)
1180{
1181 u64 phys_addr = __pa(vmcs);
1182 u8 error;
1183
1184 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001185 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001186 : "cc", "memory");
1187 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001188 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001189 vmcs, phys_addr);
1190}
1191
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001192#ifdef CONFIG_KEXEC
1193/*
1194 * This bitmap is used to indicate whether the vmclear
1195 * operation is enabled on all cpus. All disabled by
1196 * default.
1197 */
1198static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1199
1200static inline void crash_enable_local_vmclear(int cpu)
1201{
1202 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1203}
1204
1205static inline void crash_disable_local_vmclear(int cpu)
1206{
1207 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1208}
1209
1210static inline int crash_local_vmclear_enabled(int cpu)
1211{
1212 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1213}
1214
1215static void crash_vmclear_local_loaded_vmcss(void)
1216{
1217 int cpu = raw_smp_processor_id();
1218 struct loaded_vmcs *v;
1219
1220 if (!crash_local_vmclear_enabled(cpu))
1221 return;
1222
1223 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1224 loaded_vmcss_on_cpu_link)
1225 vmcs_clear(v->vmcs);
1226}
1227#else
1228static inline void crash_enable_local_vmclear(int cpu) { }
1229static inline void crash_disable_local_vmclear(int cpu) { }
1230#endif /* CONFIG_KEXEC */
1231
Nadav Har'Eld462b812011-05-24 15:26:10 +03001232static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001233{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001234 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001235 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001236
Nadav Har'Eld462b812011-05-24 15:26:10 +03001237 if (loaded_vmcs->cpu != cpu)
1238 return; /* vcpu migration can race with cpu offline */
1239 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001240 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001241 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001242 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001243
1244 /*
1245 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1246 * is before setting loaded_vmcs->vcpu to -1 which is done in
1247 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1248 * then adds the vmcs into percpu list before it is deleted.
1249 */
1250 smp_wmb();
1251
Nadav Har'Eld462b812011-05-24 15:26:10 +03001252 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001253 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001254}
1255
Nadav Har'Eld462b812011-05-24 15:26:10 +03001256static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001257{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001258 int cpu = loaded_vmcs->cpu;
1259
1260 if (cpu != -1)
1261 smp_call_function_single(cpu,
1262 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001263}
1264
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001265static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001266{
1267 if (vmx->vpid == 0)
1268 return;
1269
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001270 if (cpu_has_vmx_invvpid_single())
1271 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001272}
1273
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001274static inline void vpid_sync_vcpu_global(void)
1275{
1276 if (cpu_has_vmx_invvpid_global())
1277 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1278}
1279
1280static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1281{
1282 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001283 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001284 else
1285 vpid_sync_vcpu_global();
1286}
1287
Sheng Yang14394422008-04-28 12:24:45 +08001288static inline void ept_sync_global(void)
1289{
1290 if (cpu_has_vmx_invept_global())
1291 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1292}
1293
1294static inline void ept_sync_context(u64 eptp)
1295{
Avi Kivity089d0342009-03-23 18:26:32 +02001296 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001297 if (cpu_has_vmx_invept_context())
1298 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1299 else
1300 ept_sync_global();
1301 }
1302}
1303
Avi Kivity96304212011-05-15 10:13:13 -04001304static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001305{
Avi Kivity5e520e62011-05-15 10:13:12 -04001306 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001307
Avi Kivity5e520e62011-05-15 10:13:12 -04001308 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1309 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001310 return value;
1311}
1312
Avi Kivity96304212011-05-15 10:13:13 -04001313static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001314{
1315 return vmcs_readl(field);
1316}
1317
Avi Kivity96304212011-05-15 10:13:13 -04001318static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001319{
1320 return vmcs_readl(field);
1321}
1322
Avi Kivity96304212011-05-15 10:13:13 -04001323static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001324{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001325#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001326 return vmcs_readl(field);
1327#else
1328 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1329#endif
1330}
1331
Avi Kivitye52de1b2007-01-05 16:36:56 -08001332static noinline void vmwrite_error(unsigned long field, unsigned long value)
1333{
1334 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1335 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1336 dump_stack();
1337}
1338
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339static void vmcs_writel(unsigned long field, unsigned long value)
1340{
1341 u8 error;
1342
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001343 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001344 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001345 if (unlikely(error))
1346 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001347}
1348
1349static void vmcs_write16(unsigned long field, u16 value)
1350{
1351 vmcs_writel(field, value);
1352}
1353
1354static void vmcs_write32(unsigned long field, u32 value)
1355{
1356 vmcs_writel(field, value);
1357}
1358
1359static void vmcs_write64(unsigned long field, u64 value)
1360{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001361 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001362#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001363 asm volatile ("");
1364 vmcs_writel(field+1, value >> 32);
1365#endif
1366}
1367
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001368static void vmcs_clear_bits(unsigned long field, u32 mask)
1369{
1370 vmcs_writel(field, vmcs_readl(field) & ~mask);
1371}
1372
1373static void vmcs_set_bits(unsigned long field, u32 mask)
1374{
1375 vmcs_writel(field, vmcs_readl(field) | mask);
1376}
1377
Gleb Natapov2961e8762013-11-25 15:37:13 +02001378static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1379{
1380 vmcs_write32(VM_ENTRY_CONTROLS, val);
1381 vmx->vm_entry_controls_shadow = val;
1382}
1383
1384static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1385{
1386 if (vmx->vm_entry_controls_shadow != val)
1387 vm_entry_controls_init(vmx, val);
1388}
1389
1390static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1391{
1392 return vmx->vm_entry_controls_shadow;
1393}
1394
1395
1396static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1397{
1398 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1399}
1400
1401static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1402{
1403 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1404}
1405
1406static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1407{
1408 vmcs_write32(VM_EXIT_CONTROLS, val);
1409 vmx->vm_exit_controls_shadow = val;
1410}
1411
1412static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1413{
1414 if (vmx->vm_exit_controls_shadow != val)
1415 vm_exit_controls_init(vmx, val);
1416}
1417
1418static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1419{
1420 return vmx->vm_exit_controls_shadow;
1421}
1422
1423
1424static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1425{
1426 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1427}
1428
1429static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1430{
1431 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1432}
1433
Avi Kivity2fb92db2011-04-27 19:42:18 +03001434static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1435{
1436 vmx->segment_cache.bitmask = 0;
1437}
1438
1439static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1440 unsigned field)
1441{
1442 bool ret;
1443 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1444
1445 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1446 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1447 vmx->segment_cache.bitmask = 0;
1448 }
1449 ret = vmx->segment_cache.bitmask & mask;
1450 vmx->segment_cache.bitmask |= mask;
1451 return ret;
1452}
1453
1454static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1455{
1456 u16 *p = &vmx->segment_cache.seg[seg].selector;
1457
1458 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1459 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1460 return *p;
1461}
1462
1463static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1464{
1465 ulong *p = &vmx->segment_cache.seg[seg].base;
1466
1467 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1468 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1469 return *p;
1470}
1471
1472static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1473{
1474 u32 *p = &vmx->segment_cache.seg[seg].limit;
1475
1476 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1477 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1478 return *p;
1479}
1480
1481static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1482{
1483 u32 *p = &vmx->segment_cache.seg[seg].ar;
1484
1485 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1486 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1487 return *p;
1488}
1489
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001490static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1491{
1492 u32 eb;
1493
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001494 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1495 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1496 if ((vcpu->guest_debug &
1497 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1498 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1499 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001500 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001501 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001502 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001503 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001504 if (vcpu->fpu_active)
1505 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001506
1507 /* When we are running a nested L2 guest and L1 specified for it a
1508 * certain exception bitmap, we must trap the same exceptions and pass
1509 * them to L1. When running L2, we will only handle the exceptions
1510 * specified above if L1 did not want them.
1511 */
1512 if (is_guest_mode(vcpu))
1513 eb |= get_vmcs12(vcpu)->exception_bitmap;
1514
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001515 vmcs_write32(EXCEPTION_BITMAP, eb);
1516}
1517
Gleb Natapov2961e8762013-11-25 15:37:13 +02001518static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1519 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001520{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001521 vm_entry_controls_clearbit(vmx, entry);
1522 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001523}
1524
Avi Kivity61d2ef22010-04-28 16:40:38 +03001525static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1526{
1527 unsigned i;
1528 struct msr_autoload *m = &vmx->msr_autoload;
1529
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001530 switch (msr) {
1531 case MSR_EFER:
1532 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001533 clear_atomic_switch_msr_special(vmx,
1534 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001535 VM_EXIT_LOAD_IA32_EFER);
1536 return;
1537 }
1538 break;
1539 case MSR_CORE_PERF_GLOBAL_CTRL:
1540 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001541 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001542 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1543 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1544 return;
1545 }
1546 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001547 }
1548
Avi Kivity61d2ef22010-04-28 16:40:38 +03001549 for (i = 0; i < m->nr; ++i)
1550 if (m->guest[i].index == msr)
1551 break;
1552
1553 if (i == m->nr)
1554 return;
1555 --m->nr;
1556 m->guest[i] = m->guest[m->nr];
1557 m->host[i] = m->host[m->nr];
1558 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1559 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1560}
1561
Gleb Natapov2961e8762013-11-25 15:37:13 +02001562static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1563 unsigned long entry, unsigned long exit,
1564 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1565 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001566{
1567 vmcs_write64(guest_val_vmcs, guest_val);
1568 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001569 vm_entry_controls_setbit(vmx, entry);
1570 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001571}
1572
Avi Kivity61d2ef22010-04-28 16:40:38 +03001573static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1574 u64 guest_val, u64 host_val)
1575{
1576 unsigned i;
1577 struct msr_autoload *m = &vmx->msr_autoload;
1578
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001579 switch (msr) {
1580 case MSR_EFER:
1581 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001582 add_atomic_switch_msr_special(vmx,
1583 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001584 VM_EXIT_LOAD_IA32_EFER,
1585 GUEST_IA32_EFER,
1586 HOST_IA32_EFER,
1587 guest_val, host_val);
1588 return;
1589 }
1590 break;
1591 case MSR_CORE_PERF_GLOBAL_CTRL:
1592 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001593 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001594 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1595 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1596 GUEST_IA32_PERF_GLOBAL_CTRL,
1597 HOST_IA32_PERF_GLOBAL_CTRL,
1598 guest_val, host_val);
1599 return;
1600 }
1601 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001602 }
1603
Avi Kivity61d2ef22010-04-28 16:40:38 +03001604 for (i = 0; i < m->nr; ++i)
1605 if (m->guest[i].index == msr)
1606 break;
1607
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001608 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001609 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001610 "Can't add msr %x\n", msr);
1611 return;
1612 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001613 ++m->nr;
1614 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1615 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1616 }
1617
1618 m->guest[i].index = msr;
1619 m->guest[i].value = guest_val;
1620 m->host[i].index = msr;
1621 m->host[i].value = host_val;
1622}
1623
Avi Kivity33ed6322007-05-02 16:54:03 +03001624static void reload_tss(void)
1625{
Avi Kivity33ed6322007-05-02 16:54:03 +03001626 /*
1627 * VT restores TR but not its size. Useless.
1628 */
Avi Kivityd3591922010-07-26 18:32:39 +03001629 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001630 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001631
Avi Kivityd3591922010-07-26 18:32:39 +03001632 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001633 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1634 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001635}
1636
Avi Kivity92c0d902009-10-29 11:00:16 +02001637static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001638{
Roel Kluin3a34a882009-08-04 02:08:45 -07001639 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001640 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001641
Avi Kivityf6801df2010-01-21 15:31:50 +02001642 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001643
Avi Kivity51c6cf62007-08-29 03:48:05 +03001644 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001645 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001646 * outside long mode
1647 */
1648 ignore_bits = EFER_NX | EFER_SCE;
1649#ifdef CONFIG_X86_64
1650 ignore_bits |= EFER_LMA | EFER_LME;
1651 /* SCE is meaningful only in long mode on Intel */
1652 if (guest_efer & EFER_LMA)
1653 ignore_bits &= ~(u64)EFER_SCE;
1654#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001655 guest_efer &= ~ignore_bits;
1656 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001657 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001658 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001659
1660 clear_atomic_switch_msr(vmx, MSR_EFER);
1661 /* On ept, can't emulate nx, and must switch nx atomically */
1662 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1663 guest_efer = vmx->vcpu.arch.efer;
1664 if (!(guest_efer & EFER_LMA))
1665 guest_efer &= ~EFER_LME;
1666 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1667 return false;
1668 }
1669
Avi Kivity26bb0982009-09-07 11:14:12 +03001670 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001671}
1672
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001673static unsigned long segment_base(u16 selector)
1674{
Avi Kivityd3591922010-07-26 18:32:39 +03001675 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001676 struct desc_struct *d;
1677 unsigned long table_base;
1678 unsigned long v;
1679
1680 if (!(selector & ~3))
1681 return 0;
1682
Avi Kivityd3591922010-07-26 18:32:39 +03001683 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001684
1685 if (selector & 4) { /* from ldt */
1686 u16 ldt_selector = kvm_read_ldt();
1687
1688 if (!(ldt_selector & ~3))
1689 return 0;
1690
1691 table_base = segment_base(ldt_selector);
1692 }
1693 d = (struct desc_struct *)(table_base + (selector & ~7));
1694 v = get_desc_base(d);
1695#ifdef CONFIG_X86_64
1696 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1697 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1698#endif
1699 return v;
1700}
1701
1702static inline unsigned long kvm_read_tr_base(void)
1703{
1704 u16 tr;
1705 asm("str %0" : "=g"(tr));
1706 return segment_base(tr);
1707}
1708
Avi Kivity04d2cc72007-09-10 18:10:54 +03001709static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001710{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001711 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001712 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001713
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001714 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001715 return;
1716
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001717 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001718 /*
1719 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1720 * allow segment selectors with cpl > 0 or ti == 1.
1721 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001722 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001723 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001724 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001725 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001726 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001727 vmx->host_state.fs_reload_needed = 0;
1728 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001729 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001730 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001731 }
Avi Kivity9581d442010-10-19 16:46:55 +02001732 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001733 if (!(vmx->host_state.gs_sel & 7))
1734 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001735 else {
1736 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001737 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001738 }
1739
1740#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001741 savesegment(ds, vmx->host_state.ds_sel);
1742 savesegment(es, vmx->host_state.es_sel);
1743#endif
1744
1745#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001746 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1747 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1748#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001749 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1750 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001751#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001752
1753#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001754 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1755 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001756 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001757#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001758 if (boot_cpu_has(X86_FEATURE_MPX))
1759 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001760 for (i = 0; i < vmx->save_nmsrs; ++i)
1761 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001762 vmx->guest_msrs[i].data,
1763 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001764}
1765
Avi Kivitya9b21b62008-06-24 11:48:49 +03001766static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001767{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001768 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001769 return;
1770
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001771 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001772 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001773#ifdef CONFIG_X86_64
1774 if (is_long_mode(&vmx->vcpu))
1775 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1776#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001777 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001778 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001779#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001780 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001781#else
1782 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001783#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001784 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001785 if (vmx->host_state.fs_reload_needed)
1786 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001787#ifdef CONFIG_X86_64
1788 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1789 loadsegment(ds, vmx->host_state.ds_sel);
1790 loadsegment(es, vmx->host_state.es_sel);
1791 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001792#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001793 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001794#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001795 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001796#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001797 if (vmx->host_state.msr_host_bndcfgs)
1798 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001799 /*
1800 * If the FPU is not active (through the host task or
1801 * the guest vcpu), then restore the cr0.TS bit.
1802 */
1803 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1804 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001805 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001806}
1807
Avi Kivitya9b21b62008-06-24 11:48:49 +03001808static void vmx_load_host_state(struct vcpu_vmx *vmx)
1809{
1810 preempt_disable();
1811 __vmx_load_host_state(vmx);
1812 preempt_enable();
1813}
1814
Avi Kivity6aa8b732006-12-10 02:21:36 -08001815/*
1816 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1817 * vcpu mutex is already taken.
1818 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001819static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001820{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001821 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001822 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001824 if (!vmm_exclusive)
1825 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001826 else if (vmx->loaded_vmcs->cpu != cpu)
1827 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001828
Nadav Har'Eld462b812011-05-24 15:26:10 +03001829 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1830 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1831 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001832 }
1833
Nadav Har'Eld462b812011-05-24 15:26:10 +03001834 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001835 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001836 unsigned long sysenter_esp;
1837
Avi Kivitya8eeb042010-05-10 12:34:53 +03001838 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001839 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001840 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001841
1842 /*
1843 * Read loaded_vmcs->cpu should be before fetching
1844 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1845 * See the comments in __loaded_vmcs_clear().
1846 */
1847 smp_rmb();
1848
Nadav Har'Eld462b812011-05-24 15:26:10 +03001849 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1850 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001851 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001852 local_irq_enable();
1853
Avi Kivity6aa8b732006-12-10 02:21:36 -08001854 /*
1855 * Linux uses per-cpu TSS and GDT, so set these when switching
1856 * processors.
1857 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001858 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001859 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001860
1861 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1862 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001863 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001864 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001865}
1866
1867static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1868{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001869 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001870 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001871 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1872 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001873 kvm_cpu_vmxoff();
1874 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001875}
1876
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001877static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1878{
Avi Kivity81231c62010-01-24 16:26:40 +02001879 ulong cr0;
1880
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001881 if (vcpu->fpu_active)
1882 return;
1883 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001884 cr0 = vmcs_readl(GUEST_CR0);
1885 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1886 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1887 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001888 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001889 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001890 if (is_guest_mode(vcpu))
1891 vcpu->arch.cr0_guest_owned_bits &=
1892 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001893 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001894}
1895
Avi Kivityedcafe32009-12-30 18:07:40 +02001896static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1897
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001898/*
1899 * Return the cr0 value that a nested guest would read. This is a combination
1900 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1901 * its hypervisor (cr0_read_shadow).
1902 */
1903static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1904{
1905 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1906 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1907}
1908static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1909{
1910 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1911 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1912}
1913
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001914static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1915{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001916 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1917 * set this *before* calling this function.
1918 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001919 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001920 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001921 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001922 vcpu->arch.cr0_guest_owned_bits = 0;
1923 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001924 if (is_guest_mode(vcpu)) {
1925 /*
1926 * L1's specified read shadow might not contain the TS bit,
1927 * so now that we turned on shadowing of this bit, we need to
1928 * set this bit of the shadow. Like in nested_vmx_run we need
1929 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1930 * up-to-date here because we just decached cr0.TS (and we'll
1931 * only update vmcs12->guest_cr0 on nested exit).
1932 */
1933 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1934 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1935 (vcpu->arch.cr0 & X86_CR0_TS);
1936 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1937 } else
1938 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001939}
1940
Avi Kivity6aa8b732006-12-10 02:21:36 -08001941static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1942{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001943 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001944
Avi Kivity6de12732011-03-07 12:51:22 +02001945 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1946 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1947 rflags = vmcs_readl(GUEST_RFLAGS);
1948 if (to_vmx(vcpu)->rmode.vm86_active) {
1949 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1950 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1951 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1952 }
1953 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001954 }
Avi Kivity6de12732011-03-07 12:51:22 +02001955 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001956}
1957
1958static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1959{
Avi Kivity6de12732011-03-07 12:51:22 +02001960 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1961 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001962 if (to_vmx(vcpu)->rmode.vm86_active) {
1963 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001964 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001965 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001966 vmcs_writel(GUEST_RFLAGS, rflags);
1967}
1968
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001969static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001970{
1971 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1972 int ret = 0;
1973
1974 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001975 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001976 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001977 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001978
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001979 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001980}
1981
1982static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1983{
1984 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1985 u32 interruptibility = interruptibility_old;
1986
1987 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1988
Jan Kiszka48005f62010-02-19 19:38:07 +01001989 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001990 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001991 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001992 interruptibility |= GUEST_INTR_STATE_STI;
1993
1994 if ((interruptibility != interruptibility_old))
1995 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1996}
1997
Avi Kivity6aa8b732006-12-10 02:21:36 -08001998static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1999{
2000 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002001
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002002 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002003 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002004 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002005
Glauber Costa2809f5d2009-05-12 16:21:05 -04002006 /* skipping an emulated instruction also counts */
2007 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002008}
2009
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002010/*
2011 * KVM wants to inject page-faults which it got to the guest. This function
2012 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002013 */
Gleb Natapove011c662013-09-25 12:51:35 +03002014static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002015{
2016 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2017
Gleb Natapove011c662013-09-25 12:51:35 +03002018 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002019 return 0;
2020
Jan Kiszka533558b2014-01-04 18:47:20 +01002021 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2022 vmcs_read32(VM_EXIT_INTR_INFO),
2023 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002024 return 1;
2025}
2026
Avi Kivity298101d2007-11-25 13:41:11 +02002027static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002028 bool has_error_code, u32 error_code,
2029 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002030{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002031 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002032 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002033
Gleb Natapove011c662013-09-25 12:51:35 +03002034 if (!reinject && is_guest_mode(vcpu) &&
2035 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002036 return;
2037
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002038 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002039 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002040 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2041 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002042
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002043 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002044 int inc_eip = 0;
2045 if (kvm_exception_is_soft(nr))
2046 inc_eip = vcpu->arch.event_exit_inst_len;
2047 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002048 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002049 return;
2050 }
2051
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002052 if (kvm_exception_is_soft(nr)) {
2053 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2054 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002055 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2056 } else
2057 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2058
2059 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002060}
2061
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002062static bool vmx_rdtscp_supported(void)
2063{
2064 return cpu_has_vmx_rdtscp();
2065}
2066
Mao, Junjiead756a12012-07-02 01:18:48 +00002067static bool vmx_invpcid_supported(void)
2068{
2069 return cpu_has_vmx_invpcid() && enable_ept;
2070}
2071
Avi Kivity6aa8b732006-12-10 02:21:36 -08002072/*
Eddie Donga75beee2007-05-17 18:55:15 +03002073 * Swap MSR entry in host/guest MSR entry array.
2074 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002075static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002076{
Avi Kivity26bb0982009-09-07 11:14:12 +03002077 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002078
2079 tmp = vmx->guest_msrs[to];
2080 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2081 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002082}
2083
Yang Zhang8d146952013-01-25 10:18:50 +08002084static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2085{
2086 unsigned long *msr_bitmap;
2087
2088 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
2089 if (is_long_mode(vcpu))
2090 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2091 else
2092 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2093 } else {
2094 if (is_long_mode(vcpu))
2095 msr_bitmap = vmx_msr_bitmap_longmode;
2096 else
2097 msr_bitmap = vmx_msr_bitmap_legacy;
2098 }
2099
2100 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2101}
2102
Eddie Donga75beee2007-05-17 18:55:15 +03002103/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002104 * Set up the vmcs to automatically save and restore system
2105 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2106 * mode, as fiddling with msrs is very expensive.
2107 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002108static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002109{
Avi Kivity26bb0982009-09-07 11:14:12 +03002110 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002111
Eddie Donga75beee2007-05-17 18:55:15 +03002112 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002113#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002114 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002115 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002116 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002117 move_msr_up(vmx, index, save_nmsrs++);
2118 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002119 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002120 move_msr_up(vmx, index, save_nmsrs++);
2121 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002122 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002123 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002124 index = __find_msr_index(vmx, MSR_TSC_AUX);
2125 if (index >= 0 && vmx->rdtscp_enabled)
2126 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002127 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002128 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002129 * if efer.sce is enabled.
2130 */
Brian Gerst8c065852010-07-17 09:03:26 -04002131 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002132 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002133 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002134 }
Eddie Donga75beee2007-05-17 18:55:15 +03002135#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002136 index = __find_msr_index(vmx, MSR_EFER);
2137 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002138 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002139
Avi Kivity26bb0982009-09-07 11:14:12 +03002140 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002141
Yang Zhang8d146952013-01-25 10:18:50 +08002142 if (cpu_has_vmx_msr_bitmap())
2143 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002144}
2145
2146/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002147 * reads and returns guest's timestamp counter "register"
2148 * guest_tsc = host_tsc + tsc_offset -- 21.3
2149 */
2150static u64 guest_read_tsc(void)
2151{
2152 u64 host_tsc, tsc_offset;
2153
2154 rdtscll(host_tsc);
2155 tsc_offset = vmcs_read64(TSC_OFFSET);
2156 return host_tsc + tsc_offset;
2157}
2158
2159/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002160 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2161 * counter, even if a nested guest (L2) is currently running.
2162 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002163static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002164{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002165 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002166
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002167 tsc_offset = is_guest_mode(vcpu) ?
2168 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2169 vmcs_read64(TSC_OFFSET);
2170 return host_tsc + tsc_offset;
2171}
2172
2173/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002174 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2175 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002176 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002177static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002178{
Zachary Amsdencc578282012-02-03 15:43:50 -02002179 if (!scale)
2180 return;
2181
2182 if (user_tsc_khz > tsc_khz) {
2183 vcpu->arch.tsc_catchup = 1;
2184 vcpu->arch.tsc_always_catchup = 1;
2185 } else
2186 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002187}
2188
Will Auldba904632012-11-29 12:42:50 -08002189static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2190{
2191 return vmcs_read64(TSC_OFFSET);
2192}
2193
Joerg Roedel4051b182011-03-25 09:44:49 +01002194/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002195 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002196 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002197static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002198{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002199 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002200 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002201 * We're here if L1 chose not to trap WRMSR to TSC. According
2202 * to the spec, this should set L1's TSC; The offset that L1
2203 * set for L2 remains unchanged, and still needs to be added
2204 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002205 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002206 struct vmcs12 *vmcs12;
2207 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2208 /* recalculate vmcs02.TSC_OFFSET: */
2209 vmcs12 = get_vmcs12(vcpu);
2210 vmcs_write64(TSC_OFFSET, offset +
2211 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2212 vmcs12->tsc_offset : 0));
2213 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002214 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2215 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002216 vmcs_write64(TSC_OFFSET, offset);
2217 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002218}
2219
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002220static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002221{
2222 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002223
Zachary Amsdene48672f2010-08-19 22:07:23 -10002224 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002225 if (is_guest_mode(vcpu)) {
2226 /* Even when running L2, the adjustment needs to apply to L1 */
2227 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002228 } else
2229 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2230 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002231}
2232
Joerg Roedel857e4092011-03-25 09:44:50 +01002233static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2234{
2235 return target_tsc - native_read_tsc();
2236}
2237
Nadav Har'El801d3422011-05-25 23:02:23 +03002238static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2239{
2240 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2241 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2242}
2243
2244/*
2245 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2246 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2247 * all guests if the "nested" module option is off, and can also be disabled
2248 * for a single guest by disabling its VMX cpuid bit.
2249 */
2250static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2251{
2252 return nested && guest_cpuid_has_vmx(vcpu);
2253}
2254
Avi Kivity6aa8b732006-12-10 02:21:36 -08002255/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002256 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2257 * returned for the various VMX controls MSRs when nested VMX is enabled.
2258 * The same values should also be used to verify that vmcs12 control fields are
2259 * valid during nested entry from L1 to L2.
2260 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2261 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2262 * bit in the high half is on if the corresponding bit in the control field
2263 * may be on. See also vmx_control_verify().
2264 * TODO: allow these variables to be modified (downgraded) by module options
2265 * or other means.
2266 */
2267static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002268static u32 nested_vmx_true_procbased_ctls_low;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002269static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2270static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2271static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002272static u32 nested_vmx_true_exit_ctls_low;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002273static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002274static u32 nested_vmx_true_entry_ctls_low;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002275static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03002276static u32 nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002277static __init void nested_vmx_setup_ctls_msrs(void)
2278{
2279 /*
2280 * Note that as a general rule, the high half of the MSRs (bits in
2281 * the control fields which may be 1) should be initialized by the
2282 * intersection of the underlying hardware's MSR (i.e., features which
2283 * can be supported) and the list of features we want to expose -
2284 * because they are known to be properly supported in our code.
2285 * Also, usually, the low half of the MSRs (bits which must be 1) can
2286 * be set to 0, meaning that L1 may turn off any of these bits. The
2287 * reason is that if one of these bits is necessary, it will appear
2288 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2289 * fields of vmcs01 and vmcs02, will turn these bits off - and
2290 * nested_vmx_exit_handled() will not pass related exits to L1.
2291 * These rules have exceptions below.
2292 */
2293
2294 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002295 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2296 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002297 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2298 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002299 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS;
2300 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002301 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002302
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002303 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002304 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2305 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002306 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002307
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002308 nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002309#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002310 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002311#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002312 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2313 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2314 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002315 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2316
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002317 if (vmx_mpx_supported())
2318 nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002319
Jan Kiszka2996fca2014-06-16 13:59:43 +02002320 /* We support free control of debug control saving. */
2321 nested_vmx_true_exit_ctls_low = nested_vmx_exit_ctls_low &
2322 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2323
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002324 /* entry controls */
2325 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2326 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002327 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002328 nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002329#ifdef CONFIG_X86_64
2330 VM_ENTRY_IA32E_MODE |
2331#endif
2332 VM_ENTRY_LOAD_IA32_PAT;
Nadav Har'El8049d652013-08-05 11:07:06 +03002333 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2334 VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002335 if (vmx_mpx_supported())
2336 nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002337
Jan Kiszka2996fca2014-06-16 13:59:43 +02002338 /* We support free control of debug control loading. */
2339 nested_vmx_true_entry_ctls_low = nested_vmx_entry_ctls_low &
2340 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2341
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002342 /* cpu-based controls */
2343 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2344 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002345 nested_vmx_procbased_ctls_low = CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002346 nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002347 CPU_BASED_VIRTUAL_INTR_PENDING |
2348 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002349 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2350 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2351 CPU_BASED_CR3_STORE_EXITING |
2352#ifdef CONFIG_X86_64
2353 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2354#endif
2355 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2356 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002357 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Wanpeng Lia7c0b072014-08-21 19:46:50 +08002358 CPU_BASED_PAUSE_EXITING | CPU_BASED_TPR_SHADOW |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002359 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2360 /*
2361 * We can allow some features even when not supported by the
2362 * hardware. For example, L1 can specify an MSR bitmap - and we
2363 * can use it to avoid exits to L1 - even when L0 runs L2
2364 * without MSR bitmaps.
2365 */
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002366 nested_vmx_procbased_ctls_high |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2367 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002368
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002369 /* We support free control of CR3 access interception. */
2370 nested_vmx_true_procbased_ctls_low = nested_vmx_procbased_ctls_low &
2371 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2372
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002373 /* secondary cpu-based controls */
2374 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2375 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2376 nested_vmx_secondary_ctls_low = 0;
2377 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002378 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02002379 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002380 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002381
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002382 if (enable_ept) {
2383 /* nested EPT: emulate EPT also to L1 */
2384 nested_vmx_secondary_ctls_high |= SECONDARY_EXEC_ENABLE_EPT;
Jan Kiszkaca72d972013-08-06 10:39:55 +02002385 nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002386 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2387 VMX_EPT_INVEPT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002388 nested_vmx_ept_caps &= vmx_capability.ept;
2389 /*
Bandan Das4b855072014-04-19 18:17:44 -04002390 * For nested guests, we don't do anything specific
2391 * for single context invalidation. Hence, only advertise
2392 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002393 */
Bandan Das4b855072014-04-19 18:17:44 -04002394 nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002395 } else
2396 nested_vmx_ept_caps = 0;
2397
Jan Kiszkac18911a2013-03-13 16:06:41 +01002398 /* miscellaneous data */
2399 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszkaf4124502014-03-07 20:03:13 +01002400 nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2401 nested_vmx_misc_low |= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2402 VMX_MISC_ACTIVITY_HLT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002403 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002404}
2405
2406static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2407{
2408 /*
2409 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2410 */
2411 return ((control & high) | low) == control;
2412}
2413
2414static inline u64 vmx_control_msr(u32 low, u32 high)
2415{
2416 return low | ((u64)high << 32);
2417}
2418
Jan Kiszkacae50132014-01-04 18:47:22 +01002419/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002420static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2421{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002422 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002423 case MSR_IA32_VMX_BASIC:
2424 /*
2425 * This MSR reports some information about VMX support. We
2426 * should return information about the VMX we emulate for the
2427 * guest, and the VMCS structure we give it - not about the
2428 * VMX support of the underlying hardware.
2429 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002430 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002431 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2432 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2433 break;
2434 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2435 case MSR_IA32_VMX_PINBASED_CTLS:
2436 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2437 nested_vmx_pinbased_ctls_high);
2438 break;
2439 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002440 *pdata = vmx_control_msr(nested_vmx_true_procbased_ctls_low,
2441 nested_vmx_procbased_ctls_high);
2442 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002443 case MSR_IA32_VMX_PROCBASED_CTLS:
2444 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2445 nested_vmx_procbased_ctls_high);
2446 break;
2447 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Jan Kiszka2996fca2014-06-16 13:59:43 +02002448 *pdata = vmx_control_msr(nested_vmx_true_exit_ctls_low,
2449 nested_vmx_exit_ctls_high);
2450 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002451 case MSR_IA32_VMX_EXIT_CTLS:
2452 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2453 nested_vmx_exit_ctls_high);
2454 break;
2455 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Jan Kiszka2996fca2014-06-16 13:59:43 +02002456 *pdata = vmx_control_msr(nested_vmx_true_entry_ctls_low,
2457 nested_vmx_entry_ctls_high);
2458 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002459 case MSR_IA32_VMX_ENTRY_CTLS:
2460 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2461 nested_vmx_entry_ctls_high);
2462 break;
2463 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002464 *pdata = vmx_control_msr(nested_vmx_misc_low,
2465 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002466 break;
2467 /*
2468 * These MSRs specify bits which the guest must keep fixed (on or off)
2469 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2470 * We picked the standard core2 setting.
2471 */
2472#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2473#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2474 case MSR_IA32_VMX_CR0_FIXED0:
2475 *pdata = VMXON_CR0_ALWAYSON;
2476 break;
2477 case MSR_IA32_VMX_CR0_FIXED1:
2478 *pdata = -1ULL;
2479 break;
2480 case MSR_IA32_VMX_CR4_FIXED0:
2481 *pdata = VMXON_CR4_ALWAYSON;
2482 break;
2483 case MSR_IA32_VMX_CR4_FIXED1:
2484 *pdata = -1ULL;
2485 break;
2486 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002487 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002488 break;
2489 case MSR_IA32_VMX_PROCBASED_CTLS2:
2490 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2491 nested_vmx_secondary_ctls_high);
2492 break;
2493 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002494 /* Currently, no nested vpid support */
2495 *pdata = nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002496 break;
2497 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002498 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002499 }
2500
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002501 return 0;
2502}
2503
2504/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002505 * Reads an msr value (of 'msr_index') into 'pdata'.
2506 * Returns 0 on success, non-0 otherwise.
2507 * Assumes vcpu_load() was already called.
2508 */
2509static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2510{
2511 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002512 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002513
2514 if (!pdata) {
2515 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2516 return -EINVAL;
2517 }
2518
2519 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002520#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002521 case MSR_FS_BASE:
2522 data = vmcs_readl(GUEST_FS_BASE);
2523 break;
2524 case MSR_GS_BASE:
2525 data = vmcs_readl(GUEST_GS_BASE);
2526 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002527 case MSR_KERNEL_GS_BASE:
2528 vmx_load_host_state(to_vmx(vcpu));
2529 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2530 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002531#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002532 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002533 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302534 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002535 data = guest_read_tsc();
2536 break;
2537 case MSR_IA32_SYSENTER_CS:
2538 data = vmcs_read32(GUEST_SYSENTER_CS);
2539 break;
2540 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002541 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002542 break;
2543 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002544 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002545 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002546 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002547 if (!vmx_mpx_supported())
2548 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002549 data = vmcs_read64(GUEST_BNDCFGS);
2550 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002551 case MSR_IA32_FEATURE_CONTROL:
2552 if (!nested_vmx_allowed(vcpu))
2553 return 1;
2554 data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2555 break;
2556 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2557 if (!nested_vmx_allowed(vcpu))
2558 return 1;
2559 return vmx_get_vmx_msr(vcpu, msr_index, pdata);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002560 case MSR_TSC_AUX:
2561 if (!to_vmx(vcpu)->rdtscp_enabled)
2562 return 1;
2563 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002564 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002565 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002566 if (msr) {
2567 data = msr->data;
2568 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002569 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002570 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002571 }
2572
2573 *pdata = data;
2574 return 0;
2575}
2576
Jan Kiszkacae50132014-01-04 18:47:22 +01002577static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2578
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579/*
2580 * Writes msr value into into the appropriate "register".
2581 * Returns 0 on success, non-0 otherwise.
2582 * Assumes vcpu_load() was already called.
2583 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002584static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002585{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002586 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002587 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002588 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002589 u32 msr_index = msr_info->index;
2590 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002591
Avi Kivity6aa8b732006-12-10 02:21:36 -08002592 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002593 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002594 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002595 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002596#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002597 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002598 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002599 vmcs_writel(GUEST_FS_BASE, data);
2600 break;
2601 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002602 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002603 vmcs_writel(GUEST_GS_BASE, data);
2604 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002605 case MSR_KERNEL_GS_BASE:
2606 vmx_load_host_state(vmx);
2607 vmx->msr_guest_kernel_gs_base = data;
2608 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002609#endif
2610 case MSR_IA32_SYSENTER_CS:
2611 vmcs_write32(GUEST_SYSENTER_CS, data);
2612 break;
2613 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002614 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002615 break;
2616 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002617 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002618 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002619 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002620 if (!vmx_mpx_supported())
2621 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002622 vmcs_write64(GUEST_BNDCFGS, data);
2623 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302624 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002625 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002626 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002627 case MSR_IA32_CR_PAT:
2628 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2629 vmcs_write64(GUEST_IA32_PAT, data);
2630 vcpu->arch.pat = data;
2631 break;
2632 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002633 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002634 break;
Will Auldba904632012-11-29 12:42:50 -08002635 case MSR_IA32_TSC_ADJUST:
2636 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002637 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002638 case MSR_IA32_FEATURE_CONTROL:
2639 if (!nested_vmx_allowed(vcpu) ||
2640 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2641 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2642 return 1;
2643 vmx->nested.msr_ia32_feature_control = data;
2644 if (msr_info->host_initiated && data == 0)
2645 vmx_leave_nested(vcpu);
2646 break;
2647 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2648 return 1; /* they are read-only */
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002649 case MSR_TSC_AUX:
2650 if (!vmx->rdtscp_enabled)
2651 return 1;
2652 /* Check reserved bit, higher 32 bits should be zero */
2653 if ((data >> 32) != 0)
2654 return 1;
2655 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002657 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002658 if (msr) {
2659 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002660 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2661 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002662 kvm_set_shared_msr(msr->index, msr->data,
2663 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002664 preempt_enable();
2665 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002666 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002668 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669 }
2670
Eddie Dong2cc51562007-05-21 07:28:09 +03002671 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672}
2673
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002674static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002675{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002676 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2677 switch (reg) {
2678 case VCPU_REGS_RSP:
2679 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2680 break;
2681 case VCPU_REGS_RIP:
2682 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2683 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002684 case VCPU_EXREG_PDPTR:
2685 if (enable_ept)
2686 ept_save_pdptrs(vcpu);
2687 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002688 default:
2689 break;
2690 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002691}
2692
Avi Kivity6aa8b732006-12-10 02:21:36 -08002693static __init int cpu_has_kvm_support(void)
2694{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002695 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696}
2697
2698static __init int vmx_disabled_by_bios(void)
2699{
2700 u64 msr;
2701
2702 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002703 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002704 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002705 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2706 && tboot_enabled())
2707 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002708 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002709 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002710 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002711 && !tboot_enabled()) {
2712 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002713 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002714 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002715 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002716 /* launched w/o TXT and VMX disabled */
2717 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2718 && !tboot_enabled())
2719 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002720 }
2721
2722 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002723}
2724
Dongxiao Xu7725b892010-05-11 18:29:38 +08002725static void kvm_cpu_vmxon(u64 addr)
2726{
2727 asm volatile (ASM_VMX_VMXON_RAX
2728 : : "a"(&addr), "m"(addr)
2729 : "memory", "cc");
2730}
2731
Radim Krčmář13a34e02014-08-28 15:13:03 +02002732static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002733{
2734 int cpu = raw_smp_processor_id();
2735 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002736 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002737
Alexander Graf10474ae2009-09-15 11:37:46 +02002738 if (read_cr4() & X86_CR4_VMXE)
2739 return -EBUSY;
2740
Nadav Har'Eld462b812011-05-24 15:26:10 +03002741 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002742
2743 /*
2744 * Now we can enable the vmclear operation in kdump
2745 * since the loaded_vmcss_on_cpu list on this cpu
2746 * has been initialized.
2747 *
2748 * Though the cpu is not in VMX operation now, there
2749 * is no problem to enable the vmclear operation
2750 * for the loaded_vmcss_on_cpu list is empty!
2751 */
2752 crash_enable_local_vmclear(cpu);
2753
Avi Kivity6aa8b732006-12-10 02:21:36 -08002754 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002755
2756 test_bits = FEATURE_CONTROL_LOCKED;
2757 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2758 if (tboot_enabled())
2759 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2760
2761 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002763 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2764 }
Rusty Russell66aee912007-07-17 23:34:16 +10002765 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002766
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002767 if (vmm_exclusive) {
2768 kvm_cpu_vmxon(phys_addr);
2769 ept_sync_global();
2770 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002771
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002772 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002773
Alexander Graf10474ae2009-09-15 11:37:46 +02002774 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002775}
2776
Nadav Har'Eld462b812011-05-24 15:26:10 +03002777static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002778{
2779 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002780 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002781
Nadav Har'Eld462b812011-05-24 15:26:10 +03002782 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2783 loaded_vmcss_on_cpu_link)
2784 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002785}
2786
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002787
2788/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2789 * tricks.
2790 */
2791static void kvm_cpu_vmxoff(void)
2792{
2793 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002794}
2795
Radim Krčmář13a34e02014-08-28 15:13:03 +02002796static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002797{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002798 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002799 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002800 kvm_cpu_vmxoff();
2801 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002802 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803}
2804
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002805static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002806 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002807{
2808 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002809 u32 ctl = ctl_min | ctl_opt;
2810
2811 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2812
2813 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2814 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2815
2816 /* Ensure minimum (required) set of control bits are supported. */
2817 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002818 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002819
2820 *result = ctl;
2821 return 0;
2822}
2823
Avi Kivity110312c2010-12-21 12:54:20 +02002824static __init bool allow_1_setting(u32 msr, u32 ctl)
2825{
2826 u32 vmx_msr_low, vmx_msr_high;
2827
2828 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2829 return vmx_msr_high & ctl;
2830}
2831
Yang, Sheng002c7f72007-07-31 14:23:01 +03002832static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002833{
2834 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002835 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002836 u32 _pin_based_exec_control = 0;
2837 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002838 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002839 u32 _vmexit_control = 0;
2840 u32 _vmentry_control = 0;
2841
Raghavendra K T10166742012-02-07 23:19:20 +05302842 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002843#ifdef CONFIG_X86_64
2844 CPU_BASED_CR8_LOAD_EXITING |
2845 CPU_BASED_CR8_STORE_EXITING |
2846#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002847 CPU_BASED_CR3_LOAD_EXITING |
2848 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002849 CPU_BASED_USE_IO_BITMAPS |
2850 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002851 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002852 CPU_BASED_MWAIT_EXITING |
2853 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002854 CPU_BASED_INVLPG_EXITING |
2855 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002856
Sheng Yangf78e0e22007-10-29 09:40:42 +08002857 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002858 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002859 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002860 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2861 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002862 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002863#ifdef CONFIG_X86_64
2864 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2865 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2866 ~CPU_BASED_CR8_STORE_EXITING;
2867#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002868 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002869 min2 = 0;
2870 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002871 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002872 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002873 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002874 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002875 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002876 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002877 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002878 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002879 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002880 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2881 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002882 if (adjust_vmx_controls(min2, opt2,
2883 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002884 &_cpu_based_2nd_exec_control) < 0)
2885 return -EIO;
2886 }
2887#ifndef CONFIG_X86_64
2888 if (!(_cpu_based_2nd_exec_control &
2889 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2890 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2891#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002892
2893 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2894 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002895 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002896 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2897 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002898
Sheng Yangd56f5462008-04-25 10:13:16 +08002899 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002900 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2901 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002902 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2903 CPU_BASED_CR3_STORE_EXITING |
2904 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002905 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2906 vmx_capability.ept, vmx_capability.vpid);
2907 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002908
Paolo Bonzini81908bf2014-02-21 10:32:27 +01002909 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002910#ifdef CONFIG_X86_64
2911 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2912#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002913 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002914 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002915 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2916 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002917 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002918
Yang Zhang01e439b2013-04-11 19:25:12 +08002919 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2920 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2921 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2922 &_pin_based_exec_control) < 0)
2923 return -EIO;
2924
2925 if (!(_cpu_based_2nd_exec_control &
2926 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2927 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2928 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2929
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002930 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002931 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002932 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2933 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002934 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002935
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002936 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002937
2938 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2939 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002940 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002941
2942#ifdef CONFIG_X86_64
2943 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2944 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002945 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002946#endif
2947
2948 /* Require Write-Back (WB) memory type for VMCS accesses. */
2949 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002950 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002951
Yang, Sheng002c7f72007-07-31 14:23:01 +03002952 vmcs_conf->size = vmx_msr_high & 0x1fff;
2953 vmcs_conf->order = get_order(vmcs_config.size);
2954 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002955
Yang, Sheng002c7f72007-07-31 14:23:01 +03002956 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2957 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002958 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002959 vmcs_conf->vmexit_ctrl = _vmexit_control;
2960 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002961
Avi Kivity110312c2010-12-21 12:54:20 +02002962 cpu_has_load_ia32_efer =
2963 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2964 VM_ENTRY_LOAD_IA32_EFER)
2965 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2966 VM_EXIT_LOAD_IA32_EFER);
2967
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002968 cpu_has_load_perf_global_ctrl =
2969 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2970 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2971 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2972 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2973
2974 /*
2975 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2976 * but due to arrata below it can't be used. Workaround is to use
2977 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2978 *
2979 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2980 *
2981 * AAK155 (model 26)
2982 * AAP115 (model 30)
2983 * AAT100 (model 37)
2984 * BC86,AAY89,BD102 (model 44)
2985 * BA97 (model 46)
2986 *
2987 */
2988 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2989 switch (boot_cpu_data.x86_model) {
2990 case 26:
2991 case 30:
2992 case 37:
2993 case 44:
2994 case 46:
2995 cpu_has_load_perf_global_ctrl = false;
2996 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2997 "does not work properly. Using workaround\n");
2998 break;
2999 default:
3000 break;
3001 }
3002 }
3003
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003004 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003005}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003006
3007static struct vmcs *alloc_vmcs_cpu(int cpu)
3008{
3009 int node = cpu_to_node(cpu);
3010 struct page *pages;
3011 struct vmcs *vmcs;
3012
Mel Gorman6484eb32009-06-16 15:31:54 -07003013 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003014 if (!pages)
3015 return NULL;
3016 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003017 memset(vmcs, 0, vmcs_config.size);
3018 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003019 return vmcs;
3020}
3021
3022static struct vmcs *alloc_vmcs(void)
3023{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003024 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025}
3026
3027static void free_vmcs(struct vmcs *vmcs)
3028{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003029 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003030}
3031
Nadav Har'Eld462b812011-05-24 15:26:10 +03003032/*
3033 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3034 */
3035static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3036{
3037 if (!loaded_vmcs->vmcs)
3038 return;
3039 loaded_vmcs_clear(loaded_vmcs);
3040 free_vmcs(loaded_vmcs->vmcs);
3041 loaded_vmcs->vmcs = NULL;
3042}
3043
Sam Ravnborg39959582007-06-01 00:47:13 -07003044static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003045{
3046 int cpu;
3047
Zachary Amsden3230bb42009-09-29 11:38:37 -10003048 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003049 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003050 per_cpu(vmxarea, cpu) = NULL;
3051 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003052}
3053
Bandan Dasfe2b2012014-04-21 15:20:14 -04003054static void init_vmcs_shadow_fields(void)
3055{
3056 int i, j;
3057
3058 /* No checks for read only fields yet */
3059
3060 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3061 switch (shadow_read_write_fields[i]) {
3062 case GUEST_BNDCFGS:
3063 if (!vmx_mpx_supported())
3064 continue;
3065 break;
3066 default:
3067 break;
3068 }
3069
3070 if (j < i)
3071 shadow_read_write_fields[j] =
3072 shadow_read_write_fields[i];
3073 j++;
3074 }
3075 max_shadow_read_write_fields = j;
3076
3077 /* shadowed fields guest access without vmexit */
3078 for (i = 0; i < max_shadow_read_write_fields; i++) {
3079 clear_bit(shadow_read_write_fields[i],
3080 vmx_vmwrite_bitmap);
3081 clear_bit(shadow_read_write_fields[i],
3082 vmx_vmread_bitmap);
3083 }
3084 for (i = 0; i < max_shadow_read_only_fields; i++)
3085 clear_bit(shadow_read_only_fields[i],
3086 vmx_vmread_bitmap);
3087}
3088
Avi Kivity6aa8b732006-12-10 02:21:36 -08003089static __init int alloc_kvm_area(void)
3090{
3091 int cpu;
3092
Zachary Amsden3230bb42009-09-29 11:38:37 -10003093 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003094 struct vmcs *vmcs;
3095
3096 vmcs = alloc_vmcs_cpu(cpu);
3097 if (!vmcs) {
3098 free_kvm_area();
3099 return -ENOMEM;
3100 }
3101
3102 per_cpu(vmxarea, cpu) = vmcs;
3103 }
3104 return 0;
3105}
3106
3107static __init int hardware_setup(void)
3108{
Yang, Sheng002c7f72007-07-31 14:23:01 +03003109 if (setup_vmcs_config(&vmcs_config) < 0)
3110 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01003111
3112 if (boot_cpu_has(X86_FEATURE_NX))
3113 kvm_enable_efer_bits(EFER_NX);
3114
Sheng Yang93ba03c2009-04-01 15:52:32 +08003115 if (!cpu_has_vmx_vpid())
3116 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03003117 if (!cpu_has_vmx_shadow_vmcs())
3118 enable_shadow_vmcs = 0;
Bandan Dasfe2b2012014-04-21 15:20:14 -04003119 if (enable_shadow_vmcs)
3120 init_vmcs_shadow_fields();
Sheng Yang93ba03c2009-04-01 15:52:32 +08003121
Sheng Yang4bc9b982010-06-02 14:05:24 +08003122 if (!cpu_has_vmx_ept() ||
3123 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08003124 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003125 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08003126 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003127 }
3128
Xudong Hao83c3a332012-05-28 19:33:35 +08003129 if (!cpu_has_vmx_ept_ad_bits())
3130 enable_ept_ad_bits = 0;
3131
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003132 if (!cpu_has_vmx_unrestricted_guest())
3133 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003134
3135 if (!cpu_has_vmx_flexpriority())
3136 flexpriority_enabled = 0;
3137
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003138 if (!cpu_has_vmx_tpr_shadow())
3139 kvm_x86_ops->update_cr8_intercept = NULL;
3140
Marcelo Tosatti54dee992009-06-11 12:07:44 -03003141 if (enable_ept && !cpu_has_vmx_ept_2m_page())
3142 kvm_disable_largepages();
3143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003144 if (!cpu_has_vmx_ple())
3145 ple_gap = 0;
3146
Yang Zhang01e439b2013-04-11 19:25:12 +08003147 if (!cpu_has_vmx_apicv())
3148 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08003149
Yang Zhang01e439b2013-04-11 19:25:12 +08003150 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08003151 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003152 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08003153 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003154 kvm_x86_ops->deliver_posted_interrupt = NULL;
3155 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
3156 }
Yang Zhang83d4c282013-01-25 10:18:49 +08003157
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003158 if (nested)
3159 nested_vmx_setup_ctls_msrs();
3160
Avi Kivity6aa8b732006-12-10 02:21:36 -08003161 return alloc_kvm_area();
3162}
3163
3164static __exit void hardware_unsetup(void)
3165{
3166 free_kvm_area();
3167}
3168
Gleb Natapov14168782013-01-21 15:36:49 +02003169static bool emulation_required(struct kvm_vcpu *vcpu)
3170{
3171 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3172}
3173
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003174static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003175 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003176{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003177 if (!emulate_invalid_guest_state) {
3178 /*
3179 * CS and SS RPL should be equal during guest entry according
3180 * to VMX spec, but in reality it is not always so. Since vcpu
3181 * is in the middle of the transition from real mode to
3182 * protected mode it is safe to assume that RPL 0 is a good
3183 * default value.
3184 */
3185 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3186 save->selector &= ~SELECTOR_RPL_MASK;
3187 save->dpl = save->selector & SELECTOR_RPL_MASK;
3188 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003189 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003190 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003191}
3192
3193static void enter_pmode(struct kvm_vcpu *vcpu)
3194{
3195 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003196 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003197
Gleb Natapovd99e4152012-12-20 16:57:45 +02003198 /*
3199 * Update real mode segment cache. It may be not up-to-date if sement
3200 * register was written while vcpu was in a guest mode.
3201 */
3202 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3203 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3204 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3205 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3206 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3207 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3208
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003209 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210
Avi Kivity2fb92db2011-04-27 19:42:18 +03003211 vmx_segment_cache_clear(vmx);
3212
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003213 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003214
3215 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003216 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3217 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003218 vmcs_writel(GUEST_RFLAGS, flags);
3219
Rusty Russell66aee912007-07-17 23:34:16 +10003220 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3221 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003222
3223 update_exception_bitmap(vcpu);
3224
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003225 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3226 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3227 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3228 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3229 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3230 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231}
3232
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003233static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003234{
Mathias Krause772e0312012-08-30 01:30:19 +02003235 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003236 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237
Gleb Natapovd99e4152012-12-20 16:57:45 +02003238 var.dpl = 0x3;
3239 if (seg == VCPU_SREG_CS)
3240 var.type = 0x3;
3241
3242 if (!emulate_invalid_guest_state) {
3243 var.selector = var.base >> 4;
3244 var.base = var.base & 0xffff0;
3245 var.limit = 0xffff;
3246 var.g = 0;
3247 var.db = 0;
3248 var.present = 1;
3249 var.s = 1;
3250 var.l = 0;
3251 var.unusable = 0;
3252 var.type = 0x3;
3253 var.avl = 0;
3254 if (save->base & 0xf)
3255 printk_once(KERN_WARNING "kvm: segment base is not "
3256 "paragraph aligned when entering "
3257 "protected mode (seg=%d)", seg);
3258 }
3259
3260 vmcs_write16(sf->selector, var.selector);
3261 vmcs_write32(sf->base, var.base);
3262 vmcs_write32(sf->limit, var.limit);
3263 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003264}
3265
3266static void enter_rmode(struct kvm_vcpu *vcpu)
3267{
3268 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003269 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003270
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003271 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3272 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3273 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3274 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3275 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003276 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3277 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003278
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003279 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003280
Gleb Natapov776e58e2011-03-13 12:34:27 +02003281 /*
3282 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003283 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003284 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003285 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003286 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3287 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003288
Avi Kivity2fb92db2011-04-27 19:42:18 +03003289 vmx_segment_cache_clear(vmx);
3290
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003291 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003292 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3294
3295 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003296 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003298 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003299
3300 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003301 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003302 update_exception_bitmap(vcpu);
3303
Gleb Natapovd99e4152012-12-20 16:57:45 +02003304 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3305 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3306 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3307 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3308 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3309 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003310
Eddie Dong8668a3c2007-10-10 14:26:45 +08003311 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312}
3313
Amit Shah401d10d2009-02-20 22:53:37 +05303314static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3315{
3316 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003317 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3318
3319 if (!msr)
3320 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303321
Avi Kivity44ea2b12009-09-06 15:55:37 +03003322 /*
3323 * Force kernel_gs_base reloading before EFER changes, as control
3324 * of this msr depends on is_long_mode().
3325 */
3326 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003327 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303328 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003329 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303330 msr->data = efer;
3331 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003332 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303333
3334 msr->data = efer & ~EFER_LME;
3335 }
3336 setup_msrs(vmx);
3337}
3338
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003339#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003340
3341static void enter_lmode(struct kvm_vcpu *vcpu)
3342{
3343 u32 guest_tr_ar;
3344
Avi Kivity2fb92db2011-04-27 19:42:18 +03003345 vmx_segment_cache_clear(to_vmx(vcpu));
3346
Avi Kivity6aa8b732006-12-10 02:21:36 -08003347 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3348 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003349 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3350 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003351 vmcs_write32(GUEST_TR_AR_BYTES,
3352 (guest_tr_ar & ~AR_TYPE_MASK)
3353 | AR_TYPE_BUSY_64_TSS);
3354 }
Avi Kivityda38f432010-07-06 11:30:49 +03003355 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003356}
3357
3358static void exit_lmode(struct kvm_vcpu *vcpu)
3359{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003360 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003361 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003362}
3363
3364#endif
3365
Sheng Yang2384d2b2008-01-17 15:14:33 +08003366static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3367{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003368 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003369 if (enable_ept) {
3370 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3371 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003372 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003373 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003374}
3375
Avi Kivitye8467fd2009-12-29 18:43:06 +02003376static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3377{
3378 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3379
3380 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3381 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3382}
3383
Avi Kivityaff48ba2010-12-05 18:56:11 +02003384static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3385{
3386 if (enable_ept && is_paging(vcpu))
3387 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3388 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3389}
3390
Anthony Liguori25c4c272007-04-27 09:29:21 +03003391static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003392{
Avi Kivityfc78f512009-12-07 12:16:48 +02003393 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3394
3395 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3396 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003397}
3398
Sheng Yang14394422008-04-28 12:24:45 +08003399static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3400{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003401 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3402
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003403 if (!test_bit(VCPU_EXREG_PDPTR,
3404 (unsigned long *)&vcpu->arch.regs_dirty))
3405 return;
3406
Sheng Yang14394422008-04-28 12:24:45 +08003407 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003408 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3409 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3410 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3411 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003412 }
3413}
3414
Avi Kivity8f5d5492009-05-31 18:41:29 +03003415static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3416{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003417 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3418
Avi Kivity8f5d5492009-05-31 18:41:29 +03003419 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003420 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3421 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3422 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3423 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003424 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003425
3426 __set_bit(VCPU_EXREG_PDPTR,
3427 (unsigned long *)&vcpu->arch.regs_avail);
3428 __set_bit(VCPU_EXREG_PDPTR,
3429 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003430}
3431
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003432static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003433
3434static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3435 unsigned long cr0,
3436 struct kvm_vcpu *vcpu)
3437{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003438 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3439 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003440 if (!(cr0 & X86_CR0_PG)) {
3441 /* From paging/starting to nonpaging */
3442 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003443 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003444 (CPU_BASED_CR3_LOAD_EXITING |
3445 CPU_BASED_CR3_STORE_EXITING));
3446 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003447 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003448 } else if (!is_paging(vcpu)) {
3449 /* From nonpaging to paging */
3450 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003451 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003452 ~(CPU_BASED_CR3_LOAD_EXITING |
3453 CPU_BASED_CR3_STORE_EXITING));
3454 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003455 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003456 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003457
3458 if (!(cr0 & X86_CR0_WP))
3459 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003460}
3461
Avi Kivity6aa8b732006-12-10 02:21:36 -08003462static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3463{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003464 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003465 unsigned long hw_cr0;
3466
Gleb Natapov50378782013-02-04 16:00:28 +02003467 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003468 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003469 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003470 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003471 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003472
Gleb Natapov218e7632013-01-21 15:36:45 +02003473 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3474 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003475
Gleb Natapov218e7632013-01-21 15:36:45 +02003476 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3477 enter_rmode(vcpu);
3478 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003479
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003480#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003481 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003482 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003483 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003484 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003485 exit_lmode(vcpu);
3486 }
3487#endif
3488
Avi Kivity089d0342009-03-23 18:26:32 +02003489 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003490 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3491
Avi Kivity02daab22009-12-30 12:40:26 +02003492 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003493 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003494
Avi Kivity6aa8b732006-12-10 02:21:36 -08003495 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003496 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003497 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003498
3499 /* depends on vcpu->arch.cr0 to be set to a new value */
3500 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003501}
3502
Sheng Yang14394422008-04-28 12:24:45 +08003503static u64 construct_eptp(unsigned long root_hpa)
3504{
3505 u64 eptp;
3506
3507 /* TODO write the value reading from MSR */
3508 eptp = VMX_EPT_DEFAULT_MT |
3509 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003510 if (enable_ept_ad_bits)
3511 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003512 eptp |= (root_hpa & PAGE_MASK);
3513
3514 return eptp;
3515}
3516
Avi Kivity6aa8b732006-12-10 02:21:36 -08003517static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3518{
Sheng Yang14394422008-04-28 12:24:45 +08003519 unsigned long guest_cr3;
3520 u64 eptp;
3521
3522 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003523 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003524 eptp = construct_eptp(cr3);
3525 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003526 if (is_paging(vcpu) || is_guest_mode(vcpu))
3527 guest_cr3 = kvm_read_cr3(vcpu);
3528 else
3529 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003530 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003531 }
3532
Sheng Yang2384d2b2008-01-17 15:14:33 +08003533 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003534 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003535}
3536
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003537static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003538{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003539 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003540 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3541
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003542 if (cr4 & X86_CR4_VMXE) {
3543 /*
3544 * To use VMXON (and later other VMX instructions), a guest
3545 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3546 * So basically the check on whether to allow nested VMX
3547 * is here.
3548 */
3549 if (!nested_vmx_allowed(vcpu))
3550 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003551 }
3552 if (to_vmx(vcpu)->nested.vmxon &&
3553 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003554 return 1;
3555
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003556 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003557 if (enable_ept) {
3558 if (!is_paging(vcpu)) {
3559 hw_cr4 &= ~X86_CR4_PAE;
3560 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003561 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003562 * SMEP/SMAP is disabled if CPU is in non-paging mode
3563 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003564 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003565 * To emulate this behavior, SMEP/SMAP needs to be
3566 * manually disabled when guest switches to non-paging
3567 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003568 */
Feng Wue1e746b2014-04-01 17:46:35 +08003569 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003570 } else if (!(cr4 & X86_CR4_PAE)) {
3571 hw_cr4 &= ~X86_CR4_PAE;
3572 }
3573 }
Sheng Yang14394422008-04-28 12:24:45 +08003574
3575 vmcs_writel(CR4_READ_SHADOW, cr4);
3576 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003577 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003578}
3579
Avi Kivity6aa8b732006-12-10 02:21:36 -08003580static void vmx_get_segment(struct kvm_vcpu *vcpu,
3581 struct kvm_segment *var, int seg)
3582{
Avi Kivitya9179492011-01-03 14:28:52 +02003583 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003584 u32 ar;
3585
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003586 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003587 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003588 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003589 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003590 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003591 var->base = vmx_read_guest_seg_base(vmx, seg);
3592 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3593 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003594 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003595 var->base = vmx_read_guest_seg_base(vmx, seg);
3596 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3597 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3598 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003599 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003600 var->type = ar & 15;
3601 var->s = (ar >> 4) & 1;
3602 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003603 /*
3604 * Some userspaces do not preserve unusable property. Since usable
3605 * segment has to be present according to VMX spec we can use present
3606 * property to amend userspace bug by making unusable segment always
3607 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3608 * segment as unusable.
3609 */
3610 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003611 var->avl = (ar >> 12) & 1;
3612 var->l = (ar >> 13) & 1;
3613 var->db = (ar >> 14) & 1;
3614 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003615}
3616
Avi Kivitya9179492011-01-03 14:28:52 +02003617static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3618{
Avi Kivitya9179492011-01-03 14:28:52 +02003619 struct kvm_segment s;
3620
3621 if (to_vmx(vcpu)->rmode.vm86_active) {
3622 vmx_get_segment(vcpu, &s, seg);
3623 return s.base;
3624 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003625 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003626}
3627
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003628static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003629{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003630 struct vcpu_vmx *vmx = to_vmx(vcpu);
3631
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003632 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003633 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003634 else {
3635 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
3636 return AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003637 }
Avi Kivity69c73022011-03-07 15:26:44 +02003638}
3639
Avi Kivity653e3102007-05-07 10:55:37 +03003640static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003641{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003642 u32 ar;
3643
Avi Kivityf0495f92012-06-07 17:06:10 +03003644 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003645 ar = 1 << 16;
3646 else {
3647 ar = var->type & 15;
3648 ar |= (var->s & 1) << 4;
3649 ar |= (var->dpl & 3) << 5;
3650 ar |= (var->present & 1) << 7;
3651 ar |= (var->avl & 1) << 12;
3652 ar |= (var->l & 1) << 13;
3653 ar |= (var->db & 1) << 14;
3654 ar |= (var->g & 1) << 15;
3655 }
Avi Kivity653e3102007-05-07 10:55:37 +03003656
3657 return ar;
3658}
3659
3660static void vmx_set_segment(struct kvm_vcpu *vcpu,
3661 struct kvm_segment *var, int seg)
3662{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003663 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003664 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003665
Avi Kivity2fb92db2011-04-27 19:42:18 +03003666 vmx_segment_cache_clear(vmx);
3667
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003668 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3669 vmx->rmode.segs[seg] = *var;
3670 if (seg == VCPU_SREG_TR)
3671 vmcs_write16(sf->selector, var->selector);
3672 else if (var->s)
3673 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003674 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003675 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003676
Avi Kivity653e3102007-05-07 10:55:37 +03003677 vmcs_writel(sf->base, var->base);
3678 vmcs_write32(sf->limit, var->limit);
3679 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003680
3681 /*
3682 * Fix the "Accessed" bit in AR field of segment registers for older
3683 * qemu binaries.
3684 * IA32 arch specifies that at the time of processor reset the
3685 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003686 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003687 * state vmexit when "unrestricted guest" mode is turned on.
3688 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3689 * tree. Newer qemu binaries with that qemu fix would not need this
3690 * kvm hack.
3691 */
3692 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003693 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003694
Gleb Natapovf924d662012-12-12 19:10:55 +02003695 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003696
3697out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003698 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003699}
3700
Avi Kivity6aa8b732006-12-10 02:21:36 -08003701static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3702{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003703 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003704
3705 *db = (ar >> 14) & 1;
3706 *l = (ar >> 13) & 1;
3707}
3708
Gleb Natapov89a27f42010-02-16 10:51:48 +02003709static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003710{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003711 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3712 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003713}
3714
Gleb Natapov89a27f42010-02-16 10:51:48 +02003715static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003716{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003717 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3718 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003719}
3720
Gleb Natapov89a27f42010-02-16 10:51:48 +02003721static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003722{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003723 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3724 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003725}
3726
Gleb Natapov89a27f42010-02-16 10:51:48 +02003727static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003728{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003729 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3730 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731}
3732
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003733static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3734{
3735 struct kvm_segment var;
3736 u32 ar;
3737
3738 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003739 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003740 if (seg == VCPU_SREG_CS)
3741 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003742 ar = vmx_segment_access_rights(&var);
3743
3744 if (var.base != (var.selector << 4))
3745 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003746 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003747 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003748 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003749 return false;
3750
3751 return true;
3752}
3753
3754static bool code_segment_valid(struct kvm_vcpu *vcpu)
3755{
3756 struct kvm_segment cs;
3757 unsigned int cs_rpl;
3758
3759 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3760 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3761
Avi Kivity1872a3f2009-01-04 23:26:52 +02003762 if (cs.unusable)
3763 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003764 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3765 return false;
3766 if (!cs.s)
3767 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003768 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003769 if (cs.dpl > cs_rpl)
3770 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003771 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003772 if (cs.dpl != cs_rpl)
3773 return false;
3774 }
3775 if (!cs.present)
3776 return false;
3777
3778 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3779 return true;
3780}
3781
3782static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3783{
3784 struct kvm_segment ss;
3785 unsigned int ss_rpl;
3786
3787 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3788 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3789
Avi Kivity1872a3f2009-01-04 23:26:52 +02003790 if (ss.unusable)
3791 return true;
3792 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003793 return false;
3794 if (!ss.s)
3795 return false;
3796 if (ss.dpl != ss_rpl) /* DPL != RPL */
3797 return false;
3798 if (!ss.present)
3799 return false;
3800
3801 return true;
3802}
3803
3804static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3805{
3806 struct kvm_segment var;
3807 unsigned int rpl;
3808
3809 vmx_get_segment(vcpu, &var, seg);
3810 rpl = var.selector & SELECTOR_RPL_MASK;
3811
Avi Kivity1872a3f2009-01-04 23:26:52 +02003812 if (var.unusable)
3813 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003814 if (!var.s)
3815 return false;
3816 if (!var.present)
3817 return false;
3818 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3819 if (var.dpl < rpl) /* DPL < RPL */
3820 return false;
3821 }
3822
3823 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3824 * rights flags
3825 */
3826 return true;
3827}
3828
3829static bool tr_valid(struct kvm_vcpu *vcpu)
3830{
3831 struct kvm_segment tr;
3832
3833 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3834
Avi Kivity1872a3f2009-01-04 23:26:52 +02003835 if (tr.unusable)
3836 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003837 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3838 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003839 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003840 return false;
3841 if (!tr.present)
3842 return false;
3843
3844 return true;
3845}
3846
3847static bool ldtr_valid(struct kvm_vcpu *vcpu)
3848{
3849 struct kvm_segment ldtr;
3850
3851 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3852
Avi Kivity1872a3f2009-01-04 23:26:52 +02003853 if (ldtr.unusable)
3854 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003855 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3856 return false;
3857 if (ldtr.type != 2)
3858 return false;
3859 if (!ldtr.present)
3860 return false;
3861
3862 return true;
3863}
3864
3865static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3866{
3867 struct kvm_segment cs, ss;
3868
3869 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3870 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3871
3872 return ((cs.selector & SELECTOR_RPL_MASK) ==
3873 (ss.selector & SELECTOR_RPL_MASK));
3874}
3875
3876/*
3877 * Check if guest state is valid. Returns true if valid, false if
3878 * not.
3879 * We assume that registers are always usable
3880 */
3881static bool guest_state_valid(struct kvm_vcpu *vcpu)
3882{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003883 if (enable_unrestricted_guest)
3884 return true;
3885
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003886 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003887 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003888 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3889 return false;
3890 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3891 return false;
3892 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3893 return false;
3894 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3895 return false;
3896 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3897 return false;
3898 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3899 return false;
3900 } else {
3901 /* protected mode guest state checks */
3902 if (!cs_ss_rpl_check(vcpu))
3903 return false;
3904 if (!code_segment_valid(vcpu))
3905 return false;
3906 if (!stack_segment_valid(vcpu))
3907 return false;
3908 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3909 return false;
3910 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3911 return false;
3912 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3913 return false;
3914 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3915 return false;
3916 if (!tr_valid(vcpu))
3917 return false;
3918 if (!ldtr_valid(vcpu))
3919 return false;
3920 }
3921 /* TODO:
3922 * - Add checks on RIP
3923 * - Add checks on RFLAGS
3924 */
3925
3926 return true;
3927}
3928
Mike Dayd77c26f2007-10-08 09:02:08 -04003929static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003930{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003931 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003932 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003933 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003934
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003935 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003936 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003937 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3938 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003939 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003940 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003941 r = kvm_write_guest_page(kvm, fn++, &data,
3942 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003943 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003944 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003945 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3946 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003947 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003948 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3949 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003950 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003951 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003952 r = kvm_write_guest_page(kvm, fn, &data,
3953 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3954 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003955out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003956 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003957 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003958}
3959
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003960static int init_rmode_identity_map(struct kvm *kvm)
3961{
Tang Chenf51770e2014-09-16 18:41:59 +08003962 int i, idx, r = 0;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003963 pfn_t identity_map_pfn;
3964 u32 tmp;
3965
Avi Kivity089d0342009-03-23 18:26:32 +02003966 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08003967 return 0;
Tang Chena255d472014-09-16 18:41:58 +08003968
3969 /* Protect kvm->arch.ept_identity_pagetable_done. */
3970 mutex_lock(&kvm->slots_lock);
3971
Tang Chenf51770e2014-09-16 18:41:59 +08003972 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003973 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003974
Sheng Yangb927a3c2009-07-21 10:42:48 +08003975 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003976
3977 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003978 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003979 goto out2;
3980
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003981 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003982 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3983 if (r < 0)
3984 goto out;
3985 /* Set up identity-mapping pagetable for EPT in real mode */
3986 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3987 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3988 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3989 r = kvm_write_guest_page(kvm, identity_map_pfn,
3990 &tmp, i * sizeof(tmp), sizeof(tmp));
3991 if (r < 0)
3992 goto out;
3993 }
3994 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003995
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003996out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003997 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003998
3999out2:
4000 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004001 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004002}
4003
Avi Kivity6aa8b732006-12-10 02:21:36 -08004004static void seg_setup(int seg)
4005{
Mathias Krause772e0312012-08-30 01:30:19 +02004006 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004007 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004008
4009 vmcs_write16(sf->selector, 0);
4010 vmcs_writel(sf->base, 0);
4011 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004012 ar = 0x93;
4013 if (seg == VCPU_SREG_CS)
4014 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004015
4016 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004017}
4018
Sheng Yangf78e0e22007-10-29 09:40:42 +08004019static int alloc_apic_access_page(struct kvm *kvm)
4020{
Xiao Guangrong44841412012-09-07 14:14:20 +08004021 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004022 struct kvm_userspace_memory_region kvm_userspace_mem;
4023 int r = 0;
4024
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004025 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004026 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004027 goto out;
4028 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
4029 kvm_userspace_mem.flags = 0;
Tang Chen73a6d942014-09-11 13:38:00 +08004030 kvm_userspace_mem.guest_phys_addr = APIC_DEFAULT_PHYS_BASE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004031 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004032 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004033 if (r)
4034 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004035
Tang Chen73a6d942014-09-11 13:38:00 +08004036 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004037 if (is_error_page(page)) {
4038 r = -EFAULT;
4039 goto out;
4040 }
4041
4042 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004043out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004044 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004045 return r;
4046}
4047
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004048static int alloc_identity_pagetable(struct kvm *kvm)
4049{
Tang Chena255d472014-09-16 18:41:58 +08004050 /* Called with kvm->slots_lock held. */
4051
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004052 struct kvm_userspace_memory_region kvm_userspace_mem;
4053 int r = 0;
4054
Tang Chena255d472014-09-16 18:41:58 +08004055 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4056
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004057 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
4058 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004059 kvm_userspace_mem.guest_phys_addr =
4060 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004061 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004062 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004063
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004064 return r;
4065}
4066
Sheng Yang2384d2b2008-01-17 15:14:33 +08004067static void allocate_vpid(struct vcpu_vmx *vmx)
4068{
4069 int vpid;
4070
4071 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004072 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004073 return;
4074 spin_lock(&vmx_vpid_lock);
4075 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4076 if (vpid < VMX_NR_VPIDS) {
4077 vmx->vpid = vpid;
4078 __set_bit(vpid, vmx_vpid_bitmap);
4079 }
4080 spin_unlock(&vmx_vpid_lock);
4081}
4082
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004083static void free_vpid(struct vcpu_vmx *vmx)
4084{
4085 if (!enable_vpid)
4086 return;
4087 spin_lock(&vmx_vpid_lock);
4088 if (vmx->vpid != 0)
4089 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4090 spin_unlock(&vmx_vpid_lock);
4091}
4092
Yang Zhang8d146952013-01-25 10:18:50 +08004093#define MSR_TYPE_R 1
4094#define MSR_TYPE_W 2
4095static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4096 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004097{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004098 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004099
4100 if (!cpu_has_vmx_msr_bitmap())
4101 return;
4102
4103 /*
4104 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4105 * have the write-low and read-high bitmap offsets the wrong way round.
4106 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4107 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004108 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004109 if (type & MSR_TYPE_R)
4110 /* read-low */
4111 __clear_bit(msr, msr_bitmap + 0x000 / f);
4112
4113 if (type & MSR_TYPE_W)
4114 /* write-low */
4115 __clear_bit(msr, msr_bitmap + 0x800 / f);
4116
Sheng Yang25c5f222008-03-28 13:18:56 +08004117 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4118 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004119 if (type & MSR_TYPE_R)
4120 /* read-high */
4121 __clear_bit(msr, msr_bitmap + 0x400 / f);
4122
4123 if (type & MSR_TYPE_W)
4124 /* write-high */
4125 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4126
4127 }
4128}
4129
4130static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4131 u32 msr, int type)
4132{
4133 int f = sizeof(unsigned long);
4134
4135 if (!cpu_has_vmx_msr_bitmap())
4136 return;
4137
4138 /*
4139 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4140 * have the write-low and read-high bitmap offsets the wrong way round.
4141 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4142 */
4143 if (msr <= 0x1fff) {
4144 if (type & MSR_TYPE_R)
4145 /* read-low */
4146 __set_bit(msr, msr_bitmap + 0x000 / f);
4147
4148 if (type & MSR_TYPE_W)
4149 /* write-low */
4150 __set_bit(msr, msr_bitmap + 0x800 / f);
4151
4152 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4153 msr &= 0x1fff;
4154 if (type & MSR_TYPE_R)
4155 /* read-high */
4156 __set_bit(msr, msr_bitmap + 0x400 / f);
4157
4158 if (type & MSR_TYPE_W)
4159 /* write-high */
4160 __set_bit(msr, msr_bitmap + 0xc00 / f);
4161
Sheng Yang25c5f222008-03-28 13:18:56 +08004162 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004163}
4164
Avi Kivity58972972009-02-24 22:26:47 +02004165static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4166{
4167 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004168 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4169 msr, MSR_TYPE_R | MSR_TYPE_W);
4170 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4171 msr, MSR_TYPE_R | MSR_TYPE_W);
4172}
4173
4174static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4175{
4176 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4177 msr, MSR_TYPE_R);
4178 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4179 msr, MSR_TYPE_R);
4180}
4181
4182static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4183{
4184 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4185 msr, MSR_TYPE_R);
4186 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4187 msr, MSR_TYPE_R);
4188}
4189
4190static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4191{
4192 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4193 msr, MSR_TYPE_W);
4194 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4195 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004196}
4197
Yang Zhang01e439b2013-04-11 19:25:12 +08004198static int vmx_vm_has_apicv(struct kvm *kvm)
4199{
4200 return enable_apicv && irqchip_in_kernel(kvm);
4201}
4202
Avi Kivity6aa8b732006-12-10 02:21:36 -08004203/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004204 * Send interrupt to vcpu via posted interrupt way.
4205 * 1. If target vcpu is running(non-root mode), send posted interrupt
4206 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4207 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4208 * interrupt from PIR in next vmentry.
4209 */
4210static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4211{
4212 struct vcpu_vmx *vmx = to_vmx(vcpu);
4213 int r;
4214
4215 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4216 return;
4217
4218 r = pi_test_and_set_on(&vmx->pi_desc);
4219 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004220#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004221 if (!r && (vcpu->mode == IN_GUEST_MODE))
4222 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4223 POSTED_INTR_VECTOR);
4224 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004225#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004226 kvm_vcpu_kick(vcpu);
4227}
4228
4229static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4230{
4231 struct vcpu_vmx *vmx = to_vmx(vcpu);
4232
4233 if (!pi_test_and_clear_on(&vmx->pi_desc))
4234 return;
4235
4236 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4237}
4238
4239static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4240{
4241 return;
4242}
4243
Avi Kivity6aa8b732006-12-10 02:21:36 -08004244/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004245 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4246 * will not change in the lifetime of the guest.
4247 * Note that host-state that does change is set elsewhere. E.g., host-state
4248 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4249 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004250static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004251{
4252 u32 low32, high32;
4253 unsigned long tmpl;
4254 struct desc_ptr dt;
4255
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004256 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004257 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4258 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4259
4260 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004261#ifdef CONFIG_X86_64
4262 /*
4263 * Load null selectors, so we can avoid reloading them in
4264 * __vmx_load_host_state(), in case userspace uses the null selectors
4265 * too (the expected case).
4266 */
4267 vmcs_write16(HOST_DS_SELECTOR, 0);
4268 vmcs_write16(HOST_ES_SELECTOR, 0);
4269#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004270 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4271 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004272#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004273 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4274 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4275
4276 native_store_idt(&dt);
4277 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004278 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004279
Avi Kivity83287ea422012-09-16 15:10:57 +03004280 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004281
4282 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4283 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4284 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4285 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4286
4287 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4288 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4289 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4290 }
4291}
4292
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004293static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4294{
4295 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4296 if (enable_ept)
4297 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004298 if (is_guest_mode(&vmx->vcpu))
4299 vmx->vcpu.arch.cr4_guest_owned_bits &=
4300 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004301 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4302}
4303
Yang Zhang01e439b2013-04-11 19:25:12 +08004304static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4305{
4306 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4307
4308 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4309 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4310 return pin_based_exec_ctrl;
4311}
4312
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004313static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4314{
4315 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004316
4317 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4318 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4319
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004320 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4321 exec_control &= ~CPU_BASED_TPR_SHADOW;
4322#ifdef CONFIG_X86_64
4323 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4324 CPU_BASED_CR8_LOAD_EXITING;
4325#endif
4326 }
4327 if (!enable_ept)
4328 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4329 CPU_BASED_CR3_LOAD_EXITING |
4330 CPU_BASED_INVLPG_EXITING;
4331 return exec_control;
4332}
4333
4334static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4335{
4336 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4337 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4338 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4339 if (vmx->vpid == 0)
4340 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4341 if (!enable_ept) {
4342 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4343 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004344 /* Enable INVPCID for non-ept guests may cause performance regression. */
4345 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004346 }
4347 if (!enable_unrestricted_guest)
4348 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4349 if (!ple_gap)
4350 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004351 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4352 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4353 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004354 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004355 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4356 (handle_vmptrld).
4357 We can NOT enable shadow_vmcs here because we don't have yet
4358 a current VMCS12
4359 */
4360 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004361 return exec_control;
4362}
4363
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004364static void ept_set_mmio_spte_mask(void)
4365{
4366 /*
4367 * EPT Misconfigurations can be generated if the value of bits 2:0
4368 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004369 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004370 * spte.
4371 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004372 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004373}
4374
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004375/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004376 * Sets up the vmcs for emulated real mode.
4377 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004378static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004379{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004380#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004381 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004382#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004383 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004384
Avi Kivity6aa8b732006-12-10 02:21:36 -08004385 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004386 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4387 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388
Abel Gordon4607c2d2013-04-18 14:35:55 +03004389 if (enable_shadow_vmcs) {
4390 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4391 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4392 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004393 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004394 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004395
Avi Kivity6aa8b732006-12-10 02:21:36 -08004396 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4397
Avi Kivity6aa8b732006-12-10 02:21:36 -08004398 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004399 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004400
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004401 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004402
Sheng Yang83ff3b92007-11-21 14:33:25 +08004403 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004404 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4405 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004406 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004407
Yang Zhang01e439b2013-04-11 19:25:12 +08004408 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004409 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4410 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4411 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4412 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4413
4414 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004415
4416 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4417 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004418 }
4419
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004420 if (ple_gap) {
4421 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004422 vmx->ple_window = ple_window;
4423 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004424 }
4425
Xiao Guangrongc3707952011-07-12 03:28:04 +08004426 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4427 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004428 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4429
Avi Kivity9581d442010-10-19 16:46:55 +02004430 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4431 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004432 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004433#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004434 rdmsrl(MSR_FS_BASE, a);
4435 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4436 rdmsrl(MSR_GS_BASE, a);
4437 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4438#else
4439 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4440 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4441#endif
4442
Eddie Dong2cc51562007-05-21 07:28:09 +03004443 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4444 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004445 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004446 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004447 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004448
Sheng Yang468d4722008-10-09 16:01:55 +08004449 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004450 u32 msr_low, msr_high;
4451 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004452 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4453 host_pat = msr_low | ((u64) msr_high << 32);
4454 /* Write the default value follow host pat */
4455 vmcs_write64(GUEST_IA32_PAT, host_pat);
4456 /* Keep arch.pat sync with GUEST_IA32_PAT */
4457 vmx->vcpu.arch.pat = host_pat;
4458 }
4459
Paolo Bonzini03916db2014-07-24 14:21:57 +02004460 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004461 u32 index = vmx_msr_index[i];
4462 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004463 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004464
4465 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4466 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004467 if (wrmsr_safe(index, data_low, data_high) < 0)
4468 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004469 vmx->guest_msrs[j].index = i;
4470 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004471 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004472 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004473 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004474
Gleb Natapov2961e8762013-11-25 15:37:13 +02004475
4476 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004477
4478 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004479 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004480
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004481 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004482 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004483
4484 return 0;
4485}
4486
Jan Kiszka57f252f2013-03-12 10:20:24 +01004487static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004488{
4489 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004490 struct msr_data apic_base_msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004491
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004492 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004493
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004494 vmx->soft_vnmi_blocked = 0;
4495
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004496 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004497 kvm_set_cr8(&vmx->vcpu, 0);
Tang Chen73a6d942014-09-11 13:38:00 +08004498 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004499 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Jan Kiszka58cb6282014-01-24 16:48:44 +01004500 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4501 apic_base_msr.host_initiated = true;
4502 kvm_set_apic_base(&vmx->vcpu, &apic_base_msr);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004503
Avi Kivity2fb92db2011-04-27 19:42:18 +03004504 vmx_segment_cache_clear(vmx);
4505
Avi Kivity5706be02008-08-20 15:07:31 +03004506 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004507 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004508 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004509
4510 seg_setup(VCPU_SREG_DS);
4511 seg_setup(VCPU_SREG_ES);
4512 seg_setup(VCPU_SREG_FS);
4513 seg_setup(VCPU_SREG_GS);
4514 seg_setup(VCPU_SREG_SS);
4515
4516 vmcs_write16(GUEST_TR_SELECTOR, 0);
4517 vmcs_writel(GUEST_TR_BASE, 0);
4518 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4519 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4520
4521 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4522 vmcs_writel(GUEST_LDTR_BASE, 0);
4523 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4524 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4525
4526 vmcs_write32(GUEST_SYSENTER_CS, 0);
4527 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4528 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4529
4530 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004531 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004532
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004533 vmcs_writel(GUEST_GDTR_BASE, 0);
4534 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4535
4536 vmcs_writel(GUEST_IDTR_BASE, 0);
4537 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4538
Anthony Liguori443381a2010-12-06 10:53:38 -06004539 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004540 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4541 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4542
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004543 /* Special registers */
4544 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4545
4546 setup_msrs(vmx);
4547
Avi Kivity6aa8b732006-12-10 02:21:36 -08004548 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4549
Sheng Yangf78e0e22007-10-29 09:40:42 +08004550 if (cpu_has_vmx_tpr_shadow()) {
4551 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4552 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4553 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004554 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004555 vmcs_write32(TPR_THRESHOLD, 0);
4556 }
4557
4558 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4559 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004560 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004561
Yang Zhang01e439b2013-04-11 19:25:12 +08004562 if (vmx_vm_has_apicv(vcpu->kvm))
4563 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4564
Sheng Yang2384d2b2008-01-17 15:14:33 +08004565 if (vmx->vpid != 0)
4566 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4567
Eduardo Habkostfa400522009-10-24 02:49:58 -02004568 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004569 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004570 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004571 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004572 vmx_fpu_activate(&vmx->vcpu);
4573 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004574
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004575 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004576}
4577
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004578/*
4579 * In nested virtualization, check if L1 asked to exit on external interrupts.
4580 * For most existing hypervisors, this will always return true.
4581 */
4582static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4583{
4584 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4585 PIN_BASED_EXT_INTR_MASK;
4586}
4587
Bandan Das77b0f5d2014-04-19 18:17:45 -04004588/*
4589 * In nested virtualization, check if L1 has set
4590 * VM_EXIT_ACK_INTR_ON_EXIT
4591 */
4592static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4593{
4594 return get_vmcs12(vcpu)->vm_exit_controls &
4595 VM_EXIT_ACK_INTR_ON_EXIT;
4596}
4597
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004598static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4599{
4600 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4601 PIN_BASED_NMI_EXITING;
4602}
4603
Jan Kiszkac9a79532014-03-07 20:03:15 +01004604static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004605{
4606 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004607
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004608 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4609 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4610 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4611}
4612
Jan Kiszkac9a79532014-03-07 20:03:15 +01004613static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004614{
4615 u32 cpu_based_vm_exec_control;
4616
Jan Kiszkac9a79532014-03-07 20:03:15 +01004617 if (!cpu_has_virtual_nmis() ||
4618 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4619 enable_irq_window(vcpu);
4620 return;
4621 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004622
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004623 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4624 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4625 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4626}
4627
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004628static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004629{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004630 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004631 uint32_t intr;
4632 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004633
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004634 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004635
Avi Kivityfa89a812008-09-01 15:57:51 +03004636 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004637 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004638 int inc_eip = 0;
4639 if (vcpu->arch.interrupt.soft)
4640 inc_eip = vcpu->arch.event_exit_inst_len;
4641 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004642 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004643 return;
4644 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004645 intr = irq | INTR_INFO_VALID_MASK;
4646 if (vcpu->arch.interrupt.soft) {
4647 intr |= INTR_TYPE_SOFT_INTR;
4648 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4649 vmx->vcpu.arch.event_exit_inst_len);
4650 } else
4651 intr |= INTR_TYPE_EXT_INTR;
4652 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004653}
4654
Sheng Yangf08864b2008-05-15 18:23:25 +08004655static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4656{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004657 struct vcpu_vmx *vmx = to_vmx(vcpu);
4658
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004659 if (is_guest_mode(vcpu))
4660 return;
4661
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004662 if (!cpu_has_virtual_nmis()) {
4663 /*
4664 * Tracking the NMI-blocked state in software is built upon
4665 * finding the next open IRQ window. This, in turn, depends on
4666 * well-behaving guests: They have to keep IRQs disabled at
4667 * least as long as the NMI handler runs. Otherwise we may
4668 * cause NMI nesting, maybe breaking the guest. But as this is
4669 * highly unlikely, we can live with the residual risk.
4670 */
4671 vmx->soft_vnmi_blocked = 1;
4672 vmx->vnmi_blocked_time = 0;
4673 }
4674
Jan Kiszka487b3912008-09-26 09:30:56 +02004675 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004676 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004677 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004678 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004679 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004680 return;
4681 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004682 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4683 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004684}
4685
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004686static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4687{
4688 if (!cpu_has_virtual_nmis())
4689 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004690 if (to_vmx(vcpu)->nmi_known_unmasked)
4691 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004692 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004693}
4694
4695static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4696{
4697 struct vcpu_vmx *vmx = to_vmx(vcpu);
4698
4699 if (!cpu_has_virtual_nmis()) {
4700 if (vmx->soft_vnmi_blocked != masked) {
4701 vmx->soft_vnmi_blocked = masked;
4702 vmx->vnmi_blocked_time = 0;
4703 }
4704 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004705 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004706 if (masked)
4707 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4708 GUEST_INTR_STATE_NMI);
4709 else
4710 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4711 GUEST_INTR_STATE_NMI);
4712 }
4713}
4714
Jan Kiszka2505dc92013-04-14 12:12:47 +02004715static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4716{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004717 if (to_vmx(vcpu)->nested.nested_run_pending)
4718 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004719
Jan Kiszka2505dc92013-04-14 12:12:47 +02004720 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4721 return 0;
4722
4723 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4724 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4725 | GUEST_INTR_STATE_NMI));
4726}
4727
Gleb Natapov78646122009-03-23 12:12:11 +02004728static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4729{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004730 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4731 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004732 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4733 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004734}
4735
Izik Eiduscbc94022007-10-25 00:29:55 +02004736static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4737{
4738 int ret;
4739 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004740 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004741 .guest_phys_addr = addr,
4742 .memory_size = PAGE_SIZE * 3,
4743 .flags = 0,
4744 };
4745
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004746 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004747 if (ret)
4748 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004749 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004750 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004751}
4752
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004753static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004754{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004755 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004756 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004757 /*
4758 * Update instruction length as we may reinject the exception
4759 * from user space while in guest debugging mode.
4760 */
4761 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4762 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004763 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004764 return false;
4765 /* fall through */
4766 case DB_VECTOR:
4767 if (vcpu->guest_debug &
4768 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4769 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004770 /* fall through */
4771 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004772 case OF_VECTOR:
4773 case BR_VECTOR:
4774 case UD_VECTOR:
4775 case DF_VECTOR:
4776 case SS_VECTOR:
4777 case GP_VECTOR:
4778 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004779 return true;
4780 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004781 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004782 return false;
4783}
4784
4785static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4786 int vec, u32 err_code)
4787{
4788 /*
4789 * Instruction with address size override prefix opcode 0x67
4790 * Cause the #SS fault with 0 error code in VM86 mode.
4791 */
4792 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4793 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4794 if (vcpu->arch.halt_request) {
4795 vcpu->arch.halt_request = 0;
4796 return kvm_emulate_halt(vcpu);
4797 }
4798 return 1;
4799 }
4800 return 0;
4801 }
4802
4803 /*
4804 * Forward all other exceptions that are valid in real mode.
4805 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4806 * the required debugging infrastructure rework.
4807 */
4808 kvm_queue_exception(vcpu, vec);
4809 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004810}
4811
Andi Kleena0861c02009-06-08 17:37:09 +08004812/*
4813 * Trigger machine check on the host. We assume all the MSRs are already set up
4814 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4815 * We pass a fake environment to the machine check handler because we want
4816 * the guest to be always treated like user space, no matter what context
4817 * it used internally.
4818 */
4819static void kvm_machine_check(void)
4820{
4821#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4822 struct pt_regs regs = {
4823 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4824 .flags = X86_EFLAGS_IF,
4825 };
4826
4827 do_machine_check(&regs, 0);
4828#endif
4829}
4830
Avi Kivity851ba692009-08-24 11:10:17 +03004831static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004832{
4833 /* already handled by vcpu_run */
4834 return 1;
4835}
4836
Avi Kivity851ba692009-08-24 11:10:17 +03004837static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004838{
Avi Kivity1155f762007-11-22 11:30:47 +02004839 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004840 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004841 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004842 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004843 u32 vect_info;
4844 enum emulation_result er;
4845
Avi Kivity1155f762007-11-22 11:30:47 +02004846 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004847 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004848
Andi Kleena0861c02009-06-08 17:37:09 +08004849 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004850 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004851
Jan Kiszkae4a41882008-09-26 09:30:46 +02004852 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004853 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004854
4855 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004856 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004857 return 1;
4858 }
4859
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004860 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004861 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004862 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004863 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004864 return 1;
4865 }
4866
Avi Kivity6aa8b732006-12-10 02:21:36 -08004867 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004868 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004869 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004870
4871 /*
4872 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4873 * MMIO, it is better to report an internal error.
4874 * See the comments in vmx_handle_exit.
4875 */
4876 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4877 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4878 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4879 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4880 vcpu->run->internal.ndata = 2;
4881 vcpu->run->internal.data[0] = vect_info;
4882 vcpu->run->internal.data[1] = intr_info;
4883 return 0;
4884 }
4885
Avi Kivity6aa8b732006-12-10 02:21:36 -08004886 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004887 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004888 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004889 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004890 trace_kvm_page_fault(cr2, error_code);
4891
Gleb Natapov3298b752009-05-11 13:35:46 +03004892 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004893 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004894 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004895 }
4896
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004897 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004898
4899 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4900 return handle_rmode_exception(vcpu, ex_no, error_code);
4901
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004902 switch (ex_no) {
4903 case DB_VECTOR:
4904 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4905 if (!(vcpu->guest_debug &
4906 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01004907 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004908 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01004909 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
4910 skip_emulated_instruction(vcpu);
4911
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004912 kvm_queue_exception(vcpu, DB_VECTOR);
4913 return 1;
4914 }
4915 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4916 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4917 /* fall through */
4918 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004919 /*
4920 * Update instruction length as we may reinject #BP from
4921 * user space while in guest debugging mode. Reading it for
4922 * #DB as well causes no harm, it is not used in that case.
4923 */
4924 vmx->vcpu.arch.event_exit_inst_len =
4925 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004926 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004927 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004928 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4929 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004930 break;
4931 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004932 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4933 kvm_run->ex.exception = ex_no;
4934 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004935 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004936 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004937 return 0;
4938}
4939
Avi Kivity851ba692009-08-24 11:10:17 +03004940static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004941{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004942 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004943 return 1;
4944}
4945
Avi Kivity851ba692009-08-24 11:10:17 +03004946static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004947{
Avi Kivity851ba692009-08-24 11:10:17 +03004948 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004949 return 0;
4950}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004951
Avi Kivity851ba692009-08-24 11:10:17 +03004952static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004953{
He, Qingbfdaab02007-09-12 14:18:28 +08004954 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004955 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004956 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004957
He, Qingbfdaab02007-09-12 14:18:28 +08004958 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004959 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004960 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004961
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004962 ++vcpu->stat.io_exits;
4963
4964 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004965 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004966
4967 port = exit_qualification >> 16;
4968 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004969 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004970
4971 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004972}
4973
Ingo Molnar102d8322007-02-19 14:37:47 +02004974static void
4975vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4976{
4977 /*
4978 * Patch in the VMCALL instruction:
4979 */
4980 hypercall[0] = 0x0f;
4981 hypercall[1] = 0x01;
4982 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004983}
4984
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02004985static bool nested_cr0_valid(struct vmcs12 *vmcs12, unsigned long val)
4986{
4987 unsigned long always_on = VMXON_CR0_ALWAYSON;
4988
4989 if (nested_vmx_secondary_ctls_high &
4990 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4991 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4992 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
4993 return (val & always_on) == always_on;
4994}
4995
Guo Chao0fa06072012-06-28 15:16:19 +08004996/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004997static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4998{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004999 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005000 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5001 unsigned long orig_val = val;
5002
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005003 /*
5004 * We get here when L2 changed cr0 in a way that did not change
5005 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005006 * but did change L0 shadowed bits. So we first calculate the
5007 * effective cr0 value that L1 would like to write into the
5008 * hardware. It consists of the L2-owned bits from the new
5009 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005010 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005011 val = (val & ~vmcs12->cr0_guest_host_mask) |
5012 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5013
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005014 if (!nested_cr0_valid(vmcs12, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005015 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005016
5017 if (kvm_set_cr0(vcpu, val))
5018 return 1;
5019 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005020 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005021 } else {
5022 if (to_vmx(vcpu)->nested.vmxon &&
5023 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5024 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005025 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005026 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005027}
5028
5029static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5030{
5031 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005032 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5033 unsigned long orig_val = val;
5034
5035 /* analogously to handle_set_cr0 */
5036 val = (val & ~vmcs12->cr4_guest_host_mask) |
5037 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5038 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005039 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005040 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005041 return 0;
5042 } else
5043 return kvm_set_cr4(vcpu, val);
5044}
5045
5046/* called to set cr0 as approriate for clts instruction exit. */
5047static void handle_clts(struct kvm_vcpu *vcpu)
5048{
5049 if (is_guest_mode(vcpu)) {
5050 /*
5051 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5052 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5053 * just pretend it's off (also in arch.cr0 for fpu_activate).
5054 */
5055 vmcs_writel(CR0_READ_SHADOW,
5056 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5057 vcpu->arch.cr0 &= ~X86_CR0_TS;
5058 } else
5059 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5060}
5061
Avi Kivity851ba692009-08-24 11:10:17 +03005062static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005063{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005064 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005065 int cr;
5066 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005067 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005068
He, Qingbfdaab02007-09-12 14:18:28 +08005069 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005070 cr = exit_qualification & 15;
5071 reg = (exit_qualification >> 8) & 15;
5072 switch ((exit_qualification >> 4) & 3) {
5073 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005074 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005075 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005076 switch (cr) {
5077 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005078 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005079 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005080 return 1;
5081 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005082 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005083 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005084 return 1;
5085 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005086 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005087 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005088 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005089 case 8: {
5090 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005091 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005092 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005093 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005094 if (irqchip_in_kernel(vcpu->kvm))
5095 return 1;
5096 if (cr8_prev <= cr8)
5097 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005098 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005099 return 0;
5100 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005101 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005102 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005103 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005104 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005105 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005106 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005107 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005108 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005109 case 1: /*mov from cr*/
5110 switch (cr) {
5111 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005112 val = kvm_read_cr3(vcpu);
5113 kvm_register_write(vcpu, reg, val);
5114 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005115 skip_emulated_instruction(vcpu);
5116 return 1;
5117 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005118 val = kvm_get_cr8(vcpu);
5119 kvm_register_write(vcpu, reg, val);
5120 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005121 skip_emulated_instruction(vcpu);
5122 return 1;
5123 }
5124 break;
5125 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005126 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005127 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005128 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005129
5130 skip_emulated_instruction(vcpu);
5131 return 1;
5132 default:
5133 break;
5134 }
Avi Kivity851ba692009-08-24 11:10:17 +03005135 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005136 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005137 (int)(exit_qualification >> 4) & 3, cr);
5138 return 0;
5139}
5140
Avi Kivity851ba692009-08-24 11:10:17 +03005141static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005142{
He, Qingbfdaab02007-09-12 14:18:28 +08005143 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005144 int dr, reg;
5145
Jan Kiszkaf2483412010-01-20 18:20:20 +01005146 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005147 if (!kvm_require_cpl(vcpu, 0))
5148 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005149 dr = vmcs_readl(GUEST_DR7);
5150 if (dr & DR7_GD) {
5151 /*
5152 * As the vm-exit takes precedence over the debug trap, we
5153 * need to emulate the latter, either for the host or the
5154 * guest debugging itself.
5155 */
5156 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005157 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5158 vcpu->run->debug.arch.dr7 = dr;
5159 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005160 vmcs_readl(GUEST_CS_BASE) +
5161 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005162 vcpu->run->debug.arch.exception = DB_VECTOR;
5163 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005164 return 0;
5165 } else {
5166 vcpu->arch.dr7 &= ~DR7_GD;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005167 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005168 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5169 kvm_queue_exception(vcpu, DB_VECTOR);
5170 return 1;
5171 }
5172 }
5173
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005174 if (vcpu->guest_debug == 0) {
5175 u32 cpu_based_vm_exec_control;
5176
5177 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5178 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5179 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5180
5181 /*
5182 * No more DR vmexits; force a reload of the debug registers
5183 * and reenter on this instruction. The next vmexit will
5184 * retrieve the full state of the debug registers.
5185 */
5186 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5187 return 1;
5188 }
5189
He, Qingbfdaab02007-09-12 14:18:28 +08005190 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005191 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5192 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5193 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005194 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005195
5196 if (kvm_get_dr(vcpu, dr, &val))
5197 return 1;
5198 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005199 } else
Nadav Amit57773922014-06-18 17:19:23 +03005200 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005201 return 1;
5202
Avi Kivity6aa8b732006-12-10 02:21:36 -08005203 skip_emulated_instruction(vcpu);
5204 return 1;
5205}
5206
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005207static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5208{
5209 return vcpu->arch.dr6;
5210}
5211
5212static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5213{
5214}
5215
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005216static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5217{
5218 u32 cpu_based_vm_exec_control;
5219
5220 get_debugreg(vcpu->arch.db[0], 0);
5221 get_debugreg(vcpu->arch.db[1], 1);
5222 get_debugreg(vcpu->arch.db[2], 2);
5223 get_debugreg(vcpu->arch.db[3], 3);
5224 get_debugreg(vcpu->arch.dr6, 6);
5225 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5226
5227 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5228
5229 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5230 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5231 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5232}
5233
Gleb Natapov020df072010-04-13 10:05:23 +03005234static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5235{
5236 vmcs_writel(GUEST_DR7, val);
5237}
5238
Avi Kivity851ba692009-08-24 11:10:17 +03005239static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005240{
Avi Kivity06465c52007-02-28 20:46:53 +02005241 kvm_emulate_cpuid(vcpu);
5242 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005243}
5244
Avi Kivity851ba692009-08-24 11:10:17 +03005245static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005246{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005247 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005248 u64 data;
5249
5250 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005251 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005252 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005253 return 1;
5254 }
5255
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005256 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005257
Avi Kivity6aa8b732006-12-10 02:21:36 -08005258 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005259 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5260 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005261 skip_emulated_instruction(vcpu);
5262 return 1;
5263}
5264
Avi Kivity851ba692009-08-24 11:10:17 +03005265static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005266{
Will Auld8fe8ab42012-11-29 12:42:12 -08005267 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005268 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5269 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5270 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005271
Will Auld8fe8ab42012-11-29 12:42:12 -08005272 msr.data = data;
5273 msr.index = ecx;
5274 msr.host_initiated = false;
5275 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005276 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005277 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005278 return 1;
5279 }
5280
Avi Kivity59200272010-01-25 19:47:02 +02005281 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005282 skip_emulated_instruction(vcpu);
5283 return 1;
5284}
5285
Avi Kivity851ba692009-08-24 11:10:17 +03005286static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005287{
Avi Kivity3842d132010-07-27 12:30:24 +03005288 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005289 return 1;
5290}
5291
Avi Kivity851ba692009-08-24 11:10:17 +03005292static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005293{
Eddie Dong85f455f2007-07-06 12:20:49 +03005294 u32 cpu_based_vm_exec_control;
5295
5296 /* clear pending irq */
5297 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5298 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5299 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005300
Avi Kivity3842d132010-07-27 12:30:24 +03005301 kvm_make_request(KVM_REQ_EVENT, vcpu);
5302
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005303 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005304
Dor Laorc1150d82007-01-05 16:36:24 -08005305 /*
5306 * If the user space waits to inject interrupts, exit as soon as
5307 * possible
5308 */
Gleb Natapov80618232009-04-21 17:44:56 +03005309 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005310 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005311 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005312 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005313 return 0;
5314 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005315 return 1;
5316}
5317
Avi Kivity851ba692009-08-24 11:10:17 +03005318static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005319{
5320 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005321 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005322}
5323
Avi Kivity851ba692009-08-24 11:10:17 +03005324static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005325{
Dor Laor510043d2007-02-19 18:25:43 +02005326 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005327 kvm_emulate_hypercall(vcpu);
5328 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005329}
5330
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005331static int handle_invd(struct kvm_vcpu *vcpu)
5332{
Andre Przywara51d8b662010-12-21 11:12:02 +01005333 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005334}
5335
Avi Kivity851ba692009-08-24 11:10:17 +03005336static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005337{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005338 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005339
5340 kvm_mmu_invlpg(vcpu, exit_qualification);
5341 skip_emulated_instruction(vcpu);
5342 return 1;
5343}
5344
Avi Kivityfee84b02011-11-10 14:57:25 +02005345static int handle_rdpmc(struct kvm_vcpu *vcpu)
5346{
5347 int err;
5348
5349 err = kvm_rdpmc(vcpu);
5350 kvm_complete_insn_gp(vcpu, err);
5351
5352 return 1;
5353}
5354
Avi Kivity851ba692009-08-24 11:10:17 +03005355static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005356{
5357 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005358 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005359 return 1;
5360}
5361
Dexuan Cui2acf9232010-06-10 11:27:12 +08005362static int handle_xsetbv(struct kvm_vcpu *vcpu)
5363{
5364 u64 new_bv = kvm_read_edx_eax(vcpu);
5365 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5366
5367 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5368 skip_emulated_instruction(vcpu);
5369 return 1;
5370}
5371
Avi Kivity851ba692009-08-24 11:10:17 +03005372static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005373{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005374 if (likely(fasteoi)) {
5375 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5376 int access_type, offset;
5377
5378 access_type = exit_qualification & APIC_ACCESS_TYPE;
5379 offset = exit_qualification & APIC_ACCESS_OFFSET;
5380 /*
5381 * Sane guest uses MOV to write EOI, with written value
5382 * not cared. So make a short-circuit here by avoiding
5383 * heavy instruction emulation.
5384 */
5385 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5386 (offset == APIC_EOI)) {
5387 kvm_lapic_set_eoi(vcpu);
5388 skip_emulated_instruction(vcpu);
5389 return 1;
5390 }
5391 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005392 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005393}
5394
Yang Zhangc7c9c562013-01-25 10:18:51 +08005395static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5396{
5397 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5398 int vector = exit_qualification & 0xff;
5399
5400 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5401 kvm_apic_set_eoi_accelerated(vcpu, vector);
5402 return 1;
5403}
5404
Yang Zhang83d4c282013-01-25 10:18:49 +08005405static int handle_apic_write(struct kvm_vcpu *vcpu)
5406{
5407 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5408 u32 offset = exit_qualification & 0xfff;
5409
5410 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5411 kvm_apic_write_nodecode(vcpu, offset);
5412 return 1;
5413}
5414
Avi Kivity851ba692009-08-24 11:10:17 +03005415static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005416{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005417 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005418 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005419 bool has_error_code = false;
5420 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005421 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005422 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005423
5424 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005425 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005426 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005427
5428 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5429
5430 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005431 if (reason == TASK_SWITCH_GATE && idt_v) {
5432 switch (type) {
5433 case INTR_TYPE_NMI_INTR:
5434 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005435 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005436 break;
5437 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005438 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005439 kvm_clear_interrupt_queue(vcpu);
5440 break;
5441 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005442 if (vmx->idt_vectoring_info &
5443 VECTORING_INFO_DELIVER_CODE_MASK) {
5444 has_error_code = true;
5445 error_code =
5446 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5447 }
5448 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005449 case INTR_TYPE_SOFT_EXCEPTION:
5450 kvm_clear_exception_queue(vcpu);
5451 break;
5452 default:
5453 break;
5454 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005455 }
Izik Eidus37817f22008-03-24 23:14:53 +02005456 tss_selector = exit_qualification;
5457
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005458 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5459 type != INTR_TYPE_EXT_INTR &&
5460 type != INTR_TYPE_NMI_INTR))
5461 skip_emulated_instruction(vcpu);
5462
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005463 if (kvm_task_switch(vcpu, tss_selector,
5464 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5465 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005466 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5467 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5468 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005469 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005470 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005471
5472 /* clear all local breakpoint enable flags */
Nadav Amit1f854112014-05-19 09:50:50 +03005473 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~0x55);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005474
5475 /*
5476 * TODO: What about debug traps on tss switch?
5477 * Are we supposed to inject them and update dr6?
5478 */
5479
5480 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005481}
5482
Avi Kivity851ba692009-08-24 11:10:17 +03005483static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005484{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005485 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005486 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005487 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005488 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005489
Sheng Yangf9c617f2009-03-25 10:08:52 +08005490 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005491
Sheng Yang14394422008-04-28 12:24:45 +08005492 gla_validity = (exit_qualification >> 7) & 0x3;
5493 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5494 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5495 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5496 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005497 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005498 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5499 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005500 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5501 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005502 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005503 }
5504
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005505 /*
5506 * EPT violation happened while executing iret from NMI,
5507 * "blocked by NMI" bit has to be set before next VM entry.
5508 * There are errata that may cause this bit to not be set:
5509 * AAK134, BY25.
5510 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005511 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5512 cpu_has_virtual_nmis() &&
5513 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005514 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5515
Sheng Yang14394422008-04-28 12:24:45 +08005516 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005517 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005518
5519 /* It is a write fault? */
5520 error_code = exit_qualification & (1U << 1);
Yang Zhang25d92082013-08-06 12:00:32 +03005521 /* It is a fetch fault? */
5522 error_code |= (exit_qualification & (1U << 2)) << 2;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005523 /* ept page table is present? */
5524 error_code |= (exit_qualification >> 3) & 0x1;
5525
Yang Zhang25d92082013-08-06 12:00:32 +03005526 vcpu->arch.exit_qualification = exit_qualification;
5527
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005528 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005529}
5530
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005531static u64 ept_rsvd_mask(u64 spte, int level)
5532{
5533 int i;
5534 u64 mask = 0;
5535
5536 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5537 mask |= (1ULL << i);
5538
Wanpeng Lia32e8452014-08-20 15:31:53 +08005539 if (level == 4)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005540 /* bits 7:3 reserved */
5541 mask |= 0xf8;
Wanpeng Lia32e8452014-08-20 15:31:53 +08005542 else if (spte & (1ULL << 7))
5543 /*
5544 * 1GB/2MB page, bits 29:12 or 20:12 reserved respectively,
5545 * level == 1 if the hypervisor is using the ignored bit 7.
5546 */
5547 mask |= (PAGE_SIZE << ((level - 1) * 9)) - PAGE_SIZE;
5548 else if (level > 1)
5549 /* bits 6:3 reserved */
5550 mask |= 0x78;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005551
5552 return mask;
5553}
5554
5555static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5556 int level)
5557{
5558 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5559
5560 /* 010b (write-only) */
5561 WARN_ON((spte & 0x7) == 0x2);
5562
5563 /* 110b (write/execute) */
5564 WARN_ON((spte & 0x7) == 0x6);
5565
5566 /* 100b (execute-only) and value not supported by logical processor */
5567 if (!cpu_has_vmx_ept_execute_only())
5568 WARN_ON((spte & 0x7) == 0x4);
5569
5570 /* not 000b */
5571 if ((spte & 0x7)) {
5572 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5573
5574 if (rsvd_bits != 0) {
5575 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5576 __func__, rsvd_bits);
5577 WARN_ON(1);
5578 }
5579
Wanpeng Lia32e8452014-08-20 15:31:53 +08005580 /* bits 5:3 are _not_ reserved for large page or leaf page */
5581 if ((rsvd_bits & 0x38) == 0) {
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005582 u64 ept_mem_type = (spte & 0x38) >> 3;
5583
5584 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5585 ept_mem_type == 7) {
5586 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5587 __func__, ept_mem_type);
5588 WARN_ON(1);
5589 }
5590 }
5591 }
5592}
5593
Avi Kivity851ba692009-08-24 11:10:17 +03005594static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005595{
5596 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005597 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005598 gpa_t gpa;
5599
5600 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005601 if (!kvm_io_bus_write(vcpu->kvm, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
5602 skip_emulated_instruction(vcpu);
5603 return 1;
5604 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005605
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005606 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005607 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005608 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5609 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005610
5611 if (unlikely(ret == RET_MMIO_PF_INVALID))
5612 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5613
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005614 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005615 return 1;
5616
5617 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005618 printk(KERN_ERR "EPT: Misconfiguration.\n");
5619 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5620
5621 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5622
5623 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5624 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5625
Avi Kivity851ba692009-08-24 11:10:17 +03005626 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5627 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005628
5629 return 0;
5630}
5631
Avi Kivity851ba692009-08-24 11:10:17 +03005632static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005633{
5634 u32 cpu_based_vm_exec_control;
5635
5636 /* clear pending NMI */
5637 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5638 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5639 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5640 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005641 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005642
5643 return 1;
5644}
5645
Mohammed Gamal80ced182009-09-01 12:48:18 +02005646static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005647{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005648 struct vcpu_vmx *vmx = to_vmx(vcpu);
5649 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005650 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005651 u32 cpu_exec_ctrl;
5652 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005653 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005654
5655 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5656 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005657
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005658 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005659 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005660 return handle_interrupt_window(&vmx->vcpu);
5661
Avi Kivityde87dcd2012-06-12 20:21:38 +03005662 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5663 return 1;
5664
Gleb Natapov991eebf2013-04-11 12:10:51 +03005665 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005666
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005667 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005668 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005669 ret = 0;
5670 goto out;
5671 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005672
Avi Kivityde5f70e2012-06-12 20:22:28 +03005673 if (err != EMULATE_DONE) {
5674 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5675 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5676 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005677 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005678 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005679
Gleb Natapov8d76c492013-05-08 18:38:44 +03005680 if (vcpu->arch.halt_request) {
5681 vcpu->arch.halt_request = 0;
5682 ret = kvm_emulate_halt(vcpu);
5683 goto out;
5684 }
5685
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005686 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005687 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005688 if (need_resched())
5689 schedule();
5690 }
5691
Mohammed Gamal80ced182009-09-01 12:48:18 +02005692out:
5693 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005694}
5695
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005696static int __grow_ple_window(int val)
5697{
5698 if (ple_window_grow < 1)
5699 return ple_window;
5700
5701 val = min(val, ple_window_actual_max);
5702
5703 if (ple_window_grow < ple_window)
5704 val *= ple_window_grow;
5705 else
5706 val += ple_window_grow;
5707
5708 return val;
5709}
5710
5711static int __shrink_ple_window(int val, int modifier, int minimum)
5712{
5713 if (modifier < 1)
5714 return ple_window;
5715
5716 if (modifier < ple_window)
5717 val /= modifier;
5718 else
5719 val -= modifier;
5720
5721 return max(val, minimum);
5722}
5723
5724static void grow_ple_window(struct kvm_vcpu *vcpu)
5725{
5726 struct vcpu_vmx *vmx = to_vmx(vcpu);
5727 int old = vmx->ple_window;
5728
5729 vmx->ple_window = __grow_ple_window(old);
5730
5731 if (vmx->ple_window != old)
5732 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005733
5734 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005735}
5736
5737static void shrink_ple_window(struct kvm_vcpu *vcpu)
5738{
5739 struct vcpu_vmx *vmx = to_vmx(vcpu);
5740 int old = vmx->ple_window;
5741
5742 vmx->ple_window = __shrink_ple_window(old,
5743 ple_window_shrink, ple_window);
5744
5745 if (vmx->ple_window != old)
5746 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005747
5748 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005749}
5750
5751/*
5752 * ple_window_actual_max is computed to be one grow_ple_window() below
5753 * ple_window_max. (See __grow_ple_window for the reason.)
5754 * This prevents overflows, because ple_window_max is int.
5755 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
5756 * this process.
5757 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
5758 */
5759static void update_ple_window_actual_max(void)
5760{
5761 ple_window_actual_max =
5762 __shrink_ple_window(max(ple_window_max, ple_window),
5763 ple_window_grow, INT_MIN);
5764}
5765
Avi Kivity6aa8b732006-12-10 02:21:36 -08005766/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005767 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5768 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5769 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005770static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005771{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005772 if (ple_gap)
5773 grow_ple_window(vcpu);
5774
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005775 skip_emulated_instruction(vcpu);
5776 kvm_vcpu_on_spin(vcpu);
5777
5778 return 1;
5779}
5780
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005781static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005782{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005783 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005784 return 1;
5785}
5786
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005787static int handle_mwait(struct kvm_vcpu *vcpu)
5788{
5789 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5790 return handle_nop(vcpu);
5791}
5792
5793static int handle_monitor(struct kvm_vcpu *vcpu)
5794{
5795 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5796 return handle_nop(vcpu);
5797}
5798
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005799/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005800 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5801 * We could reuse a single VMCS for all the L2 guests, but we also want the
5802 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5803 * allows keeping them loaded on the processor, and in the future will allow
5804 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5805 * every entry if they never change.
5806 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5807 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5808 *
5809 * The following functions allocate and free a vmcs02 in this pool.
5810 */
5811
5812/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5813static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5814{
5815 struct vmcs02_list *item;
5816 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5817 if (item->vmptr == vmx->nested.current_vmptr) {
5818 list_move(&item->list, &vmx->nested.vmcs02_pool);
5819 return &item->vmcs02;
5820 }
5821
5822 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5823 /* Recycle the least recently used VMCS. */
5824 item = list_entry(vmx->nested.vmcs02_pool.prev,
5825 struct vmcs02_list, list);
5826 item->vmptr = vmx->nested.current_vmptr;
5827 list_move(&item->list, &vmx->nested.vmcs02_pool);
5828 return &item->vmcs02;
5829 }
5830
5831 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005832 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005833 if (!item)
5834 return NULL;
5835 item->vmcs02.vmcs = alloc_vmcs();
5836 if (!item->vmcs02.vmcs) {
5837 kfree(item);
5838 return NULL;
5839 }
5840 loaded_vmcs_init(&item->vmcs02);
5841 item->vmptr = vmx->nested.current_vmptr;
5842 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5843 vmx->nested.vmcs02_num++;
5844 return &item->vmcs02;
5845}
5846
5847/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5848static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5849{
5850 struct vmcs02_list *item;
5851 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5852 if (item->vmptr == vmptr) {
5853 free_loaded_vmcs(&item->vmcs02);
5854 list_del(&item->list);
5855 kfree(item);
5856 vmx->nested.vmcs02_num--;
5857 return;
5858 }
5859}
5860
5861/*
5862 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005863 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
5864 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005865 */
5866static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5867{
5868 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005869
5870 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005871 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005872 /*
5873 * Something will leak if the above WARN triggers. Better than
5874 * a use-after-free.
5875 */
5876 if (vmx->loaded_vmcs == &item->vmcs02)
5877 continue;
5878
5879 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005880 list_del(&item->list);
5881 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005882 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005883 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005884}
5885
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005886/*
5887 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5888 * set the success or error code of an emulated VMX instruction, as specified
5889 * by Vol 2B, VMX Instruction Reference, "Conventions".
5890 */
5891static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5892{
5893 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5894 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5895 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5896}
5897
5898static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5899{
5900 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5901 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5902 X86_EFLAGS_SF | X86_EFLAGS_OF))
5903 | X86_EFLAGS_CF);
5904}
5905
Abel Gordon145c28d2013-04-18 14:36:55 +03005906static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005907 u32 vm_instruction_error)
5908{
5909 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5910 /*
5911 * failValid writes the error number to the current VMCS, which
5912 * can't be done there isn't a current VMCS.
5913 */
5914 nested_vmx_failInvalid(vcpu);
5915 return;
5916 }
5917 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5918 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5919 X86_EFLAGS_SF | X86_EFLAGS_OF))
5920 | X86_EFLAGS_ZF);
5921 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5922 /*
5923 * We don't need to force a shadow sync because
5924 * VM_INSTRUCTION_ERROR is not shadowed
5925 */
5926}
Abel Gordon145c28d2013-04-18 14:36:55 +03005927
Jan Kiszkaf4124502014-03-07 20:03:13 +01005928static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
5929{
5930 struct vcpu_vmx *vmx =
5931 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
5932
5933 vmx->nested.preemption_timer_expired = true;
5934 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
5935 kvm_vcpu_kick(&vmx->vcpu);
5936
5937 return HRTIMER_NORESTART;
5938}
5939
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005940/*
Bandan Das19677e32014-05-06 02:19:15 -04005941 * Decode the memory-address operand of a vmx instruction, as recorded on an
5942 * exit caused by such an instruction (run by a guest hypervisor).
5943 * On success, returns 0. When the operand is invalid, returns 1 and throws
5944 * #UD or #GP.
5945 */
5946static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5947 unsigned long exit_qualification,
5948 u32 vmx_instruction_info, gva_t *ret)
5949{
5950 /*
5951 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5952 * Execution", on an exit, vmx_instruction_info holds most of the
5953 * addressing components of the operand. Only the displacement part
5954 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5955 * For how an actual address is calculated from all these components,
5956 * refer to Vol. 1, "Operand Addressing".
5957 */
5958 int scaling = vmx_instruction_info & 3;
5959 int addr_size = (vmx_instruction_info >> 7) & 7;
5960 bool is_reg = vmx_instruction_info & (1u << 10);
5961 int seg_reg = (vmx_instruction_info >> 15) & 7;
5962 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5963 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5964 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5965 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5966
5967 if (is_reg) {
5968 kvm_queue_exception(vcpu, UD_VECTOR);
5969 return 1;
5970 }
5971
5972 /* Addr = segment_base + offset */
5973 /* offset = base + [index * scale] + displacement */
5974 *ret = vmx_get_segment_base(vcpu, seg_reg);
5975 if (base_is_valid)
5976 *ret += kvm_register_read(vcpu, base_reg);
5977 if (index_is_valid)
5978 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5979 *ret += exit_qualification; /* holds the displacement */
5980
5981 if (addr_size == 1) /* 32 bit */
5982 *ret &= 0xffffffff;
5983
5984 /*
5985 * TODO: throw #GP (and return 1) in various cases that the VM*
5986 * instructions require it - e.g., offset beyond segment limit,
5987 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5988 * address, and so on. Currently these are not checked.
5989 */
5990 return 0;
5991}
5992
5993/*
Bandan Das3573e222014-05-06 02:19:16 -04005994 * This function performs the various checks including
5995 * - if it's 4KB aligned
5996 * - No bits beyond the physical address width are set
5997 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04005998 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04005999 */
Bandan Das4291b582014-05-06 02:19:18 -04006000static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6001 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006002{
6003 gva_t gva;
6004 gpa_t vmptr;
6005 struct x86_exception e;
6006 struct page *page;
6007 struct vcpu_vmx *vmx = to_vmx(vcpu);
6008 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6009
6010 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6011 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6012 return 1;
6013
6014 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6015 sizeof(vmptr), &e)) {
6016 kvm_inject_page_fault(vcpu, &e);
6017 return 1;
6018 }
6019
6020 switch (exit_reason) {
6021 case EXIT_REASON_VMON:
6022 /*
6023 * SDM 3: 24.11.5
6024 * The first 4 bytes of VMXON region contain the supported
6025 * VMCS revision identifier
6026 *
6027 * Note - IA32_VMX_BASIC[48] will never be 1
6028 * for the nested case;
6029 * which replaces physical address width with 32
6030 *
6031 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006032 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006033 nested_vmx_failInvalid(vcpu);
6034 skip_emulated_instruction(vcpu);
6035 return 1;
6036 }
6037
6038 page = nested_get_page(vcpu, vmptr);
6039 if (page == NULL ||
6040 *(u32 *)kmap(page) != VMCS12_REVISION) {
6041 nested_vmx_failInvalid(vcpu);
6042 kunmap(page);
6043 skip_emulated_instruction(vcpu);
6044 return 1;
6045 }
6046 kunmap(page);
6047 vmx->nested.vmxon_ptr = vmptr;
6048 break;
Bandan Das4291b582014-05-06 02:19:18 -04006049 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006050 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006051 nested_vmx_failValid(vcpu,
6052 VMXERR_VMCLEAR_INVALID_ADDRESS);
6053 skip_emulated_instruction(vcpu);
6054 return 1;
6055 }
Bandan Das3573e222014-05-06 02:19:16 -04006056
Bandan Das4291b582014-05-06 02:19:18 -04006057 if (vmptr == vmx->nested.vmxon_ptr) {
6058 nested_vmx_failValid(vcpu,
6059 VMXERR_VMCLEAR_VMXON_POINTER);
6060 skip_emulated_instruction(vcpu);
6061 return 1;
6062 }
6063 break;
6064 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006065 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006066 nested_vmx_failValid(vcpu,
6067 VMXERR_VMPTRLD_INVALID_ADDRESS);
6068 skip_emulated_instruction(vcpu);
6069 return 1;
6070 }
6071
6072 if (vmptr == vmx->nested.vmxon_ptr) {
6073 nested_vmx_failValid(vcpu,
6074 VMXERR_VMCLEAR_VMXON_POINTER);
6075 skip_emulated_instruction(vcpu);
6076 return 1;
6077 }
6078 break;
Bandan Das3573e222014-05-06 02:19:16 -04006079 default:
6080 return 1; /* shouldn't happen */
6081 }
6082
Bandan Das4291b582014-05-06 02:19:18 -04006083 if (vmpointer)
6084 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006085 return 0;
6086}
6087
6088/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006089 * Emulate the VMXON instruction.
6090 * Currently, we just remember that VMX is active, and do not save or even
6091 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6092 * do not currently need to store anything in that guest-allocated memory
6093 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6094 * argument is different from the VMXON pointer (which the spec says they do).
6095 */
6096static int handle_vmon(struct kvm_vcpu *vcpu)
6097{
6098 struct kvm_segment cs;
6099 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006100 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006101 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6102 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006103
6104 /* The Intel VMX Instruction Reference lists a bunch of bits that
6105 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6106 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6107 * Otherwise, we should fail with #UD. We test these now:
6108 */
6109 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6110 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6111 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6112 kvm_queue_exception(vcpu, UD_VECTOR);
6113 return 1;
6114 }
6115
6116 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6117 if (is_long_mode(vcpu) && !cs.l) {
6118 kvm_queue_exception(vcpu, UD_VECTOR);
6119 return 1;
6120 }
6121
6122 if (vmx_get_cpl(vcpu)) {
6123 kvm_inject_gp(vcpu, 0);
6124 return 1;
6125 }
Bandan Das3573e222014-05-06 02:19:16 -04006126
Bandan Das4291b582014-05-06 02:19:18 -04006127 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006128 return 1;
6129
Abel Gordon145c28d2013-04-18 14:36:55 +03006130 if (vmx->nested.vmxon) {
6131 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6132 skip_emulated_instruction(vcpu);
6133 return 1;
6134 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006135
6136 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6137 != VMXON_NEEDED_FEATURES) {
6138 kvm_inject_gp(vcpu, 0);
6139 return 1;
6140 }
6141
Abel Gordon8de48832013-04-18 14:37:25 +03006142 if (enable_shadow_vmcs) {
6143 shadow_vmcs = alloc_vmcs();
6144 if (!shadow_vmcs)
6145 return -ENOMEM;
6146 /* mark vmcs as shadow */
6147 shadow_vmcs->revision_id |= (1u << 31);
6148 /* init shadow vmcs */
6149 vmcs_clear(shadow_vmcs);
6150 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6151 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006152
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006153 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6154 vmx->nested.vmcs02_num = 0;
6155
Jan Kiszkaf4124502014-03-07 20:03:13 +01006156 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6157 HRTIMER_MODE_REL);
6158 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6159
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006160 vmx->nested.vmxon = true;
6161
6162 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006163 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006164 return 1;
6165}
6166
6167/*
6168 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6169 * for running VMX instructions (except VMXON, whose prerequisites are
6170 * slightly different). It also specifies what exception to inject otherwise.
6171 */
6172static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6173{
6174 struct kvm_segment cs;
6175 struct vcpu_vmx *vmx = to_vmx(vcpu);
6176
6177 if (!vmx->nested.vmxon) {
6178 kvm_queue_exception(vcpu, UD_VECTOR);
6179 return 0;
6180 }
6181
6182 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6183 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6184 (is_long_mode(vcpu) && !cs.l)) {
6185 kvm_queue_exception(vcpu, UD_VECTOR);
6186 return 0;
6187 }
6188
6189 if (vmx_get_cpl(vcpu)) {
6190 kvm_inject_gp(vcpu, 0);
6191 return 0;
6192 }
6193
6194 return 1;
6195}
6196
Abel Gordone7953d72013-04-18 14:37:55 +03006197static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6198{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006199 u32 exec_control;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006200 if (vmx->nested.current_vmptr == -1ull)
6201 return;
6202
6203 /* current_vmptr and current_vmcs12 are always set/reset together */
6204 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6205 return;
6206
Abel Gordon012f83c2013-04-18 14:39:25 +03006207 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006208 /* copy to memory all shadowed fields in case
6209 they were modified */
6210 copy_shadow_to_vmcs12(vmx);
6211 vmx->nested.sync_shadow_vmcs = false;
6212 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6213 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
6214 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6215 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006216 }
Abel Gordone7953d72013-04-18 14:37:55 +03006217 kunmap(vmx->nested.current_vmcs12_page);
6218 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006219 vmx->nested.current_vmptr = -1ull;
6220 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006221}
6222
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006223/*
6224 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6225 * just stops using VMX.
6226 */
6227static void free_nested(struct vcpu_vmx *vmx)
6228{
6229 if (!vmx->nested.vmxon)
6230 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006231
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006232 vmx->nested.vmxon = false;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006233 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006234 if (enable_shadow_vmcs)
6235 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006236 /* Unpin physical memory we referred to in current vmcs02 */
6237 if (vmx->nested.apic_access_page) {
6238 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006239 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006240 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006241 if (vmx->nested.virtual_apic_page) {
6242 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006243 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006244 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006245
6246 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006247}
6248
6249/* Emulate the VMXOFF instruction */
6250static int handle_vmoff(struct kvm_vcpu *vcpu)
6251{
6252 if (!nested_vmx_check_permission(vcpu))
6253 return 1;
6254 free_nested(to_vmx(vcpu));
6255 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006256 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006257 return 1;
6258}
6259
Nadav Har'El27d6c862011-05-25 23:06:59 +03006260/* Emulate the VMCLEAR instruction */
6261static int handle_vmclear(struct kvm_vcpu *vcpu)
6262{
6263 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006264 gpa_t vmptr;
6265 struct vmcs12 *vmcs12;
6266 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006267
6268 if (!nested_vmx_check_permission(vcpu))
6269 return 1;
6270
Bandan Das4291b582014-05-06 02:19:18 -04006271 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006272 return 1;
6273
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006274 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006275 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006276
6277 page = nested_get_page(vcpu, vmptr);
6278 if (page == NULL) {
6279 /*
6280 * For accurate processor emulation, VMCLEAR beyond available
6281 * physical memory should do nothing at all. However, it is
6282 * possible that a nested vmx bug, not a guest hypervisor bug,
6283 * resulted in this case, so let's shut down before doing any
6284 * more damage:
6285 */
6286 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6287 return 1;
6288 }
6289 vmcs12 = kmap(page);
6290 vmcs12->launch_state = 0;
6291 kunmap(page);
6292 nested_release_page(page);
6293
6294 nested_free_vmcs02(vmx, vmptr);
6295
6296 skip_emulated_instruction(vcpu);
6297 nested_vmx_succeed(vcpu);
6298 return 1;
6299}
6300
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006301static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6302
6303/* Emulate the VMLAUNCH instruction */
6304static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6305{
6306 return nested_vmx_run(vcpu, true);
6307}
6308
6309/* Emulate the VMRESUME instruction */
6310static int handle_vmresume(struct kvm_vcpu *vcpu)
6311{
6312
6313 return nested_vmx_run(vcpu, false);
6314}
6315
Nadav Har'El49f705c2011-05-25 23:08:30 +03006316enum vmcs_field_type {
6317 VMCS_FIELD_TYPE_U16 = 0,
6318 VMCS_FIELD_TYPE_U64 = 1,
6319 VMCS_FIELD_TYPE_U32 = 2,
6320 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6321};
6322
6323static inline int vmcs_field_type(unsigned long field)
6324{
6325 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6326 return VMCS_FIELD_TYPE_U32;
6327 return (field >> 13) & 0x3 ;
6328}
6329
6330static inline int vmcs_field_readonly(unsigned long field)
6331{
6332 return (((field >> 10) & 0x3) == 1);
6333}
6334
6335/*
6336 * Read a vmcs12 field. Since these can have varying lengths and we return
6337 * one type, we chose the biggest type (u64) and zero-extend the return value
6338 * to that size. Note that the caller, handle_vmread, might need to use only
6339 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6340 * 64-bit fields are to be returned).
6341 */
6342static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
6343 unsigned long field, u64 *ret)
6344{
6345 short offset = vmcs_field_to_offset(field);
6346 char *p;
6347
6348 if (offset < 0)
6349 return 0;
6350
6351 p = ((char *)(get_vmcs12(vcpu))) + offset;
6352
6353 switch (vmcs_field_type(field)) {
6354 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6355 *ret = *((natural_width *)p);
6356 return 1;
6357 case VMCS_FIELD_TYPE_U16:
6358 *ret = *((u16 *)p);
6359 return 1;
6360 case VMCS_FIELD_TYPE_U32:
6361 *ret = *((u32 *)p);
6362 return 1;
6363 case VMCS_FIELD_TYPE_U64:
6364 *ret = *((u64 *)p);
6365 return 1;
6366 default:
6367 return 0; /* can never happen. */
6368 }
6369}
6370
Abel Gordon20b97fe2013-04-18 14:36:25 +03006371
6372static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
6373 unsigned long field, u64 field_value){
6374 short offset = vmcs_field_to_offset(field);
6375 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6376 if (offset < 0)
6377 return false;
6378
6379 switch (vmcs_field_type(field)) {
6380 case VMCS_FIELD_TYPE_U16:
6381 *(u16 *)p = field_value;
6382 return true;
6383 case VMCS_FIELD_TYPE_U32:
6384 *(u32 *)p = field_value;
6385 return true;
6386 case VMCS_FIELD_TYPE_U64:
6387 *(u64 *)p = field_value;
6388 return true;
6389 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6390 *(natural_width *)p = field_value;
6391 return true;
6392 default:
6393 return false; /* can never happen. */
6394 }
6395
6396}
6397
Abel Gordon16f5b902013-04-18 14:38:25 +03006398static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6399{
6400 int i;
6401 unsigned long field;
6402 u64 field_value;
6403 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006404 const unsigned long *fields = shadow_read_write_fields;
6405 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006406
6407 vmcs_load(shadow_vmcs);
6408
6409 for (i = 0; i < num_fields; i++) {
6410 field = fields[i];
6411 switch (vmcs_field_type(field)) {
6412 case VMCS_FIELD_TYPE_U16:
6413 field_value = vmcs_read16(field);
6414 break;
6415 case VMCS_FIELD_TYPE_U32:
6416 field_value = vmcs_read32(field);
6417 break;
6418 case VMCS_FIELD_TYPE_U64:
6419 field_value = vmcs_read64(field);
6420 break;
6421 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6422 field_value = vmcs_readl(field);
6423 break;
6424 }
6425 vmcs12_write_any(&vmx->vcpu, field, field_value);
6426 }
6427
6428 vmcs_clear(shadow_vmcs);
6429 vmcs_load(vmx->loaded_vmcs->vmcs);
6430}
6431
Abel Gordonc3114422013-04-18 14:38:55 +03006432static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6433{
Mathias Krausec2bae892013-06-26 20:36:21 +02006434 const unsigned long *fields[] = {
6435 shadow_read_write_fields,
6436 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006437 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006438 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006439 max_shadow_read_write_fields,
6440 max_shadow_read_only_fields
6441 };
6442 int i, q;
6443 unsigned long field;
6444 u64 field_value = 0;
6445 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6446
6447 vmcs_load(shadow_vmcs);
6448
Mathias Krausec2bae892013-06-26 20:36:21 +02006449 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006450 for (i = 0; i < max_fields[q]; i++) {
6451 field = fields[q][i];
6452 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6453
6454 switch (vmcs_field_type(field)) {
6455 case VMCS_FIELD_TYPE_U16:
6456 vmcs_write16(field, (u16)field_value);
6457 break;
6458 case VMCS_FIELD_TYPE_U32:
6459 vmcs_write32(field, (u32)field_value);
6460 break;
6461 case VMCS_FIELD_TYPE_U64:
6462 vmcs_write64(field, (u64)field_value);
6463 break;
6464 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6465 vmcs_writel(field, (long)field_value);
6466 break;
6467 }
6468 }
6469 }
6470
6471 vmcs_clear(shadow_vmcs);
6472 vmcs_load(vmx->loaded_vmcs->vmcs);
6473}
6474
Nadav Har'El49f705c2011-05-25 23:08:30 +03006475/*
6476 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6477 * used before) all generate the same failure when it is missing.
6478 */
6479static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6480{
6481 struct vcpu_vmx *vmx = to_vmx(vcpu);
6482 if (vmx->nested.current_vmptr == -1ull) {
6483 nested_vmx_failInvalid(vcpu);
6484 skip_emulated_instruction(vcpu);
6485 return 0;
6486 }
6487 return 1;
6488}
6489
6490static int handle_vmread(struct kvm_vcpu *vcpu)
6491{
6492 unsigned long field;
6493 u64 field_value;
6494 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6495 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6496 gva_t gva = 0;
6497
6498 if (!nested_vmx_check_permission(vcpu) ||
6499 !nested_vmx_check_vmcs12(vcpu))
6500 return 1;
6501
6502 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03006503 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006504 /* Read the field, zero-extended to a u64 field_value */
6505 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6506 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6507 skip_emulated_instruction(vcpu);
6508 return 1;
6509 }
6510 /*
6511 * Now copy part of this value to register or memory, as requested.
6512 * Note that the number of bits actually copied is 32 or 64 depending
6513 * on the guest's mode (32 or 64 bit), not on the given field's length.
6514 */
6515 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03006516 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03006517 field_value);
6518 } else {
6519 if (get_vmx_mem_address(vcpu, exit_qualification,
6520 vmx_instruction_info, &gva))
6521 return 1;
6522 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6523 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6524 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6525 }
6526
6527 nested_vmx_succeed(vcpu);
6528 skip_emulated_instruction(vcpu);
6529 return 1;
6530}
6531
6532
6533static int handle_vmwrite(struct kvm_vcpu *vcpu)
6534{
6535 unsigned long field;
6536 gva_t gva;
6537 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6538 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006539 /* The value to write might be 32 or 64 bits, depending on L1's long
6540 * mode, and eventually we need to write that into a field of several
6541 * possible lengths. The code below first zero-extends the value to 64
6542 * bit (field_value), and then copies only the approriate number of
6543 * bits into the vmcs12 field.
6544 */
6545 u64 field_value = 0;
6546 struct x86_exception e;
6547
6548 if (!nested_vmx_check_permission(vcpu) ||
6549 !nested_vmx_check_vmcs12(vcpu))
6550 return 1;
6551
6552 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03006553 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006554 (((vmx_instruction_info) >> 3) & 0xf));
6555 else {
6556 if (get_vmx_mem_address(vcpu, exit_qualification,
6557 vmx_instruction_info, &gva))
6558 return 1;
6559 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03006560 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006561 kvm_inject_page_fault(vcpu, &e);
6562 return 1;
6563 }
6564 }
6565
6566
Nadav Amit27e6fb52014-06-18 17:19:26 +03006567 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006568 if (vmcs_field_readonly(field)) {
6569 nested_vmx_failValid(vcpu,
6570 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6571 skip_emulated_instruction(vcpu);
6572 return 1;
6573 }
6574
Abel Gordon20b97fe2013-04-18 14:36:25 +03006575 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006576 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6577 skip_emulated_instruction(vcpu);
6578 return 1;
6579 }
6580
6581 nested_vmx_succeed(vcpu);
6582 skip_emulated_instruction(vcpu);
6583 return 1;
6584}
6585
Nadav Har'El63846662011-05-25 23:07:29 +03006586/* Emulate the VMPTRLD instruction */
6587static int handle_vmptrld(struct kvm_vcpu *vcpu)
6588{
6589 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03006590 gpa_t vmptr;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006591 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006592
6593 if (!nested_vmx_check_permission(vcpu))
6594 return 1;
6595
Bandan Das4291b582014-05-06 02:19:18 -04006596 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03006597 return 1;
6598
Nadav Har'El63846662011-05-25 23:07:29 +03006599 if (vmx->nested.current_vmptr != vmptr) {
6600 struct vmcs12 *new_vmcs12;
6601 struct page *page;
6602 page = nested_get_page(vcpu, vmptr);
6603 if (page == NULL) {
6604 nested_vmx_failInvalid(vcpu);
6605 skip_emulated_instruction(vcpu);
6606 return 1;
6607 }
6608 new_vmcs12 = kmap(page);
6609 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6610 kunmap(page);
6611 nested_release_page_clean(page);
6612 nested_vmx_failValid(vcpu,
6613 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6614 skip_emulated_instruction(vcpu);
6615 return 1;
6616 }
Nadav Har'El63846662011-05-25 23:07:29 +03006617
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006618 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006619 vmx->nested.current_vmptr = vmptr;
6620 vmx->nested.current_vmcs12 = new_vmcs12;
6621 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006622 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006623 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6624 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6625 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6626 vmcs_write64(VMCS_LINK_POINTER,
6627 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006628 vmx->nested.sync_shadow_vmcs = true;
6629 }
Nadav Har'El63846662011-05-25 23:07:29 +03006630 }
6631
6632 nested_vmx_succeed(vcpu);
6633 skip_emulated_instruction(vcpu);
6634 return 1;
6635}
6636
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006637/* Emulate the VMPTRST instruction */
6638static int handle_vmptrst(struct kvm_vcpu *vcpu)
6639{
6640 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6641 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6642 gva_t vmcs_gva;
6643 struct x86_exception e;
6644
6645 if (!nested_vmx_check_permission(vcpu))
6646 return 1;
6647
6648 if (get_vmx_mem_address(vcpu, exit_qualification,
6649 vmx_instruction_info, &vmcs_gva))
6650 return 1;
6651 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6652 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6653 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6654 sizeof(u64), &e)) {
6655 kvm_inject_page_fault(vcpu, &e);
6656 return 1;
6657 }
6658 nested_vmx_succeed(vcpu);
6659 skip_emulated_instruction(vcpu);
6660 return 1;
6661}
6662
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006663/* Emulate the INVEPT instruction */
6664static int handle_invept(struct kvm_vcpu *vcpu)
6665{
6666 u32 vmx_instruction_info, types;
6667 unsigned long type;
6668 gva_t gva;
6669 struct x86_exception e;
6670 struct {
6671 u64 eptp, gpa;
6672 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006673
6674 if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
6675 !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
6676 kvm_queue_exception(vcpu, UD_VECTOR);
6677 return 1;
6678 }
6679
6680 if (!nested_vmx_check_permission(vcpu))
6681 return 1;
6682
6683 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
6684 kvm_queue_exception(vcpu, UD_VECTOR);
6685 return 1;
6686 }
6687
6688 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03006689 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006690
6691 types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
6692
6693 if (!(types & (1UL << type))) {
6694 nested_vmx_failValid(vcpu,
6695 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6696 return 1;
6697 }
6698
6699 /* According to the Intel VMX instruction reference, the memory
6700 * operand is read even if it isn't needed (e.g., for type==global)
6701 */
6702 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6703 vmx_instruction_info, &gva))
6704 return 1;
6705 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
6706 sizeof(operand), &e)) {
6707 kvm_inject_page_fault(vcpu, &e);
6708 return 1;
6709 }
6710
6711 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006712 case VMX_EPT_EXTENT_GLOBAL:
6713 kvm_mmu_sync_roots(vcpu);
6714 kvm_mmu_flush_tlb(vcpu);
6715 nested_vmx_succeed(vcpu);
6716 break;
6717 default:
Bandan Das4b855072014-04-19 18:17:44 -04006718 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006719 BUG_ON(1);
6720 break;
6721 }
6722
6723 skip_emulated_instruction(vcpu);
6724 return 1;
6725}
6726
Nadav Har'El0140cae2011-05-25 23:06:28 +03006727/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006728 * The exit handlers return 1 if the exit was handled fully and guest execution
6729 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6730 * to be done to userspace and return 0.
6731 */
Mathias Krause772e0312012-08-30 01:30:19 +02006732static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006733 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6734 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006735 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006736 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006737 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006738 [EXIT_REASON_CR_ACCESS] = handle_cr,
6739 [EXIT_REASON_DR_ACCESS] = handle_dr,
6740 [EXIT_REASON_CPUID] = handle_cpuid,
6741 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6742 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6743 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6744 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006745 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006746 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006747 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006748 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006749 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006750 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006751 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006752 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006753 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006754 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006755 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006756 [EXIT_REASON_VMOFF] = handle_vmoff,
6757 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006758 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6759 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006760 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006761 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006762 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006763 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006764 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006765 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006766 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6767 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006768 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006769 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
6770 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006771 [EXIT_REASON_INVEPT] = handle_invept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006772};
6773
6774static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006775 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006776
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006777static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6778 struct vmcs12 *vmcs12)
6779{
6780 unsigned long exit_qualification;
6781 gpa_t bitmap, last_bitmap;
6782 unsigned int port;
6783 int size;
6784 u8 b;
6785
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006786 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05006787 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006788
6789 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6790
6791 port = exit_qualification >> 16;
6792 size = (exit_qualification & 7) + 1;
6793
6794 last_bitmap = (gpa_t)-1;
6795 b = -1;
6796
6797 while (size > 0) {
6798 if (port < 0x8000)
6799 bitmap = vmcs12->io_bitmap_a;
6800 else if (port < 0x10000)
6801 bitmap = vmcs12->io_bitmap_b;
6802 else
6803 return 1;
6804 bitmap += (port & 0x7fff) / 8;
6805
6806 if (last_bitmap != bitmap)
6807 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6808 return 1;
6809 if (b & (1 << (port & 7)))
6810 return 1;
6811
6812 port++;
6813 size--;
6814 last_bitmap = bitmap;
6815 }
6816
6817 return 0;
6818}
6819
Nadav Har'El644d7112011-05-25 23:12:35 +03006820/*
6821 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6822 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6823 * disinterest in the current event (read or write a specific MSR) by using an
6824 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6825 */
6826static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6827 struct vmcs12 *vmcs12, u32 exit_reason)
6828{
6829 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6830 gpa_t bitmap;
6831
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006832 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006833 return 1;
6834
6835 /*
6836 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6837 * for the four combinations of read/write and low/high MSR numbers.
6838 * First we need to figure out which of the four to use:
6839 */
6840 bitmap = vmcs12->msr_bitmap;
6841 if (exit_reason == EXIT_REASON_MSR_WRITE)
6842 bitmap += 2048;
6843 if (msr_index >= 0xc0000000) {
6844 msr_index -= 0xc0000000;
6845 bitmap += 1024;
6846 }
6847
6848 /* Then read the msr_index'th bit from this bitmap: */
6849 if (msr_index < 1024*8) {
6850 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006851 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6852 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006853 return 1 & (b >> (msr_index & 7));
6854 } else
6855 return 1; /* let L1 handle the wrong parameter */
6856}
6857
6858/*
6859 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6860 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6861 * intercept (via guest_host_mask etc.) the current event.
6862 */
6863static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6864 struct vmcs12 *vmcs12)
6865{
6866 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6867 int cr = exit_qualification & 15;
6868 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03006869 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03006870
6871 switch ((exit_qualification >> 4) & 3) {
6872 case 0: /* mov to cr */
6873 switch (cr) {
6874 case 0:
6875 if (vmcs12->cr0_guest_host_mask &
6876 (val ^ vmcs12->cr0_read_shadow))
6877 return 1;
6878 break;
6879 case 3:
6880 if ((vmcs12->cr3_target_count >= 1 &&
6881 vmcs12->cr3_target_value0 == val) ||
6882 (vmcs12->cr3_target_count >= 2 &&
6883 vmcs12->cr3_target_value1 == val) ||
6884 (vmcs12->cr3_target_count >= 3 &&
6885 vmcs12->cr3_target_value2 == val) ||
6886 (vmcs12->cr3_target_count >= 4 &&
6887 vmcs12->cr3_target_value3 == val))
6888 return 0;
6889 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6890 return 1;
6891 break;
6892 case 4:
6893 if (vmcs12->cr4_guest_host_mask &
6894 (vmcs12->cr4_read_shadow ^ val))
6895 return 1;
6896 break;
6897 case 8:
6898 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6899 return 1;
6900 break;
6901 }
6902 break;
6903 case 2: /* clts */
6904 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6905 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6906 return 1;
6907 break;
6908 case 1: /* mov from cr */
6909 switch (cr) {
6910 case 3:
6911 if (vmcs12->cpu_based_vm_exec_control &
6912 CPU_BASED_CR3_STORE_EXITING)
6913 return 1;
6914 break;
6915 case 8:
6916 if (vmcs12->cpu_based_vm_exec_control &
6917 CPU_BASED_CR8_STORE_EXITING)
6918 return 1;
6919 break;
6920 }
6921 break;
6922 case 3: /* lmsw */
6923 /*
6924 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6925 * cr0. Other attempted changes are ignored, with no exit.
6926 */
6927 if (vmcs12->cr0_guest_host_mask & 0xe &
6928 (val ^ vmcs12->cr0_read_shadow))
6929 return 1;
6930 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6931 !(vmcs12->cr0_read_shadow & 0x1) &&
6932 (val & 0x1))
6933 return 1;
6934 break;
6935 }
6936 return 0;
6937}
6938
6939/*
6940 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6941 * should handle it ourselves in L0 (and then continue L2). Only call this
6942 * when in is_guest_mode (L2).
6943 */
6944static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6945{
Nadav Har'El644d7112011-05-25 23:12:35 +03006946 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6947 struct vcpu_vmx *vmx = to_vmx(vcpu);
6948 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006949 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006950
Jan Kiszka542060e2014-01-04 18:47:21 +01006951 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
6952 vmcs_readl(EXIT_QUALIFICATION),
6953 vmx->idt_vectoring_info,
6954 intr_info,
6955 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
6956 KVM_ISA_VMX);
6957
Nadav Har'El644d7112011-05-25 23:12:35 +03006958 if (vmx->nested.nested_run_pending)
6959 return 0;
6960
6961 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006962 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6963 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006964 return 1;
6965 }
6966
6967 switch (exit_reason) {
6968 case EXIT_REASON_EXCEPTION_NMI:
6969 if (!is_exception(intr_info))
6970 return 0;
6971 else if (is_page_fault(intr_info))
6972 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006973 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01006974 !(vmcs12->guest_cr0 & X86_CR0_TS))
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006975 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006976 return vmcs12->exception_bitmap &
6977 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6978 case EXIT_REASON_EXTERNAL_INTERRUPT:
6979 return 0;
6980 case EXIT_REASON_TRIPLE_FAULT:
6981 return 1;
6982 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006983 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006984 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006985 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006986 case EXIT_REASON_TASK_SWITCH:
6987 return 1;
6988 case EXIT_REASON_CPUID:
6989 return 1;
6990 case EXIT_REASON_HLT:
6991 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6992 case EXIT_REASON_INVD:
6993 return 1;
6994 case EXIT_REASON_INVLPG:
6995 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6996 case EXIT_REASON_RDPMC:
6997 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6998 case EXIT_REASON_RDTSC:
6999 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7000 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7001 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7002 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7003 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7004 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007005 case EXIT_REASON_INVEPT:
Nadav Har'El644d7112011-05-25 23:12:35 +03007006 /*
7007 * VMX instructions trap unconditionally. This allows L1 to
7008 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7009 */
7010 return 1;
7011 case EXIT_REASON_CR_ACCESS:
7012 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7013 case EXIT_REASON_DR_ACCESS:
7014 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7015 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007016 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007017 case EXIT_REASON_MSR_READ:
7018 case EXIT_REASON_MSR_WRITE:
7019 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7020 case EXIT_REASON_INVALID_STATE:
7021 return 1;
7022 case EXIT_REASON_MWAIT_INSTRUCTION:
7023 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
7024 case EXIT_REASON_MONITOR_INSTRUCTION:
7025 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7026 case EXIT_REASON_PAUSE_INSTRUCTION:
7027 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7028 nested_cpu_has2(vmcs12,
7029 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7030 case EXIT_REASON_MCE_DURING_VMENTRY:
7031 return 0;
7032 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007033 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007034 case EXIT_REASON_APIC_ACCESS:
7035 return nested_cpu_has2(vmcs12,
7036 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
7037 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007038 /*
7039 * L0 always deals with the EPT violation. If nested EPT is
7040 * used, and the nested mmu code discovers that the address is
7041 * missing in the guest EPT table (EPT12), the EPT violation
7042 * will be injected with nested_ept_inject_page_fault()
7043 */
7044 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03007045 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007046 /*
7047 * L2 never uses directly L1's EPT, but rather L0's own EPT
7048 * table (shadow on EPT) or a merged EPT table that L0 built
7049 * (EPT on EPT). So any problems with the structure of the
7050 * table is L0's fault.
7051 */
Nadav Har'El644d7112011-05-25 23:12:35 +03007052 return 0;
7053 case EXIT_REASON_WBINVD:
7054 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7055 case EXIT_REASON_XSETBV:
7056 return 1;
7057 default:
7058 return 1;
7059 }
7060}
7061
Avi Kivity586f9602010-11-18 13:09:54 +02007062static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7063{
7064 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7065 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7066}
7067
Avi Kivity6aa8b732006-12-10 02:21:36 -08007068/*
7069 * The guest has exited. See if we can fix it or if we need userspace
7070 * assistance.
7071 */
Avi Kivity851ba692009-08-24 11:10:17 +03007072static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007073{
Avi Kivity29bd8a72007-09-10 17:27:03 +03007074 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007075 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02007076 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03007077
Mohammed Gamal80ced182009-09-01 12:48:18 +02007078 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02007079 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02007080 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007081
Nadav Har'El644d7112011-05-25 23:12:35 +03007082 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01007083 nested_vmx_vmexit(vcpu, exit_reason,
7084 vmcs_read32(VM_EXIT_INTR_INFO),
7085 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03007086 return 1;
7087 }
7088
Mohammed Gamal51207022010-05-31 22:40:54 +03007089 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
7090 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7091 vcpu->run->fail_entry.hardware_entry_failure_reason
7092 = exit_reason;
7093 return 0;
7094 }
7095
Avi Kivity29bd8a72007-09-10 17:27:03 +03007096 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03007097 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7098 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03007099 = vmcs_read32(VM_INSTRUCTION_ERROR);
7100 return 0;
7101 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007102
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007103 /*
7104 * Note:
7105 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
7106 * delivery event since it indicates guest is accessing MMIO.
7107 * The vm-exit can be triggered again after return to guest that
7108 * will cause infinite loop.
7109 */
Mike Dayd77c26f2007-10-08 09:02:08 -04007110 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08007111 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02007112 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007113 exit_reason != EXIT_REASON_TASK_SWITCH)) {
7114 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7115 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
7116 vcpu->run->internal.ndata = 2;
7117 vcpu->run->internal.data[0] = vectoring_info;
7118 vcpu->run->internal.data[1] = exit_reason;
7119 return 0;
7120 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007121
Nadav Har'El644d7112011-05-25 23:12:35 +03007122 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
7123 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03007124 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03007125 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007126 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007127 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01007128 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007129 /*
7130 * This CPU don't support us in finding the end of an
7131 * NMI-blocked window if the guest runs with IRQs
7132 * disabled. So we pull the trigger after 1 s of
7133 * futile waiting, but inform the user about this.
7134 */
7135 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
7136 "state on VCPU %d after 1 s timeout\n",
7137 __func__, vcpu->vcpu_id);
7138 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007139 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007140 }
7141
Avi Kivity6aa8b732006-12-10 02:21:36 -08007142 if (exit_reason < kvm_vmx_max_exit_handlers
7143 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03007144 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007145 else {
Avi Kivity851ba692009-08-24 11:10:17 +03007146 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
7147 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007148 }
7149 return 0;
7150}
7151
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007152static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007153{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007154 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7155
7156 if (is_guest_mode(vcpu) &&
7157 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
7158 return;
7159
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007160 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007161 vmcs_write32(TPR_THRESHOLD, 0);
7162 return;
7163 }
7164
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007165 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007166}
7167
Yang Zhang8d146952013-01-25 10:18:50 +08007168static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
7169{
7170 u32 sec_exec_control;
7171
7172 /*
7173 * There is not point to enable virtualize x2apic without enable
7174 * apicv
7175 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08007176 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
7177 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08007178 return;
7179
7180 if (!vm_need_tpr_shadow(vcpu->kvm))
7181 return;
7182
7183 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7184
7185 if (set) {
7186 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7187 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7188 } else {
7189 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7190 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7191 }
7192 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
7193
7194 vmx_set_msr_bitmap(vcpu);
7195}
7196
Yang Zhangc7c9c562013-01-25 10:18:51 +08007197static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
7198{
7199 u16 status;
7200 u8 old;
7201
7202 if (!vmx_vm_has_apicv(kvm))
7203 return;
7204
7205 if (isr == -1)
7206 isr = 0;
7207
7208 status = vmcs_read16(GUEST_INTR_STATUS);
7209 old = status >> 8;
7210 if (isr != old) {
7211 status &= 0xff;
7212 status |= isr << 8;
7213 vmcs_write16(GUEST_INTR_STATUS, status);
7214 }
7215}
7216
7217static void vmx_set_rvi(int vector)
7218{
7219 u16 status;
7220 u8 old;
7221
7222 status = vmcs_read16(GUEST_INTR_STATUS);
7223 old = (u8)status & 0xff;
7224 if ((u8)vector != old) {
7225 status &= ~0xff;
7226 status |= (u8)vector;
7227 vmcs_write16(GUEST_INTR_STATUS, status);
7228 }
7229}
7230
7231static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
7232{
7233 if (max_irr == -1)
7234 return;
7235
Wanpeng Li963fee12014-07-17 19:03:00 +08007236 /*
7237 * If a vmexit is needed, vmx_check_nested_events handles it.
7238 */
7239 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
7240 return;
7241
7242 if (!is_guest_mode(vcpu)) {
7243 vmx_set_rvi(max_irr);
7244 return;
7245 }
7246
7247 /*
7248 * Fall back to pre-APICv interrupt injection since L2
7249 * is run without virtual interrupt delivery.
7250 */
7251 if (!kvm_event_needs_reinjection(vcpu) &&
7252 vmx_interrupt_allowed(vcpu)) {
7253 kvm_queue_interrupt(vcpu, max_irr, false);
7254 vmx_inject_irq(vcpu);
7255 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08007256}
7257
7258static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
7259{
Yang Zhang3d81bc72013-04-11 19:25:13 +08007260 if (!vmx_vm_has_apicv(vcpu->kvm))
7261 return;
7262
Yang Zhangc7c9c562013-01-25 10:18:51 +08007263 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
7264 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
7265 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
7266 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
7267}
7268
Avi Kivity51aa01d2010-07-20 14:31:20 +03007269static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03007270{
Avi Kivity00eba012011-03-07 17:24:54 +02007271 u32 exit_intr_info;
7272
7273 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
7274 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
7275 return;
7276
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007277 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02007278 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08007279
7280 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007281 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08007282 kvm_machine_check();
7283
Gleb Natapov20f65982009-05-11 13:35:55 +03007284 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007285 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007286 (exit_intr_info & INTR_INFO_VALID_MASK)) {
7287 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03007288 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007289 kvm_after_handle_nmi(&vmx->vcpu);
7290 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03007291}
Gleb Natapov20f65982009-05-11 13:35:55 +03007292
Yang Zhanga547c6d2013-04-11 19:25:10 +08007293static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
7294{
7295 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7296
7297 /*
7298 * If external interrupt exists, IF bit is set in rflags/eflags on the
7299 * interrupt stack frame, and interrupt will be enabled on a return
7300 * from interrupt handler.
7301 */
7302 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
7303 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
7304 unsigned int vector;
7305 unsigned long entry;
7306 gate_desc *desc;
7307 struct vcpu_vmx *vmx = to_vmx(vcpu);
7308#ifdef CONFIG_X86_64
7309 unsigned long tmp;
7310#endif
7311
7312 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7313 desc = (gate_desc *)vmx->host_idt_base + vector;
7314 entry = gate_offset(*desc);
7315 asm volatile(
7316#ifdef CONFIG_X86_64
7317 "mov %%" _ASM_SP ", %[sp]\n\t"
7318 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
7319 "push $%c[ss]\n\t"
7320 "push %[sp]\n\t"
7321#endif
7322 "pushf\n\t"
7323 "orl $0x200, (%%" _ASM_SP ")\n\t"
7324 __ASM_SIZE(push) " $%c[cs]\n\t"
7325 "call *%[entry]\n\t"
7326 :
7327#ifdef CONFIG_X86_64
7328 [sp]"=&r"(tmp)
7329#endif
7330 :
7331 [entry]"r"(entry),
7332 [ss]"i"(__KERNEL_DS),
7333 [cs]"i"(__KERNEL_CS)
7334 );
7335 } else
7336 local_irq_enable();
7337}
7338
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007339static bool vmx_mpx_supported(void)
7340{
7341 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
7342 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
7343}
7344
Avi Kivity51aa01d2010-07-20 14:31:20 +03007345static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
7346{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007347 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03007348 bool unblock_nmi;
7349 u8 vector;
7350 bool idtv_info_valid;
7351
7352 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03007353
Avi Kivitycf393f72008-07-01 16:20:21 +03007354 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02007355 if (vmx->nmi_known_unmasked)
7356 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007357 /*
7358 * Can't use vmx->exit_intr_info since we're not sure what
7359 * the exit reason is.
7360 */
7361 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03007362 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
7363 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7364 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007365 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03007366 * Re-set bit "block by NMI" before VM entry if vmexit caused by
7367 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007368 * SDM 3: 23.2.2 (September 2008)
7369 * Bit 12 is undefined in any of the following cases:
7370 * If the VM exit sets the valid bit in the IDT-vectoring
7371 * information field.
7372 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03007373 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007374 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
7375 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03007376 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7377 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02007378 else
7379 vmx->nmi_known_unmasked =
7380 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
7381 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007382 } else if (unlikely(vmx->soft_vnmi_blocked))
7383 vmx->vnmi_blocked_time +=
7384 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03007385}
7386
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007387static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03007388 u32 idt_vectoring_info,
7389 int instr_len_field,
7390 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03007391{
Avi Kivity51aa01d2010-07-20 14:31:20 +03007392 u8 vector;
7393 int type;
7394 bool idtv_info_valid;
7395
7396 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03007397
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007398 vcpu->arch.nmi_injected = false;
7399 kvm_clear_exception_queue(vcpu);
7400 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007401
7402 if (!idtv_info_valid)
7403 return;
7404
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007405 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03007406
Avi Kivity668f6122008-07-02 09:28:55 +03007407 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
7408 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007409
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007410 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03007411 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007412 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03007413 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007414 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03007415 * Clear bit "block by NMI" before VM entry if a NMI
7416 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03007417 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007418 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007419 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007420 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007421 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007422 /* fall through */
7423 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03007424 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03007425 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03007426 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03007427 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03007428 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007429 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007430 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007431 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007432 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03007433 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007434 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007435 break;
7436 default:
7437 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03007438 }
Avi Kivitycf393f72008-07-01 16:20:21 +03007439}
7440
Avi Kivity83422e12010-07-20 14:43:23 +03007441static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
7442{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007443 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03007444 VM_EXIT_INSTRUCTION_LEN,
7445 IDT_VECTORING_ERROR_CODE);
7446}
7447
Avi Kivityb463a6f2010-07-20 15:06:17 +03007448static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
7449{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007450 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007451 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7452 VM_ENTRY_INSTRUCTION_LEN,
7453 VM_ENTRY_EXCEPTION_ERROR_CODE);
7454
7455 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
7456}
7457
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007458static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
7459{
7460 int i, nr_msrs;
7461 struct perf_guest_switch_msr *msrs;
7462
7463 msrs = perf_guest_get_msrs(&nr_msrs);
7464
7465 if (!msrs)
7466 return;
7467
7468 for (i = 0; i < nr_msrs; i++)
7469 if (msrs[i].host == msrs[i].guest)
7470 clear_atomic_switch_msr(vmx, msrs[i].msr);
7471 else
7472 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
7473 msrs[i].host);
7474}
7475
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08007476static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007477{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007478 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007479 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02007480
7481 /* Record the guest's net vcpu time for enforced NMI injections. */
7482 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
7483 vmx->entry_time = ktime_get();
7484
7485 /* Don't enter VMX if guest state is invalid, let the exit handler
7486 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02007487 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02007488 return;
7489
Radim Krčmářa7653ec2014-08-21 18:08:07 +02007490 if (vmx->ple_window_dirty) {
7491 vmx->ple_window_dirty = false;
7492 vmcs_write32(PLE_WINDOW, vmx->ple_window);
7493 }
7494
Abel Gordon012f83c2013-04-18 14:39:25 +03007495 if (vmx->nested.sync_shadow_vmcs) {
7496 copy_vmcs12_to_shadow(vmx);
7497 vmx->nested.sync_shadow_vmcs = false;
7498 }
7499
Avi Kivity104f2262010-11-18 13:12:52 +02007500 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7501 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7502 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7503 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7504
7505 /* When single-stepping over STI and MOV SS, we must clear the
7506 * corresponding interruptibility bits in the guest state. Otherwise
7507 * vmentry fails as it then expects bit 14 (BS) in pending debug
7508 * exceptions being set, but that's not correct for the guest debugging
7509 * case. */
7510 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7511 vmx_set_interrupt_shadow(vcpu, 0);
7512
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007513 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007514 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007515
Nadav Har'Eld462b812011-05-24 15:26:10 +03007516 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007517 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007518 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007519 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7520 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7521 "push %%" _ASM_CX " \n\t"
7522 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007523 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007524 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007525 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007526 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007527 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007528 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7529 "mov %%cr2, %%" _ASM_DX " \n\t"
7530 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007531 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007532 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007533 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007534 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007535 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007536 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007537 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7538 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7539 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7540 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7541 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7542 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007543#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007544 "mov %c[r8](%0), %%r8 \n\t"
7545 "mov %c[r9](%0), %%r9 \n\t"
7546 "mov %c[r10](%0), %%r10 \n\t"
7547 "mov %c[r11](%0), %%r11 \n\t"
7548 "mov %c[r12](%0), %%r12 \n\t"
7549 "mov %c[r13](%0), %%r13 \n\t"
7550 "mov %c[r14](%0), %%r14 \n\t"
7551 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007552#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007553 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007554
Avi Kivity6aa8b732006-12-10 02:21:36 -08007555 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007556 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007557 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007558 "jmp 2f \n\t"
7559 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7560 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007561 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007562 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007563 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007564 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7565 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7566 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7567 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7568 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7569 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7570 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007571#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007572 "mov %%r8, %c[r8](%0) \n\t"
7573 "mov %%r9, %c[r9](%0) \n\t"
7574 "mov %%r10, %c[r10](%0) \n\t"
7575 "mov %%r11, %c[r11](%0) \n\t"
7576 "mov %%r12, %c[r12](%0) \n\t"
7577 "mov %%r13, %c[r13](%0) \n\t"
7578 "mov %%r14, %c[r14](%0) \n\t"
7579 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007580#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007581 "mov %%cr2, %%" _ASM_AX " \n\t"
7582 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007583
Avi Kivityb188c81f2012-09-16 15:10:58 +03007584 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007585 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007586 ".pushsection .rodata \n\t"
7587 ".global vmx_return \n\t"
7588 "vmx_return: " _ASM_PTR " 2b \n\t"
7589 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007590 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007591 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007592 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03007593 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007594 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7595 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7596 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7597 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7598 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7599 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7600 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007601#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007602 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7603 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7604 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7605 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7606 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7607 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7608 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7609 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007610#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007611 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7612 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007613 : "cc", "memory"
7614#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007615 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007616 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007617#else
7618 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007619#endif
7620 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007621
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007622 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7623 if (debugctlmsr)
7624 update_debugctlmsr(debugctlmsr);
7625
Avi Kivityaa67f602012-08-01 16:48:03 +03007626#ifndef CONFIG_X86_64
7627 /*
7628 * The sysexit path does not restore ds/es, so we must set them to
7629 * a reasonable value ourselves.
7630 *
7631 * We can't defer this to vmx_load_host_state() since that function
7632 * may be executed in interrupt context, which saves and restore segments
7633 * around it, nullifying its effect.
7634 */
7635 loadsegment(ds, __USER_DS);
7636 loadsegment(es, __USER_DS);
7637#endif
7638
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007639 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007640 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007641 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007642 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007643 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007644 vcpu->arch.regs_dirty = 0;
7645
Avi Kivity1155f762007-11-22 11:30:47 +02007646 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7647
Nadav Har'Eld462b812011-05-24 15:26:10 +03007648 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007649
Avi Kivity51aa01d2010-07-20 14:31:20 +03007650 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007651 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007652
Gleb Natapove0b890d2013-09-25 12:51:33 +03007653 /*
7654 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
7655 * we did not inject a still-pending event to L1 now because of
7656 * nested_run_pending, we need to re-enable this bit.
7657 */
7658 if (vmx->nested.nested_run_pending)
7659 kvm_make_request(KVM_REQ_EVENT, vcpu);
7660
7661 vmx->nested.nested_run_pending = 0;
7662
Avi Kivity51aa01d2010-07-20 14:31:20 +03007663 vmx_complete_atomic_exit(vmx);
7664 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007665 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007666}
7667
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007668static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
7669{
7670 struct vcpu_vmx *vmx = to_vmx(vcpu);
7671 int cpu;
7672
7673 if (vmx->loaded_vmcs == &vmx->vmcs01)
7674 return;
7675
7676 cpu = get_cpu();
7677 vmx->loaded_vmcs = &vmx->vmcs01;
7678 vmx_vcpu_put(vcpu);
7679 vmx_vcpu_load(vcpu, cpu);
7680 vcpu->cpu = cpu;
7681 put_cpu();
7682}
7683
Avi Kivity6aa8b732006-12-10 02:21:36 -08007684static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7685{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007686 struct vcpu_vmx *vmx = to_vmx(vcpu);
7687
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007688 free_vpid(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007689 leave_guest_mode(vcpu);
7690 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02007691 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007692 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007693 kfree(vmx->guest_msrs);
7694 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007695 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007696}
7697
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007698static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007699{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007700 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007701 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007702 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007703
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007704 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007705 return ERR_PTR(-ENOMEM);
7706
Sheng Yang2384d2b2008-01-17 15:14:33 +08007707 allocate_vpid(vmx);
7708
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007709 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7710 if (err)
7711 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007712
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007713 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02007714 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
7715 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03007716
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007717 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007718 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007719 goto uninit_vcpu;
7720 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007721
Nadav Har'Eld462b812011-05-24 15:26:10 +03007722 vmx->loaded_vmcs = &vmx->vmcs01;
7723 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7724 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007725 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007726 if (!vmm_exclusive)
7727 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7728 loaded_vmcs_init(vmx->loaded_vmcs);
7729 if (!vmm_exclusive)
7730 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007731
Avi Kivity15ad7142007-07-11 18:17:21 +03007732 cpu = get_cpu();
7733 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007734 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007735 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007736 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007737 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007738 if (err)
7739 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007740 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007741 err = alloc_apic_access_page(kvm);
7742 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007743 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007744 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007745
Sheng Yangb927a3c2009-07-21 10:42:48 +08007746 if (enable_ept) {
7747 if (!kvm->arch.ept_identity_map_addr)
7748 kvm->arch.ept_identity_map_addr =
7749 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08007750 err = init_rmode_identity_map(kvm);
7751 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02007752 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007753 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007754
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007755 vmx->nested.current_vmptr = -1ull;
7756 vmx->nested.current_vmcs12 = NULL;
7757
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007758 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007759
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007760free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007761 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007762free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007763 kfree(vmx->guest_msrs);
7764uninit_vcpu:
7765 kvm_vcpu_uninit(&vmx->vcpu);
7766free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007767 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007768 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007769 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007770}
7771
Yang, Sheng002c7f72007-07-31 14:23:01 +03007772static void __init vmx_check_processor_compat(void *rtn)
7773{
7774 struct vmcs_config vmcs_conf;
7775
7776 *(int *)rtn = 0;
7777 if (setup_vmcs_config(&vmcs_conf) < 0)
7778 *(int *)rtn = -EIO;
7779 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7780 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7781 smp_processor_id());
7782 *(int *)rtn = -EIO;
7783 }
7784}
7785
Sheng Yang67253af2008-04-25 10:20:22 +08007786static int get_ept_level(void)
7787{
7788 return VMX_EPT_DEFAULT_GAW + 1;
7789}
7790
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007791static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007792{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007793 u64 ret;
7794
Sheng Yang522c68c2009-04-27 20:35:43 +08007795 /* For VT-d and EPT combination
7796 * 1. MMIO: always map as UC
7797 * 2. EPT with VT-d:
7798 * a. VT-d without snooping control feature: can't guarantee the
7799 * result, try to trust guest.
7800 * b. VT-d with snooping control feature: snooping control feature of
7801 * VT-d engine can guarantee the cache correctness. Just set it
7802 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007803 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007804 * consistent with host MTRR
7805 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007806 if (is_mmio)
7807 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Alex Williamsone0f0bbc2013-10-30 11:02:30 -06007808 else if (kvm_arch_has_noncoherent_dma(vcpu->kvm))
Sheng Yang522c68c2009-04-27 20:35:43 +08007809 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7810 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007811 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007812 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007813 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007814
7815 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007816}
7817
Sheng Yang17cc3932010-01-05 19:02:27 +08007818static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007819{
Sheng Yang878403b2010-01-05 19:02:29 +08007820 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7821 return PT_DIRECTORY_LEVEL;
7822 else
7823 /* For shadow and EPT supported 1GB page */
7824 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007825}
7826
Sheng Yang0e851882009-12-18 16:48:46 +08007827static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7828{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007829 struct kvm_cpuid_entry2 *best;
7830 struct vcpu_vmx *vmx = to_vmx(vcpu);
7831 u32 exec_control;
7832
7833 vmx->rdtscp_enabled = false;
7834 if (vmx_rdtscp_supported()) {
7835 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7836 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7837 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7838 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7839 vmx->rdtscp_enabled = true;
7840 else {
7841 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7842 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7843 exec_control);
7844 }
7845 }
7846 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007847
Mao, Junjiead756a12012-07-02 01:18:48 +00007848 /* Exposing INVPCID only when PCID is exposed */
7849 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7850 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007851 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007852 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007853 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007854 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7855 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7856 exec_control);
7857 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007858 if (cpu_has_secondary_exec_ctrls()) {
7859 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7860 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7861 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7862 exec_control);
7863 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007864 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007865 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007866 }
Sheng Yang0e851882009-12-18 16:48:46 +08007867}
7868
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007869static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7870{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007871 if (func == 1 && nested)
7872 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007873}
7874
Yang Zhang25d92082013-08-06 12:00:32 +03007875static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
7876 struct x86_exception *fault)
7877{
Jan Kiszka533558b2014-01-04 18:47:20 +01007878 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7879 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03007880
7881 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01007882 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03007883 else
Jan Kiszka533558b2014-01-04 18:47:20 +01007884 exit_reason = EXIT_REASON_EPT_VIOLATION;
7885 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03007886 vmcs12->guest_physical_address = fault->address;
7887}
7888
Nadav Har'El155a97a2013-08-05 11:07:16 +03007889/* Callbacks for nested_ept_init_mmu_context: */
7890
7891static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
7892{
7893 /* return the page table to be shadowed - in our case, EPT12 */
7894 return get_vmcs12(vcpu)->ept_pointer;
7895}
7896
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007897static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03007898{
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007899 kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
Nadav Har'El155a97a2013-08-05 11:07:16 +03007900 nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
7901
7902 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
7903 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
7904 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
7905
7906 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03007907}
7908
7909static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
7910{
7911 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
7912}
7913
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007914static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
7915 struct x86_exception *fault)
7916{
7917 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7918
7919 WARN_ON(!is_guest_mode(vcpu));
7920
7921 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
7922 if (vmcs12->exception_bitmap & (1u << PF_VECTOR))
Jan Kiszka533558b2014-01-04 18:47:20 +01007923 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
7924 vmcs_read32(VM_EXIT_INTR_INFO),
7925 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007926 else
7927 kvm_inject_page_fault(vcpu, fault);
7928}
7929
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007930static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
7931 struct vmcs12 *vmcs12)
7932{
7933 struct vcpu_vmx *vmx = to_vmx(vcpu);
7934
7935 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007936 /* TODO: Also verify bits beyond physical address width are 0 */
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007937 if (!PAGE_ALIGNED(vmcs12->apic_access_addr))
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007938 return false;
7939
7940 /*
7941 * Translate L1 physical address to host physical
7942 * address for vmcs02. Keep the page pinned, so this
7943 * physical address remains valid. We keep a reference
7944 * to it so we can release it later.
7945 */
7946 if (vmx->nested.apic_access_page) /* shouldn't happen */
7947 nested_release_page(vmx->nested.apic_access_page);
7948 vmx->nested.apic_access_page =
7949 nested_get_page(vcpu, vmcs12->apic_access_addr);
7950 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007951
7952 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
7953 /* TODO: Also verify bits beyond physical address width are 0 */
7954 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr))
7955 return false;
7956
7957 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
7958 nested_release_page(vmx->nested.virtual_apic_page);
7959 vmx->nested.virtual_apic_page =
7960 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
7961
7962 /*
7963 * Failing the vm entry is _not_ what the processor does
7964 * but it's basically the only possibility we have.
7965 * We could still enter the guest if CR8 load exits are
7966 * enabled, CR8 store exits are enabled, and virtualize APIC
7967 * access is disabled; in this case the processor would never
7968 * use the TPR shadow and we could simply clear the bit from
7969 * the execution control. But such a configuration is useless,
7970 * so let's keep the code simple.
7971 */
7972 if (!vmx->nested.virtual_apic_page)
7973 return false;
7974 }
7975
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007976 return true;
7977}
7978
Jan Kiszkaf4124502014-03-07 20:03:13 +01007979static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
7980{
7981 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
7982 struct vcpu_vmx *vmx = to_vmx(vcpu);
7983
7984 if (vcpu->arch.virtual_tsc_khz == 0)
7985 return;
7986
7987 /* Make sure short timeouts reliably trigger an immediate vmexit.
7988 * hrtimer_start does not guarantee this. */
7989 if (preemption_timeout <= 1) {
7990 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
7991 return;
7992 }
7993
7994 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
7995 preemption_timeout *= 1000000;
7996 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
7997 hrtimer_start(&vmx->nested.preemption_timer,
7998 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
7999}
8000
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008001/*
8002 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
8003 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
8004 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
8005 * guest in a way that will both be appropriate to L1's requests, and our
8006 * needs. In addition to modifying the active vmcs (which is vmcs02), this
8007 * function also has additional necessary side-effects, like setting various
8008 * vcpu->arch fields.
8009 */
8010static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8011{
8012 struct vcpu_vmx *vmx = to_vmx(vcpu);
8013 u32 exec_control;
8014
8015 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
8016 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
8017 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
8018 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
8019 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
8020 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
8021 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
8022 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
8023 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
8024 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
8025 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
8026 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
8027 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
8028 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
8029 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
8030 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
8031 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
8032 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
8033 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
8034 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
8035 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
8036 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
8037 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
8038 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
8039 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
8040 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
8041 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
8042 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
8043 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
8044 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
8045 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
8046 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
8047 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
8048 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
8049 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
8050 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
8051
Jan Kiszka2996fca2014-06-16 13:59:43 +02008052 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
8053 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
8054 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
8055 } else {
8056 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
8057 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
8058 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008059 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
8060 vmcs12->vm_entry_intr_info_field);
8061 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
8062 vmcs12->vm_entry_exception_error_code);
8063 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
8064 vmcs12->vm_entry_instruction_len);
8065 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
8066 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008067 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03008068 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008069 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
8070 vmcs12->guest_pending_dbg_exceptions);
8071 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
8072 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
8073
8074 vmcs_write64(VMCS_LINK_POINTER, -1ull);
8075
Jan Kiszkaf4124502014-03-07 20:03:13 +01008076 exec_control = vmcs12->pin_based_vm_exec_control;
8077 exec_control |= vmcs_config.pin_based_exec_ctrl;
Paolo Bonzini696dfd92014-05-07 11:20:54 +02008078 exec_control &= ~(PIN_BASED_VMX_PREEMPTION_TIMER |
8079 PIN_BASED_POSTED_INTR);
Jan Kiszkaf4124502014-03-07 20:03:13 +01008080 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008081
Jan Kiszkaf4124502014-03-07 20:03:13 +01008082 vmx->nested.preemption_timer_expired = false;
8083 if (nested_cpu_has_preemption_timer(vmcs12))
8084 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01008085
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008086 /*
8087 * Whether page-faults are trapped is determined by a combination of
8088 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
8089 * If enable_ept, L0 doesn't care about page faults and we should
8090 * set all of these to L1's desires. However, if !enable_ept, L0 does
8091 * care about (at least some) page faults, and because it is not easy
8092 * (if at all possible?) to merge L0 and L1's desires, we simply ask
8093 * to exit on each and every L2 page fault. This is done by setting
8094 * MASK=MATCH=0 and (see below) EB.PF=1.
8095 * Note that below we don't need special code to set EB.PF beyond the
8096 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
8097 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
8098 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
8099 *
8100 * A problem with this approach (when !enable_ept) is that L1 may be
8101 * injected with more page faults than it asked for. This could have
8102 * caused problems, but in practice existing hypervisors don't care.
8103 * To fix this, we will need to emulate the PFEC checking (on the L1
8104 * page tables), using walk_addr(), when injecting PFs to L1.
8105 */
8106 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
8107 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
8108 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
8109 enable_ept ? vmcs12->page_fault_error_code_match : 0);
8110
8111 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01008112 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008113 if (!vmx->rdtscp_enabled)
8114 exec_control &= ~SECONDARY_EXEC_RDTSCP;
8115 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02008116 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
8117 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
8118 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008119 if (nested_cpu_has(vmcs12,
8120 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
8121 exec_control |= vmcs12->secondary_vm_exec_control;
8122
8123 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
8124 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008125 * If translation failed, no matter: This feature asks
8126 * to exit when accessing the given address, and if it
8127 * can never be accessed, this feature won't do
8128 * anything anyway.
8129 */
8130 if (!vmx->nested.apic_access_page)
8131 exec_control &=
8132 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8133 else
8134 vmcs_write64(APIC_ACCESS_ADDR,
8135 page_to_phys(vmx->nested.apic_access_page));
Jan Kiszkaca3f2572013-12-16 12:55:46 +01008136 } else if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm)) {
8137 exec_control |=
8138 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8139 vmcs_write64(APIC_ACCESS_ADDR,
8140 page_to_phys(vcpu->kvm->arch.apic_access_page));
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008141 }
8142
8143 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
8144 }
8145
8146
8147 /*
8148 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
8149 * Some constant fields are set here by vmx_set_constant_host_state().
8150 * Other fields are different per CPU, and will be set later when
8151 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
8152 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08008153 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008154
8155 /*
8156 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
8157 * entry, but only if the current (host) sp changed from the value
8158 * we wrote last (vmx->host_rsp). This cache is no longer relevant
8159 * if we switch vmcs, and rather than hold a separate cache per vmcs,
8160 * here we just force the write to happen on entry.
8161 */
8162 vmx->host_rsp = 0;
8163
8164 exec_control = vmx_exec_control(vmx); /* L0's desires */
8165 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
8166 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
8167 exec_control &= ~CPU_BASED_TPR_SHADOW;
8168 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008169
8170 if (exec_control & CPU_BASED_TPR_SHADOW) {
8171 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
8172 page_to_phys(vmx->nested.virtual_apic_page));
8173 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
8174 }
8175
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008176 /*
8177 * Merging of IO and MSR bitmaps not currently supported.
8178 * Rather, exit every time.
8179 */
8180 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
8181 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
8182 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
8183
8184 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
8185
8186 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
8187 * bitwise-or of what L1 wants to trap for L2, and what we want to
8188 * trap. Note that CR0.TS also needs updating - we do this later.
8189 */
8190 update_exception_bitmap(vcpu);
8191 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
8192 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8193
Nadav Har'El8049d652013-08-05 11:07:06 +03008194 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
8195 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
8196 * bits are further modified by vmx_set_efer() below.
8197 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01008198 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03008199
8200 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
8201 * emulated by vmx_set_efer(), below.
8202 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02008203 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03008204 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
8205 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008206 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
8207
Jan Kiszka44811c02013-08-04 17:17:27 +02008208 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008209 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008210 vcpu->arch.pat = vmcs12->guest_ia32_pat;
8211 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008212 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
8213
8214
8215 set_cr4_guest_host_mask(vmx);
8216
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008217 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
8218 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
8219
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008220 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
8221 vmcs_write64(TSC_OFFSET,
8222 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
8223 else
8224 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008225
8226 if (enable_vpid) {
8227 /*
8228 * Trivially support vpid by letting L2s share their parent
8229 * L1's vpid. TODO: move to a more elaborate solution, giving
8230 * each L2 its own vpid and exposing the vpid feature to L1.
8231 */
8232 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
8233 vmx_flush_tlb(vcpu);
8234 }
8235
Nadav Har'El155a97a2013-08-05 11:07:16 +03008236 if (nested_cpu_has_ept(vmcs12)) {
8237 kvm_mmu_unload(vcpu);
8238 nested_ept_init_mmu_context(vcpu);
8239 }
8240
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008241 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
8242 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008243 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008244 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8245 else
8246 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8247 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
8248 vmx_set_efer(vcpu, vcpu->arch.efer);
8249
8250 /*
8251 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
8252 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
8253 * The CR0_READ_SHADOW is what L2 should have expected to read given
8254 * the specifications by L1; It's not enough to take
8255 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
8256 * have more bits than L1 expected.
8257 */
8258 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
8259 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
8260
8261 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
8262 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
8263
8264 /* shadow page tables on either EPT or shadow page tables */
8265 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
8266 kvm_mmu_reset_context(vcpu);
8267
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008268 if (!enable_ept)
8269 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
8270
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008271 /*
8272 * L1 may access the L2's PDPTR, so save them to construct vmcs12
8273 */
8274 if (enable_ept) {
8275 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
8276 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
8277 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
8278 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
8279 }
8280
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008281 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
8282 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
8283}
8284
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008285/*
8286 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
8287 * for running an L2 nested guest.
8288 */
8289static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
8290{
8291 struct vmcs12 *vmcs12;
8292 struct vcpu_vmx *vmx = to_vmx(vcpu);
8293 int cpu;
8294 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02008295 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008296
8297 if (!nested_vmx_check_permission(vcpu) ||
8298 !nested_vmx_check_vmcs12(vcpu))
8299 return 1;
8300
8301 skip_emulated_instruction(vcpu);
8302 vmcs12 = get_vmcs12(vcpu);
8303
Abel Gordon012f83c2013-04-18 14:39:25 +03008304 if (enable_shadow_vmcs)
8305 copy_shadow_to_vmcs12(vmx);
8306
Nadav Har'El7c177932011-05-25 23:12:04 +03008307 /*
8308 * The nested entry process starts with enforcing various prerequisites
8309 * on vmcs12 as required by the Intel SDM, and act appropriately when
8310 * they fail: As the SDM explains, some conditions should cause the
8311 * instruction to fail, while others will cause the instruction to seem
8312 * to succeed, but return an EXIT_REASON_INVALID_STATE.
8313 * To speed up the normal (success) code path, we should avoid checking
8314 * for misconfigurations which will anyway be caught by the processor
8315 * when using the merged vmcs02.
8316 */
8317 if (vmcs12->launch_state == launch) {
8318 nested_vmx_failValid(vcpu,
8319 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
8320 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
8321 return 1;
8322 }
8323
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008324 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
8325 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02008326 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8327 return 1;
8328 }
8329
Nadav Har'El7c177932011-05-25 23:12:04 +03008330 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02008331 !PAGE_ALIGNED(vmcs12->msr_bitmap)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03008332 /*TODO: Also verify bits beyond physical address width are 0*/
8333 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8334 return 1;
8335 }
8336
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008337 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03008338 /*TODO: Also verify bits beyond physical address width are 0*/
8339 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8340 return 1;
8341 }
8342
8343 if (vmcs12->vm_entry_msr_load_count > 0 ||
8344 vmcs12->vm_exit_msr_load_count > 0 ||
8345 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008346 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
8347 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03008348 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8349 return 1;
8350 }
8351
8352 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02008353 nested_vmx_true_procbased_ctls_low,
8354 nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008355 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
8356 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
8357 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
8358 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
8359 !vmx_control_verify(vmcs12->vm_exit_controls,
Jan Kiszka2996fca2014-06-16 13:59:43 +02008360 nested_vmx_true_exit_ctls_low,
8361 nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008362 !vmx_control_verify(vmcs12->vm_entry_controls,
Jan Kiszka2996fca2014-06-16 13:59:43 +02008363 nested_vmx_true_entry_ctls_low,
8364 nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03008365 {
8366 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8367 return 1;
8368 }
8369
8370 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
8371 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8372 nested_vmx_failValid(vcpu,
8373 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
8374 return 1;
8375 }
8376
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02008377 if (!nested_cr0_valid(vmcs12, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008378 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8379 nested_vmx_entry_failure(vcpu, vmcs12,
8380 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8381 return 1;
8382 }
8383 if (vmcs12->vmcs_link_pointer != -1ull) {
8384 nested_vmx_entry_failure(vcpu, vmcs12,
8385 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
8386 return 1;
8387 }
8388
8389 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02008390 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02008391 * are performed on the field for the IA32_EFER MSR:
8392 * - Bits reserved in the IA32_EFER MSR must be 0.
8393 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
8394 * the IA-32e mode guest VM-exit control. It must also be identical
8395 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
8396 * CR0.PG) is 1.
8397 */
8398 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
8399 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
8400 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
8401 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
8402 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
8403 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
8404 nested_vmx_entry_failure(vcpu, vmcs12,
8405 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8406 return 1;
8407 }
8408 }
8409
8410 /*
8411 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
8412 * IA32_EFER MSR must be 0 in the field for that register. In addition,
8413 * the values of the LMA and LME bits in the field must each be that of
8414 * the host address-space size VM-exit control.
8415 */
8416 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
8417 ia32e = (vmcs12->vm_exit_controls &
8418 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
8419 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
8420 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
8421 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
8422 nested_vmx_entry_failure(vcpu, vmcs12,
8423 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8424 return 1;
8425 }
8426 }
8427
8428 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03008429 * We're finally done with prerequisite checking, and can start with
8430 * the nested entry.
8431 */
8432
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008433 vmcs02 = nested_get_current_vmcs02(vmx);
8434 if (!vmcs02)
8435 return -ENOMEM;
8436
8437 enter_guest_mode(vcpu);
8438
8439 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
8440
Jan Kiszka2996fca2014-06-16 13:59:43 +02008441 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
8442 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
8443
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008444 cpu = get_cpu();
8445 vmx->loaded_vmcs = vmcs02;
8446 vmx_vcpu_put(vcpu);
8447 vmx_vcpu_load(vcpu, cpu);
8448 vcpu->cpu = cpu;
8449 put_cpu();
8450
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008451 vmx_segment_cache_clear(vmx);
8452
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008453 vmcs12->launch_state = 1;
8454
8455 prepare_vmcs02(vcpu, vmcs12);
8456
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008457 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
8458 return kvm_emulate_halt(vcpu);
8459
Jan Kiszka7af40ad32014-01-04 18:47:23 +01008460 vmx->nested.nested_run_pending = 1;
8461
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008462 /*
8463 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
8464 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
8465 * returned as far as L1 is concerned. It will only return (and set
8466 * the success flag) when L2 exits (see nested_vmx_vmexit()).
8467 */
8468 return 1;
8469}
8470
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008471/*
8472 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
8473 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
8474 * This function returns the new value we should put in vmcs12.guest_cr0.
8475 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
8476 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
8477 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
8478 * didn't trap the bit, because if L1 did, so would L0).
8479 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
8480 * been modified by L2, and L1 knows it. So just leave the old value of
8481 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
8482 * isn't relevant, because if L0 traps this bit it can set it to anything.
8483 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
8484 * changed these bits, and therefore they need to be updated, but L0
8485 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
8486 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
8487 */
8488static inline unsigned long
8489vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8490{
8491 return
8492 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
8493 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
8494 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
8495 vcpu->arch.cr0_guest_owned_bits));
8496}
8497
8498static inline unsigned long
8499vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8500{
8501 return
8502 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
8503 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
8504 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
8505 vcpu->arch.cr4_guest_owned_bits));
8506}
8507
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008508static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
8509 struct vmcs12 *vmcs12)
8510{
8511 u32 idt_vectoring;
8512 unsigned int nr;
8513
Gleb Natapov851eb6672013-09-25 12:51:34 +03008514 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008515 nr = vcpu->arch.exception.nr;
8516 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8517
8518 if (kvm_exception_is_soft(nr)) {
8519 vmcs12->vm_exit_instruction_len =
8520 vcpu->arch.event_exit_inst_len;
8521 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
8522 } else
8523 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
8524
8525 if (vcpu->arch.exception.has_error_code) {
8526 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
8527 vmcs12->idt_vectoring_error_code =
8528 vcpu->arch.exception.error_code;
8529 }
8530
8531 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01008532 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008533 vmcs12->idt_vectoring_info_field =
8534 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
8535 } else if (vcpu->arch.interrupt.pending) {
8536 nr = vcpu->arch.interrupt.nr;
8537 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8538
8539 if (vcpu->arch.interrupt.soft) {
8540 idt_vectoring |= INTR_TYPE_SOFT_INTR;
8541 vmcs12->vm_entry_instruction_len =
8542 vcpu->arch.event_exit_inst_len;
8543 } else
8544 idt_vectoring |= INTR_TYPE_EXT_INTR;
8545
8546 vmcs12->idt_vectoring_info_field = idt_vectoring;
8547 }
8548}
8549
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008550static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
8551{
8552 struct vcpu_vmx *vmx = to_vmx(vcpu);
8553
Jan Kiszkaf4124502014-03-07 20:03:13 +01008554 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
8555 vmx->nested.preemption_timer_expired) {
8556 if (vmx->nested.nested_run_pending)
8557 return -EBUSY;
8558 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
8559 return 0;
8560 }
8561
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008562 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01008563 if (vmx->nested.nested_run_pending ||
8564 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008565 return -EBUSY;
8566 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
8567 NMI_VECTOR | INTR_TYPE_NMI_INTR |
8568 INTR_INFO_VALID_MASK, 0);
8569 /*
8570 * The NMI-triggered VM exit counts as injection:
8571 * clear this one and block further NMIs.
8572 */
8573 vcpu->arch.nmi_pending = 0;
8574 vmx_set_nmi_mask(vcpu, true);
8575 return 0;
8576 }
8577
8578 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
8579 nested_exit_on_intr(vcpu)) {
8580 if (vmx->nested.nested_run_pending)
8581 return -EBUSY;
8582 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
8583 }
8584
8585 return 0;
8586}
8587
Jan Kiszkaf4124502014-03-07 20:03:13 +01008588static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
8589{
8590 ktime_t remaining =
8591 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
8592 u64 value;
8593
8594 if (ktime_to_ns(remaining) <= 0)
8595 return 0;
8596
8597 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
8598 do_div(value, 1000000);
8599 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8600}
8601
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008602/*
8603 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
8604 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
8605 * and this function updates it to reflect the changes to the guest state while
8606 * L2 was running (and perhaps made some exits which were handled directly by L0
8607 * without going back to L1), and to reflect the exit reason.
8608 * Note that we do not have to copy here all VMCS fields, just those that
8609 * could have changed by the L2 guest or the exit - i.e., the guest-state and
8610 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
8611 * which already writes to vmcs12 directly.
8612 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008613static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
8614 u32 exit_reason, u32 exit_intr_info,
8615 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008616{
8617 /* update guest state fields: */
8618 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
8619 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
8620
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008621 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8622 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
8623 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
8624
8625 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
8626 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
8627 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
8628 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
8629 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
8630 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
8631 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
8632 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
8633 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
8634 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
8635 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
8636 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
8637 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
8638 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
8639 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
8640 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
8641 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
8642 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
8643 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
8644 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
8645 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
8646 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
8647 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
8648 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
8649 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
8650 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
8651 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
8652 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
8653 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
8654 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
8655 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
8656 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
8657 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
8658 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
8659 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
8660 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
8661
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008662 vmcs12->guest_interruptibility_info =
8663 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
8664 vmcs12->guest_pending_dbg_exceptions =
8665 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01008666 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
8667 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
8668 else
8669 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008670
Jan Kiszkaf4124502014-03-07 20:03:13 +01008671 if (nested_cpu_has_preemption_timer(vmcs12)) {
8672 if (vmcs12->vm_exit_controls &
8673 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
8674 vmcs12->vmx_preemption_timer_value =
8675 vmx_get_preemption_timer_value(vcpu);
8676 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
8677 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08008678
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008679 /*
8680 * In some cases (usually, nested EPT), L2 is allowed to change its
8681 * own CR3 without exiting. If it has changed it, we must keep it.
8682 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
8683 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
8684 *
8685 * Additionally, restore L2's PDPTR to vmcs12.
8686 */
8687 if (enable_ept) {
8688 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
8689 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
8690 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
8691 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
8692 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
8693 }
8694
Jan Kiszkac18911a2013-03-13 16:06:41 +01008695 vmcs12->vm_entry_controls =
8696 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02008697 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01008698
Jan Kiszka2996fca2014-06-16 13:59:43 +02008699 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
8700 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
8701 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
8702 }
8703
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008704 /* TODO: These cannot have changed unless we have MSR bitmaps and
8705 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +02008706 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008707 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02008708 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
8709 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008710 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
8711 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
8712 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008713 if (vmx_mpx_supported())
8714 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008715
8716 /* update exit information fields: */
8717
Jan Kiszka533558b2014-01-04 18:47:20 +01008718 vmcs12->vm_exit_reason = exit_reason;
8719 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008720
Jan Kiszka533558b2014-01-04 18:47:20 +01008721 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02008722 if ((vmcs12->vm_exit_intr_info &
8723 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8724 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
8725 vmcs12->vm_exit_intr_error_code =
8726 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008727 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008728 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
8729 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8730
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008731 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
8732 /* vm_entry_intr_info_field is cleared on exit. Emulate this
8733 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008734 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008735
8736 /*
8737 * Transfer the event that L0 or L1 may wanted to inject into
8738 * L2 to IDT_VECTORING_INFO_FIELD.
8739 */
8740 vmcs12_save_pending_event(vcpu, vmcs12);
8741 }
8742
8743 /*
8744 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
8745 * preserved above and would only end up incorrectly in L1.
8746 */
8747 vcpu->arch.nmi_injected = false;
8748 kvm_clear_exception_queue(vcpu);
8749 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008750}
8751
8752/*
8753 * A part of what we need to when the nested L2 guest exits and we want to
8754 * run its L1 parent, is to reset L1's guest state to the host state specified
8755 * in vmcs12.
8756 * This function is to be called not only on normal nested exit, but also on
8757 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
8758 * Failures During or After Loading Guest State").
8759 * This function should be called when the active VMCS is L1's (vmcs01).
8760 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008761static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
8762 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008763{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008764 struct kvm_segment seg;
8765
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008766 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
8767 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008768 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008769 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8770 else
8771 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8772 vmx_set_efer(vcpu, vcpu->arch.efer);
8773
8774 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
8775 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07008776 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008777 /*
8778 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
8779 * actually changed, because it depends on the current state of
8780 * fpu_active (which may have changed).
8781 * Note that vmx_set_cr0 refers to efer set above.
8782 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +02008783 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008784 /*
8785 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8786 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8787 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8788 */
8789 update_exception_bitmap(vcpu);
8790 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8791 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8792
8793 /*
8794 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8795 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8796 */
8797 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8798 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8799
Jan Kiszka29bf08f2013-12-28 16:31:52 +01008800 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008801
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008802 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8803 kvm_mmu_reset_context(vcpu);
8804
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008805 if (!enable_ept)
8806 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
8807
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008808 if (enable_vpid) {
8809 /*
8810 * Trivially support vpid by letting L2s share their parent
8811 * L1's vpid. TODO: move to a more elaborate solution, giving
8812 * each L2 its own vpid and exposing the vpid feature to L1.
8813 */
8814 vmx_flush_tlb(vcpu);
8815 }
8816
8817
8818 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8819 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8820 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8821 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8822 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008823
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008824 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
8825 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
8826 vmcs_write64(GUEST_BNDCFGS, 0);
8827
Jan Kiszka44811c02013-08-04 17:17:27 +02008828 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008829 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008830 vcpu->arch.pat = vmcs12->host_ia32_pat;
8831 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008832 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8833 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8834 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008835
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008836 /* Set L1 segment info according to Intel SDM
8837 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8838 seg = (struct kvm_segment) {
8839 .base = 0,
8840 .limit = 0xFFFFFFFF,
8841 .selector = vmcs12->host_cs_selector,
8842 .type = 11,
8843 .present = 1,
8844 .s = 1,
8845 .g = 1
8846 };
8847 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8848 seg.l = 1;
8849 else
8850 seg.db = 1;
8851 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8852 seg = (struct kvm_segment) {
8853 .base = 0,
8854 .limit = 0xFFFFFFFF,
8855 .type = 3,
8856 .present = 1,
8857 .s = 1,
8858 .db = 1,
8859 .g = 1
8860 };
8861 seg.selector = vmcs12->host_ds_selector;
8862 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8863 seg.selector = vmcs12->host_es_selector;
8864 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8865 seg.selector = vmcs12->host_ss_selector;
8866 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8867 seg.selector = vmcs12->host_fs_selector;
8868 seg.base = vmcs12->host_fs_base;
8869 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8870 seg.selector = vmcs12->host_gs_selector;
8871 seg.base = vmcs12->host_gs_base;
8872 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8873 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008874 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008875 .limit = 0x67,
8876 .selector = vmcs12->host_tr_selector,
8877 .type = 11,
8878 .present = 1
8879 };
8880 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8881
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008882 kvm_set_dr(vcpu, 7, 0x400);
8883 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008884}
8885
8886/*
8887 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8888 * and modify vmcs12 to make it see what it would expect to see there if
8889 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8890 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008891static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
8892 u32 exit_intr_info,
8893 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008894{
8895 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008896 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8897
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008898 /* trying to cancel vmlaunch/vmresume is a bug */
8899 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8900
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008901 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01008902 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
8903 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008904
Wanpeng Lif3380ca2014-08-05 12:42:23 +08008905 vmx_load_vmcs01(vcpu);
8906
Bandan Das77b0f5d2014-04-19 18:17:45 -04008907 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
8908 && nested_exit_intr_ack_set(vcpu)) {
8909 int irq = kvm_cpu_get_interrupt(vcpu);
8910 WARN_ON(irq < 0);
8911 vmcs12->vm_exit_intr_info = irq |
8912 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
8913 }
8914
Jan Kiszka542060e2014-01-04 18:47:21 +01008915 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
8916 vmcs12->exit_qualification,
8917 vmcs12->idt_vectoring_info_field,
8918 vmcs12->vm_exit_intr_info,
8919 vmcs12->vm_exit_intr_error_code,
8920 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008921
Gleb Natapov2961e8762013-11-25 15:37:13 +02008922 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
8923 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008924 vmx_segment_cache_clear(vmx);
8925
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008926 /* if no vmcs02 cache requested, remove the one we used */
8927 if (VMCS02_POOL_SIZE == 0)
8928 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8929
8930 load_vmcs12_host_state(vcpu, vmcs12);
8931
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008932 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008933 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8934
8935 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8936 vmx->host_rsp = 0;
8937
8938 /* Unpin physical memory we referred to in vmcs02 */
8939 if (vmx->nested.apic_access_page) {
8940 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008941 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008942 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008943 if (vmx->nested.virtual_apic_page) {
8944 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008945 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008946 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008947
8948 /*
8949 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8950 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8951 * success or failure flag accordingly.
8952 */
8953 if (unlikely(vmx->fail)) {
8954 vmx->fail = 0;
8955 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8956 } else
8957 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008958 if (enable_shadow_vmcs)
8959 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008960
8961 /* in case we halted in L2 */
8962 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008963}
8964
Nadav Har'El7c177932011-05-25 23:12:04 +03008965/*
Jan Kiszka42124922014-01-04 18:47:19 +01008966 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
8967 */
8968static void vmx_leave_nested(struct kvm_vcpu *vcpu)
8969{
8970 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +01008971 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +01008972 free_nested(to_vmx(vcpu));
8973}
8974
8975/*
Nadav Har'El7c177932011-05-25 23:12:04 +03008976 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8977 * 23.7 "VM-entry failures during or after loading guest state" (this also
8978 * lists the acceptable exit-reason and exit-qualification parameters).
8979 * It should only be called before L2 actually succeeded to run, and when
8980 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8981 */
8982static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8983 struct vmcs12 *vmcs12,
8984 u32 reason, unsigned long qualification)
8985{
8986 load_vmcs12_host_state(vcpu, vmcs12);
8987 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
8988 vmcs12->exit_qualification = qualification;
8989 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008990 if (enable_shadow_vmcs)
8991 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03008992}
8993
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008994static int vmx_check_intercept(struct kvm_vcpu *vcpu,
8995 struct x86_instruction_info *info,
8996 enum x86_intercept_stage stage)
8997{
8998 return X86EMUL_CONTINUE;
8999}
9000
Paolo Bonzini48d89b92014-08-26 13:27:46 +02009001static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02009002{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02009003 if (ple_gap)
9004 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02009005}
9006
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03009007static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08009008 .cpu_has_kvm_support = cpu_has_kvm_support,
9009 .disabled_by_bios = vmx_disabled_by_bios,
9010 .hardware_setup = hardware_setup,
9011 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03009012 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009013 .hardware_enable = hardware_enable,
9014 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08009015 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009016
9017 .vcpu_create = vmx_create_vcpu,
9018 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03009019 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009020
Avi Kivity04d2cc72007-09-10 18:10:54 +03009021 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009022 .vcpu_load = vmx_vcpu_load,
9023 .vcpu_put = vmx_vcpu_put,
9024
Jan Kiszkac8639012012-09-21 05:42:55 +02009025 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009026 .get_msr = vmx_get_msr,
9027 .set_msr = vmx_set_msr,
9028 .get_segment_base = vmx_get_segment_base,
9029 .get_segment = vmx_get_segment,
9030 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02009031 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009032 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02009033 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02009034 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03009035 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009036 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009037 .set_cr3 = vmx_set_cr3,
9038 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009039 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009040 .get_idt = vmx_get_idt,
9041 .set_idt = vmx_set_idt,
9042 .get_gdt = vmx_get_gdt,
9043 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01009044 .get_dr6 = vmx_get_dr6,
9045 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03009046 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01009047 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009048 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009049 .get_rflags = vmx_get_rflags,
9050 .set_rflags = vmx_set_rflags,
Avi Kivity02daab22009-12-30 12:40:26 +02009051 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009052
9053 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009054
Avi Kivity6aa8b732006-12-10 02:21:36 -08009055 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02009056 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009057 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04009058 .set_interrupt_shadow = vmx_set_interrupt_shadow,
9059 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02009060 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03009061 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009062 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02009063 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009064 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02009065 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009066 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01009067 .get_nmi_mask = vmx_get_nmi_mask,
9068 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009069 .enable_nmi_window = enable_nmi_window,
9070 .enable_irq_window = enable_irq_window,
9071 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08009072 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08009073 .vm_has_apicv = vmx_vm_has_apicv,
9074 .load_eoi_exitmap = vmx_load_eoi_exitmap,
9075 .hwapic_irr_update = vmx_hwapic_irr_update,
9076 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08009077 .sync_pir_to_irr = vmx_sync_pir_to_irr,
9078 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009079
Izik Eiduscbc94022007-10-25 00:29:55 +02009080 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08009081 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009082 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03009083
Avi Kivity586f9602010-11-18 13:09:54 +02009084 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02009085
Sheng Yang17cc3932010-01-05 19:02:27 +08009086 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08009087
9088 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009089
9090 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00009091 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009092
9093 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08009094
9095 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10009096
Joerg Roedel4051b182011-03-25 09:44:49 +01009097 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08009098 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10009099 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10009100 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01009101 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03009102 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02009103
9104 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02009105
9106 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08009107 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009108 .mpx_supported = vmx_mpx_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009109
9110 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02009111
9112 .sched_in = vmx_sched_in,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009113};
9114
9115static int __init vmx_init(void)
9116{
Yang Zhang8d146952013-01-25 10:18:50 +08009117 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03009118
9119 rdmsrl_safe(MSR_EFER, &host_efer);
9120
Paolo Bonzini03916db2014-07-24 14:21:57 +02009121 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03009122 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03009123
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009124 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03009125 if (!vmx_io_bitmap_a)
9126 return -ENOMEM;
9127
Guo Chao2106a542012-06-15 11:31:56 +08009128 r = -ENOMEM;
9129
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009130 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08009131 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03009132 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03009133
Avi Kivity58972972009-02-24 22:26:47 +02009134 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08009135 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08009136 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08009137
Yang Zhang8d146952013-01-25 10:18:50 +08009138 vmx_msr_bitmap_legacy_x2apic =
9139 (unsigned long *)__get_free_page(GFP_KERNEL);
9140 if (!vmx_msr_bitmap_legacy_x2apic)
9141 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08009142
Avi Kivity58972972009-02-24 22:26:47 +02009143 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08009144 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08009145 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08009146
Yang Zhang8d146952013-01-25 10:18:50 +08009147 vmx_msr_bitmap_longmode_x2apic =
9148 (unsigned long *)__get_free_page(GFP_KERNEL);
9149 if (!vmx_msr_bitmap_longmode_x2apic)
9150 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03009151 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
9152 if (!vmx_vmread_bitmap)
9153 goto out5;
9154
9155 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
9156 if (!vmx_vmwrite_bitmap)
9157 goto out6;
9158
9159 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
9160 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
Avi Kivity58972972009-02-24 22:26:47 +02009161
He, Qingfdef3ad2007-04-30 09:45:24 +03009162 /*
9163 * Allow direct access to the PC debug port (it is often used for I/O
9164 * delays, but the vmexits simply slow things down).
9165 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009166 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
9167 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03009168
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009169 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03009170
Avi Kivity58972972009-02-24 22:26:47 +02009171 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
9172 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08009173
Sheng Yang2384d2b2008-01-17 15:14:33 +08009174 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
9175
Avi Kivity0ee75be2010-04-28 15:39:01 +03009176 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
9177 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03009178 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03009179 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08009180
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009181#ifdef CONFIG_KEXEC
9182 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
9183 crash_vmclear_local_loaded_vmcss);
9184#endif
9185
Avi Kivity58972972009-02-24 22:26:47 +02009186 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
9187 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
9188 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
9189 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
9190 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
9191 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009192 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
9193
Yang Zhang8d146952013-01-25 10:18:50 +08009194 memcpy(vmx_msr_bitmap_legacy_x2apic,
9195 vmx_msr_bitmap_legacy, PAGE_SIZE);
9196 memcpy(vmx_msr_bitmap_longmode_x2apic,
9197 vmx_msr_bitmap_longmode, PAGE_SIZE);
9198
Yang Zhang01e439b2013-04-11 19:25:12 +08009199 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08009200 for (msr = 0x800; msr <= 0x8ff; msr++)
9201 vmx_disable_intercept_msr_read_x2apic(msr);
9202
9203 /* According SDM, in x2apic mode, the whole id reg is used.
9204 * But in KVM, it only use the highest eight bits. Need to
9205 * intercept it */
9206 vmx_enable_intercept_msr_read_x2apic(0x802);
9207 /* TMCCT */
9208 vmx_enable_intercept_msr_read_x2apic(0x839);
9209 /* TPR */
9210 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08009211 /* EOI */
9212 vmx_disable_intercept_msr_write_x2apic(0x80b);
9213 /* SELF-IPI */
9214 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08009215 }
He, Qingfdef3ad2007-04-30 09:45:24 +03009216
Avi Kivity089d0342009-03-23 18:26:32 +02009217 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08009218 kvm_mmu_set_mask_ptes(0ull,
9219 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
9220 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
9221 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08009222 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08009223 kvm_enable_tdp();
9224 } else
9225 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08009226
Radim Krčmářb4a2d312014-08-21 18:08:08 +02009227 update_ple_window_actual_max();
9228
He, Qingfdef3ad2007-04-30 09:45:24 +03009229 return 0;
9230
Abel Gordon4607c2d2013-04-18 14:35:55 +03009231out7:
9232 free_page((unsigned long)vmx_vmwrite_bitmap);
9233out6:
9234 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08009235out5:
9236 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08009237out4:
Avi Kivity58972972009-02-24 22:26:47 +02009238 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08009239out3:
9240 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08009241out2:
Avi Kivity58972972009-02-24 22:26:47 +02009242 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03009243out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009244 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03009245out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009246 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03009247 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009248}
9249
9250static void __exit vmx_exit(void)
9251{
Yang Zhang8d146952013-01-25 10:18:50 +08009252 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
9253 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02009254 free_page((unsigned long)vmx_msr_bitmap_legacy);
9255 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009256 free_page((unsigned long)vmx_io_bitmap_b);
9257 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03009258 free_page((unsigned long)vmx_vmwrite_bitmap);
9259 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03009260
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009261#ifdef CONFIG_KEXEC
Monam Agarwal3b63a432014-03-22 12:28:10 +05309262 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009263 synchronize_rcu();
9264#endif
9265
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08009266 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08009267}
9268
9269module_init(vmx_init)
9270module_exit(vmx_exit)