blob: f02c80d4039cd2bdbc79aa98579535b61f648cbb [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Dave Airlie0e32b392014-05-02 14:02:48 +1000104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800114} intel_range_t;
115
116typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 int dot_limit;
118 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800119} intel_p2_t;
120
Ma Lingd4906092009-03-18 20:13:27 +0800121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800125};
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
Daniel Vetterd2acd212012-10-20 20:57:43 +0200127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
Chris Wilson021357a2010-09-07 20:54:59 +0100137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
Chris Wilson8b99e682010-10-13 09:59:17 +0100140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100145}
146
Daniel Vetter5d536e22013-07-06 12:52:06 +0200147static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200149 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200150 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200162 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200163 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400174 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200175 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200176 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
Eric Anholt273e27c2011-03-30 13:01:10 -0700185
Keith Packarde4b36692009-06-05 19:22:17 -0700186static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700210};
211
Eric Anholt273e27c2011-03-30 13:01:10 -0700212
Keith Packarde4b36692009-06-05 19:22:17 -0700213static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800252 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500269static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500284static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Eric Anholt273e27c2011-03-30 13:01:10 -0700297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339};
340
Eric Anholt273e27c2011-03-30 13:01:10 -0700341/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800366};
367
Ville Syrjälädc730512013-09-24 21:26:30 +0300368static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200376 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300380 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700382};
383
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300408}
409
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
413static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
414{
415 struct drm_device *dev = crtc->dev;
416 struct intel_encoder *encoder;
417
418 for_each_encoder_on_crtc(dev, crtc, encoder)
419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
Chris Wilson1b894b52010-12-14 20:04:54 +0000425static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
426 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800429 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430
431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100432 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000433 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434 limit = &intel_limits_ironlake_dual_lvds_100m;
435 else
436 limit = &intel_limits_ironlake_dual_lvds;
437 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000438 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800439 limit = &intel_limits_ironlake_single_lvds_100m;
440 else
441 limit = &intel_limits_ironlake_single_lvds;
442 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200443 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800444 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445
446 return limit;
447}
448
Ma Ling044c7c42009-03-18 20:13:23 +0800449static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
450{
451 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800452 const intel_limit_t *limit;
453
454 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100455 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700456 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800457 else
Keith Packarde4b36692009-06-05 19:22:17 -0700458 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800459 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
460 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800462 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700463 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800464 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700465 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800466
467 return limit;
468}
469
Chris Wilson1b894b52010-12-14 20:04:54 +0000470static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800471{
472 struct drm_device *dev = crtc->dev;
473 const intel_limit_t *limit;
474
Eric Anholtbad720f2009-10-22 16:11:14 -0700475 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000476 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800477 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800478 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800480 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500481 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800482 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500483 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300484 } else if (IS_CHERRYVIEW(dev)) {
485 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700486 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300487 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100488 } else if (!IS_GEN2(dev)) {
489 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
490 limit = &intel_limits_i9xx_lvds;
491 else
492 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 } else {
494 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700495 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200496 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200498 else
499 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 }
501 return limit;
502}
503
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500504/* m1 is reserved as 0 in Pineview, n is a ring counter */
505static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800506{
Shaohua Li21778322009-02-23 15:19:16 +0800507 clock->m = clock->m2 + 2;
508 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200509 if (WARN_ON(clock->n == 0 || clock->p == 0))
510 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300511 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
512 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800513}
514
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200515static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
516{
517 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
518}
519
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200520static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800521{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200522 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200524 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
525 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300526 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
527 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800528}
529
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530static void chv_clock(int refclk, intel_clock_t *clock)
531{
532 clock->m = clock->m1 * clock->m2;
533 clock->p = clock->p1 * clock->p2;
534 if (WARN_ON(clock->n == 0 || clock->p == 0))
535 return;
536 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
537 clock->n << 22);
538 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
539}
540
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800541#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542/**
543 * Returns whether the given set of divisors are valid for a given refclk with
544 * the given connectors.
545 */
546
Chris Wilson1b894b52010-12-14 20:04:54 +0000547static bool intel_PLL_is_valid(struct drm_device *dev,
548 const intel_limit_t *limit,
549 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551 if (clock->n < limit->n.min || limit->n.max < clock->n)
552 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400556 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300559
560 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
561 if (clock->m1 <= clock->m2)
562 INTELPllInvalid("m1 <= m2\n");
563
564 if (!IS_VALLEYVIEW(dev)) {
565 if (clock->p < limit->p.min || limit->p.max < clock->p)
566 INTELPllInvalid("p out of range\n");
567 if (clock->m < limit->m.min || limit->m.max < clock->m)
568 INTELPllInvalid("m out of range\n");
569 }
570
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
574 * connector, etc., rather than just a single range.
575 */
576 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578
579 return true;
580}
581
Ma Lingd4906092009-03-18 20:13:27 +0800582static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200583i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800584 int target, int refclk, intel_clock_t *match_clock,
585 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800586{
587 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 int err = target;
590
Daniel Vettera210b022012-11-26 17:22:08 +0100591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100593 * For LVDS just rely on its current settings for dual-channel.
594 * We haven't figured out how to reliably set up different
595 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100597 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800598 clock.p2 = limit->p2.p2_fast;
599 else
600 clock.p2 = limit->p2.p2_slow;
601 } else {
602 if (target < limit->p2.dot_limit)
603 clock.p2 = limit->p2.p2_slow;
604 else
605 clock.p2 = limit->p2.p2_fast;
606 }
607
Akshay Joshi0206e352011-08-16 15:34:10 -0400608 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Zhao Yakui42158662009-11-20 11:24:18 +0800610 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
611 clock.m1++) {
612 for (clock.m2 = limit->m2.min;
613 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200614 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800615 break;
616 for (clock.n = limit->n.min;
617 clock.n <= limit->n.max; clock.n++) {
618 for (clock.p1 = limit->p1.min;
619 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 int this_err;
621
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200622 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000623 if (!intel_PLL_is_valid(dev, limit,
624 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800626 if (match_clock &&
627 clock.p != match_clock->p)
628 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800629
630 this_err = abs(clock.dot - target);
631 if (this_err < err) {
632 *best_clock = clock;
633 err = this_err;
634 }
635 }
636 }
637 }
638 }
639
640 return (err != target);
641}
642
Ma Lingd4906092009-03-18 20:13:27 +0800643static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200644pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
645 int target, int refclk, intel_clock_t *match_clock,
646 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200647{
648 struct drm_device *dev = crtc->dev;
649 intel_clock_t clock;
650 int err = target;
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
653 /*
654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
657 */
658 if (intel_is_dual_link_lvds(dev))
659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
669 memset(best_clock, 0, sizeof(*best_clock));
670
671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200675 for (clock.n = limit->n.min;
676 clock.n <= limit->n.max; clock.n++) {
677 for (clock.p1 = limit->p1.min;
678 clock.p1 <= limit->p1.max; clock.p1++) {
679 int this_err;
680
681 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 if (!intel_PLL_is_valid(dev, limit,
683 &clock))
684 continue;
685 if (match_clock &&
686 clock.p != match_clock->p)
687 continue;
688
689 this_err = abs(clock.dot - target);
690 if (this_err < err) {
691 *best_clock = clock;
692 err = this_err;
693 }
694 }
695 }
696 }
697 }
698
699 return (err != target);
700}
701
Ma Lingd4906092009-03-18 20:13:27 +0800702static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200703g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
704 int target, int refclk, intel_clock_t *match_clock,
705 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800706{
707 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800708 intel_clock_t clock;
709 int max_n;
710 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400711 /* approximately equals target * 0.00585 */
712 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800713 found = false;
714
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100716 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800717 clock.p2 = limit->p2.p2_fast;
718 else
719 clock.p2 = limit->p2.p2_slow;
720 } else {
721 if (target < limit->p2.dot_limit)
722 clock.p2 = limit->p2.p2_slow;
723 else
724 clock.p2 = limit->p2.p2_fast;
725 }
726
727 memset(best_clock, 0, sizeof(*best_clock));
728 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200729 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800730 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200731 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800732 for (clock.m1 = limit->m1.max;
733 clock.m1 >= limit->m1.min; clock.m1--) {
734 for (clock.m2 = limit->m2.max;
735 clock.m2 >= limit->m2.min; clock.m2--) {
736 for (clock.p1 = limit->p1.max;
737 clock.p1 >= limit->p1.min; clock.p1--) {
738 int this_err;
739
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200740 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800743 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000744
745 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800746 if (this_err < err_most) {
747 *best_clock = clock;
748 err_most = this_err;
749 max_n = clock.n;
750 found = true;
751 }
752 }
753 }
754 }
755 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800756 return found;
757}
Ma Lingd4906092009-03-18 20:13:27 +0800758
Zhenyu Wang2c072452009-06-05 15:38:42 +0800759static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200760vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
761 int target, int refclk, intel_clock_t *match_clock,
762 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700763{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300764 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300765 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300766 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300767 /* min update 19.2 MHz */
768 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300769 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700770
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300771 target *= 5; /* fast clock */
772
773 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700774
775 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300776 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300777 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300778 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300779 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700781 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300782 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300783 unsigned int ppm, diff;
784
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300785 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
786 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300787
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300788 vlv_clock(refclk, &clock);
789
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300790 if (!intel_PLL_is_valid(dev, limit,
791 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300792 continue;
793
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794 diff = abs(clock.dot - target);
795 ppm = div_u64(1000000ULL * diff, target);
796
797 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300798 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300800 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300801 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300802
Ville Syrjäläc6861222013-09-24 21:26:21 +0300803 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300804 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300805 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300806 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700807 }
808 }
809 }
810 }
811 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700812
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300813 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700814}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300816static bool
817chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
818 int target, int refclk, intel_clock_t *match_clock,
819 intel_clock_t *best_clock)
820{
821 struct drm_device *dev = crtc->dev;
822 intel_clock_t clock;
823 uint64_t m2;
824 int found = false;
825
826 memset(best_clock, 0, sizeof(*best_clock));
827
828 /*
829 * Based on hardware doc, the n always set to 1, and m1 always
830 * set to 2. If requires to support 200Mhz refclk, we need to
831 * revisit this because n may not 1 anymore.
832 */
833 clock.n = 1, clock.m1 = 2;
834 target *= 5; /* fast clock */
835
836 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
837 for (clock.p2 = limit->p2.p2_fast;
838 clock.p2 >= limit->p2.p2_slow;
839 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
840
841 clock.p = clock.p1 * clock.p2;
842
843 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
844 clock.n) << 22, refclk * clock.m1);
845
846 if (m2 > INT_MAX/clock.m1)
847 continue;
848
849 clock.m2 = m2;
850
851 chv_clock(refclk, &clock);
852
853 if (!intel_PLL_is_valid(dev, limit, &clock))
854 continue;
855
856 /* based on hardware requirement, prefer bigger p
857 */
858 if (clock.p > best_clock->p) {
859 *best_clock = clock;
860 found = true;
861 }
862 }
863 }
864
865 return found;
866}
867
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868bool intel_crtc_active(struct drm_crtc *crtc)
869{
870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
871
872 /* Be paranoid as we can arrive here with only partial
873 * state retrieved from the hardware during setup.
874 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100875 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300876 * as Haswell has gained clock readout/fastboot support.
877 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000878 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300879 * properly reconstruct framebuffers.
880 */
Matt Roperf4510a22014-04-01 15:22:40 -0700881 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100882 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300883}
884
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200885enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
886 enum pipe pipe)
887{
888 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
Daniel Vetter3b117c82013-04-17 20:15:07 +0200891 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200892}
893
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200894static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300895{
896 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200897 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300898
899 frame = I915_READ(frame_reg);
900
901 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700902 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300903}
904
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700905/**
906 * intel_wait_for_vblank - wait for vblank on a given pipe
907 * @dev: drm device
908 * @pipe: pipe to wait for
909 *
910 * Wait for vblank to occur on a given pipe. Needed for various bits of
911 * mode setting code.
912 */
913void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800914{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700915 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800916 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200918 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
919 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300920 return;
921 }
922
Chris Wilson300387c2010-09-05 20:25:43 +0100923 /* Clear existing vblank status. Note this will clear any other
924 * sticky status fields as well.
925 *
926 * This races with i915_driver_irq_handler() with the result
927 * that either function could miss a vblank event. Here it is not
928 * fatal, as we will either wait upon the next vblank interrupt or
929 * timeout. Generally speaking intel_wait_for_vblank() is only
930 * called during modeset at which time the GPU should be idle and
931 * should *not* be performing page flips and thus not waiting on
932 * vblanks...
933 * Currently, the result of us stealing a vblank from the irq
934 * handler is that a single frame will be skipped during swapbuffers.
935 */
936 I915_WRITE(pipestat_reg,
937 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
938
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700939 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100940 if (wait_for(I915_READ(pipestat_reg) &
941 PIPE_VBLANK_INTERRUPT_STATUS,
942 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700943 DRM_DEBUG_KMS("vblank wait timed out\n");
944}
945
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300946static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
947{
948 struct drm_i915_private *dev_priv = dev->dev_private;
949 u32 reg = PIPEDSL(pipe);
950 u32 line1, line2;
951 u32 line_mask;
952
953 if (IS_GEN2(dev))
954 line_mask = DSL_LINEMASK_GEN2;
955 else
956 line_mask = DSL_LINEMASK_GEN3;
957
958 line1 = I915_READ(reg) & line_mask;
959 mdelay(5);
960 line2 = I915_READ(reg) & line_mask;
961
962 return line1 == line2;
963}
964
Keith Packardab7ad7f2010-10-03 00:33:06 -0700965/*
966 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700967 * @dev: drm device
968 * @pipe: pipe to wait for
969 *
970 * After disabling a pipe, we can't wait for vblank in the usual way,
971 * spinning on the vblank interrupt status bit, since we won't actually
972 * see an interrupt when the pipe is disabled.
973 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700974 * On Gen4 and above:
975 * wait for the pipe register state bit to turn off
976 *
977 * Otherwise:
978 * wait for the display line value to settle (it usually
979 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100980 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100982void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700983{
984 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200985 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
986 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200989 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700990
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100992 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
993 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200994 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700995 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300997 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200998 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001000}
1001
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001002/*
1003 * ibx_digital_port_connected - is the specified port connected?
1004 * @dev_priv: i915 private structure
1005 * @port: the port to test
1006 *
1007 * Returns true if @port is connected, false otherwise.
1008 */
1009bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1010 struct intel_digital_port *port)
1011{
1012 u32 bit;
1013
Damien Lespiauc36346e2012-12-13 16:09:03 +00001014 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001015 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001016 case PORT_B:
1017 bit = SDE_PORTB_HOTPLUG;
1018 break;
1019 case PORT_C:
1020 bit = SDE_PORTC_HOTPLUG;
1021 break;
1022 case PORT_D:
1023 bit = SDE_PORTD_HOTPLUG;
1024 break;
1025 default:
1026 return true;
1027 }
1028 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001029 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001030 case PORT_B:
1031 bit = SDE_PORTB_HOTPLUG_CPT;
1032 break;
1033 case PORT_C:
1034 bit = SDE_PORTC_HOTPLUG_CPT;
1035 break;
1036 case PORT_D:
1037 bit = SDE_PORTD_HOTPLUG_CPT;
1038 break;
1039 default:
1040 return true;
1041 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001042 }
1043
1044 return I915_READ(SDEISR) & bit;
1045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047static const char *state_string(bool enabled)
1048{
1049 return enabled ? "on" : "off";
1050}
1051
1052/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001053void assert_pll(struct drm_i915_private *dev_priv,
1054 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001055{
1056 int reg;
1057 u32 val;
1058 bool cur_state;
1059
1060 reg = DPLL(pipe);
1061 val = I915_READ(reg);
1062 cur_state = !!(val & DPLL_VCO_ENABLE);
1063 WARN(cur_state != state,
1064 "PLL state assertion failure (expected %s, current %s)\n",
1065 state_string(state), state_string(cur_state));
1066}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001067
Jani Nikula23538ef2013-08-27 15:12:22 +03001068/* XXX: the dsi pll is shared between MIPI DSI ports */
1069static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1070{
1071 u32 val;
1072 bool cur_state;
1073
1074 mutex_lock(&dev_priv->dpio_lock);
1075 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1076 mutex_unlock(&dev_priv->dpio_lock);
1077
1078 cur_state = val & DSI_PLL_VCO_EN;
1079 WARN(cur_state != state,
1080 "DSI PLL state assertion failure (expected %s, current %s)\n",
1081 state_string(state), state_string(cur_state));
1082}
1083#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1084#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1085
Daniel Vetter55607e82013-06-16 21:42:39 +02001086struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001087intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001088{
Daniel Vettere2b78262013-06-07 23:10:03 +02001089 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1090
Daniel Vettera43f6e02013-06-07 23:10:32 +02001091 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001092 return NULL;
1093
Daniel Vettera43f6e02013-06-07 23:10:32 +02001094 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001095}
1096
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001098void assert_shared_dpll(struct drm_i915_private *dev_priv,
1099 struct intel_shared_dpll *pll,
1100 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001101{
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001103 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001104
Chris Wilson92b27b02012-05-20 18:10:50 +01001105 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001106 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001107 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001108
Daniel Vetter53589012013-06-05 13:34:16 +02001109 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001110 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001111 "%s assertion failure (expected %s, current %s)\n",
1112 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001113}
Jesse Barnes040484a2011-01-03 12:14:26 -08001114
1115static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
1117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001121 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1122 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001123
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev)) {
1125 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001126 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001127 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001128 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001129 } else {
1130 reg = FDI_TX_CTL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & FDI_TX_ENABLE);
1133 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001134 WARN(cur_state != state,
1135 "FDI TX state assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
1137}
1138#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1139#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1140
1141static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
1143{
1144 int reg;
1145 u32 val;
1146 bool cur_state;
1147
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
1150 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001151 WARN(cur_state != state,
1152 "FDI RX state assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
1154}
1155#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1156#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1157
1158static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
1160{
1161 int reg;
1162 u32 val;
1163
1164 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001165 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001166 return;
1167
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001168 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001169 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001170 return;
1171
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 reg = FDI_TX_CTL(pipe);
1173 val = I915_READ(reg);
1174 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
1180 int reg;
1181 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001182 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
1184 reg = FDI_RX_CTL(pipe);
1185 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1187 WARN(cur_state != state,
1188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1189 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001190}
1191
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
1194{
1195 int pp_reg, lvds_reg;
1196 u32 val;
1197 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001198 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199
1200 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1201 pp_reg = PCH_PP_CONTROL;
1202 lvds_reg = PCH_LVDS;
1203 } else {
1204 pp_reg = PP_CONTROL;
1205 lvds_reg = LVDS;
1206 }
1207
1208 val = I915_READ(pp_reg);
1209 if (!(val & PANEL_POWER_ON) ||
1210 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1211 locked = false;
1212
1213 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1214 panel_pipe = PIPE_B;
1215
1216 WARN(panel_pipe == pipe && locked,
1217 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219}
1220
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001221static void assert_cursor(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
1223{
1224 struct drm_device *dev = dev_priv->dev;
1225 bool cur_state;
1226
Paulo Zanonid9d82082014-02-27 16:30:56 -03001227 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001229 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001230 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001231
1232 WARN(cur_state != state,
1233 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1234 pipe_name(pipe), state_string(state), state_string(cur_state));
1235}
1236#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1237#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1238
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001239void assert_pipe(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241{
1242 int reg;
1243 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001244 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1246 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001247
Daniel Vetter8e636782012-01-22 01:36:48 +01001248 /* if we need the pipe A quirk it must be always on */
1249 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1250 state = true;
1251
Imre Deakda7e29b2014-02-18 00:02:02 +02001252 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001253 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001254 cur_state = false;
1255 } else {
1256 reg = PIPECONF(cpu_transcoder);
1257 val = I915_READ(reg);
1258 cur_state = !!(val & PIPECONF_ENABLE);
1259 }
1260
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001261 WARN(cur_state != state,
1262 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001263 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264}
1265
Chris Wilson931872f2012-01-16 23:01:13 +00001266static void assert_plane(struct drm_i915_private *dev_priv,
1267 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268{
1269 int reg;
1270 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001271 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272
1273 reg = DSPCNTR(plane);
1274 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001275 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1276 WARN(cur_state != state,
1277 "plane %c assertion failure (expected %s, current %s)\n",
1278 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279}
1280
Chris Wilson931872f2012-01-16 23:01:13 +00001281#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1282#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1283
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
1286{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001287 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 int reg, i;
1289 u32 val;
1290 int cur_pipe;
1291
Ville Syrjälä653e1022013-06-04 13:49:05 +03001292 /* Primary planes are fixed to pipes on gen4+ */
1293 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001294 reg = DSPCNTR(pipe);
1295 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001296 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001297 "plane %c assertion failure, should be disabled but not\n",
1298 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001299 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001300 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001301
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001303 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304 reg = DSPCNTR(i);
1305 val = I915_READ(reg);
1306 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1307 DISPPLANE_SEL_PIPE_SHIFT;
1308 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001309 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1310 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001311 }
1312}
1313
Jesse Barnes19332d72013-03-28 09:55:38 -07001314static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
1316{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001317 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001318 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 u32 val;
1320
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001322 for_each_sprite(pipe, sprite) {
1323 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001325 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001327 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001328 }
1329 } else if (INTEL_INFO(dev)->gen >= 7) {
1330 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001331 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001332 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001333 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 plane_name(pipe), pipe_name(pipe));
1335 } else if (INTEL_INFO(dev)->gen >= 5) {
1336 reg = DVSCNTR(pipe);
1337 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001338 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1340 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001341 }
1342}
1343
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001344static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001345{
1346 u32 val;
1347 bool enabled;
1348
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001349 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001350
Jesse Barnes92f25842011-01-04 15:09:34 -08001351 val = I915_READ(PCH_DREF_CONTROL);
1352 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1353 DREF_SUPERSPREAD_SOURCE_MASK));
1354 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1355}
1356
Daniel Vetterab9412b2013-05-03 11:49:46 +02001357static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001359{
1360 int reg;
1361 u32 val;
1362 bool enabled;
1363
Daniel Vetterab9412b2013-05-03 11:49:46 +02001364 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001365 val = I915_READ(reg);
1366 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001367 WARN(enabled,
1368 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1369 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001370}
1371
Keith Packard4e634382011-08-06 10:39:45 -07001372static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001374{
1375 if ((val & DP_PORT_EN) == 0)
1376 return false;
1377
1378 if (HAS_PCH_CPT(dev_priv->dev)) {
1379 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1380 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1381 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1382 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001383 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1384 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1385 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001386 } else {
1387 if ((val & DP_PIPE_MASK) != (pipe << 30))
1388 return false;
1389 }
1390 return true;
1391}
1392
Keith Packard1519b992011-08-06 10:35:34 -07001393static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe, u32 val)
1395{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001396 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001397 return false;
1398
1399 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001402 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1403 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1404 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001405 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001406 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001407 return false;
1408 }
1409 return true;
1410}
1411
1412static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1413 enum pipe pipe, u32 val)
1414{
1415 if ((val & LVDS_PORT_EN) == 0)
1416 return false;
1417
1418 if (HAS_PCH_CPT(dev_priv->dev)) {
1419 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1420 return false;
1421 } else {
1422 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1423 return false;
1424 }
1425 return true;
1426}
1427
1428static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1429 enum pipe pipe, u32 val)
1430{
1431 if ((val & ADPA_DAC_ENABLE) == 0)
1432 return false;
1433 if (HAS_PCH_CPT(dev_priv->dev)) {
1434 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1435 return false;
1436 } else {
1437 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1438 return false;
1439 }
1440 return true;
1441}
1442
Jesse Barnes291906f2011-02-02 12:28:03 -08001443static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001444 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001445{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001446 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001447 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001448 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001449 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450
Daniel Vetter75c5da22012-09-10 21:58:29 +02001451 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1452 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001453 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001454}
1455
1456static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, int reg)
1458{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001460 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001461 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001462 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001464 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001465 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001466 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001467}
1468
1469static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe)
1471{
1472 int reg;
1473 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001474
Keith Packardf0575e92011-07-25 22:12:43 -07001475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_ADPA;
1480 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001481 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
1485 reg = PCH_LVDS;
1486 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001487 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001488 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001489 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001490
Paulo Zanonie2debe92013-02-18 19:00:27 -03001491 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1493 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001494}
1495
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001496static void intel_init_dpio(struct drm_device *dev)
1497{
1498 struct drm_i915_private *dev_priv = dev->dev_private;
1499
1500 if (!IS_VALLEYVIEW(dev))
1501 return;
1502
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001503 /*
1504 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1505 * CHV x1 PHY (DP/HDMI D)
1506 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1507 */
1508 if (IS_CHERRYVIEW(dev)) {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1510 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1511 } else {
1512 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1513 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001514}
1515
1516static void intel_reset_dpio(struct drm_device *dev)
1517{
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001520 if (IS_CHERRYVIEW(dev)) {
1521 enum dpio_phy phy;
1522 u32 val;
1523
1524 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1525 /* Poll for phypwrgood signal */
1526 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1527 PHY_POWERGOOD(phy), 1))
1528 DRM_ERROR("Display PHY %d is not power up\n", phy);
1529
1530 /*
1531 * Deassert common lane reset for PHY.
1532 *
1533 * This should only be done on init and resume from S3
1534 * with both PLLs disabled, or we risk losing DPIO and
1535 * PLL synchronization.
1536 */
1537 val = I915_READ(DISPLAY_PHY_CONTROL);
1538 I915_WRITE(DISPLAY_PHY_CONTROL,
1539 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1540 }
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001541 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001542}
1543
Daniel Vetter426115c2013-07-11 22:13:42 +02001544static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545{
Daniel Vetter426115c2013-07-11 22:13:42 +02001546 struct drm_device *dev = crtc->base.dev;
1547 struct drm_i915_private *dev_priv = dev->dev_private;
1548 int reg = DPLL(crtc->pipe);
1549 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550
Daniel Vetter426115c2013-07-11 22:13:42 +02001551 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001552
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001553 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1555
1556 /* PLL is protected by panel, make sure we can write it */
1557 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001558 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001559
Daniel Vetter426115c2013-07-11 22:13:42 +02001560 I915_WRITE(reg, dpll);
1561 POSTING_READ(reg);
1562 udelay(150);
1563
1564 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1565 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1566
1567 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1568 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001569
1570 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001572 POSTING_READ(reg);
1573 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001574 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001575 POSTING_READ(reg);
1576 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001577 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001578 POSTING_READ(reg);
1579 udelay(150); /* wait for warmup */
1580}
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582static void chv_enable_pll(struct intel_crtc *crtc)
1583{
1584 struct drm_device *dev = crtc->base.dev;
1585 struct drm_i915_private *dev_priv = dev->dev_private;
1586 int pipe = crtc->pipe;
1587 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001588 u32 tmp;
1589
1590 assert_pipe_disabled(dev_priv, crtc->pipe);
1591
1592 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1593
1594 mutex_lock(&dev_priv->dpio_lock);
1595
1596 /* Enable back the 10bit clock to display controller */
1597 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1598 tmp |= DPIO_DCLKP_EN;
1599 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1600
1601 /*
1602 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1603 */
1604 udelay(1);
1605
1606 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001607 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608
1609 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001610 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001611 DRM_ERROR("PLL %d failed to lock\n", pipe);
1612
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001613 /* not sure when this should be written */
1614 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1615 POSTING_READ(DPLL_MD(pipe));
1616
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001617 mutex_unlock(&dev_priv->dpio_lock);
1618}
1619
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001621{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 struct drm_device *dev = crtc->base.dev;
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 int reg = DPLL(crtc->pipe);
1625 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001626
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628
1629 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001630 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001631
1632 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001633 if (IS_MOBILE(dev) && !IS_I830(dev))
1634 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001635
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 I915_WRITE(reg, dpll);
1637
1638 /* Wait for the clocks to stabilize. */
1639 POSTING_READ(reg);
1640 udelay(150);
1641
1642 if (INTEL_INFO(dev)->gen >= 4) {
1643 I915_WRITE(DPLL_MD(crtc->pipe),
1644 crtc->config.dpll_hw_state.dpll_md);
1645 } else {
1646 /* The pixel multiplier can only be updated once the
1647 * DPLL is enabled and the clocks are stable.
1648 *
1649 * So write it again.
1650 */
1651 I915_WRITE(reg, dpll);
1652 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653
1654 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 POSTING_READ(reg);
1657 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001661 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
1664}
1665
1666/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001667 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668 * @dev_priv: i915 private structure
1669 * @pipe: pipe PLL to disable
1670 *
1671 * Disable the PLL for @pipe, making sure the pipe is off first.
1672 *
1673 * Note! This is for pre-ILK only.
1674 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001675static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001676{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 /* Don't disable pipe A or pipe A PLLs if needed */
1678 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1679 return;
1680
1681 /* Make sure the pipe isn't still relying on us */
1682 assert_pipe_disabled(dev_priv, pipe);
1683
Daniel Vetter50b44a42013-06-05 13:34:33 +02001684 I915_WRITE(DPLL(pipe), 0);
1685 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001686}
1687
Jesse Barnesf6071162013-10-01 10:41:38 -07001688static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1689{
1690 u32 val = 0;
1691
1692 /* Make sure the pipe isn't still relying on us */
1693 assert_pipe_disabled(dev_priv, pipe);
1694
Imre Deake5cbfbf2014-01-09 17:08:16 +02001695 /*
1696 * Leave integrated clock source and reference clock enabled for pipe B.
1697 * The latter is needed for VGA hotplug / manual detection.
1698 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001699 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001700 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001701 I915_WRITE(DPLL(pipe), val);
1702 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001703
1704}
1705
1706static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1707{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001708 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709 u32 val;
1710
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001711 /* Make sure the pipe isn't still relying on us */
1712 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001713
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001714 /* Set PLL en = 0 */
1715 val = DPLL_SSC_REF_CLOCK_CHV;
1716 if (pipe != PIPE_A)
1717 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1718 I915_WRITE(DPLL(pipe), val);
1719 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001720
1721 mutex_lock(&dev_priv->dpio_lock);
1722
1723 /* Disable 10bit clock to display controller */
1724 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1725 val &= ~DPIO_DCLKP_EN;
1726 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1727
Ville Syrjälä61407f62014-05-27 16:32:55 +03001728 /* disable left/right clock distribution */
1729 if (pipe != PIPE_B) {
1730 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1731 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1732 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1733 } else {
1734 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1735 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1736 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1737 }
1738
Ville Syrjäläd7520482014-04-09 13:28:59 +03001739 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001740}
1741
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001742void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1743 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001744{
1745 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001746 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748 switch (dport->port) {
1749 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001752 break;
1753 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001754 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001755 dpll_reg = DPLL(0);
1756 break;
1757 case PORT_D:
1758 port_mask = DPLL_PORTD_READY_MASK;
1759 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001760 break;
1761 default:
1762 BUG();
1763 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001764
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001765 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001766 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001767 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001768}
1769
Daniel Vetterb14b1052014-04-24 23:55:13 +02001770static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1771{
1772 struct drm_device *dev = crtc->base.dev;
1773 struct drm_i915_private *dev_priv = dev->dev_private;
1774 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1775
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001776 if (WARN_ON(pll == NULL))
1777 return;
1778
Daniel Vetterb14b1052014-04-24 23:55:13 +02001779 WARN_ON(!pll->refcount);
1780 if (pll->active == 0) {
1781 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1782 WARN_ON(pll->on);
1783 assert_shared_dpll_disabled(dev_priv, pll);
1784
1785 pll->mode_set(dev_priv, pll);
1786 }
1787}
1788
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001789/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001790 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001791 * @dev_priv: i915 private structure
1792 * @pipe: pipe PLL to enable
1793 *
1794 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1795 * drives the transcoder clock.
1796 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001797static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001798{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001799 struct drm_device *dev = crtc->base.dev;
1800 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001801 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001802
Daniel Vetter87a875b2013-06-05 13:34:19 +02001803 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001804 return;
1805
1806 if (WARN_ON(pll->refcount == 0))
1807 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001808
Daniel Vetter46edb022013-06-05 13:34:12 +02001809 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1810 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001811 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001812
Daniel Vettercdbd2312013-06-05 13:34:03 +02001813 if (pll->active++) {
1814 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001815 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001816 return;
1817 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001818 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001820 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1821
Daniel Vetter46edb022013-06-05 13:34:12 +02001822 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001823 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001825}
1826
Daniel Vetter716c2e52014-06-25 22:02:02 +03001827void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001828{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001829 struct drm_device *dev = crtc->base.dev;
1830 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001831 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001832
Jesse Barnes92f25842011-01-04 15:09:34 -08001833 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001834 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001835 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001836 return;
1837
Chris Wilson48da64a2012-05-13 20:16:12 +01001838 if (WARN_ON(pll->refcount == 0))
1839 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001840
Daniel Vetter46edb022013-06-05 13:34:12 +02001841 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1842 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001843 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001844
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001846 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001847 return;
1848 }
1849
Daniel Vettere9d69442013-06-05 13:34:15 +02001850 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001851 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001852 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001853 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001854
Daniel Vetter46edb022013-06-05 13:34:12 +02001855 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001856 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001858
1859 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001860}
1861
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001862static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1863 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001864{
Daniel Vetter23670b322012-11-01 09:15:30 +01001865 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001866 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001869
1870 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001871 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001874 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001875 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001876
1877 /* FDI must be feeding us bits for PCH ports */
1878 assert_fdi_tx_enabled(dev_priv, pipe);
1879 assert_fdi_rx_enabled(dev_priv, pipe);
1880
Daniel Vetter23670b322012-11-01 09:15:30 +01001881 if (HAS_PCH_CPT(dev)) {
1882 /* Workaround: Set the timing override bit before enabling the
1883 * pch transcoder. */
1884 reg = TRANS_CHICKEN2(pipe);
1885 val = I915_READ(reg);
1886 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1887 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001888 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001889
Daniel Vetterab9412b2013-05-03 11:49:46 +02001890 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001891 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001892 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001893
1894 if (HAS_PCH_IBX(dev_priv->dev)) {
1895 /*
1896 * make the BPC in transcoder be consistent with
1897 * that in pipeconf reg.
1898 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001899 val &= ~PIPECONF_BPC_MASK;
1900 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001901 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001902
1903 val &= ~TRANS_INTERLACE_MASK;
1904 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001905 if (HAS_PCH_IBX(dev_priv->dev) &&
1906 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1907 val |= TRANS_LEGACY_INTERLACED_ILK;
1908 else
1909 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001910 else
1911 val |= TRANS_PROGRESSIVE;
1912
Jesse Barnes040484a2011-01-03 12:14:26 -08001913 I915_WRITE(reg, val | TRANS_ENABLE);
1914 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001915 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001916}
1917
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001919 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001920{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922
1923 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001924 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001927 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001928 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001930 /* Workaround: set timing override bit. */
1931 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001932 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001933 I915_WRITE(_TRANSA_CHICKEN2, val);
1934
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001935 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001936 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001938 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1939 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001940 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941 else
1942 val |= TRANS_PROGRESSIVE;
1943
Daniel Vetterab9412b2013-05-03 11:49:46 +02001944 I915_WRITE(LPT_TRANSCONF, val);
1945 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001946 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947}
1948
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001949static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1950 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001951{
Daniel Vetter23670b322012-11-01 09:15:30 +01001952 struct drm_device *dev = dev_priv->dev;
1953 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001954
1955 /* FDI relies on the transcoder */
1956 assert_fdi_tx_disabled(dev_priv, pipe);
1957 assert_fdi_rx_disabled(dev_priv, pipe);
1958
Jesse Barnes291906f2011-02-02 12:28:03 -08001959 /* Ports must be off as well */
1960 assert_pch_ports_disabled(dev_priv, pipe);
1961
Daniel Vetterab9412b2013-05-03 11:49:46 +02001962 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001963 val = I915_READ(reg);
1964 val &= ~TRANS_ENABLE;
1965 I915_WRITE(reg, val);
1966 /* wait for PCH transcoder off, transcoder state */
1967 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001968 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001969
1970 if (!HAS_PCH_IBX(dev)) {
1971 /* Workaround: Clear the timing override chicken bit again. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
1976 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001977}
1978
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001979static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001980{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001981 u32 val;
1982
Daniel Vetterab9412b2013-05-03 11:49:46 +02001983 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001984 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001985 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001987 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001988 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001989
1990 /* Workaround: clear timing override bit. */
1991 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001992 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001993 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001994}
1995
1996/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001997 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001998 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001999 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002000 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002003static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004{
Paulo Zanoni03722642014-01-17 13:51:09 -02002005 struct drm_device *dev = crtc->base.dev;
2006 struct drm_i915_private *dev_priv = dev->dev_private;
2007 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002008 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2009 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002010 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011 int reg;
2012 u32 val;
2013
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002014 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002015 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002016 assert_sprites_disabled(dev_priv, pipe);
2017
Paulo Zanoni681e5812012-12-06 11:12:38 -02002018 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002019 pch_transcoder = TRANSCODER_A;
2020 else
2021 pch_transcoder = pipe;
2022
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023 /*
2024 * A pipe without a PLL won't actually be able to drive bits from
2025 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2026 * need the check.
2027 */
2028 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002029 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002030 assert_dsi_pll_enabled(dev_priv);
2031 else
2032 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002033 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002034 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002035 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002036 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002037 assert_fdi_tx_pll_enabled(dev_priv,
2038 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 }
2040 /* FIXME: assert CPU port conditions for SNB+ */
2041 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002043 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002044 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002045 if (val & PIPECONF_ENABLE) {
2046 WARN_ON(!(pipe == PIPE_A &&
2047 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002048 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002049 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002050
2051 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002052 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002053}
2054
2055/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002056 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002057 * @dev_priv: i915 private structure
2058 * @pipe: pipe to disable
2059 *
2060 * Disable @pipe, making sure that various hardware specific requirements
2061 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2062 *
2063 * @pipe should be %PIPE_A or %PIPE_B.
2064 *
2065 * Will wait until the pipe has shut down before returning.
2066 */
2067static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2068 enum pipe pipe)
2069{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002070 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2071 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072 int reg;
2073 u32 val;
2074
2075 /*
2076 * Make sure planes won't keep trying to pump pixels to us,
2077 * or we might hang the display.
2078 */
2079 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002080 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002081 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082
2083 /* Don't disable pipe A or pipe A PLLs if needed */
2084 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2085 return;
2086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
2092 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2094}
2095
Keith Packardd74362c2011-07-28 14:47:14 -07002096/*
2097 * Plane regs are double buffered, going from enabled->disabled needs a
2098 * trigger in order to latch. The display address reg provides this.
2099 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002100void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2101 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002102{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002103 struct drm_device *dev = dev_priv->dev;
2104 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002105
2106 I915_WRITE(reg, I915_READ(reg));
2107 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002108}
2109
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002111 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 * @dev_priv: i915 private structure
2113 * @plane: plane to enable
2114 * @pipe: pipe being fed
2115 *
2116 * Enable @plane on @pipe, making sure that @pipe is running first.
2117 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002118static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2119 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002121 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002122 struct intel_crtc *intel_crtc =
2123 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 int reg;
2125 u32 val;
2126
2127 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2128 assert_pipe_enabled(dev_priv, pipe);
2129
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002130 if (intel_crtc->primary_enabled)
2131 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002132
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002133 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002134
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135 reg = DSPCNTR(plane);
2136 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002137 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002138
2139 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002140 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002141
2142 /*
2143 * BDW signals flip done immediately if the plane
2144 * is disabled, even if the plane enable is already
2145 * armed to occur at the next vblank :(
2146 */
2147 if (IS_BROADWELL(dev))
2148 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002149}
2150
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002152 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002153 * @dev_priv: i915 private structure
2154 * @plane: plane to disable
2155 * @pipe: pipe consuming the data
2156 *
2157 * Disable @plane; should be an independent operation.
2158 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002159static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2160 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002162 struct intel_crtc *intel_crtc =
2163 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 int reg;
2165 u32 val;
2166
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002167 if (!intel_crtc->primary_enabled)
2168 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002169
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002170 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002171
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172 reg = DSPCNTR(plane);
2173 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002174 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002175
2176 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002177 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178}
2179
Chris Wilson693db182013-03-05 14:52:39 +00002180static bool need_vtd_wa(struct drm_device *dev)
2181{
2182#ifdef CONFIG_INTEL_IOMMU
2183 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2184 return true;
2185#endif
2186 return false;
2187}
2188
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002189static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2190{
2191 int tile_height;
2192
2193 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2194 return ALIGN(height, tile_height);
2195}
2196
Chris Wilson127bd2a2010-07-23 23:32:05 +01002197int
Chris Wilson48b956c2010-09-14 12:50:34 +01002198intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002199 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002200 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002201{
Chris Wilsonce453d82011-02-21 14:43:56 +00002202 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002203 u32 alignment;
2204 int ret;
2205
Matt Roperebcdd392014-07-09 16:22:11 -07002206 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2207
Chris Wilson05394f32010-11-08 19:18:58 +00002208 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002210 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2211 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002212 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002213 alignment = 4 * 1024;
2214 else
2215 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002216 break;
2217 case I915_TILING_X:
2218 /* pin() will align the object as required by fence */
2219 alignment = 0;
2220 break;
2221 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002222 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002223 return -EINVAL;
2224 default:
2225 BUG();
2226 }
2227
Chris Wilson693db182013-03-05 14:52:39 +00002228 /* Note that the w/a also requires 64 PTE of padding following the
2229 * bo. We currently fill all unused PTE with the shadow page and so
2230 * we should always have valid PTE following the scanout preventing
2231 * the VT-d warning.
2232 */
2233 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2234 alignment = 256 * 1024;
2235
Chris Wilsonce453d82011-02-21 14:43:56 +00002236 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002237 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002238 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002239 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002240
2241 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2242 * fence, whereas 965+ only requires a fence if using
2243 * framebuffer compression. For simplicity, we always install
2244 * a fence as the cost is not that onerous.
2245 */
Chris Wilson06d98132012-04-17 15:31:24 +01002246 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002247 if (ret)
2248 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002249
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002250 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002251
Chris Wilsonce453d82011-02-21 14:43:56 +00002252 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002253 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002254
2255err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002256 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002257err_interruptible:
2258 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002259 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002260}
2261
Chris Wilson1690e1e2011-12-14 13:57:08 +01002262void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2263{
Matt Roperebcdd392014-07-09 16:22:11 -07002264 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2265
Chris Wilson1690e1e2011-12-14 13:57:08 +01002266 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002267 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002268}
2269
Daniel Vetterc2c75132012-07-05 12:17:30 +02002270/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2271 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002272unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2273 unsigned int tiling_mode,
2274 unsigned int cpp,
2275 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002276{
Chris Wilsonbc752862013-02-21 20:04:31 +00002277 if (tiling_mode != I915_TILING_NONE) {
2278 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002279
Chris Wilsonbc752862013-02-21 20:04:31 +00002280 tile_rows = *y / 8;
2281 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002282
Chris Wilsonbc752862013-02-21 20:04:31 +00002283 tiles = *x / (512/cpp);
2284 *x %= 512/cpp;
2285
2286 return tile_rows * pitch * 8 + tiles * 4096;
2287 } else {
2288 unsigned int offset;
2289
2290 offset = *y * pitch + *x * cpp;
2291 *y = 0;
2292 *x = (offset & 4095) / cpp;
2293 return offset & -4096;
2294 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002295}
2296
Jesse Barnes46f297f2014-03-07 08:57:48 -08002297int intel_format_to_fourcc(int format)
2298{
2299 switch (format) {
2300 case DISPPLANE_8BPP:
2301 return DRM_FORMAT_C8;
2302 case DISPPLANE_BGRX555:
2303 return DRM_FORMAT_XRGB1555;
2304 case DISPPLANE_BGRX565:
2305 return DRM_FORMAT_RGB565;
2306 default:
2307 case DISPPLANE_BGRX888:
2308 return DRM_FORMAT_XRGB8888;
2309 case DISPPLANE_RGBX888:
2310 return DRM_FORMAT_XBGR8888;
2311 case DISPPLANE_BGRX101010:
2312 return DRM_FORMAT_XRGB2101010;
2313 case DISPPLANE_RGBX101010:
2314 return DRM_FORMAT_XBGR2101010;
2315 }
2316}
2317
Jesse Barnes484b41d2014-03-07 08:57:55 -08002318static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002319 struct intel_plane_config *plane_config)
2320{
2321 struct drm_device *dev = crtc->base.dev;
2322 struct drm_i915_gem_object *obj = NULL;
2323 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2324 u32 base = plane_config->base;
2325
Chris Wilsonff2652e2014-03-10 08:07:02 +00002326 if (plane_config->size == 0)
2327 return false;
2328
Jesse Barnes46f297f2014-03-07 08:57:48 -08002329 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2330 plane_config->size);
2331 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002332 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002333
2334 if (plane_config->tiled) {
2335 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002336 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337 }
2338
Dave Airlie66e514c2014-04-03 07:51:54 +10002339 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2340 mode_cmd.width = crtc->base.primary->fb->width;
2341 mode_cmd.height = crtc->base.primary->fb->height;
2342 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002343
2344 mutex_lock(&dev->struct_mutex);
2345
Dave Airlie66e514c2014-04-03 07:51:54 +10002346 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002347 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002348 DRM_DEBUG_KMS("intel fb init failed\n");
2349 goto out_unref_obj;
2350 }
2351
Daniel Vettera071fa02014-06-18 23:28:09 +02002352 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002353 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002354
2355 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2356 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002357
2358out_unref_obj:
2359 drm_gem_object_unreference(&obj->base);
2360 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002361 return false;
2362}
2363
2364static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2365 struct intel_plane_config *plane_config)
2366{
2367 struct drm_device *dev = intel_crtc->base.dev;
2368 struct drm_crtc *c;
2369 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002370 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002371
Dave Airlie66e514c2014-04-03 07:51:54 +10002372 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002373 return;
2374
2375 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2376 return;
2377
Dave Airlie66e514c2014-04-03 07:51:54 +10002378 kfree(intel_crtc->base.primary->fb);
2379 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002380
2381 /*
2382 * Failed to alloc the obj, check to see if we should share
2383 * an fb with another CRTC instead
2384 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002385 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002386 i = to_intel_crtc(c);
2387
2388 if (c == &intel_crtc->base)
2389 continue;
2390
Matt Roper2ff8fde2014-07-08 07:50:07 -07002391 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002392 continue;
2393
Matt Roper2ff8fde2014-07-08 07:50:07 -07002394 obj = intel_fb_obj(c->primary->fb);
2395 if (obj == NULL)
2396 continue;
2397
2398 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002399 drm_framebuffer_reference(c->primary->fb);
2400 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002401 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002402 break;
2403 }
2404 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002405}
2406
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002407static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2408 struct drm_framebuffer *fb,
2409 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002410{
2411 struct drm_device *dev = crtc->dev;
2412 struct drm_i915_private *dev_priv = dev->dev_private;
2413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002414 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002415 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002416 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002417 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002419
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 reg = DSPCNTR(plane);
2421 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002422 /* Mask out pixel format bits in case we change it */
2423 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002424 switch (fb->pixel_format) {
2425 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002426 dspcntr |= DISPPLANE_8BPP;
2427 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002428 case DRM_FORMAT_XRGB1555:
2429 case DRM_FORMAT_ARGB1555:
2430 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002431 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002432 case DRM_FORMAT_RGB565:
2433 dspcntr |= DISPPLANE_BGRX565;
2434 break;
2435 case DRM_FORMAT_XRGB8888:
2436 case DRM_FORMAT_ARGB8888:
2437 dspcntr |= DISPPLANE_BGRX888;
2438 break;
2439 case DRM_FORMAT_XBGR8888:
2440 case DRM_FORMAT_ABGR8888:
2441 dspcntr |= DISPPLANE_RGBX888;
2442 break;
2443 case DRM_FORMAT_XRGB2101010:
2444 case DRM_FORMAT_ARGB2101010:
2445 dspcntr |= DISPPLANE_BGRX101010;
2446 break;
2447 case DRM_FORMAT_XBGR2101010:
2448 case DRM_FORMAT_ABGR2101010:
2449 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002450 break;
2451 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002452 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002453 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002454
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002455 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002456 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002457 dspcntr |= DISPPLANE_TILED;
2458 else
2459 dspcntr &= ~DISPPLANE_TILED;
2460 }
2461
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002462 if (IS_G4X(dev))
2463 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2464
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002466
Daniel Vettere506a0c2012-07-05 12:17:29 +02002467 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002468
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469 if (INTEL_INFO(dev)->gen >= 4) {
2470 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002471 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2472 fb->bits_per_pixel / 8,
2473 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002474 linear_offset -= intel_crtc->dspaddr_offset;
2475 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002476 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002477 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002478
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002479 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2480 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2481 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002482 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002483 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002484 I915_WRITE(DSPSURF(plane),
2485 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002487 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002489 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002491}
2492
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002493static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2494 struct drm_framebuffer *fb,
2495 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002496{
2497 struct drm_device *dev = crtc->dev;
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002500 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002501 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002502 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002503 u32 dspcntr;
2504 u32 reg;
2505
Jesse Barnes17638cd2011-06-24 12:19:23 -07002506 reg = DSPCNTR(plane);
2507 dspcntr = I915_READ(reg);
2508 /* Mask out pixel format bits in case we change it */
2509 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002510 switch (fb->pixel_format) {
2511 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002512 dspcntr |= DISPPLANE_8BPP;
2513 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002514 case DRM_FORMAT_RGB565:
2515 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002516 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002517 case DRM_FORMAT_XRGB8888:
2518 case DRM_FORMAT_ARGB8888:
2519 dspcntr |= DISPPLANE_BGRX888;
2520 break;
2521 case DRM_FORMAT_XBGR8888:
2522 case DRM_FORMAT_ABGR8888:
2523 dspcntr |= DISPPLANE_RGBX888;
2524 break;
2525 case DRM_FORMAT_XRGB2101010:
2526 case DRM_FORMAT_ARGB2101010:
2527 dspcntr |= DISPPLANE_BGRX101010;
2528 break;
2529 case DRM_FORMAT_XBGR2101010:
2530 case DRM_FORMAT_ABGR2101010:
2531 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002532 break;
2533 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002534 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002535 }
2536
2537 if (obj->tiling_mode != I915_TILING_NONE)
2538 dspcntr |= DISPPLANE_TILED;
2539 else
2540 dspcntr &= ~DISPPLANE_TILED;
2541
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002542 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002543 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2544 else
2545 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002546
2547 I915_WRITE(reg, dspcntr);
2548
Daniel Vettere506a0c2012-07-05 12:17:29 +02002549 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002550 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002551 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2552 fb->bits_per_pixel / 8,
2553 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002554 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002555
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002556 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2557 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2558 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002559 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002560 I915_WRITE(DSPSURF(plane),
2561 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002562 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002563 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2564 } else {
2565 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2566 I915_WRITE(DSPLINOFF(plane), linear_offset);
2567 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002568 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002569}
2570
2571/* Assume fb object is pinned & idle & fenced and just update base pointers */
2572static int
2573intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2574 int x, int y, enum mode_set_atomic state)
2575{
2576 struct drm_device *dev = crtc->dev;
2577 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002578
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002579 if (dev_priv->display.disable_fbc)
2580 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002581 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002582
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002583 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2584
2585 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002586}
2587
Ville Syrjälä96a02912013-02-18 19:08:49 +02002588void intel_display_handle_reset(struct drm_device *dev)
2589{
2590 struct drm_i915_private *dev_priv = dev->dev_private;
2591 struct drm_crtc *crtc;
2592
2593 /*
2594 * Flips in the rings have been nuked by the reset,
2595 * so complete all pending flips so that user space
2596 * will get its events and not get stuck.
2597 *
2598 * Also update the base address of all primary
2599 * planes to the the last fb to make sure we're
2600 * showing the correct fb after a reset.
2601 *
2602 * Need to make two loops over the crtcs so that we
2603 * don't try to grab a crtc mutex before the
2604 * pending_flip_queue really got woken up.
2605 */
2606
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002607 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2609 enum plane plane = intel_crtc->plane;
2610
2611 intel_prepare_page_flip(dev, plane);
2612 intel_finish_page_flip_plane(dev, plane);
2613 }
2614
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002615 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2617
Rob Clark51fd3712013-11-19 12:10:12 -05002618 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002619 /*
2620 * FIXME: Once we have proper support for primary planes (and
2621 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002622 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002623 */
Matt Roperf4510a22014-04-01 15:22:40 -07002624 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002625 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002626 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002627 crtc->x,
2628 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002629 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002630 }
2631}
2632
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002633static int
Chris Wilson14667a42012-04-03 17:58:35 +01002634intel_finish_fb(struct drm_framebuffer *old_fb)
2635{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002636 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002637 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2638 bool was_interruptible = dev_priv->mm.interruptible;
2639 int ret;
2640
Chris Wilson14667a42012-04-03 17:58:35 +01002641 /* Big Hammer, we also need to ensure that any pending
2642 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2643 * current scanout is retired before unpinning the old
2644 * framebuffer.
2645 *
2646 * This should only fail upon a hung GPU, in which case we
2647 * can safely continue.
2648 */
2649 dev_priv->mm.interruptible = false;
2650 ret = i915_gem_object_finish_gpu(obj);
2651 dev_priv->mm.interruptible = was_interruptible;
2652
2653 return ret;
2654}
2655
Chris Wilson7d5e3792014-03-04 13:15:08 +00002656static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2657{
2658 struct drm_device *dev = crtc->dev;
2659 struct drm_i915_private *dev_priv = dev->dev_private;
2660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2661 unsigned long flags;
2662 bool pending;
2663
2664 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2665 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2666 return false;
2667
2668 spin_lock_irqsave(&dev->event_lock, flags);
2669 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2670 spin_unlock_irqrestore(&dev->event_lock, flags);
2671
2672 return pending;
2673}
2674
Chris Wilson14667a42012-04-03 17:58:35 +01002675static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002676intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002677 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002678{
2679 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002680 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002682 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002683 struct drm_framebuffer *old_fb = crtc->primary->fb;
2684 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2685 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002686 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002687
Chris Wilson7d5e3792014-03-04 13:15:08 +00002688 if (intel_crtc_has_pending_flip(crtc)) {
2689 DRM_ERROR("pipe is still busy with an old pageflip\n");
2690 return -EBUSY;
2691 }
2692
Jesse Barnes79e53942008-11-07 14:24:08 -08002693 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002694 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002695 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002696 return 0;
2697 }
2698
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002699 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002700 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2701 plane_name(intel_crtc->plane),
2702 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002703 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002704 }
2705
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002706 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002707 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2708 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002709 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002710 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002711 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002712 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002713 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002714 return ret;
2715 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002716
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002717 /*
2718 * Update pipe size and adjust fitter if needed: the reason for this is
2719 * that in compute_mode_changes we check the native mode (not the pfit
2720 * mode) to see if we can flip rather than do a full mode set. In the
2721 * fastboot case, we'll flip, but if we don't update the pipesrc and
2722 * pfit state, we'll end up with a big fb scanned out into the wrong
2723 * sized surface.
2724 *
2725 * To fix this properly, we need to hoist the checks up into
2726 * compute_mode_changes (or above), check the actual pfit state and
2727 * whether the platform allows pfit disable with pipe active, and only
2728 * then update the pipesrc and pfit state, even on the flip path.
2729 */
Jani Nikulad330a952014-01-21 11:24:25 +02002730 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002731 const struct drm_display_mode *adjusted_mode =
2732 &intel_crtc->config.adjusted_mode;
2733
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002734 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002735 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2736 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002737 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002738 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2739 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2740 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2741 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2742 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2743 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002744 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2745 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002746 }
2747
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002748 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002749
Daniel Vetterf99d7062014-06-19 16:01:59 +02002750 if (intel_crtc->active)
2751 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2752
Matt Roperf4510a22014-04-01 15:22:40 -07002753 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002754 crtc->x = x;
2755 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002756
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002757 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002758 if (intel_crtc->active && old_fb != fb)
2759 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002760 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002761 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002762 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002763 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002764
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002765 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002766 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002767 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002768
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002769 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002770}
2771
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002772static void intel_fdi_normal_train(struct drm_crtc *crtc)
2773{
2774 struct drm_device *dev = crtc->dev;
2775 struct drm_i915_private *dev_priv = dev->dev_private;
2776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2777 int pipe = intel_crtc->pipe;
2778 u32 reg, temp;
2779
2780 /* enable normal train */
2781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002783 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002784 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2785 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002786 } else {
2787 temp &= ~FDI_LINK_TRAIN_NONE;
2788 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002789 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002790 I915_WRITE(reg, temp);
2791
2792 reg = FDI_RX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 if (HAS_PCH_CPT(dev)) {
2795 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2796 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2797 } else {
2798 temp &= ~FDI_LINK_TRAIN_NONE;
2799 temp |= FDI_LINK_TRAIN_NONE;
2800 }
2801 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2802
2803 /* wait one idle pattern time */
2804 POSTING_READ(reg);
2805 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002806
2807 /* IVB wants error correction enabled */
2808 if (IS_IVYBRIDGE(dev))
2809 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2810 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002811}
2812
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002813static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002814{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002815 return crtc->base.enabled && crtc->active &&
2816 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002817}
2818
Daniel Vetter01a415f2012-10-27 15:58:40 +02002819static void ivb_modeset_global_resources(struct drm_device *dev)
2820{
2821 struct drm_i915_private *dev_priv = dev->dev_private;
2822 struct intel_crtc *pipe_B_crtc =
2823 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2824 struct intel_crtc *pipe_C_crtc =
2825 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2826 uint32_t temp;
2827
Daniel Vetter1e833f42013-02-19 22:31:57 +01002828 /*
2829 * When everything is off disable fdi C so that we could enable fdi B
2830 * with all lanes. Note that we don't care about enabled pipes without
2831 * an enabled pch encoder.
2832 */
2833 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2834 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002835 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2836 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2837
2838 temp = I915_READ(SOUTH_CHICKEN1);
2839 temp &= ~FDI_BC_BIFURCATION_SELECT;
2840 DRM_DEBUG_KMS("disabling fdi C rx\n");
2841 I915_WRITE(SOUTH_CHICKEN1, temp);
2842 }
2843}
2844
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002845/* The FDI link training functions for ILK/Ibexpeak. */
2846static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2847{
2848 struct drm_device *dev = crtc->dev;
2849 struct drm_i915_private *dev_priv = dev->dev_private;
2850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2851 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002853
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002854 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002855 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002856
Adam Jacksone1a44742010-06-25 15:32:14 -04002857 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2858 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002859 reg = FDI_RX_IMR(pipe);
2860 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002861 temp &= ~FDI_RX_SYMBOL_LOCK;
2862 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002863 I915_WRITE(reg, temp);
2864 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002865 udelay(150);
2866
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002867 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 reg = FDI_TX_CTL(pipe);
2869 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002870 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2871 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002872 temp &= ~FDI_LINK_TRAIN_NONE;
2873 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002874 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002875
Chris Wilson5eddb702010-09-11 13:48:45 +01002876 reg = FDI_RX_CTL(pipe);
2877 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002878 temp &= ~FDI_LINK_TRAIN_NONE;
2879 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002880 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2881
2882 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002883 udelay(150);
2884
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002885 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002886 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2887 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2888 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002889
Chris Wilson5eddb702010-09-11 13:48:45 +01002890 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002891 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002892 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002893 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2894
2895 if ((temp & FDI_RX_BIT_LOCK)) {
2896 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002897 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002898 break;
2899 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002900 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002901 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002902 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002903
2904 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002905 reg = FDI_TX_CTL(pipe);
2906 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002907 temp &= ~FDI_LINK_TRAIN_NONE;
2908 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002909 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002910
Chris Wilson5eddb702010-09-11 13:48:45 +01002911 reg = FDI_RX_CTL(pipe);
2912 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002913 temp &= ~FDI_LINK_TRAIN_NONE;
2914 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002915 I915_WRITE(reg, temp);
2916
2917 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002918 udelay(150);
2919
Chris Wilson5eddb702010-09-11 13:48:45 +01002920 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002921 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002922 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002923 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2924
2925 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002926 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002927 DRM_DEBUG_KMS("FDI train 2 done.\n");
2928 break;
2929 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002931 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002932 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002933
2934 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002935
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002936}
2937
Akshay Joshi0206e352011-08-16 15:34:10 -04002938static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002939 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2940 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2941 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2942 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2943};
2944
2945/* The FDI link training functions for SNB/Cougarpoint. */
2946static void gen6_fdi_link_train(struct drm_crtc *crtc)
2947{
2948 struct drm_device *dev = crtc->dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2951 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002952 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002953
Adam Jacksone1a44742010-06-25 15:32:14 -04002954 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2955 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002956 reg = FDI_RX_IMR(pipe);
2957 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002958 temp &= ~FDI_RX_SYMBOL_LOCK;
2959 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 I915_WRITE(reg, temp);
2961
2962 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002963 udelay(150);
2964
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002965 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 reg = FDI_TX_CTL(pipe);
2967 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002968 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2969 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002970 temp &= ~FDI_LINK_TRAIN_NONE;
2971 temp |= FDI_LINK_TRAIN_PATTERN_1;
2972 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2973 /* SNB-B */
2974 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002975 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002976
Daniel Vetterd74cf322012-10-26 10:58:13 +02002977 I915_WRITE(FDI_RX_MISC(pipe),
2978 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2979
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 reg = FDI_RX_CTL(pipe);
2981 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002982 if (HAS_PCH_CPT(dev)) {
2983 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2984 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2985 } else {
2986 temp &= ~FDI_LINK_TRAIN_NONE;
2987 temp |= FDI_LINK_TRAIN_PATTERN_1;
2988 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002989 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2990
2991 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002992 udelay(150);
2993
Akshay Joshi0206e352011-08-16 15:34:10 -04002994 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002995 reg = FDI_TX_CTL(pipe);
2996 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002997 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2998 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002999 I915_WRITE(reg, temp);
3000
3001 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003002 udelay(500);
3003
Sean Paulfa37d392012-03-02 12:53:39 -05003004 for (retry = 0; retry < 5; retry++) {
3005 reg = FDI_RX_IIR(pipe);
3006 temp = I915_READ(reg);
3007 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3008 if (temp & FDI_RX_BIT_LOCK) {
3009 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3010 DRM_DEBUG_KMS("FDI train 1 done.\n");
3011 break;
3012 }
3013 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003014 }
Sean Paulfa37d392012-03-02 12:53:39 -05003015 if (retry < 5)
3016 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017 }
3018 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003020
3021 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 reg = FDI_TX_CTL(pipe);
3023 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003024 temp &= ~FDI_LINK_TRAIN_NONE;
3025 temp |= FDI_LINK_TRAIN_PATTERN_2;
3026 if (IS_GEN6(dev)) {
3027 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3028 /* SNB-B */
3029 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3030 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003032
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 reg = FDI_RX_CTL(pipe);
3034 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003035 if (HAS_PCH_CPT(dev)) {
3036 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3037 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3038 } else {
3039 temp &= ~FDI_LINK_TRAIN_NONE;
3040 temp |= FDI_LINK_TRAIN_PATTERN_2;
3041 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 I915_WRITE(reg, temp);
3043
3044 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003045 udelay(150);
3046
Akshay Joshi0206e352011-08-16 15:34:10 -04003047 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003048 reg = FDI_TX_CTL(pipe);
3049 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003050 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3051 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003052 I915_WRITE(reg, temp);
3053
3054 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055 udelay(500);
3056
Sean Paulfa37d392012-03-02 12:53:39 -05003057 for (retry = 0; retry < 5; retry++) {
3058 reg = FDI_RX_IIR(pipe);
3059 temp = I915_READ(reg);
3060 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3061 if (temp & FDI_RX_SYMBOL_LOCK) {
3062 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3063 DRM_DEBUG_KMS("FDI train 2 done.\n");
3064 break;
3065 }
3066 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003067 }
Sean Paulfa37d392012-03-02 12:53:39 -05003068 if (retry < 5)
3069 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003070 }
3071 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003072 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003073
3074 DRM_DEBUG_KMS("FDI train done.\n");
3075}
3076
Jesse Barnes357555c2011-04-28 15:09:55 -07003077/* Manual link training for Ivy Bridge A0 parts */
3078static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3079{
3080 struct drm_device *dev = crtc->dev;
3081 struct drm_i915_private *dev_priv = dev->dev_private;
3082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3083 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003084 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003085
3086 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3087 for train result */
3088 reg = FDI_RX_IMR(pipe);
3089 temp = I915_READ(reg);
3090 temp &= ~FDI_RX_SYMBOL_LOCK;
3091 temp &= ~FDI_RX_BIT_LOCK;
3092 I915_WRITE(reg, temp);
3093
3094 POSTING_READ(reg);
3095 udelay(150);
3096
Daniel Vetter01a415f2012-10-27 15:58:40 +02003097 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3098 I915_READ(FDI_RX_IIR(pipe)));
3099
Jesse Barnes139ccd32013-08-19 11:04:55 -07003100 /* Try each vswing and preemphasis setting twice before moving on */
3101 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3102 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003103 reg = FDI_TX_CTL(pipe);
3104 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003105 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3106 temp &= ~FDI_TX_ENABLE;
3107 I915_WRITE(reg, temp);
3108
3109 reg = FDI_RX_CTL(pipe);
3110 temp = I915_READ(reg);
3111 temp &= ~FDI_LINK_TRAIN_AUTO;
3112 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3113 temp &= ~FDI_RX_ENABLE;
3114 I915_WRITE(reg, temp);
3115
3116 /* enable CPU FDI TX and PCH FDI RX */
3117 reg = FDI_TX_CTL(pipe);
3118 temp = I915_READ(reg);
3119 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3120 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3121 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003122 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003123 temp |= snb_b_fdi_train_param[j/2];
3124 temp |= FDI_COMPOSITE_SYNC;
3125 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3126
3127 I915_WRITE(FDI_RX_MISC(pipe),
3128 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3129
3130 reg = FDI_RX_CTL(pipe);
3131 temp = I915_READ(reg);
3132 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3133 temp |= FDI_COMPOSITE_SYNC;
3134 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3135
3136 POSTING_READ(reg);
3137 udelay(1); /* should be 0.5us */
3138
3139 for (i = 0; i < 4; i++) {
3140 reg = FDI_RX_IIR(pipe);
3141 temp = I915_READ(reg);
3142 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3143
3144 if (temp & FDI_RX_BIT_LOCK ||
3145 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3146 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3147 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3148 i);
3149 break;
3150 }
3151 udelay(1); /* should be 0.5us */
3152 }
3153 if (i == 4) {
3154 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3155 continue;
3156 }
3157
3158 /* Train 2 */
3159 reg = FDI_TX_CTL(pipe);
3160 temp = I915_READ(reg);
3161 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3162 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3163 I915_WRITE(reg, temp);
3164
3165 reg = FDI_RX_CTL(pipe);
3166 temp = I915_READ(reg);
3167 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3168 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003169 I915_WRITE(reg, temp);
3170
3171 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003172 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003173
Jesse Barnes139ccd32013-08-19 11:04:55 -07003174 for (i = 0; i < 4; i++) {
3175 reg = FDI_RX_IIR(pipe);
3176 temp = I915_READ(reg);
3177 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003178
Jesse Barnes139ccd32013-08-19 11:04:55 -07003179 if (temp & FDI_RX_SYMBOL_LOCK ||
3180 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3181 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3182 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3183 i);
3184 goto train_done;
3185 }
3186 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003187 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003188 if (i == 4)
3189 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003190 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003191
Jesse Barnes139ccd32013-08-19 11:04:55 -07003192train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003193 DRM_DEBUG_KMS("FDI train done.\n");
3194}
3195
Daniel Vetter88cefb62012-08-12 19:27:14 +02003196static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003197{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003198 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003199 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003200 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003202
Jesse Barnesc64e3112010-09-10 11:27:03 -07003203
Jesse Barnes0e23b992010-09-10 11:10:00 -07003204 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 reg = FDI_RX_CTL(pipe);
3206 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003207 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3208 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003209 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3211
3212 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003213 udelay(200);
3214
3215 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 temp = I915_READ(reg);
3217 I915_WRITE(reg, temp | FDI_PCDCLK);
3218
3219 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003220 udelay(200);
3221
Paulo Zanoni20749732012-11-23 15:30:38 -02003222 /* Enable CPU FDI TX PLL, always on for Ironlake */
3223 reg = FDI_TX_CTL(pipe);
3224 temp = I915_READ(reg);
3225 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3226 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003227
Paulo Zanoni20749732012-11-23 15:30:38 -02003228 POSTING_READ(reg);
3229 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003230 }
3231}
3232
Daniel Vetter88cefb62012-08-12 19:27:14 +02003233static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3234{
3235 struct drm_device *dev = intel_crtc->base.dev;
3236 struct drm_i915_private *dev_priv = dev->dev_private;
3237 int pipe = intel_crtc->pipe;
3238 u32 reg, temp;
3239
3240 /* Switch from PCDclk to Rawclk */
3241 reg = FDI_RX_CTL(pipe);
3242 temp = I915_READ(reg);
3243 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3244
3245 /* Disable CPU FDI TX PLL */
3246 reg = FDI_TX_CTL(pipe);
3247 temp = I915_READ(reg);
3248 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3249
3250 POSTING_READ(reg);
3251 udelay(100);
3252
3253 reg = FDI_RX_CTL(pipe);
3254 temp = I915_READ(reg);
3255 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3256
3257 /* Wait for the clocks to turn off. */
3258 POSTING_READ(reg);
3259 udelay(100);
3260}
3261
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003262static void ironlake_fdi_disable(struct drm_crtc *crtc)
3263{
3264 struct drm_device *dev = crtc->dev;
3265 struct drm_i915_private *dev_priv = dev->dev_private;
3266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3267 int pipe = intel_crtc->pipe;
3268 u32 reg, temp;
3269
3270 /* disable CPU FDI tx and PCH FDI rx */
3271 reg = FDI_TX_CTL(pipe);
3272 temp = I915_READ(reg);
3273 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3274 POSTING_READ(reg);
3275
3276 reg = FDI_RX_CTL(pipe);
3277 temp = I915_READ(reg);
3278 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003279 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003280 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3281
3282 POSTING_READ(reg);
3283 udelay(100);
3284
3285 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003286 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003287 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003288
3289 /* still set train pattern 1 */
3290 reg = FDI_TX_CTL(pipe);
3291 temp = I915_READ(reg);
3292 temp &= ~FDI_LINK_TRAIN_NONE;
3293 temp |= FDI_LINK_TRAIN_PATTERN_1;
3294 I915_WRITE(reg, temp);
3295
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 if (HAS_PCH_CPT(dev)) {
3299 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3300 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3301 } else {
3302 temp &= ~FDI_LINK_TRAIN_NONE;
3303 temp |= FDI_LINK_TRAIN_PATTERN_1;
3304 }
3305 /* BPC in FDI rx is consistent with that in PIPECONF */
3306 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003307 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003308 I915_WRITE(reg, temp);
3309
3310 POSTING_READ(reg);
3311 udelay(100);
3312}
3313
Chris Wilson5dce5b932014-01-20 10:17:36 +00003314bool intel_has_pending_fb_unpin(struct drm_device *dev)
3315{
3316 struct intel_crtc *crtc;
3317
3318 /* Note that we don't need to be called with mode_config.lock here
3319 * as our list of CRTC objects is static for the lifetime of the
3320 * device and so cannot disappear as we iterate. Similarly, we can
3321 * happily treat the predicates as racy, atomic checks as userspace
3322 * cannot claim and pin a new fb without at least acquring the
3323 * struct_mutex and so serialising with us.
3324 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003325 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003326 if (atomic_read(&crtc->unpin_work_count) == 0)
3327 continue;
3328
3329 if (crtc->unpin_work)
3330 intel_wait_for_vblank(dev, crtc->pipe);
3331
3332 return true;
3333 }
3334
3335 return false;
3336}
3337
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003338void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003339{
Chris Wilson0f911282012-04-17 10:05:38 +01003340 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003341 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003342
Matt Roperf4510a22014-04-01 15:22:40 -07003343 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003344 return;
3345
Daniel Vetter2c10d572012-12-20 21:24:07 +01003346 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3347
Daniel Vettereed6d672014-05-19 16:09:35 +02003348 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3349 !intel_crtc_has_pending_flip(crtc),
3350 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003351
Chris Wilson0f911282012-04-17 10:05:38 +01003352 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003353 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003354 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003355}
3356
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003357/* Program iCLKIP clock to the desired frequency */
3358static void lpt_program_iclkip(struct drm_crtc *crtc)
3359{
3360 struct drm_device *dev = crtc->dev;
3361 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003362 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003363 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3364 u32 temp;
3365
Daniel Vetter09153002012-12-12 14:06:44 +01003366 mutex_lock(&dev_priv->dpio_lock);
3367
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003368 /* It is necessary to ungate the pixclk gate prior to programming
3369 * the divisors, and gate it back when it is done.
3370 */
3371 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3372
3373 /* Disable SSCCTL */
3374 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003375 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3376 SBI_SSCCTL_DISABLE,
3377 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003378
3379 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003380 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003381 auxdiv = 1;
3382 divsel = 0x41;
3383 phaseinc = 0x20;
3384 } else {
3385 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003386 * but the adjusted_mode->crtc_clock in in KHz. To get the
3387 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003388 * convert the virtual clock precision to KHz here for higher
3389 * precision.
3390 */
3391 u32 iclk_virtual_root_freq = 172800 * 1000;
3392 u32 iclk_pi_range = 64;
3393 u32 desired_divisor, msb_divisor_value, pi_value;
3394
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003395 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003396 msb_divisor_value = desired_divisor / iclk_pi_range;
3397 pi_value = desired_divisor % iclk_pi_range;
3398
3399 auxdiv = 0;
3400 divsel = msb_divisor_value - 2;
3401 phaseinc = pi_value;
3402 }
3403
3404 /* This should not happen with any sane values */
3405 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3406 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3407 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3408 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3409
3410 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003411 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003412 auxdiv,
3413 divsel,
3414 phasedir,
3415 phaseinc);
3416
3417 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003418 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003419 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3420 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3421 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3422 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3423 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3424 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003425 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003426
3427 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003428 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003429 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3430 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003431 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003432
3433 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003434 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003435 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003436 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003437
3438 /* Wait for initialization time */
3439 udelay(24);
3440
3441 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003442
3443 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003444}
3445
Daniel Vetter275f01b22013-05-03 11:49:47 +02003446static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3447 enum pipe pch_transcoder)
3448{
3449 struct drm_device *dev = crtc->base.dev;
3450 struct drm_i915_private *dev_priv = dev->dev_private;
3451 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3452
3453 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3454 I915_READ(HTOTAL(cpu_transcoder)));
3455 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3456 I915_READ(HBLANK(cpu_transcoder)));
3457 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3458 I915_READ(HSYNC(cpu_transcoder)));
3459
3460 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3461 I915_READ(VTOTAL(cpu_transcoder)));
3462 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3463 I915_READ(VBLANK(cpu_transcoder)));
3464 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3465 I915_READ(VSYNC(cpu_transcoder)));
3466 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3467 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3468}
3469
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003470static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3471{
3472 struct drm_i915_private *dev_priv = dev->dev_private;
3473 uint32_t temp;
3474
3475 temp = I915_READ(SOUTH_CHICKEN1);
3476 if (temp & FDI_BC_BIFURCATION_SELECT)
3477 return;
3478
3479 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3480 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3481
3482 temp |= FDI_BC_BIFURCATION_SELECT;
3483 DRM_DEBUG_KMS("enabling fdi C rx\n");
3484 I915_WRITE(SOUTH_CHICKEN1, temp);
3485 POSTING_READ(SOUTH_CHICKEN1);
3486}
3487
3488static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3489{
3490 struct drm_device *dev = intel_crtc->base.dev;
3491 struct drm_i915_private *dev_priv = dev->dev_private;
3492
3493 switch (intel_crtc->pipe) {
3494 case PIPE_A:
3495 break;
3496 case PIPE_B:
3497 if (intel_crtc->config.fdi_lanes > 2)
3498 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3499 else
3500 cpt_enable_fdi_bc_bifurcation(dev);
3501
3502 break;
3503 case PIPE_C:
3504 cpt_enable_fdi_bc_bifurcation(dev);
3505
3506 break;
3507 default:
3508 BUG();
3509 }
3510}
3511
Jesse Barnesf67a5592011-01-05 10:31:48 -08003512/*
3513 * Enable PCH resources required for PCH ports:
3514 * - PCH PLLs
3515 * - FDI training & RX/TX
3516 * - update transcoder timings
3517 * - DP transcoding bits
3518 * - transcoder
3519 */
3520static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003521{
3522 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003523 struct drm_i915_private *dev_priv = dev->dev_private;
3524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3525 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003526 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003527
Daniel Vetterab9412b2013-05-03 11:49:46 +02003528 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003529
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003530 if (IS_IVYBRIDGE(dev))
3531 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3532
Daniel Vettercd986ab2012-10-26 10:58:12 +02003533 /* Write the TU size bits before fdi link training, so that error
3534 * detection works. */
3535 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3536 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3537
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003538 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003539 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003540
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003541 /* We need to program the right clock selection before writing the pixel
3542 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003543 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003544 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003545
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003546 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003547 temp |= TRANS_DPLL_ENABLE(pipe);
3548 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003549 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003550 temp |= sel;
3551 else
3552 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003553 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003554 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003555
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003556 /* XXX: pch pll's can be enabled any time before we enable the PCH
3557 * transcoder, and we actually should do this to not upset any PCH
3558 * transcoder that already use the clock when we share it.
3559 *
3560 * Note that enable_shared_dpll tries to do the right thing, but
3561 * get_shared_dpll unconditionally resets the pll - we need that to have
3562 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003563 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003564
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003565 /* set transcoder timing, panel must allow it */
3566 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003567 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003568
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003569 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003570
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003571 /* For PCH DP, enable TRANS_DP_CTL */
3572 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003573 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3574 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003575 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 reg = TRANS_DP_CTL(pipe);
3577 temp = I915_READ(reg);
3578 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003579 TRANS_DP_SYNC_MASK |
3580 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 temp |= (TRANS_DP_OUTPUT_ENABLE |
3582 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003583 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003584
3585 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003587 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003589
3590 switch (intel_trans_dp_port_sel(crtc)) {
3591 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003593 break;
3594 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003596 break;
3597 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003599 break;
3600 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003601 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003602 }
3603
Chris Wilson5eddb702010-09-11 13:48:45 +01003604 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003605 }
3606
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003607 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003608}
3609
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003610static void lpt_pch_enable(struct drm_crtc *crtc)
3611{
3612 struct drm_device *dev = crtc->dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003615 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003616
Daniel Vetterab9412b2013-05-03 11:49:46 +02003617 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003618
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003619 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003620
Paulo Zanoni0540e482012-10-31 18:12:40 -02003621 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003622 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003623
Paulo Zanoni937bb612012-10-31 18:12:47 -02003624 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003625}
3626
Daniel Vetter716c2e52014-06-25 22:02:02 +03003627void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003628{
Daniel Vettere2b78262013-06-07 23:10:03 +02003629 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003630
3631 if (pll == NULL)
3632 return;
3633
3634 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003635 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003636 return;
3637 }
3638
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003639 if (--pll->refcount == 0) {
3640 WARN_ON(pll->on);
3641 WARN_ON(pll->active);
3642 }
3643
Daniel Vettera43f6e02013-06-07 23:10:32 +02003644 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645}
3646
Daniel Vetter716c2e52014-06-25 22:02:02 +03003647struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003648{
Daniel Vettere2b78262013-06-07 23:10:03 +02003649 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3650 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3651 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003652
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003653 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003654 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3655 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003656 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003657 }
3658
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003659 if (HAS_PCH_IBX(dev_priv->dev)) {
3660 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003661 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003662 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003663
Daniel Vetter46edb022013-06-05 13:34:12 +02003664 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3665 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003666
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003667 WARN_ON(pll->refcount);
3668
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003669 goto found;
3670 }
3671
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003672 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3673 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003674
3675 /* Only want to check enabled timings first */
3676 if (pll->refcount == 0)
3677 continue;
3678
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003679 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3680 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003681 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003682 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003683 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003684
3685 goto found;
3686 }
3687 }
3688
3689 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003690 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3691 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003692 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003693 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3694 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003695 goto found;
3696 }
3697 }
3698
3699 return NULL;
3700
3701found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003702 if (pll->refcount == 0)
3703 pll->hw_state = crtc->config.dpll_hw_state;
3704
Daniel Vettera43f6e02013-06-07 23:10:32 +02003705 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003706 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3707 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003708
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003709 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003710
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003711 return pll;
3712}
3713
Daniel Vettera1520312013-05-03 11:49:50 +02003714static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003715{
3716 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003717 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003718 u32 temp;
3719
3720 temp = I915_READ(dslreg);
3721 udelay(500);
3722 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003723 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003724 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003725 }
3726}
3727
Jesse Barnesb074cec2013-04-25 12:55:02 -07003728static void ironlake_pfit_enable(struct intel_crtc *crtc)
3729{
3730 struct drm_device *dev = crtc->base.dev;
3731 struct drm_i915_private *dev_priv = dev->dev_private;
3732 int pipe = crtc->pipe;
3733
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003734 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003735 /* Force use of hard-coded filter coefficients
3736 * as some pre-programmed values are broken,
3737 * e.g. x201.
3738 */
3739 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3740 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3741 PF_PIPE_SEL_IVB(pipe));
3742 else
3743 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3744 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3745 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003746 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003747}
3748
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003749static void intel_enable_planes(struct drm_crtc *crtc)
3750{
3751 struct drm_device *dev = crtc->dev;
3752 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003753 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003754 struct intel_plane *intel_plane;
3755
Matt Roperaf2b6532014-04-01 15:22:32 -07003756 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3757 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003758 if (intel_plane->pipe == pipe)
3759 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003760 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003761}
3762
3763static void intel_disable_planes(struct drm_crtc *crtc)
3764{
3765 struct drm_device *dev = crtc->dev;
3766 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003767 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003768 struct intel_plane *intel_plane;
3769
Matt Roperaf2b6532014-04-01 15:22:32 -07003770 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3771 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003772 if (intel_plane->pipe == pipe)
3773 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003774 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003775}
3776
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003777void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003778{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003779 struct drm_device *dev = crtc->base.dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003781
3782 if (!crtc->config.ips_enabled)
3783 return;
3784
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003785 /* We can only enable IPS after we enable a plane and wait for a vblank */
3786 intel_wait_for_vblank(dev, crtc->pipe);
3787
Paulo Zanonid77e4532013-09-24 13:52:55 -03003788 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003789 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003790 mutex_lock(&dev_priv->rps.hw_lock);
3791 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3792 mutex_unlock(&dev_priv->rps.hw_lock);
3793 /* Quoting Art Runyan: "its not safe to expect any particular
3794 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003795 * mailbox." Moreover, the mailbox may return a bogus state,
3796 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003797 */
3798 } else {
3799 I915_WRITE(IPS_CTL, IPS_ENABLE);
3800 /* The bit only becomes 1 in the next vblank, so this wait here
3801 * is essentially intel_wait_for_vblank. If we don't have this
3802 * and don't wait for vblanks until the end of crtc_enable, then
3803 * the HW state readout code will complain that the expected
3804 * IPS_CTL value is not the one we read. */
3805 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3806 DRM_ERROR("Timed out waiting for IPS enable\n");
3807 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003808}
3809
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003810void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003811{
3812 struct drm_device *dev = crtc->base.dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814
3815 if (!crtc->config.ips_enabled)
3816 return;
3817
3818 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003819 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003820 mutex_lock(&dev_priv->rps.hw_lock);
3821 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3822 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003823 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3824 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3825 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003826 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003827 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003828 POSTING_READ(IPS_CTL);
3829 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003830
3831 /* We need to wait for a vblank before we can disable the plane. */
3832 intel_wait_for_vblank(dev, crtc->pipe);
3833}
3834
3835/** Loads the palette/gamma unit for the CRTC with the prepared values */
3836static void intel_crtc_load_lut(struct drm_crtc *crtc)
3837{
3838 struct drm_device *dev = crtc->dev;
3839 struct drm_i915_private *dev_priv = dev->dev_private;
3840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3841 enum pipe pipe = intel_crtc->pipe;
3842 int palreg = PALETTE(pipe);
3843 int i;
3844 bool reenable_ips = false;
3845
3846 /* The clocks have to be on to load the palette. */
3847 if (!crtc->enabled || !intel_crtc->active)
3848 return;
3849
3850 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3851 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3852 assert_dsi_pll_enabled(dev_priv);
3853 else
3854 assert_pll_enabled(dev_priv, pipe);
3855 }
3856
3857 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05303858 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03003859 palreg = LGC_PALETTE(pipe);
3860
3861 /* Workaround : Do not read or write the pipe palette/gamma data while
3862 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3863 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003864 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003865 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3866 GAMMA_MODE_MODE_SPLIT)) {
3867 hsw_disable_ips(intel_crtc);
3868 reenable_ips = true;
3869 }
3870
3871 for (i = 0; i < 256; i++) {
3872 I915_WRITE(palreg + 4 * i,
3873 (intel_crtc->lut_r[i] << 16) |
3874 (intel_crtc->lut_g[i] << 8) |
3875 intel_crtc->lut_b[i]);
3876 }
3877
3878 if (reenable_ips)
3879 hsw_enable_ips(intel_crtc);
3880}
3881
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003882static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3883{
3884 if (!enable && intel_crtc->overlay) {
3885 struct drm_device *dev = intel_crtc->base.dev;
3886 struct drm_i915_private *dev_priv = dev->dev_private;
3887
3888 mutex_lock(&dev->struct_mutex);
3889 dev_priv->mm.interruptible = false;
3890 (void) intel_overlay_switch_off(intel_crtc->overlay);
3891 dev_priv->mm.interruptible = true;
3892 mutex_unlock(&dev->struct_mutex);
3893 }
3894
3895 /* Let userspace switch the overlay on again. In most cases userspace
3896 * has to recompute where to put it anyway.
3897 */
3898}
3899
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003900static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003901{
3902 struct drm_device *dev = crtc->dev;
3903 struct drm_i915_private *dev_priv = dev->dev_private;
3904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3905 int pipe = intel_crtc->pipe;
3906 int plane = intel_crtc->plane;
3907
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003908 drm_vblank_on(dev, pipe);
3909
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003910 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3911 intel_enable_planes(crtc);
3912 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003913 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003914
3915 hsw_enable_ips(intel_crtc);
3916
3917 mutex_lock(&dev->struct_mutex);
3918 intel_update_fbc(dev);
3919 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003920
3921 /*
3922 * FIXME: Once we grow proper nuclear flip support out of this we need
3923 * to compute the mask of flip planes precisely. For the time being
3924 * consider this a flip from a NULL plane.
3925 */
3926 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003927}
3928
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003929static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003930{
3931 struct drm_device *dev = crtc->dev;
3932 struct drm_i915_private *dev_priv = dev->dev_private;
3933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3934 int pipe = intel_crtc->pipe;
3935 int plane = intel_crtc->plane;
3936
3937 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003938
3939 if (dev_priv->fbc.plane == plane)
3940 intel_disable_fbc(dev);
3941
3942 hsw_disable_ips(intel_crtc);
3943
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003944 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003945 intel_crtc_update_cursor(crtc, false);
3946 intel_disable_planes(crtc);
3947 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003948
Daniel Vetterf99d7062014-06-19 16:01:59 +02003949 /*
3950 * FIXME: Once we grow proper nuclear flip support out of this we need
3951 * to compute the mask of flip planes precisely. For the time being
3952 * consider this a flip to a NULL plane.
3953 */
3954 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3955
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003956 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003957}
3958
Jesse Barnesf67a5592011-01-05 10:31:48 -08003959static void ironlake_crtc_enable(struct drm_crtc *crtc)
3960{
3961 struct drm_device *dev = crtc->dev;
3962 struct drm_i915_private *dev_priv = dev->dev_private;
3963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003964 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003965 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003966 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003967
Daniel Vetter08a48462012-07-02 11:43:47 +02003968 WARN_ON(!crtc->enabled);
3969
Jesse Barnesf67a5592011-01-05 10:31:48 -08003970 if (intel_crtc->active)
3971 return;
3972
Daniel Vetterb14b1052014-04-24 23:55:13 +02003973 if (intel_crtc->config.has_pch_encoder)
3974 intel_prepare_shared_dpll(intel_crtc);
3975
Daniel Vetter29407aa2014-04-24 23:55:08 +02003976 if (intel_crtc->config.has_dp_encoder)
3977 intel_dp_set_m_n(intel_crtc);
3978
3979 intel_set_pipe_timings(intel_crtc);
3980
3981 if (intel_crtc->config.has_pch_encoder) {
3982 intel_cpu_transcoder_set_m_n(intel_crtc,
3983 &intel_crtc->config.fdi_m_n);
3984 }
3985
3986 ironlake_set_pipeconf(crtc);
3987
3988 /* Set up the display plane register */
3989 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3990 POSTING_READ(DSPCNTR(plane));
3991
3992 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3993 crtc->x, crtc->y);
3994
Jesse Barnesf67a5592011-01-05 10:31:48 -08003995 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003996
3997 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3998 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3999
Daniel Vetterf6736a12013-06-05 13:34:30 +02004000 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004001 if (encoder->pre_enable)
4002 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004003
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004004 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004005 /* Note: FDI PLL enabling _must_ be done before we enable the
4006 * cpu pipes, hence this is separate from all the other fdi/pch
4007 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004008 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004009 } else {
4010 assert_fdi_tx_disabled(dev_priv, pipe);
4011 assert_fdi_rx_disabled(dev_priv, pipe);
4012 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004013
Jesse Barnesb074cec2013-04-25 12:55:02 -07004014 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004015
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004016 /*
4017 * On ILK+ LUT must be loaded before the pipe is running but with
4018 * clocks enabled
4019 */
4020 intel_crtc_load_lut(crtc);
4021
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004022 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004023 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004024
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004025 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004026 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004027
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004028 for_each_encoder_on_crtc(dev, crtc, encoder)
4029 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004030
4031 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004032 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004033
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004034 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004035}
4036
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004037/* IPS only exists on ULT machines and is tied to pipe A. */
4038static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4039{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004040 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004041}
4042
Paulo Zanonie4916942013-09-20 16:21:19 -03004043/*
4044 * This implements the workaround described in the "notes" section of the mode
4045 * set sequence documentation. When going from no pipes or single pipe to
4046 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4047 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4048 */
4049static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4050{
4051 struct drm_device *dev = crtc->base.dev;
4052 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4053
4054 /* We want to get the other_active_crtc only if there's only 1 other
4055 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004056 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004057 if (!crtc_it->active || crtc_it == crtc)
4058 continue;
4059
4060 if (other_active_crtc)
4061 return;
4062
4063 other_active_crtc = crtc_it;
4064 }
4065 if (!other_active_crtc)
4066 return;
4067
4068 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4069 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4070}
4071
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004072static void haswell_crtc_enable(struct drm_crtc *crtc)
4073{
4074 struct drm_device *dev = crtc->dev;
4075 struct drm_i915_private *dev_priv = dev->dev_private;
4076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4077 struct intel_encoder *encoder;
4078 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004079 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004080
4081 WARN_ON(!crtc->enabled);
4082
4083 if (intel_crtc->active)
4084 return;
4085
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004086 if (intel_crtc_to_shared_dpll(intel_crtc))
4087 intel_enable_shared_dpll(intel_crtc);
4088
Daniel Vetter229fca92014-04-24 23:55:09 +02004089 if (intel_crtc->config.has_dp_encoder)
4090 intel_dp_set_m_n(intel_crtc);
4091
4092 intel_set_pipe_timings(intel_crtc);
4093
4094 if (intel_crtc->config.has_pch_encoder) {
4095 intel_cpu_transcoder_set_m_n(intel_crtc,
4096 &intel_crtc->config.fdi_m_n);
4097 }
4098
4099 haswell_set_pipeconf(crtc);
4100
4101 intel_set_pipe_csc(crtc);
4102
4103 /* Set up the display plane register */
4104 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4105 POSTING_READ(DSPCNTR(plane));
4106
4107 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4108 crtc->x, crtc->y);
4109
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004110 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004111
4112 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004113 for_each_encoder_on_crtc(dev, crtc, encoder)
4114 if (encoder->pre_enable)
4115 encoder->pre_enable(encoder);
4116
Imre Deak4fe94672014-06-25 22:01:49 +03004117 if (intel_crtc->config.has_pch_encoder) {
4118 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4119 dev_priv->display.fdi_link_train(crtc);
4120 }
4121
Paulo Zanoni1f544382012-10-24 11:32:00 -02004122 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004123
Jesse Barnesb074cec2013-04-25 12:55:02 -07004124 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004125
4126 /*
4127 * On ILK+ LUT must be loaded before the pipe is running but with
4128 * clocks enabled
4129 */
4130 intel_crtc_load_lut(crtc);
4131
Paulo Zanoni1f544382012-10-24 11:32:00 -02004132 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004133 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004134
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004135 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004136 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004137
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004138 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004139 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004140
Dave Airlie0e32b392014-05-02 14:02:48 +10004141 if (intel_crtc->config.dp_encoder_is_mst)
4142 intel_ddi_set_vc_payload_alloc(crtc, true);
4143
Jani Nikula8807e552013-08-30 19:40:32 +03004144 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004145 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004146 intel_opregion_notify_encoder(encoder, true);
4147 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004148
Paulo Zanonie4916942013-09-20 16:21:19 -03004149 /* If we change the relative order between pipe/planes enabling, we need
4150 * to change the workaround. */
4151 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004152 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004153}
4154
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004155static void ironlake_pfit_disable(struct intel_crtc *crtc)
4156{
4157 struct drm_device *dev = crtc->base.dev;
4158 struct drm_i915_private *dev_priv = dev->dev_private;
4159 int pipe = crtc->pipe;
4160
4161 /* To avoid upsetting the power well on haswell only disable the pfit if
4162 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004163 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004164 I915_WRITE(PF_CTL(pipe), 0);
4165 I915_WRITE(PF_WIN_POS(pipe), 0);
4166 I915_WRITE(PF_WIN_SZ(pipe), 0);
4167 }
4168}
4169
Jesse Barnes6be4a602010-09-10 10:26:01 -07004170static void ironlake_crtc_disable(struct drm_crtc *crtc)
4171{
4172 struct drm_device *dev = crtc->dev;
4173 struct drm_i915_private *dev_priv = dev->dev_private;
4174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004175 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004176 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004178
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004179 if (!intel_crtc->active)
4180 return;
4181
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004182 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004183
Daniel Vetterea9d7582012-07-10 10:42:52 +02004184 for_each_encoder_on_crtc(dev, crtc, encoder)
4185 encoder->disable(encoder);
4186
Daniel Vetterd925c592013-06-05 13:34:04 +02004187 if (intel_crtc->config.has_pch_encoder)
4188 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4189
Jesse Barnesb24e7172011-01-04 15:09:30 -08004190 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004191
Dave Airlie0e32b392014-05-02 14:02:48 +10004192 if (intel_crtc->config.dp_encoder_is_mst)
4193 intel_ddi_set_vc_payload_alloc(crtc, false);
4194
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004195 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004196
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004197 for_each_encoder_on_crtc(dev, crtc, encoder)
4198 if (encoder->post_disable)
4199 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004200
Daniel Vetterd925c592013-06-05 13:34:04 +02004201 if (intel_crtc->config.has_pch_encoder) {
4202 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004203
Daniel Vetterd925c592013-06-05 13:34:04 +02004204 ironlake_disable_pch_transcoder(dev_priv, pipe);
4205 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004206
Daniel Vetterd925c592013-06-05 13:34:04 +02004207 if (HAS_PCH_CPT(dev)) {
4208 /* disable TRANS_DP_CTL */
4209 reg = TRANS_DP_CTL(pipe);
4210 temp = I915_READ(reg);
4211 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4212 TRANS_DP_PORT_SEL_MASK);
4213 temp |= TRANS_DP_PORT_SEL_NONE;
4214 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004215
Daniel Vetterd925c592013-06-05 13:34:04 +02004216 /* disable DPLL_SEL */
4217 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004218 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004219 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004220 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004221
4222 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004223 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004224
4225 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004226 }
4227
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004228 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004229 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004230
4231 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004232 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004233 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004234}
4235
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004236static void haswell_crtc_disable(struct drm_crtc *crtc)
4237{
4238 struct drm_device *dev = crtc->dev;
4239 struct drm_i915_private *dev_priv = dev->dev_private;
4240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4241 struct intel_encoder *encoder;
4242 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004243 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004244
4245 if (!intel_crtc->active)
4246 return;
4247
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004248 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004249
Jani Nikula8807e552013-08-30 19:40:32 +03004250 for_each_encoder_on_crtc(dev, crtc, encoder) {
4251 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004252 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004253 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004254
Paulo Zanoni86642812013-04-12 17:57:57 -03004255 if (intel_crtc->config.has_pch_encoder)
4256 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004257 intel_disable_pipe(dev_priv, pipe);
4258
Paulo Zanoniad80a812012-10-24 16:06:19 -02004259 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004260
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004261 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004262
Paulo Zanoni1f544382012-10-24 11:32:00 -02004263 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004264
Daniel Vetter88adfff2013-03-28 10:42:01 +01004265 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004266 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004267 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004268 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004269 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004270
Imre Deak97b040a2014-06-25 22:01:50 +03004271 for_each_encoder_on_crtc(dev, crtc, encoder)
4272 if (encoder->post_disable)
4273 encoder->post_disable(encoder);
4274
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004275 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004276 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004277
4278 mutex_lock(&dev->struct_mutex);
4279 intel_update_fbc(dev);
4280 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004281
4282 if (intel_crtc_to_shared_dpll(intel_crtc))
4283 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004284}
4285
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004286static void ironlake_crtc_off(struct drm_crtc *crtc)
4287{
4288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004289 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004290}
4291
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004292
Jesse Barnes2dd24552013-04-25 12:55:01 -07004293static void i9xx_pfit_enable(struct intel_crtc *crtc)
4294{
4295 struct drm_device *dev = crtc->base.dev;
4296 struct drm_i915_private *dev_priv = dev->dev_private;
4297 struct intel_crtc_config *pipe_config = &crtc->config;
4298
Daniel Vetter328d8e82013-05-08 10:36:31 +02004299 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004300 return;
4301
Daniel Vetterc0b03412013-05-28 12:05:54 +02004302 /*
4303 * The panel fitter should only be adjusted whilst the pipe is disabled,
4304 * according to register description and PRM.
4305 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004306 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4307 assert_pipe_disabled(dev_priv, crtc->pipe);
4308
Jesse Barnesb074cec2013-04-25 12:55:02 -07004309 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4310 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004311
4312 /* Border color in case we don't scale up to the full screen. Black by
4313 * default, change to something else for debugging. */
4314 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004315}
4316
Dave Airlied05410f2014-06-05 13:22:59 +10004317static enum intel_display_power_domain port_to_power_domain(enum port port)
4318{
4319 switch (port) {
4320 case PORT_A:
4321 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4322 case PORT_B:
4323 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4324 case PORT_C:
4325 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4326 case PORT_D:
4327 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4328 default:
4329 WARN_ON_ONCE(1);
4330 return POWER_DOMAIN_PORT_OTHER;
4331 }
4332}
4333
Imre Deak77d22dc2014-03-05 16:20:52 +02004334#define for_each_power_domain(domain, mask) \
4335 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4336 if ((1 << (domain)) & (mask))
4337
Imre Deak319be8a2014-03-04 19:22:57 +02004338enum intel_display_power_domain
4339intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004340{
Imre Deak319be8a2014-03-04 19:22:57 +02004341 struct drm_device *dev = intel_encoder->base.dev;
4342 struct intel_digital_port *intel_dig_port;
4343
4344 switch (intel_encoder->type) {
4345 case INTEL_OUTPUT_UNKNOWN:
4346 /* Only DDI platforms should ever use this output type */
4347 WARN_ON_ONCE(!HAS_DDI(dev));
4348 case INTEL_OUTPUT_DISPLAYPORT:
4349 case INTEL_OUTPUT_HDMI:
4350 case INTEL_OUTPUT_EDP:
4351 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004352 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004353 case INTEL_OUTPUT_DP_MST:
4354 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4355 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004356 case INTEL_OUTPUT_ANALOG:
4357 return POWER_DOMAIN_PORT_CRT;
4358 case INTEL_OUTPUT_DSI:
4359 return POWER_DOMAIN_PORT_DSI;
4360 default:
4361 return POWER_DOMAIN_PORT_OTHER;
4362 }
4363}
4364
4365static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4366{
4367 struct drm_device *dev = crtc->dev;
4368 struct intel_encoder *intel_encoder;
4369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4370 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004371 unsigned long mask;
4372 enum transcoder transcoder;
4373
4374 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4375
4376 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4377 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004378 if (intel_crtc->config.pch_pfit.enabled ||
4379 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004380 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4381
Imre Deak319be8a2014-03-04 19:22:57 +02004382 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4383 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4384
Imre Deak77d22dc2014-03-05 16:20:52 +02004385 return mask;
4386}
4387
4388void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4389 bool enable)
4390{
4391 if (dev_priv->power_domains.init_power_on == enable)
4392 return;
4393
4394 if (enable)
4395 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4396 else
4397 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4398
4399 dev_priv->power_domains.init_power_on = enable;
4400}
4401
4402static void modeset_update_crtc_power_domains(struct drm_device *dev)
4403{
4404 struct drm_i915_private *dev_priv = dev->dev_private;
4405 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4406 struct intel_crtc *crtc;
4407
4408 /*
4409 * First get all needed power domains, then put all unneeded, to avoid
4410 * any unnecessary toggling of the power wells.
4411 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004412 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004413 enum intel_display_power_domain domain;
4414
4415 if (!crtc->base.enabled)
4416 continue;
4417
Imre Deak319be8a2014-03-04 19:22:57 +02004418 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004419
4420 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4421 intel_display_power_get(dev_priv, domain);
4422 }
4423
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004424 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004425 enum intel_display_power_domain domain;
4426
4427 for_each_power_domain(domain, crtc->enabled_power_domains)
4428 intel_display_power_put(dev_priv, domain);
4429
4430 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4431 }
4432
4433 intel_display_set_init_power(dev_priv, false);
4434}
4435
Ville Syrjälädfcab172014-06-13 13:37:47 +03004436/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004437static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004438{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004439 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004440
Jesse Barnes586f49d2013-11-04 16:06:59 -08004441 /* Obtain SKU information */
4442 mutex_lock(&dev_priv->dpio_lock);
4443 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4444 CCK_FUSE_HPLL_FREQ_MASK;
4445 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004446
Ville Syrjälädfcab172014-06-13 13:37:47 +03004447 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004448}
4449
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004450static void vlv_update_cdclk(struct drm_device *dev)
4451{
4452 struct drm_i915_private *dev_priv = dev->dev_private;
4453
4454 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4455 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4456 dev_priv->vlv_cdclk_freq);
4457
4458 /*
4459 * Program the gmbus_freq based on the cdclk frequency.
4460 * BSpec erroneously claims we should aim for 4MHz, but
4461 * in fact 1MHz is the correct frequency.
4462 */
4463 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4464}
4465
Jesse Barnes30a970c2013-11-04 13:48:12 -08004466/* Adjust CDclk dividers to allow high res or save power if possible */
4467static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4468{
4469 struct drm_i915_private *dev_priv = dev->dev_private;
4470 u32 val, cmd;
4471
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004472 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004473
Ville Syrjälädfcab172014-06-13 13:37:47 +03004474 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004475 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004476 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004477 cmd = 1;
4478 else
4479 cmd = 0;
4480
4481 mutex_lock(&dev_priv->rps.hw_lock);
4482 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4483 val &= ~DSPFREQGUAR_MASK;
4484 val |= (cmd << DSPFREQGUAR_SHIFT);
4485 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4486 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4487 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4488 50)) {
4489 DRM_ERROR("timed out waiting for CDclk change\n");
4490 }
4491 mutex_unlock(&dev_priv->rps.hw_lock);
4492
Ville Syrjälädfcab172014-06-13 13:37:47 +03004493 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004494 u32 divider, vco;
4495
4496 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004497 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004498
4499 mutex_lock(&dev_priv->dpio_lock);
4500 /* adjust cdclk divider */
4501 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004502 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004503 val |= divider;
4504 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004505
4506 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4507 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4508 50))
4509 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004510 mutex_unlock(&dev_priv->dpio_lock);
4511 }
4512
4513 mutex_lock(&dev_priv->dpio_lock);
4514 /* adjust self-refresh exit latency value */
4515 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4516 val &= ~0x7f;
4517
4518 /*
4519 * For high bandwidth configs, we set a higher latency in the bunit
4520 * so that the core display fetch happens in time to avoid underruns.
4521 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004522 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004523 val |= 4500 / 250; /* 4.5 usec */
4524 else
4525 val |= 3000 / 250; /* 3.0 usec */
4526 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4527 mutex_unlock(&dev_priv->dpio_lock);
4528
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004529 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004530}
4531
Jesse Barnes30a970c2013-11-04 13:48:12 -08004532static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4533 int max_pixclk)
4534{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004535 int vco = valleyview_get_vco(dev_priv);
4536 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4537
Jesse Barnes30a970c2013-11-04 13:48:12 -08004538 /*
4539 * Really only a few cases to deal with, as only 4 CDclks are supported:
4540 * 200MHz
4541 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004542 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004543 * 400MHz
4544 * So we check to see whether we're above 90% of the lower bin and
4545 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004546 *
4547 * We seem to get an unstable or solid color picture at 200MHz.
4548 * Not sure what's wrong. For now use 200MHz only when all pipes
4549 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004550 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004551 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004552 return 400000;
4553 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004554 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004555 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004556 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004557 else
4558 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004559}
4560
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004561/* compute the max pixel clock for new configuration */
4562static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004563{
4564 struct drm_device *dev = dev_priv->dev;
4565 struct intel_crtc *intel_crtc;
4566 int max_pixclk = 0;
4567
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004568 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004569 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004570 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004571 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004572 }
4573
4574 return max_pixclk;
4575}
4576
4577static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004578 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004579{
4580 struct drm_i915_private *dev_priv = dev->dev_private;
4581 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004582 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004583
Imre Deakd60c4472014-03-27 17:45:10 +02004584 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4585 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004586 return;
4587
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004588 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004589 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004590 if (intel_crtc->base.enabled)
4591 *prepare_pipes |= (1 << intel_crtc->pipe);
4592}
4593
4594static void valleyview_modeset_global_resources(struct drm_device *dev)
4595{
4596 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004597 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004598 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4599
Imre Deakd60c4472014-03-27 17:45:10 +02004600 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004601 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004602 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004603}
4604
Jesse Barnes89b667f2013-04-18 14:51:36 -07004605static void valleyview_crtc_enable(struct drm_crtc *crtc)
4606{
4607 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004608 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4610 struct intel_encoder *encoder;
4611 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004612 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004613 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004614 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004615
4616 WARN_ON(!crtc->enabled);
4617
4618 if (intel_crtc->active)
4619 return;
4620
Shobhit Kumar8525a232014-06-25 12:20:39 +05304621 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4622
4623 if (!is_dsi && !IS_CHERRYVIEW(dev))
4624 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004625
Daniel Vetter5b18e572014-04-24 23:55:06 +02004626 /* Set up the display plane register */
4627 dspcntr = DISPPLANE_GAMMA_ENABLE;
4628
4629 if (intel_crtc->config.has_dp_encoder)
4630 intel_dp_set_m_n(intel_crtc);
4631
4632 intel_set_pipe_timings(intel_crtc);
4633
4634 /* pipesrc and dspsize control the size that is scaled from,
4635 * which should always be the user's requested size.
4636 */
4637 I915_WRITE(DSPSIZE(plane),
4638 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4639 (intel_crtc->config.pipe_src_w - 1));
4640 I915_WRITE(DSPPOS(plane), 0);
4641
4642 i9xx_set_pipeconf(intel_crtc);
4643
4644 I915_WRITE(DSPCNTR(plane), dspcntr);
4645 POSTING_READ(DSPCNTR(plane));
4646
4647 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4648 crtc->x, crtc->y);
4649
Jesse Barnes89b667f2013-04-18 14:51:36 -07004650 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004651
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004652 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4653
Jesse Barnes89b667f2013-04-18 14:51:36 -07004654 for_each_encoder_on_crtc(dev, crtc, encoder)
4655 if (encoder->pre_pll_enable)
4656 encoder->pre_pll_enable(encoder);
4657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004658 if (!is_dsi) {
4659 if (IS_CHERRYVIEW(dev))
4660 chv_enable_pll(intel_crtc);
4661 else
4662 vlv_enable_pll(intel_crtc);
4663 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004664
4665 for_each_encoder_on_crtc(dev, crtc, encoder)
4666 if (encoder->pre_enable)
4667 encoder->pre_enable(encoder);
4668
Jesse Barnes2dd24552013-04-25 12:55:01 -07004669 i9xx_pfit_enable(intel_crtc);
4670
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004671 intel_crtc_load_lut(crtc);
4672
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004673 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004674 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004675
Jani Nikula50049452013-07-30 12:20:32 +03004676 for_each_encoder_on_crtc(dev, crtc, encoder)
4677 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004678
4679 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004680
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004681 /* Underruns don't raise interrupts, so check manually. */
4682 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004683}
4684
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004685static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4686{
4687 struct drm_device *dev = crtc->base.dev;
4688 struct drm_i915_private *dev_priv = dev->dev_private;
4689
4690 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4691 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4692}
4693
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004694static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004695{
4696 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004697 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004699 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004700 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004701 int plane = intel_crtc->plane;
4702 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004703
Daniel Vetter08a48462012-07-02 11:43:47 +02004704 WARN_ON(!crtc->enabled);
4705
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004706 if (intel_crtc->active)
4707 return;
4708
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004709 i9xx_set_pll_dividers(intel_crtc);
4710
Daniel Vetter5b18e572014-04-24 23:55:06 +02004711 /* Set up the display plane register */
4712 dspcntr = DISPPLANE_GAMMA_ENABLE;
4713
4714 if (pipe == 0)
4715 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4716 else
4717 dspcntr |= DISPPLANE_SEL_PIPE_B;
4718
4719 if (intel_crtc->config.has_dp_encoder)
4720 intel_dp_set_m_n(intel_crtc);
4721
4722 intel_set_pipe_timings(intel_crtc);
4723
4724 /* pipesrc and dspsize control the size that is scaled from,
4725 * which should always be the user's requested size.
4726 */
4727 I915_WRITE(DSPSIZE(plane),
4728 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4729 (intel_crtc->config.pipe_src_w - 1));
4730 I915_WRITE(DSPPOS(plane), 0);
4731
4732 i9xx_set_pipeconf(intel_crtc);
4733
4734 I915_WRITE(DSPCNTR(plane), dspcntr);
4735 POSTING_READ(DSPCNTR(plane));
4736
4737 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4738 crtc->x, crtc->y);
4739
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004740 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004741
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004742 if (!IS_GEN2(dev))
4743 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4744
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004745 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004746 if (encoder->pre_enable)
4747 encoder->pre_enable(encoder);
4748
Daniel Vetterf6736a12013-06-05 13:34:30 +02004749 i9xx_enable_pll(intel_crtc);
4750
Jesse Barnes2dd24552013-04-25 12:55:01 -07004751 i9xx_pfit_enable(intel_crtc);
4752
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004753 intel_crtc_load_lut(crtc);
4754
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004755 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004756 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004757
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004758 for_each_encoder_on_crtc(dev, crtc, encoder)
4759 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004760
4761 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004762
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004763 /*
4764 * Gen2 reports pipe underruns whenever all planes are disabled.
4765 * So don't enable underrun reporting before at least some planes
4766 * are enabled.
4767 * FIXME: Need to fix the logic to work when we turn off all planes
4768 * but leave the pipe running.
4769 */
4770 if (IS_GEN2(dev))
4771 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4772
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004773 /* Underruns don't raise interrupts, so check manually. */
4774 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004775}
4776
Daniel Vetter87476d62013-04-11 16:29:06 +02004777static void i9xx_pfit_disable(struct intel_crtc *crtc)
4778{
4779 struct drm_device *dev = crtc->base.dev;
4780 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004781
4782 if (!crtc->config.gmch_pfit.control)
4783 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004784
4785 assert_pipe_disabled(dev_priv, crtc->pipe);
4786
Daniel Vetter328d8e82013-05-08 10:36:31 +02004787 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4788 I915_READ(PFIT_CONTROL));
4789 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004790}
4791
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004792static void i9xx_crtc_disable(struct drm_crtc *crtc)
4793{
4794 struct drm_device *dev = crtc->dev;
4795 struct drm_i915_private *dev_priv = dev->dev_private;
4796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004797 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004798 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004799
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004800 if (!intel_crtc->active)
4801 return;
4802
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004803 /*
4804 * Gen2 reports pipe underruns whenever all planes are disabled.
4805 * So diasble underrun reporting before all the planes get disabled.
4806 * FIXME: Need to fix the logic to work when we turn off all planes
4807 * but leave the pipe running.
4808 */
4809 if (IS_GEN2(dev))
4810 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4811
Imre Deak564ed192014-06-13 14:54:21 +03004812 /*
4813 * Vblank time updates from the shadow to live plane control register
4814 * are blocked if the memory self-refresh mode is active at that
4815 * moment. So to make sure the plane gets truly disabled, disable
4816 * first the self-refresh mode. The self-refresh enable bit in turn
4817 * will be checked/applied by the HW only at the next frame start
4818 * event which is after the vblank start event, so we need to have a
4819 * wait-for-vblank between disabling the plane and the pipe.
4820 */
4821 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004822 intel_crtc_disable_planes(crtc);
4823
Daniel Vetterea9d7582012-07-10 10:42:52 +02004824 for_each_encoder_on_crtc(dev, crtc, encoder)
4825 encoder->disable(encoder);
4826
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004827 /*
4828 * On gen2 planes are double buffered but the pipe isn't, so we must
4829 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004830 * We also need to wait on all gmch platforms because of the
4831 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004832 */
Imre Deak564ed192014-06-13 14:54:21 +03004833 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004834
Jesse Barnesb24e7172011-01-04 15:09:30 -08004835 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004836
Daniel Vetter87476d62013-04-11 16:29:06 +02004837 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004838
Jesse Barnes89b667f2013-04-18 14:51:36 -07004839 for_each_encoder_on_crtc(dev, crtc, encoder)
4840 if (encoder->post_disable)
4841 encoder->post_disable(encoder);
4842
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004843 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4844 if (IS_CHERRYVIEW(dev))
4845 chv_disable_pll(dev_priv, pipe);
4846 else if (IS_VALLEYVIEW(dev))
4847 vlv_disable_pll(dev_priv, pipe);
4848 else
4849 i9xx_disable_pll(dev_priv, pipe);
4850 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004851
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004852 if (!IS_GEN2(dev))
4853 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4854
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004855 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004856 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004857
Daniel Vetterefa96242014-04-24 23:55:02 +02004858 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004859 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004860 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004861}
4862
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004863static void i9xx_crtc_off(struct drm_crtc *crtc)
4864{
4865}
4866
Daniel Vetter976f8a22012-07-08 22:34:21 +02004867static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4868 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004869{
4870 struct drm_device *dev = crtc->dev;
4871 struct drm_i915_master_private *master_priv;
4872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4873 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004874
4875 if (!dev->primary->master)
4876 return;
4877
4878 master_priv = dev->primary->master->driver_priv;
4879 if (!master_priv->sarea_priv)
4880 return;
4881
Jesse Barnes79e53942008-11-07 14:24:08 -08004882 switch (pipe) {
4883 case 0:
4884 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4885 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4886 break;
4887 case 1:
4888 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4889 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4890 break;
4891 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004892 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004893 break;
4894 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004895}
4896
Borun Fub04c5bd2014-07-12 10:02:27 +05304897/* Master function to enable/disable CRTC and corresponding power wells */
4898void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004899{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004900 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004901 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004903 enum intel_display_power_domain domain;
4904 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004905
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004906 if (enable) {
4907 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03004908 domains = get_crtc_power_domains(crtc);
4909 for_each_power_domain(domain, domains)
4910 intel_display_power_get(dev_priv, domain);
4911 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004912
4913 dev_priv->display.crtc_enable(crtc);
4914 }
4915 } else {
4916 if (intel_crtc->active) {
4917 dev_priv->display.crtc_disable(crtc);
4918
Daniel Vettere1e9fb82014-06-25 22:02:04 +03004919 domains = intel_crtc->enabled_power_domains;
4920 for_each_power_domain(domain, domains)
4921 intel_display_power_put(dev_priv, domain);
4922 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004923 }
4924 }
Borun Fub04c5bd2014-07-12 10:02:27 +05304925}
4926
4927/**
4928 * Sets the power management mode of the pipe and plane.
4929 */
4930void intel_crtc_update_dpms(struct drm_crtc *crtc)
4931{
4932 struct drm_device *dev = crtc->dev;
4933 struct intel_encoder *intel_encoder;
4934 bool enable = false;
4935
4936 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4937 enable |= intel_encoder->connectors_active;
4938
4939 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004940
4941 intel_crtc_update_sarea(crtc, enable);
4942}
4943
Daniel Vetter976f8a22012-07-08 22:34:21 +02004944static void intel_crtc_disable(struct drm_crtc *crtc)
4945{
4946 struct drm_device *dev = crtc->dev;
4947 struct drm_connector *connector;
4948 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07004949 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02004950 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004951
4952 /* crtc should still be enabled when we disable it. */
4953 WARN_ON(!crtc->enabled);
4954
4955 dev_priv->display.crtc_disable(crtc);
4956 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004957 dev_priv->display.off(crtc);
4958
Matt Roperf4510a22014-04-01 15:22:40 -07004959 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004960 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004961 intel_unpin_fb_obj(old_obj);
4962 i915_gem_track_fb(old_obj, NULL,
4963 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004964 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004965 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004966 }
4967
4968 /* Update computed state. */
4969 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4970 if (!connector->encoder || !connector->encoder->crtc)
4971 continue;
4972
4973 if (connector->encoder->crtc != crtc)
4974 continue;
4975
4976 connector->dpms = DRM_MODE_DPMS_OFF;
4977 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004978 }
4979}
4980
Chris Wilsonea5b2132010-08-04 13:50:23 +01004981void intel_encoder_destroy(struct drm_encoder *encoder)
4982{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004983 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004984
Chris Wilsonea5b2132010-08-04 13:50:23 +01004985 drm_encoder_cleanup(encoder);
4986 kfree(intel_encoder);
4987}
4988
Damien Lespiau92373292013-08-08 22:28:57 +01004989/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004990 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4991 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004992static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004993{
4994 if (mode == DRM_MODE_DPMS_ON) {
4995 encoder->connectors_active = true;
4996
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004997 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004998 } else {
4999 encoder->connectors_active = false;
5000
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005001 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005002 }
5003}
5004
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005005/* Cross check the actual hw state with our own modeset state tracking (and it's
5006 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005007static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005008{
5009 if (connector->get_hw_state(connector)) {
5010 struct intel_encoder *encoder = connector->encoder;
5011 struct drm_crtc *crtc;
5012 bool encoder_enabled;
5013 enum pipe pipe;
5014
5015 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5016 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005017 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005018
Dave Airlie0e32b392014-05-02 14:02:48 +10005019 /* there is no real hw state for MST connectors */
5020 if (connector->mst_port)
5021 return;
5022
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005023 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5024 "wrong connector dpms state\n");
5025 WARN(connector->base.encoder != &encoder->base,
5026 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005027
Dave Airlie36cd7442014-05-02 13:44:18 +10005028 if (encoder) {
5029 WARN(!encoder->connectors_active,
5030 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005031
Dave Airlie36cd7442014-05-02 13:44:18 +10005032 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5033 WARN(!encoder_enabled, "encoder not enabled\n");
5034 if (WARN_ON(!encoder->base.crtc))
5035 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005036
Dave Airlie36cd7442014-05-02 13:44:18 +10005037 crtc = encoder->base.crtc;
5038
5039 WARN(!crtc->enabled, "crtc not enabled\n");
5040 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5041 WARN(pipe != to_intel_crtc(crtc)->pipe,
5042 "encoder active on the wrong pipe\n");
5043 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005044 }
5045}
5046
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005047/* Even simpler default implementation, if there's really no special case to
5048 * consider. */
5049void intel_connector_dpms(struct drm_connector *connector, int mode)
5050{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005051 /* All the simple cases only support two dpms states. */
5052 if (mode != DRM_MODE_DPMS_ON)
5053 mode = DRM_MODE_DPMS_OFF;
5054
5055 if (mode == connector->dpms)
5056 return;
5057
5058 connector->dpms = mode;
5059
5060 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005061 if (connector->encoder)
5062 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005063
Daniel Vetterb9805142012-08-31 17:37:33 +02005064 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005065}
5066
Daniel Vetterf0947c32012-07-02 13:10:34 +02005067/* Simple connector->get_hw_state implementation for encoders that support only
5068 * one connector and no cloning and hence the encoder state determines the state
5069 * of the connector. */
5070bool intel_connector_get_hw_state(struct intel_connector *connector)
5071{
Daniel Vetter24929352012-07-02 20:28:59 +02005072 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005073 struct intel_encoder *encoder = connector->encoder;
5074
5075 return encoder->get_hw_state(encoder, &pipe);
5076}
5077
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005078static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5079 struct intel_crtc_config *pipe_config)
5080{
5081 struct drm_i915_private *dev_priv = dev->dev_private;
5082 struct intel_crtc *pipe_B_crtc =
5083 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5084
5085 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5086 pipe_name(pipe), pipe_config->fdi_lanes);
5087 if (pipe_config->fdi_lanes > 4) {
5088 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5089 pipe_name(pipe), pipe_config->fdi_lanes);
5090 return false;
5091 }
5092
Paulo Zanonibafb6552013-11-02 21:07:44 -07005093 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005094 if (pipe_config->fdi_lanes > 2) {
5095 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5096 pipe_config->fdi_lanes);
5097 return false;
5098 } else {
5099 return true;
5100 }
5101 }
5102
5103 if (INTEL_INFO(dev)->num_pipes == 2)
5104 return true;
5105
5106 /* Ivybridge 3 pipe is really complicated */
5107 switch (pipe) {
5108 case PIPE_A:
5109 return true;
5110 case PIPE_B:
5111 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5112 pipe_config->fdi_lanes > 2) {
5113 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5114 pipe_name(pipe), pipe_config->fdi_lanes);
5115 return false;
5116 }
5117 return true;
5118 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005119 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005120 pipe_B_crtc->config.fdi_lanes <= 2) {
5121 if (pipe_config->fdi_lanes > 2) {
5122 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5123 pipe_name(pipe), pipe_config->fdi_lanes);
5124 return false;
5125 }
5126 } else {
5127 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5128 return false;
5129 }
5130 return true;
5131 default:
5132 BUG();
5133 }
5134}
5135
Daniel Vettere29c22c2013-02-21 00:00:16 +01005136#define RETRY 1
5137static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5138 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005139{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005140 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005141 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005142 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005143 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005144
Daniel Vettere29c22c2013-02-21 00:00:16 +01005145retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005146 /* FDI is a binary signal running at ~2.7GHz, encoding
5147 * each output octet as 10 bits. The actual frequency
5148 * is stored as a divider into a 100MHz clock, and the
5149 * mode pixel clock is stored in units of 1KHz.
5150 * Hence the bw of each lane in terms of the mode signal
5151 * is:
5152 */
5153 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5154
Damien Lespiau241bfc32013-09-25 16:45:37 +01005155 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005156
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005157 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005158 pipe_config->pipe_bpp);
5159
5160 pipe_config->fdi_lanes = lane;
5161
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005162 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005163 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005164
Daniel Vettere29c22c2013-02-21 00:00:16 +01005165 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5166 intel_crtc->pipe, pipe_config);
5167 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5168 pipe_config->pipe_bpp -= 2*3;
5169 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5170 pipe_config->pipe_bpp);
5171 needs_recompute = true;
5172 pipe_config->bw_constrained = true;
5173
5174 goto retry;
5175 }
5176
5177 if (needs_recompute)
5178 return RETRY;
5179
5180 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005181}
5182
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005183static void hsw_compute_ips_config(struct intel_crtc *crtc,
5184 struct intel_crtc_config *pipe_config)
5185{
Jani Nikulad330a952014-01-21 11:24:25 +02005186 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005187 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005188 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005189}
5190
Daniel Vettera43f6e02013-06-07 23:10:32 +02005191static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005192 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005193{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005194 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005195 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005196
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005197 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005198 if (INTEL_INFO(dev)->gen < 4) {
5199 struct drm_i915_private *dev_priv = dev->dev_private;
5200 int clock_limit =
5201 dev_priv->display.get_display_clock_speed(dev);
5202
5203 /*
5204 * Enable pixel doubling when the dot clock
5205 * is > 90% of the (display) core speed.
5206 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005207 * GDG double wide on either pipe,
5208 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005209 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005210 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005211 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005212 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005213 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005214 }
5215
Damien Lespiau241bfc32013-09-25 16:45:37 +01005216 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005217 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005218 }
Chris Wilson89749352010-09-12 18:25:19 +01005219
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005220 /*
5221 * Pipe horizontal size must be even in:
5222 * - DVO ganged mode
5223 * - LVDS dual channel mode
5224 * - Double wide pipe
5225 */
5226 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5227 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5228 pipe_config->pipe_src_w &= ~1;
5229
Damien Lespiau8693a822013-05-03 18:48:11 +01005230 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5231 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005232 */
5233 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5234 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005235 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005236
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005237 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005238 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005239 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005240 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5241 * for lvds. */
5242 pipe_config->pipe_bpp = 8*3;
5243 }
5244
Damien Lespiauf5adf942013-06-24 18:29:34 +01005245 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005246 hsw_compute_ips_config(crtc, pipe_config);
5247
Daniel Vetter12030432014-06-25 22:02:00 +03005248 /*
5249 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5250 * old clock survives for now.
5251 */
5252 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005253 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005254
Daniel Vetter877d48d2013-04-19 11:24:43 +02005255 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005256 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005257
Daniel Vettere29c22c2013-02-21 00:00:16 +01005258 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005259}
5260
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005261static int valleyview_get_display_clock_speed(struct drm_device *dev)
5262{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005263 struct drm_i915_private *dev_priv = dev->dev_private;
5264 int vco = valleyview_get_vco(dev_priv);
5265 u32 val;
5266 int divider;
5267
5268 mutex_lock(&dev_priv->dpio_lock);
5269 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5270 mutex_unlock(&dev_priv->dpio_lock);
5271
5272 divider = val & DISPLAY_FREQUENCY_VALUES;
5273
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005274 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5275 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5276 "cdclk change in progress\n");
5277
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005278 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005279}
5280
Jesse Barnese70236a2009-09-21 10:42:27 -07005281static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005282{
Jesse Barnese70236a2009-09-21 10:42:27 -07005283 return 400000;
5284}
Jesse Barnes79e53942008-11-07 14:24:08 -08005285
Jesse Barnese70236a2009-09-21 10:42:27 -07005286static int i915_get_display_clock_speed(struct drm_device *dev)
5287{
5288 return 333000;
5289}
Jesse Barnes79e53942008-11-07 14:24:08 -08005290
Jesse Barnese70236a2009-09-21 10:42:27 -07005291static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5292{
5293 return 200000;
5294}
Jesse Barnes79e53942008-11-07 14:24:08 -08005295
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005296static int pnv_get_display_clock_speed(struct drm_device *dev)
5297{
5298 u16 gcfgc = 0;
5299
5300 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5301
5302 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5303 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5304 return 267000;
5305 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5306 return 333000;
5307 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5308 return 444000;
5309 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5310 return 200000;
5311 default:
5312 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5313 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5314 return 133000;
5315 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5316 return 167000;
5317 }
5318}
5319
Jesse Barnese70236a2009-09-21 10:42:27 -07005320static int i915gm_get_display_clock_speed(struct drm_device *dev)
5321{
5322 u16 gcfgc = 0;
5323
5324 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5325
5326 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005327 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005328 else {
5329 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5330 case GC_DISPLAY_CLOCK_333_MHZ:
5331 return 333000;
5332 default:
5333 case GC_DISPLAY_CLOCK_190_200_MHZ:
5334 return 190000;
5335 }
5336 }
5337}
Jesse Barnes79e53942008-11-07 14:24:08 -08005338
Jesse Barnese70236a2009-09-21 10:42:27 -07005339static int i865_get_display_clock_speed(struct drm_device *dev)
5340{
5341 return 266000;
5342}
5343
5344static int i855_get_display_clock_speed(struct drm_device *dev)
5345{
5346 u16 hpllcc = 0;
5347 /* Assume that the hardware is in the high speed state. This
5348 * should be the default.
5349 */
5350 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5351 case GC_CLOCK_133_200:
5352 case GC_CLOCK_100_200:
5353 return 200000;
5354 case GC_CLOCK_166_250:
5355 return 250000;
5356 case GC_CLOCK_100_133:
5357 return 133000;
5358 }
5359
5360 /* Shouldn't happen */
5361 return 0;
5362}
5363
5364static int i830_get_display_clock_speed(struct drm_device *dev)
5365{
5366 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005367}
5368
Zhenyu Wang2c072452009-06-05 15:38:42 +08005369static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005370intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005371{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005372 while (*num > DATA_LINK_M_N_MASK ||
5373 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005374 *num >>= 1;
5375 *den >>= 1;
5376 }
5377}
5378
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005379static void compute_m_n(unsigned int m, unsigned int n,
5380 uint32_t *ret_m, uint32_t *ret_n)
5381{
5382 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5383 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5384 intel_reduce_m_n_ratio(ret_m, ret_n);
5385}
5386
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005387void
5388intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5389 int pixel_clock, int link_clock,
5390 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005391{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005392 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005393
5394 compute_m_n(bits_per_pixel * pixel_clock,
5395 link_clock * nlanes * 8,
5396 &m_n->gmch_m, &m_n->gmch_n);
5397
5398 compute_m_n(pixel_clock, link_clock,
5399 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005400}
5401
Chris Wilsona7615032011-01-12 17:04:08 +00005402static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5403{
Jani Nikulad330a952014-01-21 11:24:25 +02005404 if (i915.panel_use_ssc >= 0)
5405 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005406 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005407 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005408}
5409
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005410static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5411{
5412 struct drm_device *dev = crtc->dev;
5413 struct drm_i915_private *dev_priv = dev->dev_private;
5414 int refclk;
5415
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005416 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005417 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005418 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005419 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005420 refclk = dev_priv->vbt.lvds_ssc_freq;
5421 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005422 } else if (!IS_GEN2(dev)) {
5423 refclk = 96000;
5424 } else {
5425 refclk = 48000;
5426 }
5427
5428 return refclk;
5429}
5430
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005431static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005432{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005433 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005434}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005435
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005436static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5437{
5438 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005439}
5440
Daniel Vetterf47709a2013-03-28 10:42:02 +01005441static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005442 intel_clock_t *reduced_clock)
5443{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005444 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005445 u32 fp, fp2 = 0;
5446
5447 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005448 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005449 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005450 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005451 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005452 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005453 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005454 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005455 }
5456
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005457 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005458
Daniel Vetterf47709a2013-03-28 10:42:02 +01005459 crtc->lowfreq_avail = false;
5460 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005461 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005462 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005463 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005464 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005465 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005466 }
5467}
5468
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005469static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5470 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005471{
5472 u32 reg_val;
5473
5474 /*
5475 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5476 * and set it to a reasonable value instead.
5477 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005478 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005479 reg_val &= 0xffffff00;
5480 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005481 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005482
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005483 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005484 reg_val &= 0x8cffffff;
5485 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005486 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005487
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005488 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005489 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005490 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005491
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005492 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005493 reg_val &= 0x00ffffff;
5494 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005495 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005496}
5497
Daniel Vetterb5518422013-05-03 11:49:48 +02005498static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5499 struct intel_link_m_n *m_n)
5500{
5501 struct drm_device *dev = crtc->base.dev;
5502 struct drm_i915_private *dev_priv = dev->dev_private;
5503 int pipe = crtc->pipe;
5504
Daniel Vettere3b95f12013-05-03 11:49:49 +02005505 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5506 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5507 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5508 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005509}
5510
5511static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5512 struct intel_link_m_n *m_n)
5513{
5514 struct drm_device *dev = crtc->base.dev;
5515 struct drm_i915_private *dev_priv = dev->dev_private;
5516 int pipe = crtc->pipe;
5517 enum transcoder transcoder = crtc->config.cpu_transcoder;
5518
5519 if (INTEL_INFO(dev)->gen >= 5) {
5520 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5521 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5522 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5523 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5524 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005525 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5526 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5527 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5528 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005529 }
5530}
5531
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005532static void intel_dp_set_m_n(struct intel_crtc *crtc)
5533{
5534 if (crtc->config.has_pch_encoder)
5535 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5536 else
5537 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5538}
5539
Daniel Vetterf47709a2013-03-28 10:42:02 +01005540static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005541{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005542 u32 dpll, dpll_md;
5543
5544 /*
5545 * Enable DPIO clock input. We should never disable the reference
5546 * clock for pipe B, since VGA hotplug / manual detection depends
5547 * on it.
5548 */
5549 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5550 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5551 /* We should never disable this, set it here for state tracking */
5552 if (crtc->pipe == PIPE_B)
5553 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5554 dpll |= DPLL_VCO_ENABLE;
5555 crtc->config.dpll_hw_state.dpll = dpll;
5556
5557 dpll_md = (crtc->config.pixel_multiplier - 1)
5558 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5559 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5560}
5561
5562static void vlv_prepare_pll(struct intel_crtc *crtc)
5563{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005564 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005565 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005566 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005567 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005568 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005569 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005570
Daniel Vetter09153002012-12-12 14:06:44 +01005571 mutex_lock(&dev_priv->dpio_lock);
5572
Daniel Vetterf47709a2013-03-28 10:42:02 +01005573 bestn = crtc->config.dpll.n;
5574 bestm1 = crtc->config.dpll.m1;
5575 bestm2 = crtc->config.dpll.m2;
5576 bestp1 = crtc->config.dpll.p1;
5577 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005578
Jesse Barnes89b667f2013-04-18 14:51:36 -07005579 /* See eDP HDMI DPIO driver vbios notes doc */
5580
5581 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005582 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005583 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005584
5585 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005586 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005587
5588 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005589 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005590 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005591 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005592
5593 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005594 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005595
5596 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005597 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5598 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5599 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005600 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005601
5602 /*
5603 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5604 * but we don't support that).
5605 * Note: don't use the DAC post divider as it seems unstable.
5606 */
5607 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005608 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005609
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005610 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005611 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005612
Jesse Barnes89b667f2013-04-18 14:51:36 -07005613 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005614 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005615 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005616 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005618 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005619 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005620 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005621 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005622
Jesse Barnes89b667f2013-04-18 14:51:36 -07005623 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5624 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5625 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005626 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005627 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005628 0x0df40000);
5629 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005630 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005631 0x0df70000);
5632 } else { /* HDMI or VGA */
5633 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005634 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005635 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005636 0x0df70000);
5637 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005638 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005639 0x0df40000);
5640 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005641
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005642 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005643 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5644 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5645 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5646 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005647 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005648
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005649 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005650 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005651}
5652
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005653static void chv_update_pll(struct intel_crtc *crtc)
5654{
5655 struct drm_device *dev = crtc->base.dev;
5656 struct drm_i915_private *dev_priv = dev->dev_private;
5657 int pipe = crtc->pipe;
5658 int dpll_reg = DPLL(crtc->pipe);
5659 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005660 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005661 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5662 int refclk;
5663
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005664 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5665 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5666 DPLL_VCO_ENABLE;
5667 if (pipe != PIPE_A)
5668 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5669
5670 crtc->config.dpll_hw_state.dpll_md =
5671 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005672
5673 bestn = crtc->config.dpll.n;
5674 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5675 bestm1 = crtc->config.dpll.m1;
5676 bestm2 = crtc->config.dpll.m2 >> 22;
5677 bestp1 = crtc->config.dpll.p1;
5678 bestp2 = crtc->config.dpll.p2;
5679
5680 /*
5681 * Enable Refclk and SSC
5682 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005683 I915_WRITE(dpll_reg,
5684 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5685
5686 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005687
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005688 /* p1 and p2 divider */
5689 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5690 5 << DPIO_CHV_S1_DIV_SHIFT |
5691 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5692 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5693 1 << DPIO_CHV_K_DIV_SHIFT);
5694
5695 /* Feedback post-divider - m2 */
5696 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5697
5698 /* Feedback refclk divider - n and m1 */
5699 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5700 DPIO_CHV_M1_DIV_BY_2 |
5701 1 << DPIO_CHV_N_DIV_SHIFT);
5702
5703 /* M2 fraction division */
5704 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5705
5706 /* M2 fraction division enable */
5707 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5708 DPIO_CHV_FRAC_DIV_EN |
5709 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5710
5711 /* Loop filter */
5712 refclk = i9xx_get_refclk(&crtc->base, 0);
5713 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5714 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5715 if (refclk == 100000)
5716 intcoeff = 11;
5717 else if (refclk == 38400)
5718 intcoeff = 10;
5719 else
5720 intcoeff = 9;
5721 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5722 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5723
5724 /* AFC Recal */
5725 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5726 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5727 DPIO_AFC_RECAL);
5728
5729 mutex_unlock(&dev_priv->dpio_lock);
5730}
5731
Daniel Vetterf47709a2013-03-28 10:42:02 +01005732static void i9xx_update_pll(struct intel_crtc *crtc,
5733 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005734 int num_connectors)
5735{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005736 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005737 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005738 u32 dpll;
5739 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005740 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005741
Daniel Vetterf47709a2013-03-28 10:42:02 +01005742 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305743
Daniel Vetterf47709a2013-03-28 10:42:02 +01005744 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5745 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005746
5747 dpll = DPLL_VGA_MODE_DIS;
5748
Daniel Vetterf47709a2013-03-28 10:42:02 +01005749 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005750 dpll |= DPLLB_MODE_LVDS;
5751 else
5752 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005753
Daniel Vetteref1b4602013-06-01 17:17:04 +02005754 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005755 dpll |= (crtc->config.pixel_multiplier - 1)
5756 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005757 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005758
5759 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005760 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005761
Daniel Vetterf47709a2013-03-28 10:42:02 +01005762 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005763 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005764
5765 /* compute bitmask from p1 value */
5766 if (IS_PINEVIEW(dev))
5767 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5768 else {
5769 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5770 if (IS_G4X(dev) && reduced_clock)
5771 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5772 }
5773 switch (clock->p2) {
5774 case 5:
5775 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5776 break;
5777 case 7:
5778 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5779 break;
5780 case 10:
5781 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5782 break;
5783 case 14:
5784 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5785 break;
5786 }
5787 if (INTEL_INFO(dev)->gen >= 4)
5788 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5789
Daniel Vetter09ede542013-04-30 14:01:45 +02005790 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005791 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005792 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005793 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5794 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5795 else
5796 dpll |= PLL_REF_INPUT_DREFCLK;
5797
5798 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005799 crtc->config.dpll_hw_state.dpll = dpll;
5800
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005801 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005802 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5803 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005804 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005805 }
5806}
5807
Daniel Vetterf47709a2013-03-28 10:42:02 +01005808static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005809 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005810 int num_connectors)
5811{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005812 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005813 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005814 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005815 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005816
Daniel Vetterf47709a2013-03-28 10:42:02 +01005817 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305818
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005819 dpll = DPLL_VGA_MODE_DIS;
5820
Daniel Vetterf47709a2013-03-28 10:42:02 +01005821 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005822 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5823 } else {
5824 if (clock->p1 == 2)
5825 dpll |= PLL_P1_DIVIDE_BY_TWO;
5826 else
5827 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5828 if (clock->p2 == 4)
5829 dpll |= PLL_P2_DIVIDE_BY_4;
5830 }
5831
Daniel Vetter4a33e482013-07-06 12:52:05 +02005832 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5833 dpll |= DPLL_DVO_2X_MODE;
5834
Daniel Vetterf47709a2013-03-28 10:42:02 +01005835 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005836 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5837 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5838 else
5839 dpll |= PLL_REF_INPUT_DREFCLK;
5840
5841 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005842 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005843}
5844
Daniel Vetter8a654f32013-06-01 17:16:22 +02005845static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005846{
5847 struct drm_device *dev = intel_crtc->base.dev;
5848 struct drm_i915_private *dev_priv = dev->dev_private;
5849 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005850 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005851 struct drm_display_mode *adjusted_mode =
5852 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005853 uint32_t crtc_vtotal, crtc_vblank_end;
5854 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005855
5856 /* We need to be careful not to changed the adjusted mode, for otherwise
5857 * the hw state checker will get angry at the mismatch. */
5858 crtc_vtotal = adjusted_mode->crtc_vtotal;
5859 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005860
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005861 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005862 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005863 crtc_vtotal -= 1;
5864 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005865
5866 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5867 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5868 else
5869 vsyncshift = adjusted_mode->crtc_hsync_start -
5870 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005871 if (vsyncshift < 0)
5872 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005873 }
5874
5875 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005876 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005877
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005878 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005879 (adjusted_mode->crtc_hdisplay - 1) |
5880 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005881 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005882 (adjusted_mode->crtc_hblank_start - 1) |
5883 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005884 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005885 (adjusted_mode->crtc_hsync_start - 1) |
5886 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5887
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005888 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005889 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005890 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005891 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005892 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005893 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005894 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005895 (adjusted_mode->crtc_vsync_start - 1) |
5896 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5897
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005898 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5899 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5900 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5901 * bits. */
5902 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5903 (pipe == PIPE_B || pipe == PIPE_C))
5904 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5905
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005906 /* pipesrc controls the size that is scaled from, which should
5907 * always be the user's requested size.
5908 */
5909 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005910 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5911 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005912}
5913
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005914static void intel_get_pipe_timings(struct intel_crtc *crtc,
5915 struct intel_crtc_config *pipe_config)
5916{
5917 struct drm_device *dev = crtc->base.dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5920 uint32_t tmp;
5921
5922 tmp = I915_READ(HTOTAL(cpu_transcoder));
5923 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5924 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5925 tmp = I915_READ(HBLANK(cpu_transcoder));
5926 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5927 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5928 tmp = I915_READ(HSYNC(cpu_transcoder));
5929 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5930 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5931
5932 tmp = I915_READ(VTOTAL(cpu_transcoder));
5933 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5934 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5935 tmp = I915_READ(VBLANK(cpu_transcoder));
5936 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5937 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5938 tmp = I915_READ(VSYNC(cpu_transcoder));
5939 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5940 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5941
5942 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5943 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5944 pipe_config->adjusted_mode.crtc_vtotal += 1;
5945 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5946 }
5947
5948 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005949 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5950 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5951
5952 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5953 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005954}
5955
Daniel Vetterf6a83282014-02-11 15:28:57 -08005956void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5957 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005958{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005959 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5960 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5961 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5962 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005963
Daniel Vetterf6a83282014-02-11 15:28:57 -08005964 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5965 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5966 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5967 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005968
Daniel Vetterf6a83282014-02-11 15:28:57 -08005969 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005970
Daniel Vetterf6a83282014-02-11 15:28:57 -08005971 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5972 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005973}
5974
Daniel Vetter84b046f2013-02-19 18:48:54 +01005975static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5976{
5977 struct drm_device *dev = intel_crtc->base.dev;
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 uint32_t pipeconf;
5980
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005981 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005982
Daniel Vetter67c72a12013-09-24 11:46:14 +02005983 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5984 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5985 pipeconf |= PIPECONF_ENABLE;
5986
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005987 if (intel_crtc->config.double_wide)
5988 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005989
Daniel Vetterff9ce462013-04-24 14:57:17 +02005990 /* only g4x and later have fancy bpc/dither controls */
5991 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005992 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5993 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5994 pipeconf |= PIPECONF_DITHER_EN |
5995 PIPECONF_DITHER_TYPE_SP;
5996
5997 switch (intel_crtc->config.pipe_bpp) {
5998 case 18:
5999 pipeconf |= PIPECONF_6BPC;
6000 break;
6001 case 24:
6002 pipeconf |= PIPECONF_8BPC;
6003 break;
6004 case 30:
6005 pipeconf |= PIPECONF_10BPC;
6006 break;
6007 default:
6008 /* Case prevented by intel_choose_pipe_bpp_dither. */
6009 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006010 }
6011 }
6012
6013 if (HAS_PIPE_CXSR(dev)) {
6014 if (intel_crtc->lowfreq_avail) {
6015 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6016 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6017 } else {
6018 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006019 }
6020 }
6021
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006022 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6023 if (INTEL_INFO(dev)->gen < 4 ||
6024 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6025 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6026 else
6027 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6028 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006029 pipeconf |= PIPECONF_PROGRESSIVE;
6030
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006031 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6032 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006033
Daniel Vetter84b046f2013-02-19 18:48:54 +01006034 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6035 POSTING_READ(PIPECONF(intel_crtc->pipe));
6036}
6037
Eric Anholtf564048e2011-03-30 13:01:02 -07006038static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006039 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006040 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006041{
6042 struct drm_device *dev = crtc->dev;
6043 struct drm_i915_private *dev_priv = dev->dev_private;
6044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006045 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006046 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006047 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006048 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006049 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006050 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006051
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006052 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006053 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006054 case INTEL_OUTPUT_LVDS:
6055 is_lvds = true;
6056 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006057 case INTEL_OUTPUT_DSI:
6058 is_dsi = true;
6059 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006060 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006061
Eric Anholtc751ce42010-03-25 11:48:48 -07006062 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006063 }
6064
Jani Nikulaf2335332013-09-13 11:03:09 +03006065 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006066 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006067
Jani Nikulaf2335332013-09-13 11:03:09 +03006068 if (!intel_crtc->config.clock_set) {
6069 refclk = i9xx_get_refclk(crtc, num_connectors);
6070
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006071 /*
6072 * Returns a set of divisors for the desired target clock with
6073 * the given refclk, or FALSE. The returned values represent
6074 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6075 * 2) / p1 / p2.
6076 */
6077 limit = intel_limit(crtc, refclk);
6078 ok = dev_priv->display.find_dpll(limit, crtc,
6079 intel_crtc->config.port_clock,
6080 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006081 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006082 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6083 return -EINVAL;
6084 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006085
Jani Nikulaf2335332013-09-13 11:03:09 +03006086 if (is_lvds && dev_priv->lvds_downclock_avail) {
6087 /*
6088 * Ensure we match the reduced clock's P to the target
6089 * clock. If the clocks don't match, we can't switch
6090 * the display clock by using the FP0/FP1. In such case
6091 * we will disable the LVDS downclock feature.
6092 */
6093 has_reduced_clock =
6094 dev_priv->display.find_dpll(limit, crtc,
6095 dev_priv->lvds_downclock,
6096 refclk, &clock,
6097 &reduced_clock);
6098 }
6099 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006100 intel_crtc->config.dpll.n = clock.n;
6101 intel_crtc->config.dpll.m1 = clock.m1;
6102 intel_crtc->config.dpll.m2 = clock.m2;
6103 intel_crtc->config.dpll.p1 = clock.p1;
6104 intel_crtc->config.dpll.p2 = clock.p2;
6105 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006106
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006107 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006108 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306109 has_reduced_clock ? &reduced_clock : NULL,
6110 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006111 } else if (IS_CHERRYVIEW(dev)) {
6112 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006113 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006114 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006115 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006116 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006117 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006118 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006119 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006120
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006121 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006122}
6123
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006124static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6125 struct intel_crtc_config *pipe_config)
6126{
6127 struct drm_device *dev = crtc->base.dev;
6128 struct drm_i915_private *dev_priv = dev->dev_private;
6129 uint32_t tmp;
6130
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006131 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6132 return;
6133
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006134 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006135 if (!(tmp & PFIT_ENABLE))
6136 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006137
Daniel Vetter06922822013-07-11 13:35:40 +02006138 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006139 if (INTEL_INFO(dev)->gen < 4) {
6140 if (crtc->pipe != PIPE_B)
6141 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006142 } else {
6143 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6144 return;
6145 }
6146
Daniel Vetter06922822013-07-11 13:35:40 +02006147 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006148 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6149 if (INTEL_INFO(dev)->gen < 5)
6150 pipe_config->gmch_pfit.lvds_border_bits =
6151 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6152}
6153
Jesse Barnesacbec812013-09-20 11:29:32 -07006154static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6155 struct intel_crtc_config *pipe_config)
6156{
6157 struct drm_device *dev = crtc->base.dev;
6158 struct drm_i915_private *dev_priv = dev->dev_private;
6159 int pipe = pipe_config->cpu_transcoder;
6160 intel_clock_t clock;
6161 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006162 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006163
Shobhit Kumarf573de52014-07-30 20:32:37 +05306164 /* In case of MIPI DPLL will not even be used */
6165 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6166 return;
6167
Jesse Barnesacbec812013-09-20 11:29:32 -07006168 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006169 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006170 mutex_unlock(&dev_priv->dpio_lock);
6171
6172 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6173 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6174 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6175 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6176 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6177
Ville Syrjäläf6466282013-10-14 14:50:31 +03006178 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006179
Ville Syrjäläf6466282013-10-14 14:50:31 +03006180 /* clock.dot is the fast clock */
6181 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006182}
6183
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006184static void i9xx_get_plane_config(struct intel_crtc *crtc,
6185 struct intel_plane_config *plane_config)
6186{
6187 struct drm_device *dev = crtc->base.dev;
6188 struct drm_i915_private *dev_priv = dev->dev_private;
6189 u32 val, base, offset;
6190 int pipe = crtc->pipe, plane = crtc->plane;
6191 int fourcc, pixel_format;
6192 int aligned_height;
6193
Dave Airlie66e514c2014-04-03 07:51:54 +10006194 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6195 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006196 DRM_DEBUG_KMS("failed to alloc fb\n");
6197 return;
6198 }
6199
6200 val = I915_READ(DSPCNTR(plane));
6201
6202 if (INTEL_INFO(dev)->gen >= 4)
6203 if (val & DISPPLANE_TILED)
6204 plane_config->tiled = true;
6205
6206 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6207 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006208 crtc->base.primary->fb->pixel_format = fourcc;
6209 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006210 drm_format_plane_cpp(fourcc, 0) * 8;
6211
6212 if (INTEL_INFO(dev)->gen >= 4) {
6213 if (plane_config->tiled)
6214 offset = I915_READ(DSPTILEOFF(plane));
6215 else
6216 offset = I915_READ(DSPLINOFF(plane));
6217 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6218 } else {
6219 base = I915_READ(DSPADDR(plane));
6220 }
6221 plane_config->base = base;
6222
6223 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006224 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6225 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006226
6227 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006228 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006229
Dave Airlie66e514c2014-04-03 07:51:54 +10006230 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006231 plane_config->tiled);
6232
Fabian Frederick1267a262014-07-01 20:39:41 +02006233 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6234 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006235
6236 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006237 pipe, plane, crtc->base.primary->fb->width,
6238 crtc->base.primary->fb->height,
6239 crtc->base.primary->fb->bits_per_pixel, base,
6240 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006241 plane_config->size);
6242
6243}
6244
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006245static void chv_crtc_clock_get(struct intel_crtc *crtc,
6246 struct intel_crtc_config *pipe_config)
6247{
6248 struct drm_device *dev = crtc->base.dev;
6249 struct drm_i915_private *dev_priv = dev->dev_private;
6250 int pipe = pipe_config->cpu_transcoder;
6251 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6252 intel_clock_t clock;
6253 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6254 int refclk = 100000;
6255
6256 mutex_lock(&dev_priv->dpio_lock);
6257 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6258 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6259 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6260 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6261 mutex_unlock(&dev_priv->dpio_lock);
6262
6263 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6264 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6265 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6266 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6267 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6268
6269 chv_clock(refclk, &clock);
6270
6271 /* clock.dot is the fast clock */
6272 pipe_config->port_clock = clock.dot / 5;
6273}
6274
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006275static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6276 struct intel_crtc_config *pipe_config)
6277{
6278 struct drm_device *dev = crtc->base.dev;
6279 struct drm_i915_private *dev_priv = dev->dev_private;
6280 uint32_t tmp;
6281
Imre Deakb5482bd2014-03-05 16:20:55 +02006282 if (!intel_display_power_enabled(dev_priv,
6283 POWER_DOMAIN_PIPE(crtc->pipe)))
6284 return false;
6285
Daniel Vettere143a212013-07-04 12:01:15 +02006286 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006287 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006288
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006289 tmp = I915_READ(PIPECONF(crtc->pipe));
6290 if (!(tmp & PIPECONF_ENABLE))
6291 return false;
6292
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006293 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6294 switch (tmp & PIPECONF_BPC_MASK) {
6295 case PIPECONF_6BPC:
6296 pipe_config->pipe_bpp = 18;
6297 break;
6298 case PIPECONF_8BPC:
6299 pipe_config->pipe_bpp = 24;
6300 break;
6301 case PIPECONF_10BPC:
6302 pipe_config->pipe_bpp = 30;
6303 break;
6304 default:
6305 break;
6306 }
6307 }
6308
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006309 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6310 pipe_config->limited_color_range = true;
6311
Ville Syrjälä282740f2013-09-04 18:30:03 +03006312 if (INTEL_INFO(dev)->gen < 4)
6313 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6314
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006315 intel_get_pipe_timings(crtc, pipe_config);
6316
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006317 i9xx_get_pfit_config(crtc, pipe_config);
6318
Daniel Vetter6c49f242013-06-06 12:45:25 +02006319 if (INTEL_INFO(dev)->gen >= 4) {
6320 tmp = I915_READ(DPLL_MD(crtc->pipe));
6321 pipe_config->pixel_multiplier =
6322 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6323 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006324 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006325 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6326 tmp = I915_READ(DPLL(crtc->pipe));
6327 pipe_config->pixel_multiplier =
6328 ((tmp & SDVO_MULTIPLIER_MASK)
6329 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6330 } else {
6331 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6332 * port and will be fixed up in the encoder->get_config
6333 * function. */
6334 pipe_config->pixel_multiplier = 1;
6335 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006336 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6337 if (!IS_VALLEYVIEW(dev)) {
6338 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6339 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006340 } else {
6341 /* Mask out read-only status bits. */
6342 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6343 DPLL_PORTC_READY_MASK |
6344 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006345 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006346
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006347 if (IS_CHERRYVIEW(dev))
6348 chv_crtc_clock_get(crtc, pipe_config);
6349 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006350 vlv_crtc_clock_get(crtc, pipe_config);
6351 else
6352 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006353
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006354 return true;
6355}
6356
Paulo Zanonidde86e22012-12-01 12:04:25 -02006357static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006358{
6359 struct drm_i915_private *dev_priv = dev->dev_private;
6360 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006361 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006362 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006363 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006364 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006365 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006366 bool has_ck505 = false;
6367 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006368
6369 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006370 list_for_each_entry(encoder, &mode_config->encoder_list,
6371 base.head) {
6372 switch (encoder->type) {
6373 case INTEL_OUTPUT_LVDS:
6374 has_panel = true;
6375 has_lvds = true;
6376 break;
6377 case INTEL_OUTPUT_EDP:
6378 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006379 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006380 has_cpu_edp = true;
6381 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006382 }
6383 }
6384
Keith Packard99eb6a02011-09-26 14:29:12 -07006385 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006386 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006387 can_ssc = has_ck505;
6388 } else {
6389 has_ck505 = false;
6390 can_ssc = true;
6391 }
6392
Imre Deak2de69052013-05-08 13:14:04 +03006393 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6394 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006395
6396 /* Ironlake: try to setup display ref clock before DPLL
6397 * enabling. This is only under driver's control after
6398 * PCH B stepping, previous chipset stepping should be
6399 * ignoring this setting.
6400 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006401 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006402
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006403 /* As we must carefully and slowly disable/enable each source in turn,
6404 * compute the final state we want first and check if we need to
6405 * make any changes at all.
6406 */
6407 final = val;
6408 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006409 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006410 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006411 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006412 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6413
6414 final &= ~DREF_SSC_SOURCE_MASK;
6415 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6416 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006417
Keith Packard199e5d72011-09-22 12:01:57 -07006418 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006419 final |= DREF_SSC_SOURCE_ENABLE;
6420
6421 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6422 final |= DREF_SSC1_ENABLE;
6423
6424 if (has_cpu_edp) {
6425 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6426 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6427 else
6428 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6429 } else
6430 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6431 } else {
6432 final |= DREF_SSC_SOURCE_DISABLE;
6433 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6434 }
6435
6436 if (final == val)
6437 return;
6438
6439 /* Always enable nonspread source */
6440 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6441
6442 if (has_ck505)
6443 val |= DREF_NONSPREAD_CK505_ENABLE;
6444 else
6445 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6446
6447 if (has_panel) {
6448 val &= ~DREF_SSC_SOURCE_MASK;
6449 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006450
Keith Packard199e5d72011-09-22 12:01:57 -07006451 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006452 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006453 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006454 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006455 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006456 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006457
6458 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006459 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006460 POSTING_READ(PCH_DREF_CONTROL);
6461 udelay(200);
6462
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006463 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006464
6465 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006466 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006467 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006468 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006469 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006470 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006471 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006472 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006473 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006474
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006475 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006476 POSTING_READ(PCH_DREF_CONTROL);
6477 udelay(200);
6478 } else {
6479 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6480
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006481 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006482
6483 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006484 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006485
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006486 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006487 POSTING_READ(PCH_DREF_CONTROL);
6488 udelay(200);
6489
6490 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006491 val &= ~DREF_SSC_SOURCE_MASK;
6492 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006493
6494 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006495 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006496
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006497 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006498 POSTING_READ(PCH_DREF_CONTROL);
6499 udelay(200);
6500 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006501
6502 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006503}
6504
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006505static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006506{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006507 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006508
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006509 tmp = I915_READ(SOUTH_CHICKEN2);
6510 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6511 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006512
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006513 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6514 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6515 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006516
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006517 tmp = I915_READ(SOUTH_CHICKEN2);
6518 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6519 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006520
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006521 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6522 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6523 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006524}
6525
6526/* WaMPhyProgramming:hsw */
6527static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6528{
6529 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006530
6531 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6532 tmp &= ~(0xFF << 24);
6533 tmp |= (0x12 << 24);
6534 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6535
Paulo Zanonidde86e22012-12-01 12:04:25 -02006536 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6537 tmp |= (1 << 11);
6538 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6539
6540 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6541 tmp |= (1 << 11);
6542 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6543
Paulo Zanonidde86e22012-12-01 12:04:25 -02006544 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6545 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6546 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6547
6548 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6549 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6550 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6551
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006552 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6553 tmp &= ~(7 << 13);
6554 tmp |= (5 << 13);
6555 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006556
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006557 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6558 tmp &= ~(7 << 13);
6559 tmp |= (5 << 13);
6560 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006561
6562 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6563 tmp &= ~0xFF;
6564 tmp |= 0x1C;
6565 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6566
6567 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6568 tmp &= ~0xFF;
6569 tmp |= 0x1C;
6570 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6571
6572 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6573 tmp &= ~(0xFF << 16);
6574 tmp |= (0x1C << 16);
6575 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6576
6577 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6578 tmp &= ~(0xFF << 16);
6579 tmp |= (0x1C << 16);
6580 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6581
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006582 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6583 tmp |= (1 << 27);
6584 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006585
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006586 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6587 tmp |= (1 << 27);
6588 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006589
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006590 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6591 tmp &= ~(0xF << 28);
6592 tmp |= (4 << 28);
6593 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006594
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006595 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6596 tmp &= ~(0xF << 28);
6597 tmp |= (4 << 28);
6598 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006599}
6600
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006601/* Implements 3 different sequences from BSpec chapter "Display iCLK
6602 * Programming" based on the parameters passed:
6603 * - Sequence to enable CLKOUT_DP
6604 * - Sequence to enable CLKOUT_DP without spread
6605 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6606 */
6607static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6608 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006609{
6610 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006611 uint32_t reg, tmp;
6612
6613 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6614 with_spread = true;
6615 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6616 with_fdi, "LP PCH doesn't have FDI\n"))
6617 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006618
6619 mutex_lock(&dev_priv->dpio_lock);
6620
6621 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6622 tmp &= ~SBI_SSCCTL_DISABLE;
6623 tmp |= SBI_SSCCTL_PATHALT;
6624 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6625
6626 udelay(24);
6627
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006628 if (with_spread) {
6629 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6630 tmp &= ~SBI_SSCCTL_PATHALT;
6631 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006632
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006633 if (with_fdi) {
6634 lpt_reset_fdi_mphy(dev_priv);
6635 lpt_program_fdi_mphy(dev_priv);
6636 }
6637 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006638
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006639 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6640 SBI_GEN0 : SBI_DBUFF0;
6641 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6642 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6643 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006644
6645 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006646}
6647
Paulo Zanoni47701c32013-07-23 11:19:25 -03006648/* Sequence to disable CLKOUT_DP */
6649static void lpt_disable_clkout_dp(struct drm_device *dev)
6650{
6651 struct drm_i915_private *dev_priv = dev->dev_private;
6652 uint32_t reg, tmp;
6653
6654 mutex_lock(&dev_priv->dpio_lock);
6655
6656 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6657 SBI_GEN0 : SBI_DBUFF0;
6658 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6659 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6660 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6661
6662 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6663 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6664 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6665 tmp |= SBI_SSCCTL_PATHALT;
6666 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6667 udelay(32);
6668 }
6669 tmp |= SBI_SSCCTL_DISABLE;
6670 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6671 }
6672
6673 mutex_unlock(&dev_priv->dpio_lock);
6674}
6675
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006676static void lpt_init_pch_refclk(struct drm_device *dev)
6677{
6678 struct drm_mode_config *mode_config = &dev->mode_config;
6679 struct intel_encoder *encoder;
6680 bool has_vga = false;
6681
6682 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6683 switch (encoder->type) {
6684 case INTEL_OUTPUT_ANALOG:
6685 has_vga = true;
6686 break;
6687 }
6688 }
6689
Paulo Zanoni47701c32013-07-23 11:19:25 -03006690 if (has_vga)
6691 lpt_enable_clkout_dp(dev, true, true);
6692 else
6693 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006694}
6695
Paulo Zanonidde86e22012-12-01 12:04:25 -02006696/*
6697 * Initialize reference clocks when the driver loads
6698 */
6699void intel_init_pch_refclk(struct drm_device *dev)
6700{
6701 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6702 ironlake_init_pch_refclk(dev);
6703 else if (HAS_PCH_LPT(dev))
6704 lpt_init_pch_refclk(dev);
6705}
6706
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006707static int ironlake_get_refclk(struct drm_crtc *crtc)
6708{
6709 struct drm_device *dev = crtc->dev;
6710 struct drm_i915_private *dev_priv = dev->dev_private;
6711 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006712 int num_connectors = 0;
6713 bool is_lvds = false;
6714
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006715 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006716 switch (encoder->type) {
6717 case INTEL_OUTPUT_LVDS:
6718 is_lvds = true;
6719 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006720 }
6721 num_connectors++;
6722 }
6723
6724 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006725 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006726 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006727 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006728 }
6729
6730 return 120000;
6731}
6732
Daniel Vetter6ff93602013-04-19 11:24:36 +02006733static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006734{
6735 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6737 int pipe = intel_crtc->pipe;
6738 uint32_t val;
6739
Daniel Vetter78114072013-06-13 00:54:57 +02006740 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006741
Daniel Vetter965e0c42013-03-27 00:44:57 +01006742 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006743 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006744 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006745 break;
6746 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006747 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006748 break;
6749 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006750 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006751 break;
6752 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006753 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006754 break;
6755 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006756 /* Case prevented by intel_choose_pipe_bpp_dither. */
6757 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006758 }
6759
Daniel Vetterd8b32242013-04-25 17:54:44 +02006760 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006761 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6762
Daniel Vetter6ff93602013-04-19 11:24:36 +02006763 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006764 val |= PIPECONF_INTERLACED_ILK;
6765 else
6766 val |= PIPECONF_PROGRESSIVE;
6767
Daniel Vetter50f3b012013-03-27 00:44:56 +01006768 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006769 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006770
Paulo Zanonic8203562012-09-12 10:06:29 -03006771 I915_WRITE(PIPECONF(pipe), val);
6772 POSTING_READ(PIPECONF(pipe));
6773}
6774
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006775/*
6776 * Set up the pipe CSC unit.
6777 *
6778 * Currently only full range RGB to limited range RGB conversion
6779 * is supported, but eventually this should handle various
6780 * RGB<->YCbCr scenarios as well.
6781 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006782static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006783{
6784 struct drm_device *dev = crtc->dev;
6785 struct drm_i915_private *dev_priv = dev->dev_private;
6786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6787 int pipe = intel_crtc->pipe;
6788 uint16_t coeff = 0x7800; /* 1.0 */
6789
6790 /*
6791 * TODO: Check what kind of values actually come out of the pipe
6792 * with these coeff/postoff values and adjust to get the best
6793 * accuracy. Perhaps we even need to take the bpc value into
6794 * consideration.
6795 */
6796
Daniel Vetter50f3b012013-03-27 00:44:56 +01006797 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006798 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6799
6800 /*
6801 * GY/GU and RY/RU should be the other way around according
6802 * to BSpec, but reality doesn't agree. Just set them up in
6803 * a way that results in the correct picture.
6804 */
6805 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6806 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6807
6808 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6809 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6810
6811 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6812 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6813
6814 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6815 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6816 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6817
6818 if (INTEL_INFO(dev)->gen > 6) {
6819 uint16_t postoff = 0;
6820
Daniel Vetter50f3b012013-03-27 00:44:56 +01006821 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006822 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006823
6824 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6825 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6826 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6827
6828 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6829 } else {
6830 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6831
Daniel Vetter50f3b012013-03-27 00:44:56 +01006832 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006833 mode |= CSC_BLACK_SCREEN_OFFSET;
6834
6835 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6836 }
6837}
6838
Daniel Vetter6ff93602013-04-19 11:24:36 +02006839static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006840{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006841 struct drm_device *dev = crtc->dev;
6842 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006844 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006845 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006846 uint32_t val;
6847
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006848 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006849
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006850 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006851 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6852
Daniel Vetter6ff93602013-04-19 11:24:36 +02006853 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006854 val |= PIPECONF_INTERLACED_ILK;
6855 else
6856 val |= PIPECONF_PROGRESSIVE;
6857
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006858 I915_WRITE(PIPECONF(cpu_transcoder), val);
6859 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006860
6861 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6862 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006863
6864 if (IS_BROADWELL(dev)) {
6865 val = 0;
6866
6867 switch (intel_crtc->config.pipe_bpp) {
6868 case 18:
6869 val |= PIPEMISC_DITHER_6_BPC;
6870 break;
6871 case 24:
6872 val |= PIPEMISC_DITHER_8_BPC;
6873 break;
6874 case 30:
6875 val |= PIPEMISC_DITHER_10_BPC;
6876 break;
6877 case 36:
6878 val |= PIPEMISC_DITHER_12_BPC;
6879 break;
6880 default:
6881 /* Case prevented by pipe_config_set_bpp. */
6882 BUG();
6883 }
6884
6885 if (intel_crtc->config.dither)
6886 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6887
6888 I915_WRITE(PIPEMISC(pipe), val);
6889 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006890}
6891
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006892static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006893 intel_clock_t *clock,
6894 bool *has_reduced_clock,
6895 intel_clock_t *reduced_clock)
6896{
6897 struct drm_device *dev = crtc->dev;
6898 struct drm_i915_private *dev_priv = dev->dev_private;
6899 struct intel_encoder *intel_encoder;
6900 int refclk;
6901 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006902 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006903
6904 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6905 switch (intel_encoder->type) {
6906 case INTEL_OUTPUT_LVDS:
6907 is_lvds = true;
6908 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006909 }
6910 }
6911
6912 refclk = ironlake_get_refclk(crtc);
6913
6914 /*
6915 * Returns a set of divisors for the desired target clock with the given
6916 * refclk, or FALSE. The returned values represent the clock equation:
6917 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6918 */
6919 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006920 ret = dev_priv->display.find_dpll(limit, crtc,
6921 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006922 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006923 if (!ret)
6924 return false;
6925
6926 if (is_lvds && dev_priv->lvds_downclock_avail) {
6927 /*
6928 * Ensure we match the reduced clock's P to the target clock.
6929 * If the clocks don't match, we can't switch the display clock
6930 * by using the FP0/FP1. In such case we will disable the LVDS
6931 * downclock feature.
6932 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006933 *has_reduced_clock =
6934 dev_priv->display.find_dpll(limit, crtc,
6935 dev_priv->lvds_downclock,
6936 refclk, clock,
6937 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006938 }
6939
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006940 return true;
6941}
6942
Paulo Zanonid4b19312012-11-29 11:29:32 -02006943int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6944{
6945 /*
6946 * Account for spread spectrum to avoid
6947 * oversubscribing the link. Max center spread
6948 * is 2.5%; use 5% for safety's sake.
6949 */
6950 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006951 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006952}
6953
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006954static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006955{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006956 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006957}
6958
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006959static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006960 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006961 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006962{
6963 struct drm_crtc *crtc = &intel_crtc->base;
6964 struct drm_device *dev = crtc->dev;
6965 struct drm_i915_private *dev_priv = dev->dev_private;
6966 struct intel_encoder *intel_encoder;
6967 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006968 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006969 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006970
6971 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6972 switch (intel_encoder->type) {
6973 case INTEL_OUTPUT_LVDS:
6974 is_lvds = true;
6975 break;
6976 case INTEL_OUTPUT_SDVO:
6977 case INTEL_OUTPUT_HDMI:
6978 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006979 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006980 }
6981
6982 num_connectors++;
6983 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006984
Chris Wilsonc1858122010-12-03 21:35:48 +00006985 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006986 factor = 21;
6987 if (is_lvds) {
6988 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006989 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006990 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006991 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006992 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006993 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006994
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006995 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006996 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006997
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006998 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6999 *fp2 |= FP_CB_TUNE;
7000
Chris Wilson5eddb702010-09-11 13:48:45 +01007001 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007002
Eric Anholta07d6782011-03-30 13:01:08 -07007003 if (is_lvds)
7004 dpll |= DPLLB_MODE_LVDS;
7005 else
7006 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007007
Daniel Vetteref1b4602013-06-01 17:17:04 +02007008 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7009 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007010
7011 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007012 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007013 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007014 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007015
Eric Anholta07d6782011-03-30 13:01:08 -07007016 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007017 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007018 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007019 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007020
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007021 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007022 case 5:
7023 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7024 break;
7025 case 7:
7026 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7027 break;
7028 case 10:
7029 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7030 break;
7031 case 14:
7032 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7033 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007034 }
7035
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007036 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007037 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007038 else
7039 dpll |= PLL_REF_INPUT_DREFCLK;
7040
Daniel Vetter959e16d2013-06-05 13:34:21 +02007041 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007042}
7043
Jesse Barnes79e53942008-11-07 14:24:08 -08007044static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007045 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007046 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007047{
7048 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007050 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007051 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007052 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007053 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007054 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007055 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007056 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007057
7058 for_each_encoder_on_crtc(dev, crtc, encoder) {
7059 switch (encoder->type) {
7060 case INTEL_OUTPUT_LVDS:
7061 is_lvds = true;
7062 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007063 }
7064
7065 num_connectors++;
7066 }
7067
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007068 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7069 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7070
Daniel Vetterff9a6752013-06-01 17:16:21 +02007071 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007072 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007073 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007074 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7075 return -EINVAL;
7076 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007077 /* Compat-code for transition, will disappear. */
7078 if (!intel_crtc->config.clock_set) {
7079 intel_crtc->config.dpll.n = clock.n;
7080 intel_crtc->config.dpll.m1 = clock.m1;
7081 intel_crtc->config.dpll.m2 = clock.m2;
7082 intel_crtc->config.dpll.p1 = clock.p1;
7083 intel_crtc->config.dpll.p2 = clock.p2;
7084 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007085
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007086 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007087 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007088 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007089 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007090 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007091
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007092 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007093 &fp, &reduced_clock,
7094 has_reduced_clock ? &fp2 : NULL);
7095
Daniel Vetter959e16d2013-06-05 13:34:21 +02007096 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007097 intel_crtc->config.dpll_hw_state.fp0 = fp;
7098 if (has_reduced_clock)
7099 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7100 else
7101 intel_crtc->config.dpll_hw_state.fp1 = fp;
7102
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007103 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007104 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007105 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007106 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007107 return -EINVAL;
7108 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007109 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007110 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007111
Jani Nikulad330a952014-01-21 11:24:25 +02007112 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007113 intel_crtc->lowfreq_avail = true;
7114 else
7115 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007116
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007117 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007118}
7119
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007120static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7121 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007122{
7123 struct drm_device *dev = crtc->base.dev;
7124 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007125 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007126
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007127 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7128 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7129 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7130 & ~TU_SIZE_MASK;
7131 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7132 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7133 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7134}
7135
7136static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7137 enum transcoder transcoder,
7138 struct intel_link_m_n *m_n)
7139{
7140 struct drm_device *dev = crtc->base.dev;
7141 struct drm_i915_private *dev_priv = dev->dev_private;
7142 enum pipe pipe = crtc->pipe;
7143
7144 if (INTEL_INFO(dev)->gen >= 5) {
7145 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7146 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7147 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7148 & ~TU_SIZE_MASK;
7149 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7150 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7151 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7152 } else {
7153 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7154 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7155 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7156 & ~TU_SIZE_MASK;
7157 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7158 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7159 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7160 }
7161}
7162
7163void intel_dp_get_m_n(struct intel_crtc *crtc,
7164 struct intel_crtc_config *pipe_config)
7165{
7166 if (crtc->config.has_pch_encoder)
7167 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7168 else
7169 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7170 &pipe_config->dp_m_n);
7171}
7172
Daniel Vetter72419202013-04-04 13:28:53 +02007173static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7174 struct intel_crtc_config *pipe_config)
7175{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007176 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7177 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007178}
7179
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007180static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7181 struct intel_crtc_config *pipe_config)
7182{
7183 struct drm_device *dev = crtc->base.dev;
7184 struct drm_i915_private *dev_priv = dev->dev_private;
7185 uint32_t tmp;
7186
7187 tmp = I915_READ(PF_CTL(crtc->pipe));
7188
7189 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007190 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007191 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7192 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007193
7194 /* We currently do not free assignements of panel fitters on
7195 * ivb/hsw (since we don't use the higher upscaling modes which
7196 * differentiates them) so just WARN about this case for now. */
7197 if (IS_GEN7(dev)) {
7198 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7199 PF_PIPE_SEL_IVB(crtc->pipe));
7200 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007201 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007202}
7203
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007204static void ironlake_get_plane_config(struct intel_crtc *crtc,
7205 struct intel_plane_config *plane_config)
7206{
7207 struct drm_device *dev = crtc->base.dev;
7208 struct drm_i915_private *dev_priv = dev->dev_private;
7209 u32 val, base, offset;
7210 int pipe = crtc->pipe, plane = crtc->plane;
7211 int fourcc, pixel_format;
7212 int aligned_height;
7213
Dave Airlie66e514c2014-04-03 07:51:54 +10007214 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7215 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007216 DRM_DEBUG_KMS("failed to alloc fb\n");
7217 return;
7218 }
7219
7220 val = I915_READ(DSPCNTR(plane));
7221
7222 if (INTEL_INFO(dev)->gen >= 4)
7223 if (val & DISPPLANE_TILED)
7224 plane_config->tiled = true;
7225
7226 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7227 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007228 crtc->base.primary->fb->pixel_format = fourcc;
7229 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007230 drm_format_plane_cpp(fourcc, 0) * 8;
7231
7232 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7233 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7234 offset = I915_READ(DSPOFFSET(plane));
7235 } else {
7236 if (plane_config->tiled)
7237 offset = I915_READ(DSPTILEOFF(plane));
7238 else
7239 offset = I915_READ(DSPLINOFF(plane));
7240 }
7241 plane_config->base = base;
7242
7243 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007244 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7245 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007246
7247 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007248 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007249
Dave Airlie66e514c2014-04-03 07:51:54 +10007250 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007251 plane_config->tiled);
7252
Fabian Frederick1267a262014-07-01 20:39:41 +02007253 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7254 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007255
7256 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007257 pipe, plane, crtc->base.primary->fb->width,
7258 crtc->base.primary->fb->height,
7259 crtc->base.primary->fb->bits_per_pixel, base,
7260 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007261 plane_config->size);
7262}
7263
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007264static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7265 struct intel_crtc_config *pipe_config)
7266{
7267 struct drm_device *dev = crtc->base.dev;
7268 struct drm_i915_private *dev_priv = dev->dev_private;
7269 uint32_t tmp;
7270
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007271 if (!intel_display_power_enabled(dev_priv,
7272 POWER_DOMAIN_PIPE(crtc->pipe)))
7273 return false;
7274
Daniel Vettere143a212013-07-04 12:01:15 +02007275 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007276 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007277
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007278 tmp = I915_READ(PIPECONF(crtc->pipe));
7279 if (!(tmp & PIPECONF_ENABLE))
7280 return false;
7281
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007282 switch (tmp & PIPECONF_BPC_MASK) {
7283 case PIPECONF_6BPC:
7284 pipe_config->pipe_bpp = 18;
7285 break;
7286 case PIPECONF_8BPC:
7287 pipe_config->pipe_bpp = 24;
7288 break;
7289 case PIPECONF_10BPC:
7290 pipe_config->pipe_bpp = 30;
7291 break;
7292 case PIPECONF_12BPC:
7293 pipe_config->pipe_bpp = 36;
7294 break;
7295 default:
7296 break;
7297 }
7298
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007299 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7300 pipe_config->limited_color_range = true;
7301
Daniel Vetterab9412b2013-05-03 11:49:46 +02007302 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007303 struct intel_shared_dpll *pll;
7304
Daniel Vetter88adfff2013-03-28 10:42:01 +01007305 pipe_config->has_pch_encoder = true;
7306
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007307 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7308 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7309 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007310
7311 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007312
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007313 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007314 pipe_config->shared_dpll =
7315 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007316 } else {
7317 tmp = I915_READ(PCH_DPLL_SEL);
7318 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7319 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7320 else
7321 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7322 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007323
7324 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7325
7326 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7327 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007328
7329 tmp = pipe_config->dpll_hw_state.dpll;
7330 pipe_config->pixel_multiplier =
7331 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7332 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007333
7334 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007335 } else {
7336 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007337 }
7338
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007339 intel_get_pipe_timings(crtc, pipe_config);
7340
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007341 ironlake_get_pfit_config(crtc, pipe_config);
7342
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007343 return true;
7344}
7345
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007346static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7347{
7348 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007349 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007350
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007351 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007352 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007353 pipe_name(crtc->pipe));
7354
7355 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007356 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7357 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7358 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007359 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7360 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7361 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007362 if (IS_HASWELL(dev))
7363 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7364 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007365 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7366 "PCH PWM1 enabled\n");
7367 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7368 "Utility pin enabled\n");
7369 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7370
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007371 /*
7372 * In theory we can still leave IRQs enabled, as long as only the HPD
7373 * interrupts remain enabled. We used to check for that, but since it's
7374 * gen-specific and since we only disable LCPLL after we fully disable
7375 * the interrupts, the check below should be enough.
7376 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007377 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007378}
7379
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007380static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7381{
7382 struct drm_device *dev = dev_priv->dev;
7383
7384 if (IS_HASWELL(dev))
7385 return I915_READ(D_COMP_HSW);
7386 else
7387 return I915_READ(D_COMP_BDW);
7388}
7389
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007390static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7391{
7392 struct drm_device *dev = dev_priv->dev;
7393
7394 if (IS_HASWELL(dev)) {
7395 mutex_lock(&dev_priv->rps.hw_lock);
7396 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7397 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007398 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007399 mutex_unlock(&dev_priv->rps.hw_lock);
7400 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007401 I915_WRITE(D_COMP_BDW, val);
7402 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007403 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007404}
7405
7406/*
7407 * This function implements pieces of two sequences from BSpec:
7408 * - Sequence for display software to disable LCPLL
7409 * - Sequence for display software to allow package C8+
7410 * The steps implemented here are just the steps that actually touch the LCPLL
7411 * register. Callers should take care of disabling all the display engine
7412 * functions, doing the mode unset, fixing interrupts, etc.
7413 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007414static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7415 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007416{
7417 uint32_t val;
7418
7419 assert_can_disable_lcpll(dev_priv);
7420
7421 val = I915_READ(LCPLL_CTL);
7422
7423 if (switch_to_fclk) {
7424 val |= LCPLL_CD_SOURCE_FCLK;
7425 I915_WRITE(LCPLL_CTL, val);
7426
7427 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7428 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7429 DRM_ERROR("Switching to FCLK failed\n");
7430
7431 val = I915_READ(LCPLL_CTL);
7432 }
7433
7434 val |= LCPLL_PLL_DISABLE;
7435 I915_WRITE(LCPLL_CTL, val);
7436 POSTING_READ(LCPLL_CTL);
7437
7438 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7439 DRM_ERROR("LCPLL still locked\n");
7440
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007441 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007442 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007443 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007444 ndelay(100);
7445
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007446 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7447 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007448 DRM_ERROR("D_COMP RCOMP still in progress\n");
7449
7450 if (allow_power_down) {
7451 val = I915_READ(LCPLL_CTL);
7452 val |= LCPLL_POWER_DOWN_ALLOW;
7453 I915_WRITE(LCPLL_CTL, val);
7454 POSTING_READ(LCPLL_CTL);
7455 }
7456}
7457
7458/*
7459 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7460 * source.
7461 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007462static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007463{
7464 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007465 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007466
7467 val = I915_READ(LCPLL_CTL);
7468
7469 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7470 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7471 return;
7472
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007473 /*
7474 * Make sure we're not on PC8 state before disabling PC8, otherwise
7475 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7476 *
7477 * The other problem is that hsw_restore_lcpll() is called as part of
7478 * the runtime PM resume sequence, so we can't just call
7479 * gen6_gt_force_wake_get() because that function calls
7480 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7481 * while we are on the resume sequence. So to solve this problem we have
7482 * to call special forcewake code that doesn't touch runtime PM and
7483 * doesn't enable the forcewake delayed work.
7484 */
7485 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7486 if (dev_priv->uncore.forcewake_count++ == 0)
7487 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7488 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007489
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007490 if (val & LCPLL_POWER_DOWN_ALLOW) {
7491 val &= ~LCPLL_POWER_DOWN_ALLOW;
7492 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007493 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007494 }
7495
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007496 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007497 val |= D_COMP_COMP_FORCE;
7498 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007499 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007500
7501 val = I915_READ(LCPLL_CTL);
7502 val &= ~LCPLL_PLL_DISABLE;
7503 I915_WRITE(LCPLL_CTL, val);
7504
7505 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7506 DRM_ERROR("LCPLL not locked yet\n");
7507
7508 if (val & LCPLL_CD_SOURCE_FCLK) {
7509 val = I915_READ(LCPLL_CTL);
7510 val &= ~LCPLL_CD_SOURCE_FCLK;
7511 I915_WRITE(LCPLL_CTL, val);
7512
7513 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7514 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7515 DRM_ERROR("Switching back to LCPLL failed\n");
7516 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007517
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007518 /* See the big comment above. */
7519 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7520 if (--dev_priv->uncore.forcewake_count == 0)
7521 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7522 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007523}
7524
Paulo Zanoni765dab62014-03-07 20:08:18 -03007525/*
7526 * Package states C8 and deeper are really deep PC states that can only be
7527 * reached when all the devices on the system allow it, so even if the graphics
7528 * device allows PC8+, it doesn't mean the system will actually get to these
7529 * states. Our driver only allows PC8+ when going into runtime PM.
7530 *
7531 * The requirements for PC8+ are that all the outputs are disabled, the power
7532 * well is disabled and most interrupts are disabled, and these are also
7533 * requirements for runtime PM. When these conditions are met, we manually do
7534 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7535 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7536 * hang the machine.
7537 *
7538 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7539 * the state of some registers, so when we come back from PC8+ we need to
7540 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7541 * need to take care of the registers kept by RC6. Notice that this happens even
7542 * if we don't put the device in PCI D3 state (which is what currently happens
7543 * because of the runtime PM support).
7544 *
7545 * For more, read "Display Sequences for Package C8" on the hardware
7546 * documentation.
7547 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007548void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007549{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007550 struct drm_device *dev = dev_priv->dev;
7551 uint32_t val;
7552
Paulo Zanonic67a4702013-08-19 13:18:09 -03007553 DRM_DEBUG_KMS("Enabling package C8+\n");
7554
Paulo Zanonic67a4702013-08-19 13:18:09 -03007555 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7556 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7557 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7558 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7559 }
7560
7561 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007562 hsw_disable_lcpll(dev_priv, true, true);
7563}
7564
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007565void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007566{
7567 struct drm_device *dev = dev_priv->dev;
7568 uint32_t val;
7569
Paulo Zanonic67a4702013-08-19 13:18:09 -03007570 DRM_DEBUG_KMS("Disabling package C8+\n");
7571
7572 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007573 lpt_init_pch_refclk(dev);
7574
7575 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7576 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7577 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7578 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7579 }
7580
7581 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007582}
7583
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007584static void snb_modeset_global_resources(struct drm_device *dev)
7585{
7586 modeset_update_crtc_power_domains(dev);
7587}
7588
Imre Deak4f074122013-10-16 17:25:51 +03007589static void haswell_modeset_global_resources(struct drm_device *dev)
7590{
Paulo Zanonida723562013-12-19 11:54:51 -02007591 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007592}
7593
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007594static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007595 int x, int y,
7596 struct drm_framebuffer *fb)
7597{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007599
Paulo Zanoni566b7342013-11-25 15:27:08 -02007600 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007601 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007602
Daniel Vetter644cef32014-04-24 23:55:07 +02007603 intel_crtc->lowfreq_avail = false;
7604
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007605 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007606}
7607
Daniel Vetter26804af2014-06-25 22:01:55 +03007608static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7609 struct intel_crtc_config *pipe_config)
7610{
7611 struct drm_device *dev = crtc->base.dev;
7612 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007613 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007614 enum port port;
7615 uint32_t tmp;
7616
7617 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7618
7619 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7620
7621 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Daniel Vetter9cd86932014-06-25 22:01:57 +03007622
7623 switch (pipe_config->ddi_pll_sel) {
7624 case PORT_CLK_SEL_WRPLL1:
7625 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7626 break;
7627 case PORT_CLK_SEL_WRPLL2:
7628 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7629 break;
7630 }
7631
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007632 if (pipe_config->shared_dpll >= 0) {
7633 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7634
7635 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7636 &pipe_config->dpll_hw_state));
7637 }
7638
Daniel Vetter26804af2014-06-25 22:01:55 +03007639 /*
7640 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7641 * DDI E. So just check whether this pipe is wired to DDI E and whether
7642 * the PCH transcoder is on.
7643 */
7644 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7645 pipe_config->has_pch_encoder = true;
7646
7647 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7648 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7649 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7650
7651 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7652 }
7653}
7654
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007655static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7656 struct intel_crtc_config *pipe_config)
7657{
7658 struct drm_device *dev = crtc->base.dev;
7659 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007660 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007661 uint32_t tmp;
7662
Imre Deakb5482bd2014-03-05 16:20:55 +02007663 if (!intel_display_power_enabled(dev_priv,
7664 POWER_DOMAIN_PIPE(crtc->pipe)))
7665 return false;
7666
Daniel Vettere143a212013-07-04 12:01:15 +02007667 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007668 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7669
Daniel Vettereccb1402013-05-22 00:50:22 +02007670 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7671 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7672 enum pipe trans_edp_pipe;
7673 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7674 default:
7675 WARN(1, "unknown pipe linked to edp transcoder\n");
7676 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7677 case TRANS_DDI_EDP_INPUT_A_ON:
7678 trans_edp_pipe = PIPE_A;
7679 break;
7680 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7681 trans_edp_pipe = PIPE_B;
7682 break;
7683 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7684 trans_edp_pipe = PIPE_C;
7685 break;
7686 }
7687
7688 if (trans_edp_pipe == crtc->pipe)
7689 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7690 }
7691
Imre Deakda7e29b2014-02-18 00:02:02 +02007692 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007693 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007694 return false;
7695
Daniel Vettereccb1402013-05-22 00:50:22 +02007696 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007697 if (!(tmp & PIPECONF_ENABLE))
7698 return false;
7699
Daniel Vetter26804af2014-06-25 22:01:55 +03007700 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007701
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702 intel_get_pipe_timings(crtc, pipe_config);
7703
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007704 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007705 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007706 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007707
Jesse Barnese59150d2014-01-07 13:30:45 -08007708 if (IS_HASWELL(dev))
7709 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7710 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007711
Daniel Vetter6c49f242013-06-06 12:45:25 +02007712 pipe_config->pixel_multiplier = 1;
7713
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007714 return true;
7715}
7716
Jani Nikula1a915102013-10-16 12:34:48 +03007717static struct {
7718 int clock;
7719 u32 config;
7720} hdmi_audio_clock[] = {
7721 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7722 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7723 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7724 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7725 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7726 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7727 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7728 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7729 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7730 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7731};
7732
7733/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7734static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7735{
7736 int i;
7737
7738 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7739 if (mode->clock == hdmi_audio_clock[i].clock)
7740 break;
7741 }
7742
7743 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7744 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7745 i = 1;
7746 }
7747
7748 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7749 hdmi_audio_clock[i].clock,
7750 hdmi_audio_clock[i].config);
7751
7752 return hdmi_audio_clock[i].config;
7753}
7754
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007755static bool intel_eld_uptodate(struct drm_connector *connector,
7756 int reg_eldv, uint32_t bits_eldv,
7757 int reg_elda, uint32_t bits_elda,
7758 int reg_edid)
7759{
7760 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7761 uint8_t *eld = connector->eld;
7762 uint32_t i;
7763
7764 i = I915_READ(reg_eldv);
7765 i &= bits_eldv;
7766
7767 if (!eld[0])
7768 return !i;
7769
7770 if (!i)
7771 return false;
7772
7773 i = I915_READ(reg_elda);
7774 i &= ~bits_elda;
7775 I915_WRITE(reg_elda, i);
7776
7777 for (i = 0; i < eld[2]; i++)
7778 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7779 return false;
7780
7781 return true;
7782}
7783
Wu Fengguange0dac652011-09-05 14:25:34 +08007784static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007785 struct drm_crtc *crtc,
7786 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007787{
7788 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7789 uint8_t *eld = connector->eld;
7790 uint32_t eldv;
7791 uint32_t len;
7792 uint32_t i;
7793
7794 i = I915_READ(G4X_AUD_VID_DID);
7795
7796 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7797 eldv = G4X_ELDV_DEVCL_DEVBLC;
7798 else
7799 eldv = G4X_ELDV_DEVCTG;
7800
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007801 if (intel_eld_uptodate(connector,
7802 G4X_AUD_CNTL_ST, eldv,
7803 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7804 G4X_HDMIW_HDMIEDID))
7805 return;
7806
Wu Fengguange0dac652011-09-05 14:25:34 +08007807 i = I915_READ(G4X_AUD_CNTL_ST);
7808 i &= ~(eldv | G4X_ELD_ADDR);
7809 len = (i >> 9) & 0x1f; /* ELD buffer size */
7810 I915_WRITE(G4X_AUD_CNTL_ST, i);
7811
7812 if (!eld[0])
7813 return;
7814
7815 len = min_t(uint8_t, eld[2], len);
7816 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7817 for (i = 0; i < len; i++)
7818 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7819
7820 i = I915_READ(G4X_AUD_CNTL_ST);
7821 i |= eldv;
7822 I915_WRITE(G4X_AUD_CNTL_ST, i);
7823}
7824
Wang Xingchao83358c852012-08-16 22:43:37 +08007825static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007826 struct drm_crtc *crtc,
7827 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007828{
7829 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7830 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007831 uint32_t eldv;
7832 uint32_t i;
7833 int len;
7834 int pipe = to_intel_crtc(crtc)->pipe;
7835 int tmp;
7836
7837 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7838 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7839 int aud_config = HSW_AUD_CFG(pipe);
7840 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7841
Wang Xingchao83358c852012-08-16 22:43:37 +08007842 /* Audio output enable */
7843 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7844 tmp = I915_READ(aud_cntrl_st2);
7845 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7846 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007847 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007848
Daniel Vetterc7905792014-04-16 16:56:09 +02007849 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007850
7851 /* Set ELD valid state */
7852 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007853 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007854 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7855 I915_WRITE(aud_cntrl_st2, tmp);
7856 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007857 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007858
7859 /* Enable HDMI mode */
7860 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007861 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007862 /* clear N_programing_enable and N_value_index */
7863 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7864 I915_WRITE(aud_config, tmp);
7865
7866 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7867
7868 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7869
7870 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7871 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7872 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7873 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007874 } else {
7875 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7876 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007877
7878 if (intel_eld_uptodate(connector,
7879 aud_cntrl_st2, eldv,
7880 aud_cntl_st, IBX_ELD_ADDRESS,
7881 hdmiw_hdmiedid))
7882 return;
7883
7884 i = I915_READ(aud_cntrl_st2);
7885 i &= ~eldv;
7886 I915_WRITE(aud_cntrl_st2, i);
7887
7888 if (!eld[0])
7889 return;
7890
7891 i = I915_READ(aud_cntl_st);
7892 i &= ~IBX_ELD_ADDRESS;
7893 I915_WRITE(aud_cntl_st, i);
7894 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7895 DRM_DEBUG_DRIVER("port num:%d\n", i);
7896
7897 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7898 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7899 for (i = 0; i < len; i++)
7900 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7901
7902 i = I915_READ(aud_cntrl_st2);
7903 i |= eldv;
7904 I915_WRITE(aud_cntrl_st2, i);
7905
7906}
7907
Wu Fengguange0dac652011-09-05 14:25:34 +08007908static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007909 struct drm_crtc *crtc,
7910 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007911{
7912 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7913 uint8_t *eld = connector->eld;
7914 uint32_t eldv;
7915 uint32_t i;
7916 int len;
7917 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007918 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007919 int aud_cntl_st;
7920 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007921 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007922
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007923 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007924 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7925 aud_config = IBX_AUD_CFG(pipe);
7926 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007927 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007928 } else if (IS_VALLEYVIEW(connector->dev)) {
7929 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7930 aud_config = VLV_AUD_CFG(pipe);
7931 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7932 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007933 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007934 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7935 aud_config = CPT_AUD_CFG(pipe);
7936 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007937 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007938 }
7939
Wang Xingchao9b138a82012-08-09 16:52:18 +08007940 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007941
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007942 if (IS_VALLEYVIEW(connector->dev)) {
7943 struct intel_encoder *intel_encoder;
7944 struct intel_digital_port *intel_dig_port;
7945
7946 intel_encoder = intel_attached_encoder(connector);
7947 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7948 i = intel_dig_port->port;
7949 } else {
7950 i = I915_READ(aud_cntl_st);
7951 i = (i >> 29) & DIP_PORT_SEL_MASK;
7952 /* DIP_Port_Select, 0x1 = PortB */
7953 }
7954
Wu Fengguange0dac652011-09-05 14:25:34 +08007955 if (!i) {
7956 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7957 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007958 eldv = IBX_ELD_VALIDB;
7959 eldv |= IBX_ELD_VALIDB << 4;
7960 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007961 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007962 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007963 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007964 }
7965
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007966 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7967 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7968 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007969 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007970 } else {
7971 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7972 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007973
7974 if (intel_eld_uptodate(connector,
7975 aud_cntrl_st2, eldv,
7976 aud_cntl_st, IBX_ELD_ADDRESS,
7977 hdmiw_hdmiedid))
7978 return;
7979
Wu Fengguange0dac652011-09-05 14:25:34 +08007980 i = I915_READ(aud_cntrl_st2);
7981 i &= ~eldv;
7982 I915_WRITE(aud_cntrl_st2, i);
7983
7984 if (!eld[0])
7985 return;
7986
Wu Fengguange0dac652011-09-05 14:25:34 +08007987 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007988 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007989 I915_WRITE(aud_cntl_st, i);
7990
7991 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7992 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7993 for (i = 0; i < len; i++)
7994 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7995
7996 i = I915_READ(aud_cntrl_st2);
7997 i |= eldv;
7998 I915_WRITE(aud_cntrl_st2, i);
7999}
8000
8001void intel_write_eld(struct drm_encoder *encoder,
8002 struct drm_display_mode *mode)
8003{
8004 struct drm_crtc *crtc = encoder->crtc;
8005 struct drm_connector *connector;
8006 struct drm_device *dev = encoder->dev;
8007 struct drm_i915_private *dev_priv = dev->dev_private;
8008
8009 connector = drm_select_eld(encoder, mode);
8010 if (!connector)
8011 return;
8012
8013 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8014 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008015 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008016 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03008017 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008018
8019 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8020
8021 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008022 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008023}
8024
Chris Wilson560b85b2010-08-07 11:01:38 +01008025static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8026{
8027 struct drm_device *dev = crtc->dev;
8028 struct drm_i915_private *dev_priv = dev->dev_private;
8029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008030 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008031
Chris Wilson4b0e3332014-05-30 16:35:26 +03008032 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01008033 /* On these chipsets we can only modify the base whilst
8034 * the cursor is disabled.
8035 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03008036 if (intel_crtc->cursor_cntl) {
8037 I915_WRITE(_CURACNTR, 0);
8038 POSTING_READ(_CURACNTR);
8039 intel_crtc->cursor_cntl = 0;
8040 }
8041
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008042 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008043 POSTING_READ(_CURABASE);
8044 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008045
Chris Wilson4b0e3332014-05-30 16:35:26 +03008046 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8047 cntl = 0;
8048 if (base)
8049 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01008050 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03008051 CURSOR_FORMAT_ARGB);
8052 if (intel_crtc->cursor_cntl != cntl) {
8053 I915_WRITE(_CURACNTR, cntl);
8054 POSTING_READ(_CURACNTR);
8055 intel_crtc->cursor_cntl = cntl;
8056 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008057}
8058
8059static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8060{
8061 struct drm_device *dev = crtc->dev;
8062 struct drm_i915_private *dev_priv = dev->dev_private;
8063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8064 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008065 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008066
Chris Wilson4b0e3332014-05-30 16:35:26 +03008067 cntl = 0;
8068 if (base) {
8069 cntl = MCURSOR_GAMMA_ENABLE;
8070 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308071 case 64:
8072 cntl |= CURSOR_MODE_64_ARGB_AX;
8073 break;
8074 case 128:
8075 cntl |= CURSOR_MODE_128_ARGB_AX;
8076 break;
8077 case 256:
8078 cntl |= CURSOR_MODE_256_ARGB_AX;
8079 break;
8080 default:
8081 WARN_ON(1);
8082 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008083 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008084 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008085 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008086 if (intel_crtc->cursor_cntl != cntl) {
8087 I915_WRITE(CURCNTR(pipe), cntl);
8088 POSTING_READ(CURCNTR(pipe));
8089 intel_crtc->cursor_cntl = cntl;
8090 }
8091
Chris Wilson560b85b2010-08-07 11:01:38 +01008092 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008093 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008094 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008095}
8096
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008097static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8098{
8099 struct drm_device *dev = crtc->dev;
8100 struct drm_i915_private *dev_priv = dev->dev_private;
8101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8102 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008103 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008104
Chris Wilson4b0e3332014-05-30 16:35:26 +03008105 cntl = 0;
8106 if (base) {
8107 cntl = MCURSOR_GAMMA_ENABLE;
8108 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308109 case 64:
8110 cntl |= CURSOR_MODE_64_ARGB_AX;
8111 break;
8112 case 128:
8113 cntl |= CURSOR_MODE_128_ARGB_AX;
8114 break;
8115 case 256:
8116 cntl |= CURSOR_MODE_256_ARGB_AX;
8117 break;
8118 default:
8119 WARN_ON(1);
8120 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008121 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008122 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008123 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8124 cntl |= CURSOR_PIPE_CSC_ENABLE;
8125
8126 if (intel_crtc->cursor_cntl != cntl) {
8127 I915_WRITE(CURCNTR(pipe), cntl);
8128 POSTING_READ(CURCNTR(pipe));
8129 intel_crtc->cursor_cntl = cntl;
8130 }
8131
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008132 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008133 I915_WRITE(CURBASE(pipe), base);
8134 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008135}
8136
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008137/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008138static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8139 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008140{
8141 struct drm_device *dev = crtc->dev;
8142 struct drm_i915_private *dev_priv = dev->dev_private;
8143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8144 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008145 int x = crtc->cursor_x;
8146 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008147 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008148
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008149 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008150 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008151
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008152 if (x >= intel_crtc->config.pipe_src_w)
8153 base = 0;
8154
8155 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008156 base = 0;
8157
8158 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008159 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008160 base = 0;
8161
8162 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8163 x = -x;
8164 }
8165 pos |= x << CURSOR_X_SHIFT;
8166
8167 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008168 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008169 base = 0;
8170
8171 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8172 y = -y;
8173 }
8174 pos |= y << CURSOR_Y_SHIFT;
8175
Chris Wilson4b0e3332014-05-30 16:35:26 +03008176 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008177 return;
8178
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008179 I915_WRITE(CURPOS(pipe), pos);
8180
8181 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008182 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008183 else if (IS_845G(dev) || IS_I865G(dev))
8184 i845_update_cursor(crtc, base);
8185 else
8186 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008187 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008188}
8189
Matt Ropere3287952014-06-10 08:28:12 -07008190/*
8191 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8192 *
8193 * Note that the object's reference will be consumed if the update fails. If
8194 * the update succeeds, the reference of the old object (if any) will be
8195 * consumed.
8196 */
8197static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8198 struct drm_i915_gem_object *obj,
8199 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008200{
8201 struct drm_device *dev = crtc->dev;
8202 struct drm_i915_private *dev_priv = dev->dev_private;
8203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008204 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008205 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008206 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008207 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008208
Jesse Barnes79e53942008-11-07 14:24:08 -08008209 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008210 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008211 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008212 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008213 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008214 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008215 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008216 }
8217
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308218 /* Check for which cursor types we support */
8219 if (!((width == 64 && height == 64) ||
8220 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8221 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8222 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008223 return -EINVAL;
8224 }
8225
Chris Wilson05394f32010-11-08 19:18:58 +00008226 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008227 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008228 ret = -ENOMEM;
8229 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008230 }
8231
Dave Airlie71acb5e2008-12-30 20:31:46 +10008232 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008233 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008234 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008235 unsigned alignment;
8236
Chris Wilsond9e86c02010-11-10 16:40:20 +00008237 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008238 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008239 ret = -EINVAL;
8240 goto fail_locked;
8241 }
8242
Chris Wilson693db182013-03-05 14:52:39 +00008243 /* Note that the w/a also requires 2 PTE of padding following
8244 * the bo. We currently fill all unused PTE with the shadow
8245 * page and so we should always have valid PTE following the
8246 * cursor preventing the VT-d warning.
8247 */
8248 alignment = 0;
8249 if (need_vtd_wa(dev))
8250 alignment = 64*1024;
8251
8252 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008253 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008254 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008255 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008256 }
8257
Chris Wilsond9e86c02010-11-10 16:40:20 +00008258 ret = i915_gem_object_put_fence(obj);
8259 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008260 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008261 goto fail_unpin;
8262 }
8263
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008264 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008265 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008266 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008267 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008268 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008269 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008270 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008271 }
Chris Wilson00731152014-05-21 12:42:56 +01008272 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008273 }
8274
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008275 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008276 I915_WRITE(CURSIZE, (height << 12) | width);
8277
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008278 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008279 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008280 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008281 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008282 }
Jesse Barnes80824002009-09-10 15:28:06 -07008283
Daniel Vettera071fa02014-06-18 23:28:09 +02008284 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8285 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008286 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008287
Chris Wilson64f962e2014-03-26 12:38:15 +00008288 old_width = intel_crtc->cursor_width;
8289
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008290 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008291 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008292 intel_crtc->cursor_width = width;
8293 intel_crtc->cursor_height = height;
8294
Chris Wilson64f962e2014-03-26 12:38:15 +00008295 if (intel_crtc->active) {
8296 if (old_width != width)
8297 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008298 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008299 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008300
Daniel Vetterf99d7062014-06-19 16:01:59 +02008301 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8302
Jesse Barnes79e53942008-11-07 14:24:08 -08008303 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008304fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008305 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008306fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008307 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008308fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008309 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008310 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008311}
8312
Jesse Barnes79e53942008-11-07 14:24:08 -08008313static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008314 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008315{
James Simmons72034252010-08-03 01:33:19 +01008316 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008318
James Simmons72034252010-08-03 01:33:19 +01008319 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008320 intel_crtc->lut_r[i] = red[i] >> 8;
8321 intel_crtc->lut_g[i] = green[i] >> 8;
8322 intel_crtc->lut_b[i] = blue[i] >> 8;
8323 }
8324
8325 intel_crtc_load_lut(crtc);
8326}
8327
Jesse Barnes79e53942008-11-07 14:24:08 -08008328/* VESA 640x480x72Hz mode to set on the pipe */
8329static struct drm_display_mode load_detect_mode = {
8330 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8331 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8332};
8333
Daniel Vettera8bb6812014-02-10 18:00:39 +01008334struct drm_framebuffer *
8335__intel_framebuffer_create(struct drm_device *dev,
8336 struct drm_mode_fb_cmd2 *mode_cmd,
8337 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008338{
8339 struct intel_framebuffer *intel_fb;
8340 int ret;
8341
8342 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8343 if (!intel_fb) {
8344 drm_gem_object_unreference_unlocked(&obj->base);
8345 return ERR_PTR(-ENOMEM);
8346 }
8347
8348 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008349 if (ret)
8350 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008351
8352 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008353err:
8354 drm_gem_object_unreference_unlocked(&obj->base);
8355 kfree(intel_fb);
8356
8357 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008358}
8359
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008360static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008361intel_framebuffer_create(struct drm_device *dev,
8362 struct drm_mode_fb_cmd2 *mode_cmd,
8363 struct drm_i915_gem_object *obj)
8364{
8365 struct drm_framebuffer *fb;
8366 int ret;
8367
8368 ret = i915_mutex_lock_interruptible(dev);
8369 if (ret)
8370 return ERR_PTR(ret);
8371 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8372 mutex_unlock(&dev->struct_mutex);
8373
8374 return fb;
8375}
8376
Chris Wilsond2dff872011-04-19 08:36:26 +01008377static u32
8378intel_framebuffer_pitch_for_width(int width, int bpp)
8379{
8380 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8381 return ALIGN(pitch, 64);
8382}
8383
8384static u32
8385intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8386{
8387 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008388 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008389}
8390
8391static struct drm_framebuffer *
8392intel_framebuffer_create_for_mode(struct drm_device *dev,
8393 struct drm_display_mode *mode,
8394 int depth, int bpp)
8395{
8396 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008397 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008398
8399 obj = i915_gem_alloc_object(dev,
8400 intel_framebuffer_size_for_mode(mode, bpp));
8401 if (obj == NULL)
8402 return ERR_PTR(-ENOMEM);
8403
8404 mode_cmd.width = mode->hdisplay;
8405 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008406 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8407 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008408 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008409
8410 return intel_framebuffer_create(dev, &mode_cmd, obj);
8411}
8412
8413static struct drm_framebuffer *
8414mode_fits_in_fbdev(struct drm_device *dev,
8415 struct drm_display_mode *mode)
8416{
Daniel Vetter4520f532013-10-09 09:18:51 +02008417#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008418 struct drm_i915_private *dev_priv = dev->dev_private;
8419 struct drm_i915_gem_object *obj;
8420 struct drm_framebuffer *fb;
8421
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008422 if (!dev_priv->fbdev)
8423 return NULL;
8424
8425 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008426 return NULL;
8427
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008428 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008429 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008430
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008431 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008432 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8433 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008434 return NULL;
8435
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008436 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008437 return NULL;
8438
8439 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008440#else
8441 return NULL;
8442#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008443}
8444
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008445bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008446 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008447 struct intel_load_detect_pipe *old,
8448 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008449{
8450 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008451 struct intel_encoder *intel_encoder =
8452 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008453 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008454 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008455 struct drm_crtc *crtc = NULL;
8456 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008457 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008458 struct drm_mode_config *config = &dev->mode_config;
8459 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008460
Chris Wilsond2dff872011-04-19 08:36:26 +01008461 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008462 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008463 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008464
Rob Clark51fd3712013-11-19 12:10:12 -05008465retry:
8466 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8467 if (ret)
8468 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008469
Jesse Barnes79e53942008-11-07 14:24:08 -08008470 /*
8471 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008472 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008473 * - if the connector already has an assigned crtc, use it (but make
8474 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008475 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008476 * - try to find the first unused crtc that can drive this connector,
8477 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008478 */
8479
8480 /* See if we already have a CRTC for this connector */
8481 if (encoder->crtc) {
8482 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008483
Rob Clark51fd3712013-11-19 12:10:12 -05008484 ret = drm_modeset_lock(&crtc->mutex, ctx);
8485 if (ret)
8486 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008487
Daniel Vetter24218aa2012-08-12 19:27:11 +02008488 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008489 old->load_detect_temp = false;
8490
8491 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008492 if (connector->dpms != DRM_MODE_DPMS_ON)
8493 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008494
Chris Wilson71731882011-04-19 23:10:58 +01008495 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008496 }
8497
8498 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008499 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008500 i++;
8501 if (!(encoder->possible_crtcs & (1 << i)))
8502 continue;
8503 if (!possible_crtc->enabled) {
8504 crtc = possible_crtc;
8505 break;
8506 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008507 }
8508
8509 /*
8510 * If we didn't find an unused CRTC, don't use any.
8511 */
8512 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008513 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008514 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008515 }
8516
Rob Clark51fd3712013-11-19 12:10:12 -05008517 ret = drm_modeset_lock(&crtc->mutex, ctx);
8518 if (ret)
8519 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008520 intel_encoder->new_crtc = to_intel_crtc(crtc);
8521 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008522
8523 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008524 intel_crtc->new_enabled = true;
8525 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008526 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008527 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008528 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008529
Chris Wilson64927112011-04-20 07:25:26 +01008530 if (!mode)
8531 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008532
Chris Wilsond2dff872011-04-19 08:36:26 +01008533 /* We need a framebuffer large enough to accommodate all accesses
8534 * that the plane may generate whilst we perform load detection.
8535 * We can not rely on the fbcon either being present (we get called
8536 * during its initialisation to detect all boot displays, or it may
8537 * not even exist) or that it is large enough to satisfy the
8538 * requested mode.
8539 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008540 fb = mode_fits_in_fbdev(dev, mode);
8541 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008542 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008543 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8544 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008545 } else
8546 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008547 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008548 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008549 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008550 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008551
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008552 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008553 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008554 if (old->release_fb)
8555 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008556 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008557 }
Chris Wilson71731882011-04-19 23:10:58 +01008558
Jesse Barnes79e53942008-11-07 14:24:08 -08008559 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008560 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008561 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008562
8563 fail:
8564 intel_crtc->new_enabled = crtc->enabled;
8565 if (intel_crtc->new_enabled)
8566 intel_crtc->new_config = &intel_crtc->config;
8567 else
8568 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008569fail_unlock:
8570 if (ret == -EDEADLK) {
8571 drm_modeset_backoff(ctx);
8572 goto retry;
8573 }
8574
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008575 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008576}
8577
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008578void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008579 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008580{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008581 struct intel_encoder *intel_encoder =
8582 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008583 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008584 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008586
Chris Wilsond2dff872011-04-19 08:36:26 +01008587 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008588 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008589 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008590
Chris Wilson8261b192011-04-19 23:18:09 +01008591 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008592 to_intel_connector(connector)->new_encoder = NULL;
8593 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008594 intel_crtc->new_enabled = false;
8595 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008596 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008597
Daniel Vetter36206362012-12-10 20:42:17 +01008598 if (old->release_fb) {
8599 drm_framebuffer_unregister_private(old->release_fb);
8600 drm_framebuffer_unreference(old->release_fb);
8601 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008602
Chris Wilson0622a532011-04-21 09:32:11 +01008603 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008604 }
8605
Eric Anholtc751ce42010-03-25 11:48:48 -07008606 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008607 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8608 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008609}
8610
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008611static int i9xx_pll_refclk(struct drm_device *dev,
8612 const struct intel_crtc_config *pipe_config)
8613{
8614 struct drm_i915_private *dev_priv = dev->dev_private;
8615 u32 dpll = pipe_config->dpll_hw_state.dpll;
8616
8617 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008618 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008619 else if (HAS_PCH_SPLIT(dev))
8620 return 120000;
8621 else if (!IS_GEN2(dev))
8622 return 96000;
8623 else
8624 return 48000;
8625}
8626
Jesse Barnes79e53942008-11-07 14:24:08 -08008627/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008628static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8629 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008630{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008631 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008632 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008633 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008634 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008635 u32 fp;
8636 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008637 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008638
8639 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008640 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008641 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008642 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008643
8644 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008645 if (IS_PINEVIEW(dev)) {
8646 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8647 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008648 } else {
8649 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8650 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8651 }
8652
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008653 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008654 if (IS_PINEVIEW(dev))
8655 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8656 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008657 else
8658 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008659 DPLL_FPA01_P1_POST_DIV_SHIFT);
8660
8661 switch (dpll & DPLL_MODE_MASK) {
8662 case DPLLB_MODE_DAC_SERIAL:
8663 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8664 5 : 10;
8665 break;
8666 case DPLLB_MODE_LVDS:
8667 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8668 7 : 14;
8669 break;
8670 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008671 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008672 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008673 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008674 }
8675
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008676 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008677 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008678 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008679 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008680 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008681 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008682 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008683
8684 if (is_lvds) {
8685 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8686 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008687
8688 if (lvds & LVDS_CLKB_POWER_UP)
8689 clock.p2 = 7;
8690 else
8691 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008692 } else {
8693 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8694 clock.p1 = 2;
8695 else {
8696 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8697 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8698 }
8699 if (dpll & PLL_P2_DIVIDE_BY_4)
8700 clock.p2 = 4;
8701 else
8702 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008704
8705 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008706 }
8707
Ville Syrjälä18442d02013-09-13 16:00:08 +03008708 /*
8709 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008710 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008711 * encoder's get_config() function.
8712 */
8713 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008714}
8715
Ville Syrjälä6878da02013-09-13 15:59:11 +03008716int intel_dotclock_calculate(int link_freq,
8717 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008718{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008719 /*
8720 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008721 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008722 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008723 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008724 *
8725 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008726 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008727 */
8728
Ville Syrjälä6878da02013-09-13 15:59:11 +03008729 if (!m_n->link_n)
8730 return 0;
8731
8732 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8733}
8734
Ville Syrjälä18442d02013-09-13 16:00:08 +03008735static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8736 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008737{
8738 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008739
8740 /* read out port_clock from the DPLL */
8741 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008742
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008743 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008744 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008745 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008746 * agree once we know their relationship in the encoder's
8747 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008748 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008749 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008750 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8751 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008752}
8753
8754/** Returns the currently programmed mode of the given pipe. */
8755struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8756 struct drm_crtc *crtc)
8757{
Jesse Barnes548f2452011-02-17 10:40:53 -08008758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008760 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008761 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008762 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008763 int htot = I915_READ(HTOTAL(cpu_transcoder));
8764 int hsync = I915_READ(HSYNC(cpu_transcoder));
8765 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8766 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008767 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008768
8769 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8770 if (!mode)
8771 return NULL;
8772
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008773 /*
8774 * Construct a pipe_config sufficient for getting the clock info
8775 * back out of crtc_clock_get.
8776 *
8777 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8778 * to use a real value here instead.
8779 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008780 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008781 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008782 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8783 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8784 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008785 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8786
Ville Syrjälä773ae032013-09-23 17:48:20 +03008787 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008788 mode->hdisplay = (htot & 0xffff) + 1;
8789 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8790 mode->hsync_start = (hsync & 0xffff) + 1;
8791 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8792 mode->vdisplay = (vtot & 0xffff) + 1;
8793 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8794 mode->vsync_start = (vsync & 0xffff) + 1;
8795 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8796
8797 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008798
8799 return mode;
8800}
8801
Daniel Vettercc365132014-06-18 13:59:13 +02008802static void intel_increase_pllclock(struct drm_device *dev,
8803 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008804{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008805 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008806 int dpll_reg = DPLL(pipe);
8807 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008808
Sonika Jindalbaff2962014-07-22 11:16:35 +05308809 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008810 return;
8811
8812 if (!dev_priv->lvds_downclock_avail)
8813 return;
8814
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008815 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008816 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008817 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008818
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008819 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008820
8821 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8822 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008823 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008824
Jesse Barnes652c3932009-08-17 13:31:43 -07008825 dpll = I915_READ(dpll_reg);
8826 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008827 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008828 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008829}
8830
8831static void intel_decrease_pllclock(struct drm_crtc *crtc)
8832{
8833 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008834 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008836
Sonika Jindalbaff2962014-07-22 11:16:35 +05308837 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008838 return;
8839
8840 if (!dev_priv->lvds_downclock_avail)
8841 return;
8842
8843 /*
8844 * Since this is called by a timer, we should never get here in
8845 * the manual case.
8846 */
8847 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008848 int pipe = intel_crtc->pipe;
8849 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008850 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008851
Zhao Yakui44d98a62009-10-09 11:39:40 +08008852 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008853
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008854 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008855
Chris Wilson074b5e12012-05-02 12:07:06 +01008856 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008857 dpll |= DISPLAY_RATE_SELECT_FPA1;
8858 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008859 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008860 dpll = I915_READ(dpll_reg);
8861 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008862 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008863 }
8864
8865}
8866
Chris Wilsonf047e392012-07-21 12:31:41 +01008867void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008868{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008869 struct drm_i915_private *dev_priv = dev->dev_private;
8870
Chris Wilsonf62a0072014-02-21 17:55:39 +00008871 if (dev_priv->mm.busy)
8872 return;
8873
Paulo Zanoni43694d62014-03-07 20:08:08 -03008874 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008875 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008876 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008877}
8878
8879void intel_mark_idle(struct drm_device *dev)
8880{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008881 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008882 struct drm_crtc *crtc;
8883
Chris Wilsonf62a0072014-02-21 17:55:39 +00008884 if (!dev_priv->mm.busy)
8885 return;
8886
8887 dev_priv->mm.busy = false;
8888
Jani Nikulad330a952014-01-21 11:24:25 +02008889 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008890 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008891
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008892 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008893 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008894 continue;
8895
8896 intel_decrease_pllclock(crtc);
8897 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008898
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008899 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008900 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008901
8902out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008903 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008904}
8905
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008906
Daniel Vetterf99d7062014-06-19 16:01:59 +02008907/**
8908 * intel_mark_fb_busy - mark given planes as busy
8909 * @dev: DRM device
8910 * @frontbuffer_bits: bits for the affected planes
8911 * @ring: optional ring for asynchronous commands
8912 *
8913 * This function gets called every time the screen contents change. It can be
8914 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8915 */
8916static void intel_mark_fb_busy(struct drm_device *dev,
8917 unsigned frontbuffer_bits,
8918 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008919{
Daniel Vettercc365132014-06-18 13:59:13 +02008920 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008921
Jani Nikulad330a952014-01-21 11:24:25 +02008922 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008923 return;
8924
Daniel Vettercc365132014-06-18 13:59:13 +02008925 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008926 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008927 continue;
8928
Daniel Vettercc365132014-06-18 13:59:13 +02008929 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008930 if (ring && intel_fbc_enabled(dev))
8931 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008932 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008933}
8934
Daniel Vetterf99d7062014-06-19 16:01:59 +02008935/**
8936 * intel_fb_obj_invalidate - invalidate frontbuffer object
8937 * @obj: GEM object to invalidate
8938 * @ring: set for asynchronous rendering
8939 *
8940 * This function gets called every time rendering on the given object starts and
8941 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8942 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8943 * until the rendering completes or a flip on this frontbuffer plane is
8944 * scheduled.
8945 */
8946void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8947 struct intel_engine_cs *ring)
8948{
8949 struct drm_device *dev = obj->base.dev;
8950 struct drm_i915_private *dev_priv = dev->dev_private;
8951
8952 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8953
8954 if (!obj->frontbuffer_bits)
8955 return;
8956
8957 if (ring) {
8958 mutex_lock(&dev_priv->fb_tracking.lock);
8959 dev_priv->fb_tracking.busy_bits
8960 |= obj->frontbuffer_bits;
8961 dev_priv->fb_tracking.flip_bits
8962 &= ~obj->frontbuffer_bits;
8963 mutex_unlock(&dev_priv->fb_tracking.lock);
8964 }
8965
8966 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8967
Daniel Vetter9ca15302014-07-11 10:30:16 -07008968 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02008969}
8970
8971/**
8972 * intel_frontbuffer_flush - flush frontbuffer
8973 * @dev: DRM device
8974 * @frontbuffer_bits: frontbuffer plane tracking bits
8975 *
8976 * This function gets called every time rendering on the given planes has
8977 * completed and frontbuffer caching can be started again. Flushes will get
8978 * delayed if they're blocked by some oustanding asynchronous rendering.
8979 *
8980 * Can be called without any locks held.
8981 */
8982void intel_frontbuffer_flush(struct drm_device *dev,
8983 unsigned frontbuffer_bits)
8984{
8985 struct drm_i915_private *dev_priv = dev->dev_private;
8986
8987 /* Delay flushing when rings are still busy.*/
8988 mutex_lock(&dev_priv->fb_tracking.lock);
8989 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8990 mutex_unlock(&dev_priv->fb_tracking.lock);
8991
8992 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8993
Daniel Vetter9ca15302014-07-11 10:30:16 -07008994 intel_edp_psr_flush(dev, frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02008995}
8996
8997/**
8998 * intel_fb_obj_flush - flush frontbuffer object
8999 * @obj: GEM object to flush
9000 * @retire: set when retiring asynchronous rendering
9001 *
9002 * This function gets called every time rendering on the given object has
9003 * completed and frontbuffer caching can be started again. If @retire is true
9004 * then any delayed flushes will be unblocked.
9005 */
9006void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9007 bool retire)
9008{
9009 struct drm_device *dev = obj->base.dev;
9010 struct drm_i915_private *dev_priv = dev->dev_private;
9011 unsigned frontbuffer_bits;
9012
9013 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9014
9015 if (!obj->frontbuffer_bits)
9016 return;
9017
9018 frontbuffer_bits = obj->frontbuffer_bits;
9019
9020 if (retire) {
9021 mutex_lock(&dev_priv->fb_tracking.lock);
9022 /* Filter out new bits since rendering started. */
9023 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9024
9025 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9026 mutex_unlock(&dev_priv->fb_tracking.lock);
9027 }
9028
9029 intel_frontbuffer_flush(dev, frontbuffer_bits);
9030}
9031
9032/**
9033 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9034 * @dev: DRM device
9035 * @frontbuffer_bits: frontbuffer plane tracking bits
9036 *
9037 * This function gets called after scheduling a flip on @obj. The actual
9038 * frontbuffer flushing will be delayed until completion is signalled with
9039 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9040 * flush will be cancelled.
9041 *
9042 * Can be called without any locks held.
9043 */
9044void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9045 unsigned frontbuffer_bits)
9046{
9047 struct drm_i915_private *dev_priv = dev->dev_private;
9048
9049 mutex_lock(&dev_priv->fb_tracking.lock);
9050 dev_priv->fb_tracking.flip_bits
9051 |= frontbuffer_bits;
9052 mutex_unlock(&dev_priv->fb_tracking.lock);
9053}
9054
9055/**
9056 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9057 * @dev: DRM device
9058 * @frontbuffer_bits: frontbuffer plane tracking bits
9059 *
9060 * This function gets called after the flip has been latched and will complete
9061 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9062 *
9063 * Can be called without any locks held.
9064 */
9065void intel_frontbuffer_flip_complete(struct drm_device *dev,
9066 unsigned frontbuffer_bits)
9067{
9068 struct drm_i915_private *dev_priv = dev->dev_private;
9069
9070 mutex_lock(&dev_priv->fb_tracking.lock);
9071 /* Mask any cancelled flips. */
9072 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9073 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9074 mutex_unlock(&dev_priv->fb_tracking.lock);
9075
9076 intel_frontbuffer_flush(dev, frontbuffer_bits);
9077}
9078
Jesse Barnes79e53942008-11-07 14:24:08 -08009079static void intel_crtc_destroy(struct drm_crtc *crtc)
9080{
9081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009082 struct drm_device *dev = crtc->dev;
9083 struct intel_unpin_work *work;
9084 unsigned long flags;
9085
9086 spin_lock_irqsave(&dev->event_lock, flags);
9087 work = intel_crtc->unpin_work;
9088 intel_crtc->unpin_work = NULL;
9089 spin_unlock_irqrestore(&dev->event_lock, flags);
9090
9091 if (work) {
9092 cancel_work_sync(&work->work);
9093 kfree(work);
9094 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009095
9096 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009097
Jesse Barnes79e53942008-11-07 14:24:08 -08009098 kfree(intel_crtc);
9099}
9100
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009101static void intel_unpin_work_fn(struct work_struct *__work)
9102{
9103 struct intel_unpin_work *work =
9104 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009105 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009106 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009107
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009108 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009109 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009110 drm_gem_object_unreference(&work->pending_flip_obj->base);
9111 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009112
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009113 intel_update_fbc(dev);
9114 mutex_unlock(&dev->struct_mutex);
9115
Daniel Vetterf99d7062014-06-19 16:01:59 +02009116 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9117
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009118 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9119 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9120
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009121 kfree(work);
9122}
9123
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009124static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009125 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009126{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009127 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9129 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009130 unsigned long flags;
9131
9132 /* Ignore early vblank irqs */
9133 if (intel_crtc == NULL)
9134 return;
9135
9136 spin_lock_irqsave(&dev->event_lock, flags);
9137 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009138
9139 /* Ensure we don't miss a work->pending update ... */
9140 smp_rmb();
9141
9142 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009143 spin_unlock_irqrestore(&dev->event_lock, flags);
9144 return;
9145 }
9146
Chris Wilsone7d841c2012-12-03 11:36:30 +00009147 /* and that the unpin work is consistent wrt ->pending. */
9148 smp_rmb();
9149
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009150 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009151
Rob Clark45a066e2012-10-08 14:50:40 -05009152 if (work->event)
9153 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009154
Daniel Vetter87b6b102014-05-15 15:33:46 +02009155 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009156
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009157 spin_unlock_irqrestore(&dev->event_lock, flags);
9158
Daniel Vetter2c10d572012-12-20 21:24:07 +01009159 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009160
9161 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009162
9163 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009164}
9165
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009166void intel_finish_page_flip(struct drm_device *dev, int pipe)
9167{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009168 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009169 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9170
Mario Kleiner49b14a52010-12-09 07:00:07 +01009171 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009172}
9173
9174void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9175{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009176 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009177 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9178
Mario Kleiner49b14a52010-12-09 07:00:07 +01009179 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009180}
9181
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009182/* Is 'a' after or equal to 'b'? */
9183static bool g4x_flip_count_after_eq(u32 a, u32 b)
9184{
9185 return !((a - b) & 0x80000000);
9186}
9187
9188static bool page_flip_finished(struct intel_crtc *crtc)
9189{
9190 struct drm_device *dev = crtc->base.dev;
9191 struct drm_i915_private *dev_priv = dev->dev_private;
9192
9193 /*
9194 * The relevant registers doen't exist on pre-ctg.
9195 * As the flip done interrupt doesn't trigger for mmio
9196 * flips on gmch platforms, a flip count check isn't
9197 * really needed there. But since ctg has the registers,
9198 * include it in the check anyway.
9199 */
9200 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9201 return true;
9202
9203 /*
9204 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9205 * used the same base address. In that case the mmio flip might
9206 * have completed, but the CS hasn't even executed the flip yet.
9207 *
9208 * A flip count check isn't enough as the CS might have updated
9209 * the base address just after start of vblank, but before we
9210 * managed to process the interrupt. This means we'd complete the
9211 * CS flip too soon.
9212 *
9213 * Combining both checks should get us a good enough result. It may
9214 * still happen that the CS flip has been executed, but has not
9215 * yet actually completed. But in case the base address is the same
9216 * anyway, we don't really care.
9217 */
9218 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9219 crtc->unpin_work->gtt_offset &&
9220 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9221 crtc->unpin_work->flip_count);
9222}
9223
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009224void intel_prepare_page_flip(struct drm_device *dev, int plane)
9225{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009226 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009227 struct intel_crtc *intel_crtc =
9228 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9229 unsigned long flags;
9230
Chris Wilsone7d841c2012-12-03 11:36:30 +00009231 /* NB: An MMIO update of the plane base pointer will also
9232 * generate a page-flip completion irq, i.e. every modeset
9233 * is also accompanied by a spurious intel_prepare_page_flip().
9234 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009235 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009236 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009237 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009238 spin_unlock_irqrestore(&dev->event_lock, flags);
9239}
9240
Robin Schroereba905b2014-05-18 02:24:50 +02009241static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009242{
9243 /* Ensure that the work item is consistent when activating it ... */
9244 smp_wmb();
9245 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9246 /* and that it is marked active as soon as the irq could fire. */
9247 smp_wmb();
9248}
9249
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009250static int intel_gen2_queue_flip(struct drm_device *dev,
9251 struct drm_crtc *crtc,
9252 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009253 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009254 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009255 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009256{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009258 u32 flip_mask;
9259 int ret;
9260
Daniel Vetter6d90c952012-04-26 23:28:05 +02009261 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009262 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009263 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009264
9265 /* Can't queue multiple flips, so wait for the previous
9266 * one to finish before executing the next.
9267 */
9268 if (intel_crtc->plane)
9269 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9270 else
9271 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009272 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9273 intel_ring_emit(ring, MI_NOOP);
9274 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9275 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9276 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009277 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009278 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009279
9280 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009281 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009282 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009283}
9284
9285static int intel_gen3_queue_flip(struct drm_device *dev,
9286 struct drm_crtc *crtc,
9287 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009288 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009289 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009290 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009291{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009293 u32 flip_mask;
9294 int ret;
9295
Daniel Vetter6d90c952012-04-26 23:28:05 +02009296 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009297 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009298 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009299
9300 if (intel_crtc->plane)
9301 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9302 else
9303 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009304 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9305 intel_ring_emit(ring, MI_NOOP);
9306 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9307 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9308 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009309 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009310 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009311
Chris Wilsone7d841c2012-12-03 11:36:30 +00009312 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009313 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009314 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315}
9316
9317static int intel_gen4_queue_flip(struct drm_device *dev,
9318 struct drm_crtc *crtc,
9319 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009320 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009321 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009322 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009323{
9324 struct drm_i915_private *dev_priv = dev->dev_private;
9325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9326 uint32_t pf, pipesrc;
9327 int ret;
9328
Daniel Vetter6d90c952012-04-26 23:28:05 +02009329 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009330 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009331 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009332
9333 /* i965+ uses the linear or tiled offsets from the
9334 * Display Registers (which do not change across a page-flip)
9335 * so we need only reprogram the base address.
9336 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009337 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9338 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9339 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009340 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009341 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342
9343 /* XXX Enabling the panel-fitter across page-flip is so far
9344 * untested on non-native modes, so ignore it for now.
9345 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9346 */
9347 pf = 0;
9348 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009349 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009350
9351 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009352 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009353 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009354}
9355
9356static int intel_gen6_queue_flip(struct drm_device *dev,
9357 struct drm_crtc *crtc,
9358 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009359 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009360 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009361 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009362{
9363 struct drm_i915_private *dev_priv = dev->dev_private;
9364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9365 uint32_t pf, pipesrc;
9366 int ret;
9367
Daniel Vetter6d90c952012-04-26 23:28:05 +02009368 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009369 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009370 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009371
Daniel Vetter6d90c952012-04-26 23:28:05 +02009372 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9373 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9374 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009375 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009376
Chris Wilson99d9acd2012-04-17 20:37:00 +01009377 /* Contrary to the suggestions in the documentation,
9378 * "Enable Panel Fitter" does not seem to be required when page
9379 * flipping with a non-native mode, and worse causes a normal
9380 * modeset to fail.
9381 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9382 */
9383 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009384 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009385 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009386
9387 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009388 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009389 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009390}
9391
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009392static int intel_gen7_queue_flip(struct drm_device *dev,
9393 struct drm_crtc *crtc,
9394 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009395 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009396 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009397 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009398{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009400 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009401 int len, ret;
9402
Robin Schroereba905b2014-05-18 02:24:50 +02009403 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009404 case PLANE_A:
9405 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9406 break;
9407 case PLANE_B:
9408 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9409 break;
9410 case PLANE_C:
9411 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9412 break;
9413 default:
9414 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009415 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009416 }
9417
Chris Wilsonffe74d72013-08-26 20:58:12 +01009418 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009419 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009420 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009421 /*
9422 * On Gen 8, SRM is now taking an extra dword to accommodate
9423 * 48bits addresses, and we need a NOOP for the batch size to
9424 * stay even.
9425 */
9426 if (IS_GEN8(dev))
9427 len += 2;
9428 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009429
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009430 /*
9431 * BSpec MI_DISPLAY_FLIP for IVB:
9432 * "The full packet must be contained within the same cache line."
9433 *
9434 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9435 * cacheline, if we ever start emitting more commands before
9436 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9437 * then do the cacheline alignment, and finally emit the
9438 * MI_DISPLAY_FLIP.
9439 */
9440 ret = intel_ring_cacheline_align(ring);
9441 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009442 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009443
Chris Wilsonffe74d72013-08-26 20:58:12 +01009444 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009445 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009446 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009447
Chris Wilsonffe74d72013-08-26 20:58:12 +01009448 /* Unmask the flip-done completion message. Note that the bspec says that
9449 * we should do this for both the BCS and RCS, and that we must not unmask
9450 * more than one flip event at any time (or ensure that one flip message
9451 * can be sent by waiting for flip-done prior to queueing new flips).
9452 * Experimentation says that BCS works despite DERRMR masking all
9453 * flip-done completion events and that unmasking all planes at once
9454 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9455 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9456 */
9457 if (ring->id == RCS) {
9458 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9459 intel_ring_emit(ring, DERRMR);
9460 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9461 DERRMR_PIPEB_PRI_FLIP_DONE |
9462 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009463 if (IS_GEN8(dev))
9464 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9465 MI_SRM_LRM_GLOBAL_GTT);
9466 else
9467 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9468 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009469 intel_ring_emit(ring, DERRMR);
9470 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009471 if (IS_GEN8(dev)) {
9472 intel_ring_emit(ring, 0);
9473 intel_ring_emit(ring, MI_NOOP);
9474 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009475 }
9476
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009477 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009478 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009479 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009480 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009481
9482 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009483 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009484 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009485}
9486
Sourab Gupta84c33a62014-06-02 16:47:17 +05309487static bool use_mmio_flip(struct intel_engine_cs *ring,
9488 struct drm_i915_gem_object *obj)
9489{
9490 /*
9491 * This is not being used for older platforms, because
9492 * non-availability of flip done interrupt forces us to use
9493 * CS flips. Older platforms derive flip done using some clever
9494 * tricks involving the flip_pending status bits and vblank irqs.
9495 * So using MMIO flips there would disrupt this mechanism.
9496 */
9497
Chris Wilson8e09bf82014-07-08 10:40:30 +01009498 if (ring == NULL)
9499 return true;
9500
Sourab Gupta84c33a62014-06-02 16:47:17 +05309501 if (INTEL_INFO(ring->dev)->gen < 5)
9502 return false;
9503
9504 if (i915.use_mmio_flip < 0)
9505 return false;
9506 else if (i915.use_mmio_flip > 0)
9507 return true;
9508 else
9509 return ring != obj->ring;
9510}
9511
9512static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9513{
9514 struct drm_device *dev = intel_crtc->base.dev;
9515 struct drm_i915_private *dev_priv = dev->dev_private;
9516 struct intel_framebuffer *intel_fb =
9517 to_intel_framebuffer(intel_crtc->base.primary->fb);
9518 struct drm_i915_gem_object *obj = intel_fb->obj;
9519 u32 dspcntr;
9520 u32 reg;
9521
9522 intel_mark_page_flip_active(intel_crtc);
9523
9524 reg = DSPCNTR(intel_crtc->plane);
9525 dspcntr = I915_READ(reg);
9526
9527 if (INTEL_INFO(dev)->gen >= 4) {
9528 if (obj->tiling_mode != I915_TILING_NONE)
9529 dspcntr |= DISPPLANE_TILED;
9530 else
9531 dspcntr &= ~DISPPLANE_TILED;
9532 }
9533 I915_WRITE(reg, dspcntr);
9534
9535 I915_WRITE(DSPSURF(intel_crtc->plane),
9536 intel_crtc->unpin_work->gtt_offset);
9537 POSTING_READ(DSPSURF(intel_crtc->plane));
9538}
9539
9540static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9541{
9542 struct intel_engine_cs *ring;
9543 int ret;
9544
9545 lockdep_assert_held(&obj->base.dev->struct_mutex);
9546
9547 if (!obj->last_write_seqno)
9548 return 0;
9549
9550 ring = obj->ring;
9551
9552 if (i915_seqno_passed(ring->get_seqno(ring, true),
9553 obj->last_write_seqno))
9554 return 0;
9555
9556 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9557 if (ret)
9558 return ret;
9559
9560 if (WARN_ON(!ring->irq_get(ring)))
9561 return 0;
9562
9563 return 1;
9564}
9565
9566void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9567{
9568 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9569 struct intel_crtc *intel_crtc;
9570 unsigned long irq_flags;
9571 u32 seqno;
9572
9573 seqno = ring->get_seqno(ring, false);
9574
9575 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9576 for_each_intel_crtc(ring->dev, intel_crtc) {
9577 struct intel_mmio_flip *mmio_flip;
9578
9579 mmio_flip = &intel_crtc->mmio_flip;
9580 if (mmio_flip->seqno == 0)
9581 continue;
9582
9583 if (ring->id != mmio_flip->ring_id)
9584 continue;
9585
9586 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9587 intel_do_mmio_flip(intel_crtc);
9588 mmio_flip->seqno = 0;
9589 ring->irq_put(ring);
9590 }
9591 }
9592 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9593}
9594
9595static int intel_queue_mmio_flip(struct drm_device *dev,
9596 struct drm_crtc *crtc,
9597 struct drm_framebuffer *fb,
9598 struct drm_i915_gem_object *obj,
9599 struct intel_engine_cs *ring,
9600 uint32_t flags)
9601{
9602 struct drm_i915_private *dev_priv = dev->dev_private;
9603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9604 unsigned long irq_flags;
9605 int ret;
9606
9607 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9608 return -EBUSY;
9609
9610 ret = intel_postpone_flip(obj);
9611 if (ret < 0)
9612 return ret;
9613 if (ret == 0) {
9614 intel_do_mmio_flip(intel_crtc);
9615 return 0;
9616 }
9617
9618 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9619 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9620 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9621 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9622
9623 /*
9624 * Double check to catch cases where irq fired before
9625 * mmio flip data was ready
9626 */
9627 intel_notify_mmio_flip(obj->ring);
9628 return 0;
9629}
9630
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009631static int intel_default_queue_flip(struct drm_device *dev,
9632 struct drm_crtc *crtc,
9633 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009634 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009635 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009636 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009637{
9638 return -ENODEV;
9639}
9640
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009641static int intel_crtc_page_flip(struct drm_crtc *crtc,
9642 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009643 struct drm_pending_vblank_event *event,
9644 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009645{
9646 struct drm_device *dev = crtc->dev;
9647 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009648 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009649 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009651 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009652 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009653 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009654 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009655 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009656
Matt Roper2ff8fde2014-07-08 07:50:07 -07009657 /*
9658 * drm_mode_page_flip_ioctl() should already catch this, but double
9659 * check to be safe. In the future we may enable pageflipping from
9660 * a disabled primary plane.
9661 */
9662 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9663 return -EBUSY;
9664
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009665 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009666 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009667 return -EINVAL;
9668
9669 /*
9670 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9671 * Note that pitch changes could also affect these register.
9672 */
9673 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009674 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9675 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009676 return -EINVAL;
9677
Chris Wilsonf900db42014-02-20 09:26:13 +00009678 if (i915_terminally_wedged(&dev_priv->gpu_error))
9679 goto out_hang;
9680
Daniel Vetterb14c5672013-09-19 12:18:32 +02009681 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009682 if (work == NULL)
9683 return -ENOMEM;
9684
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009685 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009686 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009687 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009688 INIT_WORK(&work->work, intel_unpin_work_fn);
9689
Daniel Vetter87b6b102014-05-15 15:33:46 +02009690 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009691 if (ret)
9692 goto free_work;
9693
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009694 /* We borrow the event spin lock for protecting unpin_work */
9695 spin_lock_irqsave(&dev->event_lock, flags);
9696 if (intel_crtc->unpin_work) {
9697 spin_unlock_irqrestore(&dev->event_lock, flags);
9698 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009699 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009700
9701 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009702 return -EBUSY;
9703 }
9704 intel_crtc->unpin_work = work;
9705 spin_unlock_irqrestore(&dev->event_lock, flags);
9706
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009707 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9708 flush_workqueue(dev_priv->wq);
9709
Chris Wilson79158102012-05-23 11:13:58 +01009710 ret = i915_mutex_lock_interruptible(dev);
9711 if (ret)
9712 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009713
Jesse Barnes75dfca82010-02-10 15:09:44 -08009714 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009715 drm_gem_object_reference(&work->old_fb_obj->base);
9716 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009717
Matt Roperf4510a22014-04-01 15:22:40 -07009718 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009719
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009720 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009721
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009722 work->enable_stall_check = true;
9723
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009724 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009725 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009726
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009727 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009728 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009729
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009730 if (IS_VALLEYVIEW(dev)) {
9731 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009732 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9733 /* vlv: DISPLAY_FLIP fails to change tiling */
9734 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009735 } else if (IS_IVYBRIDGE(dev)) {
9736 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009737 } else if (INTEL_INFO(dev)->gen >= 7) {
9738 ring = obj->ring;
9739 if (ring == NULL || ring->id != RCS)
9740 ring = &dev_priv->ring[BCS];
9741 } else {
9742 ring = &dev_priv->ring[RCS];
9743 }
9744
9745 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009746 if (ret)
9747 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009748
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009749 work->gtt_offset =
9750 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9751
Sourab Gupta84c33a62014-06-02 16:47:17 +05309752 if (use_mmio_flip(ring, obj))
9753 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9754 page_flip_flags);
9755 else
9756 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9757 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009758 if (ret)
9759 goto cleanup_unpin;
9760
Daniel Vettera071fa02014-06-18 23:28:09 +02009761 i915_gem_track_fb(work->old_fb_obj, obj,
9762 INTEL_FRONTBUFFER_PRIMARY(pipe));
9763
Chris Wilson7782de32011-07-08 12:22:41 +01009764 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009765 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009766 mutex_unlock(&dev->struct_mutex);
9767
Jesse Barnese5510fa2010-07-01 16:48:37 -07009768 trace_i915_flip_request(intel_crtc->plane, obj);
9769
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009770 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009771
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009772cleanup_unpin:
9773 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009774cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009775 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009776 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009777 drm_gem_object_unreference(&work->old_fb_obj->base);
9778 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009779 mutex_unlock(&dev->struct_mutex);
9780
Chris Wilson79158102012-05-23 11:13:58 +01009781cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009782 spin_lock_irqsave(&dev->event_lock, flags);
9783 intel_crtc->unpin_work = NULL;
9784 spin_unlock_irqrestore(&dev->event_lock, flags);
9785
Daniel Vetter87b6b102014-05-15 15:33:46 +02009786 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009787free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009788 kfree(work);
9789
Chris Wilsonf900db42014-02-20 09:26:13 +00009790 if (ret == -EIO) {
9791out_hang:
9792 intel_crtc_wait_for_pending_flips(crtc);
9793 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9794 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009795 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009796 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009797 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009798}
9799
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009800static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009801 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9802 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009803};
9804
Daniel Vetter9a935852012-07-05 22:34:27 +02009805/**
9806 * intel_modeset_update_staged_output_state
9807 *
9808 * Updates the staged output configuration state, e.g. after we've read out the
9809 * current hw state.
9810 */
9811static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9812{
Ville Syrjälä76688512014-01-10 11:28:06 +02009813 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009814 struct intel_encoder *encoder;
9815 struct intel_connector *connector;
9816
9817 list_for_each_entry(connector, &dev->mode_config.connector_list,
9818 base.head) {
9819 connector->new_encoder =
9820 to_intel_encoder(connector->base.encoder);
9821 }
9822
9823 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9824 base.head) {
9825 encoder->new_crtc =
9826 to_intel_crtc(encoder->base.crtc);
9827 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009828
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009829 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009830 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009831
9832 if (crtc->new_enabled)
9833 crtc->new_config = &crtc->config;
9834 else
9835 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009836 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009837}
9838
9839/**
9840 * intel_modeset_commit_output_state
9841 *
9842 * This function copies the stage display pipe configuration to the real one.
9843 */
9844static void intel_modeset_commit_output_state(struct drm_device *dev)
9845{
Ville Syrjälä76688512014-01-10 11:28:06 +02009846 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009847 struct intel_encoder *encoder;
9848 struct intel_connector *connector;
9849
9850 list_for_each_entry(connector, &dev->mode_config.connector_list,
9851 base.head) {
9852 connector->base.encoder = &connector->new_encoder->base;
9853 }
9854
9855 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9856 base.head) {
9857 encoder->base.crtc = &encoder->new_crtc->base;
9858 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009859
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009860 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009861 crtc->base.enabled = crtc->new_enabled;
9862 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009863}
9864
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009865static void
Robin Schroereba905b2014-05-18 02:24:50 +02009866connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009867 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009868{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009869 int bpp = pipe_config->pipe_bpp;
9870
9871 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9872 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009873 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009874
9875 /* Don't use an invalid EDID bpc value */
9876 if (connector->base.display_info.bpc &&
9877 connector->base.display_info.bpc * 3 < bpp) {
9878 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9879 bpp, connector->base.display_info.bpc*3);
9880 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9881 }
9882
9883 /* Clamp bpp to 8 on screens without EDID 1.4 */
9884 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9885 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9886 bpp);
9887 pipe_config->pipe_bpp = 24;
9888 }
9889}
9890
9891static int
9892compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9893 struct drm_framebuffer *fb,
9894 struct intel_crtc_config *pipe_config)
9895{
9896 struct drm_device *dev = crtc->base.dev;
9897 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009898 int bpp;
9899
Daniel Vetterd42264b2013-03-28 16:38:08 +01009900 switch (fb->pixel_format) {
9901 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009902 bpp = 8*3; /* since we go through a colormap */
9903 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009904 case DRM_FORMAT_XRGB1555:
9905 case DRM_FORMAT_ARGB1555:
9906 /* checked in intel_framebuffer_init already */
9907 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9908 return -EINVAL;
9909 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009910 bpp = 6*3; /* min is 18bpp */
9911 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009912 case DRM_FORMAT_XBGR8888:
9913 case DRM_FORMAT_ABGR8888:
9914 /* checked in intel_framebuffer_init already */
9915 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9916 return -EINVAL;
9917 case DRM_FORMAT_XRGB8888:
9918 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009919 bpp = 8*3;
9920 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009921 case DRM_FORMAT_XRGB2101010:
9922 case DRM_FORMAT_ARGB2101010:
9923 case DRM_FORMAT_XBGR2101010:
9924 case DRM_FORMAT_ABGR2101010:
9925 /* checked in intel_framebuffer_init already */
9926 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009927 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009928 bpp = 10*3;
9929 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009930 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009931 default:
9932 DRM_DEBUG_KMS("unsupported depth\n");
9933 return -EINVAL;
9934 }
9935
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009936 pipe_config->pipe_bpp = bpp;
9937
9938 /* Clamp display bpp to EDID value */
9939 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009940 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009941 if (!connector->new_encoder ||
9942 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009943 continue;
9944
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009945 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009946 }
9947
9948 return bpp;
9949}
9950
Daniel Vetter644db712013-09-19 14:53:58 +02009951static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9952{
9953 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9954 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009955 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009956 mode->crtc_hdisplay, mode->crtc_hsync_start,
9957 mode->crtc_hsync_end, mode->crtc_htotal,
9958 mode->crtc_vdisplay, mode->crtc_vsync_start,
9959 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9960}
9961
Daniel Vetterc0b03412013-05-28 12:05:54 +02009962static void intel_dump_pipe_config(struct intel_crtc *crtc,
9963 struct intel_crtc_config *pipe_config,
9964 const char *context)
9965{
9966 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9967 context, pipe_name(crtc->pipe));
9968
9969 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9970 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9971 pipe_config->pipe_bpp, pipe_config->dither);
9972 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9973 pipe_config->has_pch_encoder,
9974 pipe_config->fdi_lanes,
9975 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9976 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9977 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009978 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9979 pipe_config->has_dp_encoder,
9980 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9981 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9982 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009983 DRM_DEBUG_KMS("requested mode:\n");
9984 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9985 DRM_DEBUG_KMS("adjusted mode:\n");
9986 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009987 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009988 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009989 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9990 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009991 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9992 pipe_config->gmch_pfit.control,
9993 pipe_config->gmch_pfit.pgm_ratios,
9994 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009995 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009996 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009997 pipe_config->pch_pfit.size,
9998 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009999 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010000 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010001}
10002
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010003static bool encoders_cloneable(const struct intel_encoder *a,
10004 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010005{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010006 /* masks could be asymmetric, so check both ways */
10007 return a == b || (a->cloneable & (1 << b->type) &&
10008 b->cloneable & (1 << a->type));
10009}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010010
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010011static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10012 struct intel_encoder *encoder)
10013{
10014 struct drm_device *dev = crtc->base.dev;
10015 struct intel_encoder *source_encoder;
10016
10017 list_for_each_entry(source_encoder,
10018 &dev->mode_config.encoder_list, base.head) {
10019 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010020 continue;
10021
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010022 if (!encoders_cloneable(encoder, source_encoder))
10023 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010024 }
10025
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010026 return true;
10027}
10028
10029static bool check_encoder_cloning(struct intel_crtc *crtc)
10030{
10031 struct drm_device *dev = crtc->base.dev;
10032 struct intel_encoder *encoder;
10033
10034 list_for_each_entry(encoder,
10035 &dev->mode_config.encoder_list, base.head) {
10036 if (encoder->new_crtc != crtc)
10037 continue;
10038
10039 if (!check_single_encoder_cloning(crtc, encoder))
10040 return false;
10041 }
10042
10043 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010044}
10045
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010046static struct intel_crtc_config *
10047intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010048 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010049 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010050{
10051 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010052 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010053 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010054 int plane_bpp, ret = -EINVAL;
10055 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010056
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010057 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010058 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10059 return ERR_PTR(-EINVAL);
10060 }
10061
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010062 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10063 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010064 return ERR_PTR(-ENOMEM);
10065
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010066 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10067 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010068
Daniel Vettere143a212013-07-04 12:01:15 +020010069 pipe_config->cpu_transcoder =
10070 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010071 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010072
Imre Deak2960bc92013-07-30 13:36:32 +030010073 /*
10074 * Sanitize sync polarity flags based on requested ones. If neither
10075 * positive or negative polarity is requested, treat this as meaning
10076 * negative polarity.
10077 */
10078 if (!(pipe_config->adjusted_mode.flags &
10079 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10080 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10081
10082 if (!(pipe_config->adjusted_mode.flags &
10083 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10084 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10085
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010086 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10087 * plane pixel format and any sink constraints into account. Returns the
10088 * source plane bpp so that dithering can be selected on mismatches
10089 * after encoders and crtc also have had their say. */
10090 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10091 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010092 if (plane_bpp < 0)
10093 goto fail;
10094
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010095 /*
10096 * Determine the real pipe dimensions. Note that stereo modes can
10097 * increase the actual pipe size due to the frame doubling and
10098 * insertion of additional space for blanks between the frame. This
10099 * is stored in the crtc timings. We use the requested mode to do this
10100 * computation to clearly distinguish it from the adjusted mode, which
10101 * can be changed by the connectors in the below retry loop.
10102 */
10103 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10104 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10105 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10106
Daniel Vettere29c22c2013-02-21 00:00:16 +010010107encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010108 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010109 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010110 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010111
Daniel Vetter135c81b2013-07-21 21:37:09 +020010112 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010113 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010114
Daniel Vetter7758a112012-07-08 19:40:39 +020010115 /* Pass our mode to the connectors and the CRTC to give them a chance to
10116 * adjust it according to limitations or connector properties, and also
10117 * a chance to reject the mode entirely.
10118 */
10119 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10120 base.head) {
10121
10122 if (&encoder->new_crtc->base != crtc)
10123 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010124
Daniel Vetterefea6e82013-07-21 21:36:59 +020010125 if (!(encoder->compute_config(encoder, pipe_config))) {
10126 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010127 goto fail;
10128 }
10129 }
10130
Daniel Vetterff9a6752013-06-01 17:16:21 +020010131 /* Set default port clock if not overwritten by the encoder. Needs to be
10132 * done afterwards in case the encoder adjusts the mode. */
10133 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010134 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10135 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010136
Daniel Vettera43f6e02013-06-07 23:10:32 +020010137 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010138 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010139 DRM_DEBUG_KMS("CRTC fixup failed\n");
10140 goto fail;
10141 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010142
10143 if (ret == RETRY) {
10144 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10145 ret = -EINVAL;
10146 goto fail;
10147 }
10148
10149 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10150 retry = false;
10151 goto encoder_retry;
10152 }
10153
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010154 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10155 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10156 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10157
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010158 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010159fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010160 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010161 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010162}
10163
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010164/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10165 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10166static void
10167intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10168 unsigned *prepare_pipes, unsigned *disable_pipes)
10169{
10170 struct intel_crtc *intel_crtc;
10171 struct drm_device *dev = crtc->dev;
10172 struct intel_encoder *encoder;
10173 struct intel_connector *connector;
10174 struct drm_crtc *tmp_crtc;
10175
10176 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10177
10178 /* Check which crtcs have changed outputs connected to them, these need
10179 * to be part of the prepare_pipes mask. We don't (yet) support global
10180 * modeset across multiple crtcs, so modeset_pipes will only have one
10181 * bit set at most. */
10182 list_for_each_entry(connector, &dev->mode_config.connector_list,
10183 base.head) {
10184 if (connector->base.encoder == &connector->new_encoder->base)
10185 continue;
10186
10187 if (connector->base.encoder) {
10188 tmp_crtc = connector->base.encoder->crtc;
10189
10190 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10191 }
10192
10193 if (connector->new_encoder)
10194 *prepare_pipes |=
10195 1 << connector->new_encoder->new_crtc->pipe;
10196 }
10197
10198 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10199 base.head) {
10200 if (encoder->base.crtc == &encoder->new_crtc->base)
10201 continue;
10202
10203 if (encoder->base.crtc) {
10204 tmp_crtc = encoder->base.crtc;
10205
10206 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10207 }
10208
10209 if (encoder->new_crtc)
10210 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10211 }
10212
Ville Syrjälä76688512014-01-10 11:28:06 +020010213 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010214 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010215 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010216 continue;
10217
Ville Syrjälä76688512014-01-10 11:28:06 +020010218 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010219 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010220 else
10221 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010222 }
10223
10224
10225 /* set_mode is also used to update properties on life display pipes. */
10226 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010227 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010228 *prepare_pipes |= 1 << intel_crtc->pipe;
10229
Daniel Vetterb6c51642013-04-12 18:48:43 +020010230 /*
10231 * For simplicity do a full modeset on any pipe where the output routing
10232 * changed. We could be more clever, but that would require us to be
10233 * more careful with calling the relevant encoder->mode_set functions.
10234 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010235 if (*prepare_pipes)
10236 *modeset_pipes = *prepare_pipes;
10237
10238 /* ... and mask these out. */
10239 *modeset_pipes &= ~(*disable_pipes);
10240 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010241
10242 /*
10243 * HACK: We don't (yet) fully support global modesets. intel_set_config
10244 * obies this rule, but the modeset restore mode of
10245 * intel_modeset_setup_hw_state does not.
10246 */
10247 *modeset_pipes &= 1 << intel_crtc->pipe;
10248 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010249
10250 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10251 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010252}
10253
Daniel Vetterea9d7582012-07-10 10:42:52 +020010254static bool intel_crtc_in_use(struct drm_crtc *crtc)
10255{
10256 struct drm_encoder *encoder;
10257 struct drm_device *dev = crtc->dev;
10258
10259 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10260 if (encoder->crtc == crtc)
10261 return true;
10262
10263 return false;
10264}
10265
10266static void
10267intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10268{
10269 struct intel_encoder *intel_encoder;
10270 struct intel_crtc *intel_crtc;
10271 struct drm_connector *connector;
10272
10273 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10274 base.head) {
10275 if (!intel_encoder->base.crtc)
10276 continue;
10277
10278 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10279
10280 if (prepare_pipes & (1 << intel_crtc->pipe))
10281 intel_encoder->connectors_active = false;
10282 }
10283
10284 intel_modeset_commit_output_state(dev);
10285
Ville Syrjälä76688512014-01-10 11:28:06 +020010286 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010287 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010288 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010289 WARN_ON(intel_crtc->new_config &&
10290 intel_crtc->new_config != &intel_crtc->config);
10291 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010292 }
10293
10294 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10295 if (!connector->encoder || !connector->encoder->crtc)
10296 continue;
10297
10298 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10299
10300 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010301 struct drm_property *dpms_property =
10302 dev->mode_config.dpms_property;
10303
Daniel Vetterea9d7582012-07-10 10:42:52 +020010304 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010305 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010306 dpms_property,
10307 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010308
10309 intel_encoder = to_intel_encoder(connector->encoder);
10310 intel_encoder->connectors_active = true;
10311 }
10312 }
10313
10314}
10315
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010316static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010317{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010318 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010319
10320 if (clock1 == clock2)
10321 return true;
10322
10323 if (!clock1 || !clock2)
10324 return false;
10325
10326 diff = abs(clock1 - clock2);
10327
10328 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10329 return true;
10330
10331 return false;
10332}
10333
Daniel Vetter25c5b262012-07-08 22:08:04 +020010334#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10335 list_for_each_entry((intel_crtc), \
10336 &(dev)->mode_config.crtc_list, \
10337 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010338 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010339
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010340static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010341intel_pipe_config_compare(struct drm_device *dev,
10342 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010343 struct intel_crtc_config *pipe_config)
10344{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010345#define PIPE_CONF_CHECK_X(name) \
10346 if (current_config->name != pipe_config->name) { \
10347 DRM_ERROR("mismatch in " #name " " \
10348 "(expected 0x%08x, found 0x%08x)\n", \
10349 current_config->name, \
10350 pipe_config->name); \
10351 return false; \
10352 }
10353
Daniel Vetter08a24032013-04-19 11:25:34 +020010354#define PIPE_CONF_CHECK_I(name) \
10355 if (current_config->name != pipe_config->name) { \
10356 DRM_ERROR("mismatch in " #name " " \
10357 "(expected %i, found %i)\n", \
10358 current_config->name, \
10359 pipe_config->name); \
10360 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010361 }
10362
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010363#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10364 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010365 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010366 "(expected %i, found %i)\n", \
10367 current_config->name & (mask), \
10368 pipe_config->name & (mask)); \
10369 return false; \
10370 }
10371
Ville Syrjälä5e550652013-09-06 23:29:07 +030010372#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10373 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10374 DRM_ERROR("mismatch in " #name " " \
10375 "(expected %i, found %i)\n", \
10376 current_config->name, \
10377 pipe_config->name); \
10378 return false; \
10379 }
10380
Daniel Vetterbb760062013-06-06 14:55:52 +020010381#define PIPE_CONF_QUIRK(quirk) \
10382 ((current_config->quirks | pipe_config->quirks) & (quirk))
10383
Daniel Vettereccb1402013-05-22 00:50:22 +020010384 PIPE_CONF_CHECK_I(cpu_transcoder);
10385
Daniel Vetter08a24032013-04-19 11:25:34 +020010386 PIPE_CONF_CHECK_I(has_pch_encoder);
10387 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010388 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10389 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10390 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10391 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10392 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010393
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010394 PIPE_CONF_CHECK_I(has_dp_encoder);
10395 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10396 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10397 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10398 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10399 PIPE_CONF_CHECK_I(dp_m_n.tu);
10400
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010401 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10402 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10403 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10404 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10405 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10406 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10407
10408 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10409 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10410 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10411 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10412 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10413 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10414
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010415 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010416 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010417 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10418 IS_VALLEYVIEW(dev))
10419 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010420
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010421 PIPE_CONF_CHECK_I(has_audio);
10422
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010423 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10424 DRM_MODE_FLAG_INTERLACE);
10425
Daniel Vetterbb760062013-06-06 14:55:52 +020010426 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10427 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10428 DRM_MODE_FLAG_PHSYNC);
10429 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10430 DRM_MODE_FLAG_NHSYNC);
10431 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10432 DRM_MODE_FLAG_PVSYNC);
10433 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10434 DRM_MODE_FLAG_NVSYNC);
10435 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010436
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010437 PIPE_CONF_CHECK_I(pipe_src_w);
10438 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010439
Daniel Vetter99535992014-04-13 12:00:33 +020010440 /*
10441 * FIXME: BIOS likes to set up a cloned config with lvds+external
10442 * screen. Since we don't yet re-compute the pipe config when moving
10443 * just the lvds port away to another pipe the sw tracking won't match.
10444 *
10445 * Proper atomic modesets with recomputed global state will fix this.
10446 * Until then just don't check gmch state for inherited modes.
10447 */
10448 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10449 PIPE_CONF_CHECK_I(gmch_pfit.control);
10450 /* pfit ratios are autocomputed by the hw on gen4+ */
10451 if (INTEL_INFO(dev)->gen < 4)
10452 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10453 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10454 }
10455
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010456 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10457 if (current_config->pch_pfit.enabled) {
10458 PIPE_CONF_CHECK_I(pch_pfit.pos);
10459 PIPE_CONF_CHECK_I(pch_pfit.size);
10460 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010461
Jesse Barnese59150d2014-01-07 13:30:45 -080010462 /* BDW+ don't expose a synchronous way to read the state */
10463 if (IS_HASWELL(dev))
10464 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010465
Ville Syrjälä282740f2013-09-04 18:30:03 +030010466 PIPE_CONF_CHECK_I(double_wide);
10467
Daniel Vetter26804af2014-06-25 22:01:55 +030010468 PIPE_CONF_CHECK_X(ddi_pll_sel);
10469
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010470 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010471 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010472 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010473 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10474 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010475 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010476
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010477 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10478 PIPE_CONF_CHECK_I(pipe_bpp);
10479
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010480 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10481 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010482
Daniel Vetter66e985c2013-06-05 13:34:20 +020010483#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010484#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010485#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010486#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010487#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010488
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010489 return true;
10490}
10491
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010492static void
10493check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010494{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010495 struct intel_connector *connector;
10496
10497 list_for_each_entry(connector, &dev->mode_config.connector_list,
10498 base.head) {
10499 /* This also checks the encoder/connector hw state with the
10500 * ->get_hw_state callbacks. */
10501 intel_connector_check_state(connector);
10502
10503 WARN(&connector->new_encoder->base != connector->base.encoder,
10504 "connector's staged encoder doesn't match current encoder\n");
10505 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010506}
10507
10508static void
10509check_encoder_state(struct drm_device *dev)
10510{
10511 struct intel_encoder *encoder;
10512 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010513
10514 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10515 base.head) {
10516 bool enabled = false;
10517 bool active = false;
10518 enum pipe pipe, tracked_pipe;
10519
10520 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10521 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010522 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010523
10524 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10525 "encoder's stage crtc doesn't match current crtc\n");
10526 WARN(encoder->connectors_active && !encoder->base.crtc,
10527 "encoder's active_connectors set, but no crtc\n");
10528
10529 list_for_each_entry(connector, &dev->mode_config.connector_list,
10530 base.head) {
10531 if (connector->base.encoder != &encoder->base)
10532 continue;
10533 enabled = true;
10534 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10535 active = true;
10536 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010537 /*
10538 * for MST connectors if we unplug the connector is gone
10539 * away but the encoder is still connected to a crtc
10540 * until a modeset happens in response to the hotplug.
10541 */
10542 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10543 continue;
10544
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010545 WARN(!!encoder->base.crtc != enabled,
10546 "encoder's enabled state mismatch "
10547 "(expected %i, found %i)\n",
10548 !!encoder->base.crtc, enabled);
10549 WARN(active && !encoder->base.crtc,
10550 "active encoder with no crtc\n");
10551
10552 WARN(encoder->connectors_active != active,
10553 "encoder's computed active state doesn't match tracked active state "
10554 "(expected %i, found %i)\n", active, encoder->connectors_active);
10555
10556 active = encoder->get_hw_state(encoder, &pipe);
10557 WARN(active != encoder->connectors_active,
10558 "encoder's hw state doesn't match sw tracking "
10559 "(expected %i, found %i)\n",
10560 encoder->connectors_active, active);
10561
10562 if (!encoder->base.crtc)
10563 continue;
10564
10565 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10566 WARN(active && pipe != tracked_pipe,
10567 "active encoder's pipe doesn't match"
10568 "(expected %i, found %i)\n",
10569 tracked_pipe, pipe);
10570
10571 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010572}
10573
10574static void
10575check_crtc_state(struct drm_device *dev)
10576{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010577 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010578 struct intel_crtc *crtc;
10579 struct intel_encoder *encoder;
10580 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010581
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010582 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010583 bool enabled = false;
10584 bool active = false;
10585
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010586 memset(&pipe_config, 0, sizeof(pipe_config));
10587
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010588 DRM_DEBUG_KMS("[CRTC:%d]\n",
10589 crtc->base.base.id);
10590
10591 WARN(crtc->active && !crtc->base.enabled,
10592 "active crtc, but not enabled in sw tracking\n");
10593
10594 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10595 base.head) {
10596 if (encoder->base.crtc != &crtc->base)
10597 continue;
10598 enabled = true;
10599 if (encoder->connectors_active)
10600 active = true;
10601 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010602
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010603 WARN(active != crtc->active,
10604 "crtc's computed active state doesn't match tracked active state "
10605 "(expected %i, found %i)\n", active, crtc->active);
10606 WARN(enabled != crtc->base.enabled,
10607 "crtc's computed enabled state doesn't match tracked enabled state "
10608 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10609
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010610 active = dev_priv->display.get_pipe_config(crtc,
10611 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010612
10613 /* hw state is inconsistent with the pipe A quirk */
10614 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10615 active = crtc->active;
10616
Daniel Vetter6c49f242013-06-06 12:45:25 +020010617 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10618 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010619 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010620 if (encoder->base.crtc != &crtc->base)
10621 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010622 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010623 encoder->get_config(encoder, &pipe_config);
10624 }
10625
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010626 WARN(crtc->active != active,
10627 "crtc active state doesn't match with hw state "
10628 "(expected %i, found %i)\n", crtc->active, active);
10629
Daniel Vetterc0b03412013-05-28 12:05:54 +020010630 if (active &&
10631 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10632 WARN(1, "pipe state doesn't match!\n");
10633 intel_dump_pipe_config(crtc, &pipe_config,
10634 "[hw state]");
10635 intel_dump_pipe_config(crtc, &crtc->config,
10636 "[sw state]");
10637 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010638 }
10639}
10640
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010641static void
10642check_shared_dpll_state(struct drm_device *dev)
10643{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010644 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010645 struct intel_crtc *crtc;
10646 struct intel_dpll_hw_state dpll_hw_state;
10647 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010648
10649 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10650 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10651 int enabled_crtcs = 0, active_crtcs = 0;
10652 bool active;
10653
10654 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10655
10656 DRM_DEBUG_KMS("%s\n", pll->name);
10657
10658 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10659
10660 WARN(pll->active > pll->refcount,
10661 "more active pll users than references: %i vs %i\n",
10662 pll->active, pll->refcount);
10663 WARN(pll->active && !pll->on,
10664 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010665 WARN(pll->on && !pll->active,
10666 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010667 WARN(pll->on != active,
10668 "pll on state mismatch (expected %i, found %i)\n",
10669 pll->on, active);
10670
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010671 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010672 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10673 enabled_crtcs++;
10674 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10675 active_crtcs++;
10676 }
10677 WARN(pll->active != active_crtcs,
10678 "pll active crtcs mismatch (expected %i, found %i)\n",
10679 pll->active, active_crtcs);
10680 WARN(pll->refcount != enabled_crtcs,
10681 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10682 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010683
10684 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10685 sizeof(dpll_hw_state)),
10686 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010687 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010688}
10689
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010690void
10691intel_modeset_check_state(struct drm_device *dev)
10692{
10693 check_connector_state(dev);
10694 check_encoder_state(dev);
10695 check_crtc_state(dev);
10696 check_shared_dpll_state(dev);
10697}
10698
Ville Syrjälä18442d02013-09-13 16:00:08 +030010699void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10700 int dotclock)
10701{
10702 /*
10703 * FDI already provided one idea for the dotclock.
10704 * Yell if the encoder disagrees.
10705 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010706 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010707 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010708 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010709}
10710
Ville Syrjälä80715b22014-05-15 20:23:23 +030010711static void update_scanline_offset(struct intel_crtc *crtc)
10712{
10713 struct drm_device *dev = crtc->base.dev;
10714
10715 /*
10716 * The scanline counter increments at the leading edge of hsync.
10717 *
10718 * On most platforms it starts counting from vtotal-1 on the
10719 * first active line. That means the scanline counter value is
10720 * always one less than what we would expect. Ie. just after
10721 * start of vblank, which also occurs at start of hsync (on the
10722 * last active line), the scanline counter will read vblank_start-1.
10723 *
10724 * On gen2 the scanline counter starts counting from 1 instead
10725 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10726 * to keep the value positive), instead of adding one.
10727 *
10728 * On HSW+ the behaviour of the scanline counter depends on the output
10729 * type. For DP ports it behaves like most other platforms, but on HDMI
10730 * there's an extra 1 line difference. So we need to add two instead of
10731 * one to the value.
10732 */
10733 if (IS_GEN2(dev)) {
10734 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10735 int vtotal;
10736
10737 vtotal = mode->crtc_vtotal;
10738 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10739 vtotal /= 2;
10740
10741 crtc->scanline_offset = vtotal - 1;
10742 } else if (HAS_DDI(dev) &&
10743 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10744 crtc->scanline_offset = 2;
10745 } else
10746 crtc->scanline_offset = 1;
10747}
10748
Daniel Vetterf30da182013-04-11 20:22:50 +020010749static int __intel_set_mode(struct drm_crtc *crtc,
10750 struct drm_display_mode *mode,
10751 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010752{
10753 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010754 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010755 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010756 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010757 struct intel_crtc *intel_crtc;
10758 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010759 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010760
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010761 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010762 if (!saved_mode)
10763 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010764
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010765 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010766 &prepare_pipes, &disable_pipes);
10767
Tim Gardner3ac18232012-12-07 07:54:26 -070010768 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010769
Daniel Vetter25c5b262012-07-08 22:08:04 +020010770 /* Hack: Because we don't (yet) support global modeset on multiple
10771 * crtcs, we don't keep track of the new mode for more than one crtc.
10772 * Hence simply check whether any bit is set in modeset_pipes in all the
10773 * pieces of code that are not yet converted to deal with mutliple crtcs
10774 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010775 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010776 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010777 if (IS_ERR(pipe_config)) {
10778 ret = PTR_ERR(pipe_config);
10779 pipe_config = NULL;
10780
Tim Gardner3ac18232012-12-07 07:54:26 -070010781 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010782 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010783 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10784 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010785 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010786 }
10787
Jesse Barnes30a970c2013-11-04 13:48:12 -080010788 /*
10789 * See if the config requires any additional preparation, e.g.
10790 * to adjust global state with pipes off. We need to do this
10791 * here so we can get the modeset_pipe updated config for the new
10792 * mode set on this crtc. For other crtcs we need to use the
10793 * adjusted_mode bits in the crtc directly.
10794 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010795 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010796 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010797
Ville Syrjäläc164f832013-11-05 22:34:12 +020010798 /* may have added more to prepare_pipes than we should */
10799 prepare_pipes &= ~disable_pipes;
10800 }
10801
Daniel Vetter460da9162013-03-27 00:44:51 +010010802 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10803 intel_crtc_disable(&intel_crtc->base);
10804
Daniel Vetterea9d7582012-07-10 10:42:52 +020010805 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10806 if (intel_crtc->base.enabled)
10807 dev_priv->display.crtc_disable(&intel_crtc->base);
10808 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010809
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010810 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10811 * to set it here already despite that we pass it down the callchain.
10812 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010813 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010814 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010815 /* mode_set/enable/disable functions rely on a correct pipe
10816 * config. */
10817 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010818 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010819
10820 /*
10821 * Calculate and store various constants which
10822 * are later needed by vblank and swap-completion
10823 * timestamping. They are derived from true hwmode.
10824 */
10825 drm_calc_timestamping_constants(crtc,
10826 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010827 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010828
Daniel Vetterea9d7582012-07-10 10:42:52 +020010829 /* Only after disabling all output pipelines that will be changed can we
10830 * update the the output configuration. */
10831 intel_modeset_update_state(dev, prepare_pipes);
10832
Daniel Vetter47fab732012-10-26 10:58:18 +020010833 if (dev_priv->display.modeset_global_resources)
10834 dev_priv->display.modeset_global_resources(dev);
10835
Daniel Vettera6778b32012-07-02 09:56:42 +020010836 /* Set up the DPLL and any encoders state that needs to adjust or depend
10837 * on the DPLL.
10838 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010839 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010840 struct drm_framebuffer *old_fb = crtc->primary->fb;
10841 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10842 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010843
10844 mutex_lock(&dev->struct_mutex);
10845 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010846 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010847 NULL);
10848 if (ret != 0) {
10849 DRM_ERROR("pin & fence failed\n");
10850 mutex_unlock(&dev->struct_mutex);
10851 goto done;
10852 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010853 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010854 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010855 i915_gem_track_fb(old_obj, obj,
10856 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010857 mutex_unlock(&dev->struct_mutex);
10858
10859 crtc->primary->fb = fb;
10860 crtc->x = x;
10861 crtc->y = y;
10862
Daniel Vetter4271b752014-04-24 23:55:00 +020010863 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10864 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010865 if (ret)
10866 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010867 }
10868
10869 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010870 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10871 update_scanline_offset(intel_crtc);
10872
Daniel Vetter25c5b262012-07-08 22:08:04 +020010873 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010874 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010875
Daniel Vettera6778b32012-07-02 09:56:42 +020010876 /* FIXME: add subpixel order */
10877done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010878 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010879 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010880
Tim Gardner3ac18232012-12-07 07:54:26 -070010881out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010882 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010883 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010884 return ret;
10885}
10886
Damien Lespiaue7457a92013-08-08 22:28:59 +010010887static int intel_set_mode(struct drm_crtc *crtc,
10888 struct drm_display_mode *mode,
10889 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010890{
10891 int ret;
10892
10893 ret = __intel_set_mode(crtc, mode, x, y, fb);
10894
10895 if (ret == 0)
10896 intel_modeset_check_state(crtc->dev);
10897
10898 return ret;
10899}
10900
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010901void intel_crtc_restore_mode(struct drm_crtc *crtc)
10902{
Matt Roperf4510a22014-04-01 15:22:40 -070010903 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010904}
10905
Daniel Vetter25c5b262012-07-08 22:08:04 +020010906#undef for_each_intel_crtc_masked
10907
Daniel Vetterd9e55602012-07-04 22:16:09 +020010908static void intel_set_config_free(struct intel_set_config *config)
10909{
10910 if (!config)
10911 return;
10912
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010913 kfree(config->save_connector_encoders);
10914 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010915 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010916 kfree(config);
10917}
10918
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010919static int intel_set_config_save_state(struct drm_device *dev,
10920 struct intel_set_config *config)
10921{
Ville Syrjälä76688512014-01-10 11:28:06 +020010922 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010923 struct drm_encoder *encoder;
10924 struct drm_connector *connector;
10925 int count;
10926
Ville Syrjälä76688512014-01-10 11:28:06 +020010927 config->save_crtc_enabled =
10928 kcalloc(dev->mode_config.num_crtc,
10929 sizeof(bool), GFP_KERNEL);
10930 if (!config->save_crtc_enabled)
10931 return -ENOMEM;
10932
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010933 config->save_encoder_crtcs =
10934 kcalloc(dev->mode_config.num_encoder,
10935 sizeof(struct drm_crtc *), GFP_KERNEL);
10936 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010937 return -ENOMEM;
10938
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010939 config->save_connector_encoders =
10940 kcalloc(dev->mode_config.num_connector,
10941 sizeof(struct drm_encoder *), GFP_KERNEL);
10942 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010943 return -ENOMEM;
10944
10945 /* Copy data. Note that driver private data is not affected.
10946 * Should anything bad happen only the expected state is
10947 * restored, not the drivers personal bookkeeping.
10948 */
10949 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010950 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010951 config->save_crtc_enabled[count++] = crtc->enabled;
10952 }
10953
10954 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010955 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010956 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010957 }
10958
10959 count = 0;
10960 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010961 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010962 }
10963
10964 return 0;
10965}
10966
10967static void intel_set_config_restore_state(struct drm_device *dev,
10968 struct intel_set_config *config)
10969{
Ville Syrjälä76688512014-01-10 11:28:06 +020010970 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010971 struct intel_encoder *encoder;
10972 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010973 int count;
10974
10975 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010976 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010977 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010978
10979 if (crtc->new_enabled)
10980 crtc->new_config = &crtc->config;
10981 else
10982 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010983 }
10984
10985 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010986 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10987 encoder->new_crtc =
10988 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010989 }
10990
10991 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010992 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10993 connector->new_encoder =
10994 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010995 }
10996}
10997
Imre Deake3de42b2013-05-03 19:44:07 +020010998static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010999is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011000{
11001 int i;
11002
Chris Wilson2e57f472013-07-17 12:14:40 +010011003 if (set->num_connectors == 0)
11004 return false;
11005
11006 if (WARN_ON(set->connectors == NULL))
11007 return false;
11008
11009 for (i = 0; i < set->num_connectors; i++)
11010 if (set->connectors[i]->encoder &&
11011 set->connectors[i]->encoder->crtc == set->crtc &&
11012 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011013 return true;
11014
11015 return false;
11016}
11017
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011018static void
11019intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11020 struct intel_set_config *config)
11021{
11022
11023 /* We should be able to check here if the fb has the same properties
11024 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011025 if (is_crtc_connector_off(set)) {
11026 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011027 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011028 /*
11029 * If we have no fb, we can only flip as long as the crtc is
11030 * active, otherwise we need a full mode set. The crtc may
11031 * be active if we've only disabled the primary plane, or
11032 * in fastboot situations.
11033 */
Matt Roperf4510a22014-04-01 15:22:40 -070011034 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011035 struct intel_crtc *intel_crtc =
11036 to_intel_crtc(set->crtc);
11037
Matt Roper3b150f02014-05-29 08:06:53 -070011038 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011039 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11040 config->fb_changed = true;
11041 } else {
11042 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11043 config->mode_changed = true;
11044 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011045 } else if (set->fb == NULL) {
11046 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011047 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011048 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011049 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011050 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011051 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011052 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011053 }
11054
Daniel Vetter835c5872012-07-10 18:11:08 +020011055 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011056 config->fb_changed = true;
11057
11058 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11059 DRM_DEBUG_KMS("modes are different, full mode set\n");
11060 drm_mode_debug_printmodeline(&set->crtc->mode);
11061 drm_mode_debug_printmodeline(set->mode);
11062 config->mode_changed = true;
11063 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011064
11065 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11066 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011067}
11068
Daniel Vetter2e431052012-07-04 22:42:15 +020011069static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011070intel_modeset_stage_output_state(struct drm_device *dev,
11071 struct drm_mode_set *set,
11072 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011073{
Daniel Vetter9a935852012-07-05 22:34:27 +020011074 struct intel_connector *connector;
11075 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011076 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011077 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011078
Damien Lespiau9abdda72013-02-13 13:29:23 +000011079 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011080 * of connectors. For paranoia, double-check this. */
11081 WARN_ON(!set->fb && (set->num_connectors != 0));
11082 WARN_ON(set->fb && (set->num_connectors == 0));
11083
Daniel Vetter9a935852012-07-05 22:34:27 +020011084 list_for_each_entry(connector, &dev->mode_config.connector_list,
11085 base.head) {
11086 /* Otherwise traverse passed in connector list and get encoders
11087 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011088 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011089 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011090 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011091 break;
11092 }
11093 }
11094
Daniel Vetter9a935852012-07-05 22:34:27 +020011095 /* If we disable the crtc, disable all its connectors. Also, if
11096 * the connector is on the changing crtc but not on the new
11097 * connector list, disable it. */
11098 if ((!set->fb || ro == set->num_connectors) &&
11099 connector->base.encoder &&
11100 connector->base.encoder->crtc == set->crtc) {
11101 connector->new_encoder = NULL;
11102
11103 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11104 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011105 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011106 }
11107
11108
11109 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011110 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011111 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011112 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011113 }
11114 /* connector->new_encoder is now updated for all connectors. */
11115
11116 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011117 list_for_each_entry(connector, &dev->mode_config.connector_list,
11118 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011119 struct drm_crtc *new_crtc;
11120
Daniel Vetter9a935852012-07-05 22:34:27 +020011121 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011122 continue;
11123
Daniel Vetter9a935852012-07-05 22:34:27 +020011124 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011125
11126 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011127 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011128 new_crtc = set->crtc;
11129 }
11130
11131 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011132 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11133 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011134 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011135 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011136 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011137
11138 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11139 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011140 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011141 new_crtc->base.id);
11142 }
11143
11144 /* Check for any encoders that needs to be disabled. */
11145 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11146 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011147 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011148 list_for_each_entry(connector,
11149 &dev->mode_config.connector_list,
11150 base.head) {
11151 if (connector->new_encoder == encoder) {
11152 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011153 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011154 }
11155 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011156
11157 if (num_connectors == 0)
11158 encoder->new_crtc = NULL;
11159 else if (num_connectors > 1)
11160 return -EINVAL;
11161
Daniel Vetter9a935852012-07-05 22:34:27 +020011162 /* Only now check for crtc changes so we don't miss encoders
11163 * that will be disabled. */
11164 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011165 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011166 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011167 }
11168 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011169 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011170 list_for_each_entry(connector, &dev->mode_config.connector_list,
11171 base.head) {
11172 if (connector->new_encoder)
11173 if (connector->new_encoder != connector->encoder)
11174 connector->encoder = connector->new_encoder;
11175 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011176 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011177 crtc->new_enabled = false;
11178
11179 list_for_each_entry(encoder,
11180 &dev->mode_config.encoder_list,
11181 base.head) {
11182 if (encoder->new_crtc == crtc) {
11183 crtc->new_enabled = true;
11184 break;
11185 }
11186 }
11187
11188 if (crtc->new_enabled != crtc->base.enabled) {
11189 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11190 crtc->new_enabled ? "en" : "dis");
11191 config->mode_changed = true;
11192 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011193
11194 if (crtc->new_enabled)
11195 crtc->new_config = &crtc->config;
11196 else
11197 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011198 }
11199
Daniel Vetter2e431052012-07-04 22:42:15 +020011200 return 0;
11201}
11202
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011203static void disable_crtc_nofb(struct intel_crtc *crtc)
11204{
11205 struct drm_device *dev = crtc->base.dev;
11206 struct intel_encoder *encoder;
11207 struct intel_connector *connector;
11208
11209 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11210 pipe_name(crtc->pipe));
11211
11212 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11213 if (connector->new_encoder &&
11214 connector->new_encoder->new_crtc == crtc)
11215 connector->new_encoder = NULL;
11216 }
11217
11218 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11219 if (encoder->new_crtc == crtc)
11220 encoder->new_crtc = NULL;
11221 }
11222
11223 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011224 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011225}
11226
Daniel Vetter2e431052012-07-04 22:42:15 +020011227static int intel_crtc_set_config(struct drm_mode_set *set)
11228{
11229 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011230 struct drm_mode_set save_set;
11231 struct intel_set_config *config;
11232 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011233
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011234 BUG_ON(!set);
11235 BUG_ON(!set->crtc);
11236 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011237
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011238 /* Enforce sane interface api - has been abused by the fb helper. */
11239 BUG_ON(!set->mode && set->fb);
11240 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011241
Daniel Vetter2e431052012-07-04 22:42:15 +020011242 if (set->fb) {
11243 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11244 set->crtc->base.id, set->fb->base.id,
11245 (int)set->num_connectors, set->x, set->y);
11246 } else {
11247 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011248 }
11249
11250 dev = set->crtc->dev;
11251
11252 ret = -ENOMEM;
11253 config = kzalloc(sizeof(*config), GFP_KERNEL);
11254 if (!config)
11255 goto out_config;
11256
11257 ret = intel_set_config_save_state(dev, config);
11258 if (ret)
11259 goto out_config;
11260
11261 save_set.crtc = set->crtc;
11262 save_set.mode = &set->crtc->mode;
11263 save_set.x = set->crtc->x;
11264 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011265 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011266
11267 /* Compute whether we need a full modeset, only an fb base update or no
11268 * change at all. In the future we might also check whether only the
11269 * mode changed, e.g. for LVDS where we only change the panel fitter in
11270 * such cases. */
11271 intel_set_config_compute_mode_changes(set, config);
11272
Daniel Vetter9a935852012-07-05 22:34:27 +020011273 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011274 if (ret)
11275 goto fail;
11276
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011277 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011278 ret = intel_set_mode(set->crtc, set->mode,
11279 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011280 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011281 struct drm_i915_private *dev_priv = dev->dev_private;
11282 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11283
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011284 intel_crtc_wait_for_pending_flips(set->crtc);
11285
Daniel Vetter4f660f42012-07-02 09:47:37 +020011286 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011287 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011288
11289 /*
11290 * We need to make sure the primary plane is re-enabled if it
11291 * has previously been turned off.
11292 */
11293 if (!intel_crtc->primary_enabled && ret == 0) {
11294 WARN_ON(!intel_crtc->active);
11295 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11296 intel_crtc->pipe);
11297 }
11298
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011299 /*
11300 * In the fastboot case this may be our only check of the
11301 * state after boot. It would be better to only do it on
11302 * the first update, but we don't have a nice way of doing that
11303 * (and really, set_config isn't used much for high freq page
11304 * flipping, so increasing its cost here shouldn't be a big
11305 * deal).
11306 */
Jani Nikulad330a952014-01-21 11:24:25 +020011307 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011308 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011309 }
11310
Chris Wilson2d05eae2013-05-03 17:36:25 +010011311 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011312 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11313 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011314fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011315 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011316
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011317 /*
11318 * HACK: if the pipe was on, but we didn't have a framebuffer,
11319 * force the pipe off to avoid oopsing in the modeset code
11320 * due to fb==NULL. This should only happen during boot since
11321 * we don't yet reconstruct the FB from the hardware state.
11322 */
11323 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11324 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11325
Chris Wilson2d05eae2013-05-03 17:36:25 +010011326 /* Try to restore the config */
11327 if (config->mode_changed &&
11328 intel_set_mode(save_set.crtc, save_set.mode,
11329 save_set.x, save_set.y, save_set.fb))
11330 DRM_ERROR("failed to restore config after modeset failure\n");
11331 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011332
Daniel Vetterd9e55602012-07-04 22:16:09 +020011333out_config:
11334 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011335 return ret;
11336}
11337
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011338static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011339 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011340 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011341 .destroy = intel_crtc_destroy,
11342 .page_flip = intel_crtc_page_flip,
11343};
11344
Daniel Vetter53589012013-06-05 13:34:16 +020011345static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11346 struct intel_shared_dpll *pll,
11347 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011348{
Daniel Vetter53589012013-06-05 13:34:16 +020011349 uint32_t val;
11350
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011351 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11352 return false;
11353
Daniel Vetter53589012013-06-05 13:34:16 +020011354 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011355 hw_state->dpll = val;
11356 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11357 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011358
11359 return val & DPLL_VCO_ENABLE;
11360}
11361
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011362static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11363 struct intel_shared_dpll *pll)
11364{
11365 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11366 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11367}
11368
Daniel Vettere7b903d2013-06-05 13:34:14 +020011369static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11370 struct intel_shared_dpll *pll)
11371{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011372 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011373 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011374
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011375 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11376
11377 /* Wait for the clocks to stabilize. */
11378 POSTING_READ(PCH_DPLL(pll->id));
11379 udelay(150);
11380
11381 /* The pixel multiplier can only be updated once the
11382 * DPLL is enabled and the clocks are stable.
11383 *
11384 * So write it again.
11385 */
11386 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11387 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011388 udelay(200);
11389}
11390
11391static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11392 struct intel_shared_dpll *pll)
11393{
11394 struct drm_device *dev = dev_priv->dev;
11395 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011396
11397 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011398 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011399 if (intel_crtc_to_shared_dpll(crtc) == pll)
11400 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11401 }
11402
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011403 I915_WRITE(PCH_DPLL(pll->id), 0);
11404 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011405 udelay(200);
11406}
11407
Daniel Vetter46edb022013-06-05 13:34:12 +020011408static char *ibx_pch_dpll_names[] = {
11409 "PCH DPLL A",
11410 "PCH DPLL B",
11411};
11412
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011413static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011414{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011415 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011416 int i;
11417
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011418 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011419
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011420 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011421 dev_priv->shared_dplls[i].id = i;
11422 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011423 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011424 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11425 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011426 dev_priv->shared_dplls[i].get_hw_state =
11427 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011428 }
11429}
11430
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011431static void intel_shared_dpll_init(struct drm_device *dev)
11432{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011433 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011434
Daniel Vetter9cd86932014-06-25 22:01:57 +030011435 if (HAS_DDI(dev))
11436 intel_ddi_pll_init(dev);
11437 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011438 ibx_pch_dpll_init(dev);
11439 else
11440 dev_priv->num_shared_dpll = 0;
11441
11442 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011443}
11444
Matt Roper465c1202014-05-29 08:06:54 -070011445static int
11446intel_primary_plane_disable(struct drm_plane *plane)
11447{
11448 struct drm_device *dev = plane->dev;
11449 struct drm_i915_private *dev_priv = dev->dev_private;
11450 struct intel_plane *intel_plane = to_intel_plane(plane);
11451 struct intel_crtc *intel_crtc;
11452
11453 if (!plane->fb)
11454 return 0;
11455
11456 BUG_ON(!plane->crtc);
11457
11458 intel_crtc = to_intel_crtc(plane->crtc);
11459
11460 /*
11461 * Even though we checked plane->fb above, it's still possible that
11462 * the primary plane has been implicitly disabled because the crtc
11463 * coordinates given weren't visible, or because we detected
11464 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11465 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11466 * In either case, we need to unpin the FB and let the fb pointer get
11467 * updated, but otherwise we don't need to touch the hardware.
11468 */
11469 if (!intel_crtc->primary_enabled)
11470 goto disable_unpin;
11471
11472 intel_crtc_wait_for_pending_flips(plane->crtc);
11473 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11474 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011475disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011476 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011477 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011478 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011479 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011480 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011481 plane->fb = NULL;
11482
11483 return 0;
11484}
11485
11486static int
11487intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11488 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11489 unsigned int crtc_w, unsigned int crtc_h,
11490 uint32_t src_x, uint32_t src_y,
11491 uint32_t src_w, uint32_t src_h)
11492{
11493 struct drm_device *dev = crtc->dev;
11494 struct drm_i915_private *dev_priv = dev->dev_private;
11495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11496 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011497 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11498 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011499 struct drm_rect dest = {
11500 /* integer pixels */
11501 .x1 = crtc_x,
11502 .y1 = crtc_y,
11503 .x2 = crtc_x + crtc_w,
11504 .y2 = crtc_y + crtc_h,
11505 };
11506 struct drm_rect src = {
11507 /* 16.16 fixed point */
11508 .x1 = src_x,
11509 .y1 = src_y,
11510 .x2 = src_x + src_w,
11511 .y2 = src_y + src_h,
11512 };
11513 const struct drm_rect clip = {
11514 /* integer pixels */
11515 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11516 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11517 };
11518 bool visible;
11519 int ret;
11520
11521 ret = drm_plane_helper_check_update(plane, crtc, fb,
11522 &src, &dest, &clip,
11523 DRM_PLANE_HELPER_NO_SCALING,
11524 DRM_PLANE_HELPER_NO_SCALING,
11525 false, true, &visible);
11526
11527 if (ret)
11528 return ret;
11529
11530 /*
11531 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11532 * updating the fb pointer, and returning without touching the
11533 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11534 * turn on the display with all planes setup as desired.
11535 */
11536 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011537 mutex_lock(&dev->struct_mutex);
11538
Matt Roper465c1202014-05-29 08:06:54 -070011539 /*
11540 * If we already called setplane while the crtc was disabled,
11541 * we may have an fb pinned; unpin it.
11542 */
11543 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011544 intel_unpin_fb_obj(old_obj);
11545
11546 i915_gem_track_fb(old_obj, obj,
11547 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011548
11549 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011550 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11551 mutex_unlock(&dev->struct_mutex);
11552
11553 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011554 }
11555
11556 intel_crtc_wait_for_pending_flips(crtc);
11557
11558 /*
11559 * If clipping results in a non-visible primary plane, we'll disable
11560 * the primary plane. Note that this is a bit different than what
11561 * happens if userspace explicitly disables the plane by passing fb=0
11562 * because plane->fb still gets set and pinned.
11563 */
11564 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011565 mutex_lock(&dev->struct_mutex);
11566
Matt Roper465c1202014-05-29 08:06:54 -070011567 /*
11568 * Try to pin the new fb first so that we can bail out if we
11569 * fail.
11570 */
11571 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011572 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011573 if (ret) {
11574 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011575 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011576 }
Matt Roper465c1202014-05-29 08:06:54 -070011577 }
11578
Daniel Vettera071fa02014-06-18 23:28:09 +020011579 i915_gem_track_fb(old_obj, obj,
11580 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11581
Matt Roper465c1202014-05-29 08:06:54 -070011582 if (intel_crtc->primary_enabled)
11583 intel_disable_primary_hw_plane(dev_priv,
11584 intel_plane->plane,
11585 intel_plane->pipe);
11586
11587
11588 if (plane->fb != fb)
11589 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011590 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011591
Matt Roper4c345742014-07-09 16:22:10 -070011592 mutex_unlock(&dev->struct_mutex);
11593
Matt Roper465c1202014-05-29 08:06:54 -070011594 return 0;
11595 }
11596
11597 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11598 if (ret)
11599 return ret;
11600
11601 if (!intel_crtc->primary_enabled)
11602 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11603 intel_crtc->pipe);
11604
11605 return 0;
11606}
11607
Matt Roper3d7d6512014-06-10 08:28:13 -070011608/* Common destruction function for both primary and cursor planes */
11609static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011610{
11611 struct intel_plane *intel_plane = to_intel_plane(plane);
11612 drm_plane_cleanup(plane);
11613 kfree(intel_plane);
11614}
11615
11616static const struct drm_plane_funcs intel_primary_plane_funcs = {
11617 .update_plane = intel_primary_plane_setplane,
11618 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011619 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011620};
11621
11622static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11623 int pipe)
11624{
11625 struct intel_plane *primary;
11626 const uint32_t *intel_primary_formats;
11627 int num_formats;
11628
11629 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11630 if (primary == NULL)
11631 return NULL;
11632
11633 primary->can_scale = false;
11634 primary->max_downscale = 1;
11635 primary->pipe = pipe;
11636 primary->plane = pipe;
11637 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11638 primary->plane = !pipe;
11639
11640 if (INTEL_INFO(dev)->gen <= 3) {
11641 intel_primary_formats = intel_primary_formats_gen2;
11642 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11643 } else {
11644 intel_primary_formats = intel_primary_formats_gen4;
11645 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11646 }
11647
11648 drm_universal_plane_init(dev, &primary->base, 0,
11649 &intel_primary_plane_funcs,
11650 intel_primary_formats, num_formats,
11651 DRM_PLANE_TYPE_PRIMARY);
11652 return &primary->base;
11653}
11654
Matt Roper3d7d6512014-06-10 08:28:13 -070011655static int
11656intel_cursor_plane_disable(struct drm_plane *plane)
11657{
11658 if (!plane->fb)
11659 return 0;
11660
11661 BUG_ON(!plane->crtc);
11662
11663 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11664}
11665
11666static int
11667intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11668 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11669 unsigned int crtc_w, unsigned int crtc_h,
11670 uint32_t src_x, uint32_t src_y,
11671 uint32_t src_w, uint32_t src_h)
11672{
11673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11674 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11675 struct drm_i915_gem_object *obj = intel_fb->obj;
11676 struct drm_rect dest = {
11677 /* integer pixels */
11678 .x1 = crtc_x,
11679 .y1 = crtc_y,
11680 .x2 = crtc_x + crtc_w,
11681 .y2 = crtc_y + crtc_h,
11682 };
11683 struct drm_rect src = {
11684 /* 16.16 fixed point */
11685 .x1 = src_x,
11686 .y1 = src_y,
11687 .x2 = src_x + src_w,
11688 .y2 = src_y + src_h,
11689 };
11690 const struct drm_rect clip = {
11691 /* integer pixels */
11692 .x2 = intel_crtc->config.pipe_src_w,
11693 .y2 = intel_crtc->config.pipe_src_h,
11694 };
11695 bool visible;
11696 int ret;
11697
11698 ret = drm_plane_helper_check_update(plane, crtc, fb,
11699 &src, &dest, &clip,
11700 DRM_PLANE_HELPER_NO_SCALING,
11701 DRM_PLANE_HELPER_NO_SCALING,
11702 true, true, &visible);
11703 if (ret)
11704 return ret;
11705
11706 crtc->cursor_x = crtc_x;
11707 crtc->cursor_y = crtc_y;
11708 if (fb != crtc->cursor->fb) {
11709 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11710 } else {
11711 intel_crtc_update_cursor(crtc, visible);
11712 return 0;
11713 }
11714}
11715static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11716 .update_plane = intel_cursor_plane_update,
11717 .disable_plane = intel_cursor_plane_disable,
11718 .destroy = intel_plane_destroy,
11719};
11720
11721static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11722 int pipe)
11723{
11724 struct intel_plane *cursor;
11725
11726 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11727 if (cursor == NULL)
11728 return NULL;
11729
11730 cursor->can_scale = false;
11731 cursor->max_downscale = 1;
11732 cursor->pipe = pipe;
11733 cursor->plane = pipe;
11734
11735 drm_universal_plane_init(dev, &cursor->base, 0,
11736 &intel_cursor_plane_funcs,
11737 intel_cursor_formats,
11738 ARRAY_SIZE(intel_cursor_formats),
11739 DRM_PLANE_TYPE_CURSOR);
11740 return &cursor->base;
11741}
11742
Hannes Ederb358d0a2008-12-18 21:18:47 +010011743static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011744{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011745 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011746 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011747 struct drm_plane *primary = NULL;
11748 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011749 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011750
Daniel Vetter955382f2013-09-19 14:05:45 +020011751 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011752 if (intel_crtc == NULL)
11753 return;
11754
Matt Roper465c1202014-05-29 08:06:54 -070011755 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011756 if (!primary)
11757 goto fail;
11758
11759 cursor = intel_cursor_plane_create(dev, pipe);
11760 if (!cursor)
11761 goto fail;
11762
Matt Roper465c1202014-05-29 08:06:54 -070011763 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011764 cursor, &intel_crtc_funcs);
11765 if (ret)
11766 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011767
11768 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011769 for (i = 0; i < 256; i++) {
11770 intel_crtc->lut_r[i] = i;
11771 intel_crtc->lut_g[i] = i;
11772 intel_crtc->lut_b[i] = i;
11773 }
11774
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011775 /*
11776 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011777 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011778 */
Jesse Barnes80824002009-09-10 15:28:06 -070011779 intel_crtc->pipe = pipe;
11780 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011781 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011782 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011783 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011784 }
11785
Chris Wilson4b0e3332014-05-30 16:35:26 +030011786 intel_crtc->cursor_base = ~0;
11787 intel_crtc->cursor_cntl = ~0;
11788
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011789 init_waitqueue_head(&intel_crtc->vbl_wait);
11790
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011791 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11792 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11793 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11794 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11795
Jesse Barnes79e53942008-11-07 14:24:08 -080011796 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011797
11798 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011799 return;
11800
11801fail:
11802 if (primary)
11803 drm_plane_cleanup(primary);
11804 if (cursor)
11805 drm_plane_cleanup(cursor);
11806 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011807}
11808
Jesse Barnes752aa882013-10-31 18:55:49 +020011809enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11810{
11811 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011812 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011813
Rob Clark51fd3712013-11-19 12:10:12 -050011814 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011815
11816 if (!encoder)
11817 return INVALID_PIPE;
11818
11819 return to_intel_crtc(encoder->crtc)->pipe;
11820}
11821
Carl Worth08d7b3d2009-04-29 14:43:54 -070011822int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011823 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011824{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011825 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040011826 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011827 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011828
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011829 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11830 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011831
Rob Clark7707e652014-07-17 23:30:04 -040011832 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011833
Rob Clark7707e652014-07-17 23:30:04 -040011834 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011835 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011836 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011837 }
11838
Rob Clark7707e652014-07-17 23:30:04 -040011839 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020011840 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011841
Daniel Vetterc05422d2009-08-11 16:05:30 +020011842 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011843}
11844
Daniel Vetter66a92782012-07-12 20:08:18 +020011845static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011846{
Daniel Vetter66a92782012-07-12 20:08:18 +020011847 struct drm_device *dev = encoder->base.dev;
11848 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011849 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011850 int entry = 0;
11851
Daniel Vetter66a92782012-07-12 20:08:18 +020011852 list_for_each_entry(source_encoder,
11853 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011854 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011855 index_mask |= (1 << entry);
11856
Jesse Barnes79e53942008-11-07 14:24:08 -080011857 entry++;
11858 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011859
Jesse Barnes79e53942008-11-07 14:24:08 -080011860 return index_mask;
11861}
11862
Chris Wilson4d302442010-12-14 19:21:29 +000011863static bool has_edp_a(struct drm_device *dev)
11864{
11865 struct drm_i915_private *dev_priv = dev->dev_private;
11866
11867 if (!IS_MOBILE(dev))
11868 return false;
11869
11870 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11871 return false;
11872
Damien Lespiaue3589902014-02-07 19:12:50 +000011873 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011874 return false;
11875
11876 return true;
11877}
11878
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011879const char *intel_output_name(int output)
11880{
11881 static const char *names[] = {
11882 [INTEL_OUTPUT_UNUSED] = "Unused",
11883 [INTEL_OUTPUT_ANALOG] = "Analog",
11884 [INTEL_OUTPUT_DVO] = "DVO",
11885 [INTEL_OUTPUT_SDVO] = "SDVO",
11886 [INTEL_OUTPUT_LVDS] = "LVDS",
11887 [INTEL_OUTPUT_TVOUT] = "TV",
11888 [INTEL_OUTPUT_HDMI] = "HDMI",
11889 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11890 [INTEL_OUTPUT_EDP] = "eDP",
11891 [INTEL_OUTPUT_DSI] = "DSI",
11892 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11893 };
11894
11895 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11896 return "Invalid";
11897
11898 return names[output];
11899}
11900
Jesse Barnes84b4e042014-06-25 08:24:29 -070011901static bool intel_crt_present(struct drm_device *dev)
11902{
11903 struct drm_i915_private *dev_priv = dev->dev_private;
11904
11905 if (IS_ULT(dev))
11906 return false;
11907
11908 if (IS_CHERRYVIEW(dev))
11909 return false;
11910
11911 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11912 return false;
11913
11914 return true;
11915}
11916
Jesse Barnes79e53942008-11-07 14:24:08 -080011917static void intel_setup_outputs(struct drm_device *dev)
11918{
Eric Anholt725e30a2009-01-22 13:01:02 -080011919 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011920 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011921 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011922
Daniel Vetterc9093352013-06-06 22:22:47 +020011923 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011924
Jesse Barnes84b4e042014-06-25 08:24:29 -070011925 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011926 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011927
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011928 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011929 int found;
11930
11931 /* Haswell uses DDI functions to detect digital outputs */
11932 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11933 /* DDI A only supports eDP */
11934 if (found)
11935 intel_ddi_init(dev, PORT_A);
11936
11937 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11938 * register */
11939 found = I915_READ(SFUSE_STRAP);
11940
11941 if (found & SFUSE_STRAP_DDIB_DETECTED)
11942 intel_ddi_init(dev, PORT_B);
11943 if (found & SFUSE_STRAP_DDIC_DETECTED)
11944 intel_ddi_init(dev, PORT_C);
11945 if (found & SFUSE_STRAP_DDID_DETECTED)
11946 intel_ddi_init(dev, PORT_D);
11947 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011948 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011949 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011950
11951 if (has_edp_a(dev))
11952 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011953
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011954 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011955 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011956 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011957 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011958 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011959 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011960 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011961 }
11962
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011963 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011964 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011965
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011966 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011967 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011968
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011969 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011970 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011971
Daniel Vetter270b3042012-10-27 15:52:05 +020011972 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011973 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011974 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011975 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11976 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11977 PORT_B);
11978 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11979 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11980 }
11981
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011982 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11983 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11984 PORT_C);
11985 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011986 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011987 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011988
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011989 if (IS_CHERRYVIEW(dev)) {
11990 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11991 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11992 PORT_D);
11993 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11994 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11995 }
11996 }
11997
Jani Nikula3cfca972013-08-27 15:12:26 +030011998 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011999 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012000 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012001
Paulo Zanonie2debe92013-02-18 19:00:27 -030012002 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012003 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012004 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012005 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12006 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012007 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012008 }
Ma Ling27185ae2009-08-24 13:50:23 +080012009
Imre Deake7281ea2013-05-08 13:14:08 +030012010 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012011 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012012 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012013
12014 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012015
Paulo Zanonie2debe92013-02-18 19:00:27 -030012016 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012017 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012018 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012019 }
Ma Ling27185ae2009-08-24 13:50:23 +080012020
Paulo Zanonie2debe92013-02-18 19:00:27 -030012021 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012022
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012023 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12024 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012025 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012026 }
Imre Deake7281ea2013-05-08 13:14:08 +030012027 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012028 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012029 }
Ma Ling27185ae2009-08-24 13:50:23 +080012030
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012031 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012032 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012033 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012034 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012035 intel_dvo_init(dev);
12036
Zhenyu Wang103a1962009-11-27 11:44:36 +080012037 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012038 intel_tv_init(dev);
12039
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012040 intel_edp_psr_init(dev);
12041
Chris Wilson4ef69c72010-09-09 15:14:28 +010012042 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
12043 encoder->base.possible_crtcs = encoder->crtc_mask;
12044 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012045 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012046 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012047
Paulo Zanonidde86e22012-12-01 12:04:25 -020012048 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012049
12050 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012051}
12052
12053static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12054{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012055 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012056 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012057
Daniel Vetteref2d6332014-02-10 18:00:38 +010012058 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012059 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012060 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012061 drm_gem_object_unreference(&intel_fb->obj->base);
12062 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012063 kfree(intel_fb);
12064}
12065
12066static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012067 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012068 unsigned int *handle)
12069{
12070 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012071 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012072
Chris Wilson05394f32010-11-08 19:18:58 +000012073 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012074}
12075
12076static const struct drm_framebuffer_funcs intel_fb_funcs = {
12077 .destroy = intel_user_framebuffer_destroy,
12078 .create_handle = intel_user_framebuffer_create_handle,
12079};
12080
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012081static int intel_framebuffer_init(struct drm_device *dev,
12082 struct intel_framebuffer *intel_fb,
12083 struct drm_mode_fb_cmd2 *mode_cmd,
12084 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012085{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012086 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012087 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012088 int ret;
12089
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012090 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12091
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012092 if (obj->tiling_mode == I915_TILING_Y) {
12093 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012094 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012095 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012096
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012097 if (mode_cmd->pitches[0] & 63) {
12098 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12099 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012100 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012101 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012102
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012103 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12104 pitch_limit = 32*1024;
12105 } else if (INTEL_INFO(dev)->gen >= 4) {
12106 if (obj->tiling_mode)
12107 pitch_limit = 16*1024;
12108 else
12109 pitch_limit = 32*1024;
12110 } else if (INTEL_INFO(dev)->gen >= 3) {
12111 if (obj->tiling_mode)
12112 pitch_limit = 8*1024;
12113 else
12114 pitch_limit = 16*1024;
12115 } else
12116 /* XXX DSPC is limited to 4k tiled */
12117 pitch_limit = 8*1024;
12118
12119 if (mode_cmd->pitches[0] > pitch_limit) {
12120 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12121 obj->tiling_mode ? "tiled" : "linear",
12122 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012123 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012124 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012125
12126 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012127 mode_cmd->pitches[0] != obj->stride) {
12128 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12129 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012130 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012131 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012132
Ville Syrjälä57779d02012-10-31 17:50:14 +020012133 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012134 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012135 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012136 case DRM_FORMAT_RGB565:
12137 case DRM_FORMAT_XRGB8888:
12138 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012139 break;
12140 case DRM_FORMAT_XRGB1555:
12141 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012142 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012143 DRM_DEBUG("unsupported pixel format: %s\n",
12144 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012145 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012146 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012147 break;
12148 case DRM_FORMAT_XBGR8888:
12149 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012150 case DRM_FORMAT_XRGB2101010:
12151 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012152 case DRM_FORMAT_XBGR2101010:
12153 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012154 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012155 DRM_DEBUG("unsupported pixel format: %s\n",
12156 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012157 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012158 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012159 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012160 case DRM_FORMAT_YUYV:
12161 case DRM_FORMAT_UYVY:
12162 case DRM_FORMAT_YVYU:
12163 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012164 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012165 DRM_DEBUG("unsupported pixel format: %s\n",
12166 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012167 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012168 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012169 break;
12170 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012171 DRM_DEBUG("unsupported pixel format: %s\n",
12172 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012173 return -EINVAL;
12174 }
12175
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012176 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12177 if (mode_cmd->offsets[0] != 0)
12178 return -EINVAL;
12179
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012180 aligned_height = intel_align_height(dev, mode_cmd->height,
12181 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012182 /* FIXME drm helper for size checks (especially planar formats)? */
12183 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12184 return -EINVAL;
12185
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012186 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12187 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012188 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012189
Jesse Barnes79e53942008-11-07 14:24:08 -080012190 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12191 if (ret) {
12192 DRM_ERROR("framebuffer init failed %d\n", ret);
12193 return ret;
12194 }
12195
Jesse Barnes79e53942008-11-07 14:24:08 -080012196 return 0;
12197}
12198
Jesse Barnes79e53942008-11-07 14:24:08 -080012199static struct drm_framebuffer *
12200intel_user_framebuffer_create(struct drm_device *dev,
12201 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012202 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012203{
Chris Wilson05394f32010-11-08 19:18:58 +000012204 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012205
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012206 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12207 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012208 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012209 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012210
Chris Wilsond2dff872011-04-19 08:36:26 +010012211 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012212}
12213
Daniel Vetter4520f532013-10-09 09:18:51 +020012214#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012215static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012216{
12217}
12218#endif
12219
Jesse Barnes79e53942008-11-07 14:24:08 -080012220static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012221 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012222 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012223};
12224
Jesse Barnese70236a2009-09-21 10:42:27 -070012225/* Set up chip specific display functions */
12226static void intel_init_display(struct drm_device *dev)
12227{
12228 struct drm_i915_private *dev_priv = dev->dev_private;
12229
Daniel Vetteree9300b2013-06-03 22:40:22 +020012230 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12231 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012232 else if (IS_CHERRYVIEW(dev))
12233 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012234 else if (IS_VALLEYVIEW(dev))
12235 dev_priv->display.find_dpll = vlv_find_best_dpll;
12236 else if (IS_PINEVIEW(dev))
12237 dev_priv->display.find_dpll = pnv_find_best_dpll;
12238 else
12239 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12240
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012241 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012242 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012243 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012244 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012245 dev_priv->display.crtc_enable = haswell_crtc_enable;
12246 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012247 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012248 dev_priv->display.update_primary_plane =
12249 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012250 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012251 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012252 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012253 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012254 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12255 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012256 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012257 dev_priv->display.update_primary_plane =
12258 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012259 } else if (IS_VALLEYVIEW(dev)) {
12260 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012261 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012262 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12263 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12264 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12265 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012266 dev_priv->display.update_primary_plane =
12267 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012268 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012269 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012270 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012271 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012272 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12273 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012274 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012275 dev_priv->display.update_primary_plane =
12276 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012277 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012278
Jesse Barnese70236a2009-09-21 10:42:27 -070012279 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012280 if (IS_VALLEYVIEW(dev))
12281 dev_priv->display.get_display_clock_speed =
12282 valleyview_get_display_clock_speed;
12283 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012284 dev_priv->display.get_display_clock_speed =
12285 i945_get_display_clock_speed;
12286 else if (IS_I915G(dev))
12287 dev_priv->display.get_display_clock_speed =
12288 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012289 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012290 dev_priv->display.get_display_clock_speed =
12291 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012292 else if (IS_PINEVIEW(dev))
12293 dev_priv->display.get_display_clock_speed =
12294 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012295 else if (IS_I915GM(dev))
12296 dev_priv->display.get_display_clock_speed =
12297 i915gm_get_display_clock_speed;
12298 else if (IS_I865G(dev))
12299 dev_priv->display.get_display_clock_speed =
12300 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012301 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012302 dev_priv->display.get_display_clock_speed =
12303 i855_get_display_clock_speed;
12304 else /* 852, 830 */
12305 dev_priv->display.get_display_clock_speed =
12306 i830_get_display_clock_speed;
12307
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012308 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012309 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012310 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012311 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012312 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012313 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012314 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012315 dev_priv->display.modeset_global_resources =
12316 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012317 } else if (IS_IVYBRIDGE(dev)) {
12318 /* FIXME: detect B0+ stepping and use auto training */
12319 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012320 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012321 dev_priv->display.modeset_global_resources =
12322 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012323 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012324 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012325 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012326 dev_priv->display.modeset_global_resources =
12327 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012328 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012329 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012330 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012331 } else if (IS_VALLEYVIEW(dev)) {
12332 dev_priv->display.modeset_global_resources =
12333 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012334 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012335 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012336
12337 /* Default just returns -ENODEV to indicate unsupported */
12338 dev_priv->display.queue_flip = intel_default_queue_flip;
12339
12340 switch (INTEL_INFO(dev)->gen) {
12341 case 2:
12342 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12343 break;
12344
12345 case 3:
12346 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12347 break;
12348
12349 case 4:
12350 case 5:
12351 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12352 break;
12353
12354 case 6:
12355 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12356 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012357 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012358 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012359 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12360 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012361 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012362
12363 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012364}
12365
Jesse Barnesb690e962010-07-19 13:53:12 -070012366/*
12367 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12368 * resume, or other times. This quirk makes sure that's the case for
12369 * affected systems.
12370 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012371static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012372{
12373 struct drm_i915_private *dev_priv = dev->dev_private;
12374
12375 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012376 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012377}
12378
Keith Packard435793d2011-07-12 14:56:22 -070012379/*
12380 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12381 */
12382static void quirk_ssc_force_disable(struct drm_device *dev)
12383{
12384 struct drm_i915_private *dev_priv = dev->dev_private;
12385 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012386 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012387}
12388
Carsten Emde4dca20e2012-03-15 15:56:26 +010012389/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012390 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12391 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012392 */
12393static void quirk_invert_brightness(struct drm_device *dev)
12394{
12395 struct drm_i915_private *dev_priv = dev->dev_private;
12396 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012397 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012398}
12399
Scot Doyle9c72cc62014-07-03 23:27:50 +000012400/* Some VBT's incorrectly indicate no backlight is present */
12401static void quirk_backlight_present(struct drm_device *dev)
12402{
12403 struct drm_i915_private *dev_priv = dev->dev_private;
12404 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12405 DRM_INFO("applying backlight present quirk\n");
12406}
12407
Jesse Barnesb690e962010-07-19 13:53:12 -070012408struct intel_quirk {
12409 int device;
12410 int subsystem_vendor;
12411 int subsystem_device;
12412 void (*hook)(struct drm_device *dev);
12413};
12414
Egbert Eich5f85f1762012-10-14 15:46:38 +020012415/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12416struct intel_dmi_quirk {
12417 void (*hook)(struct drm_device *dev);
12418 const struct dmi_system_id (*dmi_id_list)[];
12419};
12420
12421static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12422{
12423 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12424 return 1;
12425}
12426
12427static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12428 {
12429 .dmi_id_list = &(const struct dmi_system_id[]) {
12430 {
12431 .callback = intel_dmi_reverse_brightness,
12432 .ident = "NCR Corporation",
12433 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12434 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12435 },
12436 },
12437 { } /* terminating entry */
12438 },
12439 .hook = quirk_invert_brightness,
12440 },
12441};
12442
Ben Widawskyc43b5632012-04-16 14:07:40 -070012443static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012444 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012445 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012446
Jesse Barnesb690e962010-07-19 13:53:12 -070012447 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12448 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12449
Jesse Barnesb690e962010-07-19 13:53:12 -070012450 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12451 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12452
Keith Packard435793d2011-07-12 14:56:22 -070012453 /* Lenovo U160 cannot use SSC on LVDS */
12454 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012455
12456 /* Sony Vaio Y cannot use SSC on LVDS */
12457 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012458
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012459 /* Acer Aspire 5734Z must invert backlight brightness */
12460 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12461
12462 /* Acer/eMachines G725 */
12463 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12464
12465 /* Acer/eMachines e725 */
12466 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12467
12468 /* Acer/Packard Bell NCL20 */
12469 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12470
12471 /* Acer Aspire 4736Z */
12472 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012473
12474 /* Acer Aspire 5336 */
12475 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012476
12477 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12478 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012479
12480 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12481 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012482
12483 /* HP Chromebook 14 (Celeron 2955U) */
12484 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012485};
12486
12487static void intel_init_quirks(struct drm_device *dev)
12488{
12489 struct pci_dev *d = dev->pdev;
12490 int i;
12491
12492 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12493 struct intel_quirk *q = &intel_quirks[i];
12494
12495 if (d->device == q->device &&
12496 (d->subsystem_vendor == q->subsystem_vendor ||
12497 q->subsystem_vendor == PCI_ANY_ID) &&
12498 (d->subsystem_device == q->subsystem_device ||
12499 q->subsystem_device == PCI_ANY_ID))
12500 q->hook(dev);
12501 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012502 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12503 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12504 intel_dmi_quirks[i].hook(dev);
12505 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012506}
12507
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012508/* Disable the VGA plane that we never use */
12509static void i915_disable_vga(struct drm_device *dev)
12510{
12511 struct drm_i915_private *dev_priv = dev->dev_private;
12512 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012513 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012514
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012515 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012516 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012517 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012518 sr1 = inb(VGA_SR_DATA);
12519 outb(sr1 | 1<<5, VGA_SR_DATA);
12520 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12521 udelay(300);
12522
12523 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12524 POSTING_READ(vga_reg);
12525}
12526
Daniel Vetterf8175862012-04-10 15:50:11 +020012527void intel_modeset_init_hw(struct drm_device *dev)
12528{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012529 intel_prepare_ddi(dev);
12530
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012531 if (IS_VALLEYVIEW(dev))
12532 vlv_update_cdclk(dev);
12533
Daniel Vetterf8175862012-04-10 15:50:11 +020012534 intel_init_clock_gating(dev);
12535
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012536 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012537
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012538 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012539}
12540
Imre Deak7d708ee2013-04-17 14:04:50 +030012541void intel_modeset_suspend_hw(struct drm_device *dev)
12542{
12543 intel_suspend_hw(dev);
12544}
12545
Jesse Barnes79e53942008-11-07 14:24:08 -080012546void intel_modeset_init(struct drm_device *dev)
12547{
Jesse Barnes652c3932009-08-17 13:31:43 -070012548 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012549 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012550 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012551 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012552
12553 drm_mode_config_init(dev);
12554
12555 dev->mode_config.min_width = 0;
12556 dev->mode_config.min_height = 0;
12557
Dave Airlie019d96c2011-09-29 16:20:42 +010012558 dev->mode_config.preferred_depth = 24;
12559 dev->mode_config.prefer_shadow = 1;
12560
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012561 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012562
Jesse Barnesb690e962010-07-19 13:53:12 -070012563 intel_init_quirks(dev);
12564
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012565 intel_init_pm(dev);
12566
Ben Widawskye3c74752013-04-05 13:12:39 -070012567 if (INTEL_INFO(dev)->num_pipes == 0)
12568 return;
12569
Jesse Barnese70236a2009-09-21 10:42:27 -070012570 intel_init_display(dev);
12571
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012572 if (IS_GEN2(dev)) {
12573 dev->mode_config.max_width = 2048;
12574 dev->mode_config.max_height = 2048;
12575 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012576 dev->mode_config.max_width = 4096;
12577 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012578 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012579 dev->mode_config.max_width = 8192;
12580 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012581 }
Damien Lespiau068be562014-03-28 14:17:49 +000012582
12583 if (IS_GEN2(dev)) {
12584 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12585 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12586 } else {
12587 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12588 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12589 }
12590
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012591 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012592
Zhao Yakui28c97732009-10-09 11:39:41 +080012593 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012594 INTEL_INFO(dev)->num_pipes,
12595 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012596
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012597 for_each_pipe(pipe) {
12598 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012599 for_each_sprite(pipe, sprite) {
12600 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012601 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012602 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012603 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012604 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012605 }
12606
Jesse Barnesf42bb702013-12-16 16:34:23 -080012607 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012608 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012609
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012610 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012611
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012612 /* Just disable it once at startup */
12613 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012614 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012615
12616 /* Just in case the BIOS is doing something questionable. */
12617 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012618
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012619 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012620 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012621 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012622
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012623 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012624 if (!crtc->active)
12625 continue;
12626
Jesse Barnes46f297f2014-03-07 08:57:48 -080012627 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012628 * Note that reserving the BIOS fb up front prevents us
12629 * from stuffing other stolen allocations like the ring
12630 * on top. This prevents some ugliness at boot time, and
12631 * can even allow for smooth boot transitions if the BIOS
12632 * fb is large enough for the active pipe configuration.
12633 */
12634 if (dev_priv->display.get_plane_config) {
12635 dev_priv->display.get_plane_config(crtc,
12636 &crtc->plane_config);
12637 /*
12638 * If the fb is shared between multiple heads, we'll
12639 * just get the first one.
12640 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012641 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012642 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012643 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012644}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012645
Daniel Vetter7fad7982012-07-04 17:51:47 +020012646static void intel_enable_pipe_a(struct drm_device *dev)
12647{
12648 struct intel_connector *connector;
12649 struct drm_connector *crt = NULL;
12650 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012651 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012652
12653 /* We can't just switch on the pipe A, we need to set things up with a
12654 * proper mode and output configuration. As a gross hack, enable pipe A
12655 * by enabling the load detect pipe once. */
12656 list_for_each_entry(connector,
12657 &dev->mode_config.connector_list,
12658 base.head) {
12659 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12660 crt = &connector->base;
12661 break;
12662 }
12663 }
12664
12665 if (!crt)
12666 return;
12667
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012668 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12669 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012670}
12671
Daniel Vetterfa555832012-10-10 23:14:00 +020012672static bool
12673intel_check_plane_mapping(struct intel_crtc *crtc)
12674{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012675 struct drm_device *dev = crtc->base.dev;
12676 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012677 u32 reg, val;
12678
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012679 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012680 return true;
12681
12682 reg = DSPCNTR(!crtc->plane);
12683 val = I915_READ(reg);
12684
12685 if ((val & DISPLAY_PLANE_ENABLE) &&
12686 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12687 return false;
12688
12689 return true;
12690}
12691
Daniel Vetter24929352012-07-02 20:28:59 +020012692static void intel_sanitize_crtc(struct intel_crtc *crtc)
12693{
12694 struct drm_device *dev = crtc->base.dev;
12695 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012696 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012697
Daniel Vetter24929352012-07-02 20:28:59 +020012698 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012699 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012700 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12701
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012702 /* restore vblank interrupts to correct state */
12703 if (crtc->active)
12704 drm_vblank_on(dev, crtc->pipe);
12705 else
12706 drm_vblank_off(dev, crtc->pipe);
12707
Daniel Vetter24929352012-07-02 20:28:59 +020012708 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012709 * disable the crtc (and hence change the state) if it is wrong. Note
12710 * that gen4+ has a fixed plane -> pipe mapping. */
12711 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012712 struct intel_connector *connector;
12713 bool plane;
12714
Daniel Vetter24929352012-07-02 20:28:59 +020012715 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12716 crtc->base.base.id);
12717
12718 /* Pipe has the wrong plane attached and the plane is active.
12719 * Temporarily change the plane mapping and disable everything
12720 * ... */
12721 plane = crtc->plane;
12722 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020012723 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020012724 dev_priv->display.crtc_disable(&crtc->base);
12725 crtc->plane = plane;
12726
12727 /* ... and break all links. */
12728 list_for_each_entry(connector, &dev->mode_config.connector_list,
12729 base.head) {
12730 if (connector->encoder->base.crtc != &crtc->base)
12731 continue;
12732
Egbert Eich7f1950f2014-04-25 10:56:22 +020012733 connector->base.dpms = DRM_MODE_DPMS_OFF;
12734 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012735 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012736 /* multiple connectors may have the same encoder:
12737 * handle them and break crtc link separately */
12738 list_for_each_entry(connector, &dev->mode_config.connector_list,
12739 base.head)
12740 if (connector->encoder->base.crtc == &crtc->base) {
12741 connector->encoder->base.crtc = NULL;
12742 connector->encoder->connectors_active = false;
12743 }
Daniel Vetter24929352012-07-02 20:28:59 +020012744
12745 WARN_ON(crtc->active);
12746 crtc->base.enabled = false;
12747 }
Daniel Vetter24929352012-07-02 20:28:59 +020012748
Daniel Vetter7fad7982012-07-04 17:51:47 +020012749 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12750 crtc->pipe == PIPE_A && !crtc->active) {
12751 /* BIOS forgot to enable pipe A, this mostly happens after
12752 * resume. Force-enable the pipe to fix this, the update_dpms
12753 * call below we restore the pipe to the right state, but leave
12754 * the required bits on. */
12755 intel_enable_pipe_a(dev);
12756 }
12757
Daniel Vetter24929352012-07-02 20:28:59 +020012758 /* Adjust the state of the output pipe according to whether we
12759 * have active connectors/encoders. */
12760 intel_crtc_update_dpms(&crtc->base);
12761
12762 if (crtc->active != crtc->base.enabled) {
12763 struct intel_encoder *encoder;
12764
12765 /* This can happen either due to bugs in the get_hw_state
12766 * functions or because the pipe is force-enabled due to the
12767 * pipe A quirk. */
12768 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12769 crtc->base.base.id,
12770 crtc->base.enabled ? "enabled" : "disabled",
12771 crtc->active ? "enabled" : "disabled");
12772
12773 crtc->base.enabled = crtc->active;
12774
12775 /* Because we only establish the connector -> encoder ->
12776 * crtc links if something is active, this means the
12777 * crtc is now deactivated. Break the links. connector
12778 * -> encoder links are only establish when things are
12779 * actually up, hence no need to break them. */
12780 WARN_ON(crtc->active);
12781
12782 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12783 WARN_ON(encoder->connectors_active);
12784 encoder->base.crtc = NULL;
12785 }
12786 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012787
12788 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012789 /*
12790 * We start out with underrun reporting disabled to avoid races.
12791 * For correct bookkeeping mark this on active crtcs.
12792 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012793 * Also on gmch platforms we dont have any hardware bits to
12794 * disable the underrun reporting. Which means we need to start
12795 * out with underrun reporting disabled also on inactive pipes,
12796 * since otherwise we'll complain about the garbage we read when
12797 * e.g. coming up after runtime pm.
12798 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012799 * No protection against concurrent access is required - at
12800 * worst a fifo underrun happens which also sets this to false.
12801 */
12802 crtc->cpu_fifo_underrun_disabled = true;
12803 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012804
12805 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012806 }
Daniel Vetter24929352012-07-02 20:28:59 +020012807}
12808
12809static void intel_sanitize_encoder(struct intel_encoder *encoder)
12810{
12811 struct intel_connector *connector;
12812 struct drm_device *dev = encoder->base.dev;
12813
12814 /* We need to check both for a crtc link (meaning that the
12815 * encoder is active and trying to read from a pipe) and the
12816 * pipe itself being active. */
12817 bool has_active_crtc = encoder->base.crtc &&
12818 to_intel_crtc(encoder->base.crtc)->active;
12819
12820 if (encoder->connectors_active && !has_active_crtc) {
12821 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12822 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012823 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012824
12825 /* Connector is active, but has no active pipe. This is
12826 * fallout from our resume register restoring. Disable
12827 * the encoder manually again. */
12828 if (encoder->base.crtc) {
12829 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12830 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012831 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012832 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030012833 if (encoder->post_disable)
12834 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012835 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012836 encoder->base.crtc = NULL;
12837 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012838
12839 /* Inconsistent output/port/pipe state happens presumably due to
12840 * a bug in one of the get_hw_state functions. Or someplace else
12841 * in our code, like the register restore mess on resume. Clamp
12842 * things to off as a safer default. */
12843 list_for_each_entry(connector,
12844 &dev->mode_config.connector_list,
12845 base.head) {
12846 if (connector->encoder != encoder)
12847 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012848 connector->base.dpms = DRM_MODE_DPMS_OFF;
12849 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012850 }
12851 }
12852 /* Enabled encoders without active connectors will be fixed in
12853 * the crtc fixup. */
12854}
12855
Imre Deak04098752014-02-18 00:02:16 +020012856void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012857{
12858 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012859 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012860
Imre Deak04098752014-02-18 00:02:16 +020012861 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12862 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12863 i915_disable_vga(dev);
12864 }
12865}
12866
12867void i915_redisable_vga(struct drm_device *dev)
12868{
12869 struct drm_i915_private *dev_priv = dev->dev_private;
12870
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012871 /* This function can be called both from intel_modeset_setup_hw_state or
12872 * at a very early point in our resume sequence, where the power well
12873 * structures are not yet restored. Since this function is at a very
12874 * paranoid "someone might have enabled VGA while we were not looking"
12875 * level, just check if the power well is enabled instead of trying to
12876 * follow the "don't touch the power well if we don't need it" policy
12877 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012878 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012879 return;
12880
Imre Deak04098752014-02-18 00:02:16 +020012881 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012882}
12883
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012884static bool primary_get_hw_state(struct intel_crtc *crtc)
12885{
12886 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12887
12888 if (!crtc->active)
12889 return false;
12890
12891 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12892}
12893
Daniel Vetter30e984d2013-06-05 13:34:17 +020012894static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012895{
12896 struct drm_i915_private *dev_priv = dev->dev_private;
12897 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012898 struct intel_crtc *crtc;
12899 struct intel_encoder *encoder;
12900 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012901 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012902
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012903 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012904 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012905
Daniel Vetter99535992014-04-13 12:00:33 +020012906 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12907
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012908 crtc->active = dev_priv->display.get_pipe_config(crtc,
12909 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012910
12911 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012912 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012913
12914 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12915 crtc->base.base.id,
12916 crtc->active ? "enabled" : "disabled");
12917 }
12918
Daniel Vetter53589012013-06-05 13:34:16 +020012919 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12920 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12921
12922 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12923 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012924 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012925 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12926 pll->active++;
12927 }
12928 pll->refcount = pll->active;
12929
Daniel Vetter35c95372013-07-17 06:55:04 +020012930 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12931 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012932
12933 if (pll->refcount)
12934 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020012935 }
12936
Daniel Vetter24929352012-07-02 20:28:59 +020012937 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12938 base.head) {
12939 pipe = 0;
12940
12941 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012942 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12943 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012944 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012945 } else {
12946 encoder->base.crtc = NULL;
12947 }
12948
12949 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012950 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012951 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012952 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012953 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012954 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012955 }
12956
12957 list_for_each_entry(connector, &dev->mode_config.connector_list,
12958 base.head) {
12959 if (connector->get_hw_state(connector)) {
12960 connector->base.dpms = DRM_MODE_DPMS_ON;
12961 connector->encoder->connectors_active = true;
12962 connector->base.encoder = &connector->encoder->base;
12963 } else {
12964 connector->base.dpms = DRM_MODE_DPMS_OFF;
12965 connector->base.encoder = NULL;
12966 }
12967 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12968 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012969 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012970 connector->base.encoder ? "enabled" : "disabled");
12971 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012972}
12973
12974/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12975 * and i915 state tracking structures. */
12976void intel_modeset_setup_hw_state(struct drm_device *dev,
12977 bool force_restore)
12978{
12979 struct drm_i915_private *dev_priv = dev->dev_private;
12980 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012981 struct intel_crtc *crtc;
12982 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012983 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012984
12985 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012986
Jesse Barnesbabea612013-06-26 18:57:38 +030012987 /*
12988 * Now that we have the config, copy it to each CRTC struct
12989 * Note that this could go away if we move to using crtc_config
12990 * checking everywhere.
12991 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012992 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012993 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012994 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012995 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12996 crtc->base.base.id);
12997 drm_mode_debug_printmodeline(&crtc->base.mode);
12998 }
12999 }
13000
Daniel Vetter24929352012-07-02 20:28:59 +020013001 /* HW state is read out, now we need to sanitize this mess. */
13002 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
13003 base.head) {
13004 intel_sanitize_encoder(encoder);
13005 }
13006
13007 for_each_pipe(pipe) {
13008 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13009 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013010 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013011 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013012
Daniel Vetter35c95372013-07-17 06:55:04 +020013013 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13014 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13015
13016 if (!pll->on || pll->active)
13017 continue;
13018
13019 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13020
13021 pll->disable(dev_priv, pll);
13022 pll->on = false;
13023 }
13024
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013025 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013026 ilk_wm_get_hw_state(dev);
13027
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013028 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013029 i915_redisable_vga(dev);
13030
Daniel Vetterf30da182013-04-11 20:22:50 +020013031 /*
13032 * We need to use raw interfaces for restoring state to avoid
13033 * checking (bogus) intermediate states.
13034 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013035 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013036 struct drm_crtc *crtc =
13037 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013038
13039 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013040 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013041 }
13042 } else {
13043 intel_modeset_update_staged_output_state(dev);
13044 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013045
13046 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013047}
13048
13049void intel_modeset_gem_init(struct drm_device *dev)
13050{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013051 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013052 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013053
Imre Deakae484342014-03-31 15:10:44 +030013054 mutex_lock(&dev->struct_mutex);
13055 intel_init_gt_powersave(dev);
13056 mutex_unlock(&dev->struct_mutex);
13057
Chris Wilson1833b132012-05-09 11:56:28 +010013058 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013059
13060 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013061
13062 /*
13063 * Make sure any fbs we allocated at startup are properly
13064 * pinned & fenced. When we do the allocation it's too early
13065 * for this.
13066 */
13067 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013068 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013069 obj = intel_fb_obj(c->primary->fb);
13070 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013071 continue;
13072
Matt Roper2ff8fde2014-07-08 07:50:07 -070013073 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013074 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13075 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013076 drm_framebuffer_unreference(c->primary->fb);
13077 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013078 }
13079 }
13080 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013081}
13082
Imre Deak4932e2c2014-02-11 17:12:48 +020013083void intel_connector_unregister(struct intel_connector *intel_connector)
13084{
13085 struct drm_connector *connector = &intel_connector->base;
13086
13087 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013088 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013089}
13090
Jesse Barnes79e53942008-11-07 14:24:08 -080013091void intel_modeset_cleanup(struct drm_device *dev)
13092{
Jesse Barnes652c3932009-08-17 13:31:43 -070013093 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013094 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013095
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013096 /*
13097 * Interrupts and polling as the first thing to avoid creating havoc.
13098 * Too much stuff here (turning of rps, connectors, ...) would
13099 * experience fancy races otherwise.
13100 */
13101 drm_irq_uninstall(dev);
13102 cancel_work_sync(&dev_priv->hotplug_work);
Jesse Barneseb21b922014-06-20 11:57:33 -070013103 dev_priv->pm._irqs_disabled = true;
13104
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013105 /*
13106 * Due to the hpd irq storm handling the hotplug work can re-arm the
13107 * poll handlers. Hence disable polling after hpd handling is shut down.
13108 */
Keith Packardf87ea762010-10-03 19:36:26 -070013109 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013110
Jesse Barnes652c3932009-08-17 13:31:43 -070013111 mutex_lock(&dev->struct_mutex);
13112
Jesse Barnes723bfd72010-10-07 16:01:13 -070013113 intel_unregister_dsm_handler();
13114
Chris Wilson973d04f2011-07-08 12:22:37 +010013115 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013116
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013117 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013118
Daniel Vetter930ebb42012-06-29 23:32:16 +020013119 ironlake_teardown_rc6(dev);
13120
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013121 mutex_unlock(&dev->struct_mutex);
13122
Chris Wilson1630fe72011-07-08 12:22:42 +010013123 /* flush any delayed tasks or pending work */
13124 flush_scheduled_work();
13125
Jani Nikuladb31af12013-11-08 16:48:53 +020013126 /* destroy the backlight and sysfs files before encoders/connectors */
13127 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013128 struct intel_connector *intel_connector;
13129
13130 intel_connector = to_intel_connector(connector);
13131 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013132 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013133
Jesse Barnes79e53942008-11-07 14:24:08 -080013134 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013135
13136 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013137
13138 mutex_lock(&dev->struct_mutex);
13139 intel_cleanup_gt_powersave(dev);
13140 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013141}
13142
Dave Airlie28d52042009-09-21 14:33:58 +100013143/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013144 * Return which encoder is currently attached for connector.
13145 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013146struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013147{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013148 return &intel_attached_encoder(connector)->base;
13149}
Jesse Barnes79e53942008-11-07 14:24:08 -080013150
Chris Wilsondf0e9242010-09-09 16:20:55 +010013151void intel_connector_attach_encoder(struct intel_connector *connector,
13152 struct intel_encoder *encoder)
13153{
13154 connector->encoder = encoder;
13155 drm_mode_connector_attach_encoder(&connector->base,
13156 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013157}
Dave Airlie28d52042009-09-21 14:33:58 +100013158
13159/*
13160 * set vga decode state - true == enable VGA decode
13161 */
13162int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13163{
13164 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013165 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013166 u16 gmch_ctrl;
13167
Chris Wilson75fa0412014-02-07 18:37:02 -020013168 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13169 DRM_ERROR("failed to read control word\n");
13170 return -EIO;
13171 }
13172
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013173 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13174 return 0;
13175
Dave Airlie28d52042009-09-21 14:33:58 +100013176 if (state)
13177 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13178 else
13179 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013180
13181 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13182 DRM_ERROR("failed to write control word\n");
13183 return -EIO;
13184 }
13185
Dave Airlie28d52042009-09-21 14:33:58 +100013186 return 0;
13187}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013188
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013189struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013190
13191 u32 power_well_driver;
13192
Chris Wilson63b66e52013-08-08 15:12:06 +020013193 int num_transcoders;
13194
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013195 struct intel_cursor_error_state {
13196 u32 control;
13197 u32 position;
13198 u32 base;
13199 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013200 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013201
13202 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013203 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013204 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013205 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013206 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013207
13208 struct intel_plane_error_state {
13209 u32 control;
13210 u32 stride;
13211 u32 size;
13212 u32 pos;
13213 u32 addr;
13214 u32 surface;
13215 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013216 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013217
13218 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013219 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013220 enum transcoder cpu_transcoder;
13221
13222 u32 conf;
13223
13224 u32 htotal;
13225 u32 hblank;
13226 u32 hsync;
13227 u32 vtotal;
13228 u32 vblank;
13229 u32 vsync;
13230 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013231};
13232
13233struct intel_display_error_state *
13234intel_display_capture_error_state(struct drm_device *dev)
13235{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013236 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013237 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013238 int transcoders[] = {
13239 TRANSCODER_A,
13240 TRANSCODER_B,
13241 TRANSCODER_C,
13242 TRANSCODER_EDP,
13243 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013244 int i;
13245
Chris Wilson63b66e52013-08-08 15:12:06 +020013246 if (INTEL_INFO(dev)->num_pipes == 0)
13247 return NULL;
13248
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013249 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013250 if (error == NULL)
13251 return NULL;
13252
Imre Deak190be112013-11-25 17:15:31 +020013253 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013254 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13255
Damien Lespiau52331302012-08-15 19:23:25 +010013256 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013257 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013258 intel_display_power_enabled_unlocked(dev_priv,
13259 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013260 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013261 continue;
13262
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013263 error->cursor[i].control = I915_READ(CURCNTR(i));
13264 error->cursor[i].position = I915_READ(CURPOS(i));
13265 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013266
13267 error->plane[i].control = I915_READ(DSPCNTR(i));
13268 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013269 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013270 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013271 error->plane[i].pos = I915_READ(DSPPOS(i));
13272 }
Paulo Zanonica291362013-03-06 20:03:14 -030013273 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13274 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013275 if (INTEL_INFO(dev)->gen >= 4) {
13276 error->plane[i].surface = I915_READ(DSPSURF(i));
13277 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13278 }
13279
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013280 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013281
Sonika Jindal3abfce72014-07-21 15:23:43 +053013282 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013283 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013284 }
13285
13286 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13287 if (HAS_DDI(dev_priv->dev))
13288 error->num_transcoders++; /* Account for eDP. */
13289
13290 for (i = 0; i < error->num_transcoders; i++) {
13291 enum transcoder cpu_transcoder = transcoders[i];
13292
Imre Deakddf9c532013-11-27 22:02:02 +020013293 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013294 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013295 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013296 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013297 continue;
13298
Chris Wilson63b66e52013-08-08 15:12:06 +020013299 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13300
13301 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13302 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13303 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13304 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13305 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13306 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13307 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013308 }
13309
13310 return error;
13311}
13312
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013313#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13314
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013315void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013316intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013317 struct drm_device *dev,
13318 struct intel_display_error_state *error)
13319{
13320 int i;
13321
Chris Wilson63b66e52013-08-08 15:12:06 +020013322 if (!error)
13323 return;
13324
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013325 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013326 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013327 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013328 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013329 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013330 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013331 err_printf(m, " Power: %s\n",
13332 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013333 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013334 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013335
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013336 err_printf(m, "Plane [%d]:\n", i);
13337 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13338 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013339 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013340 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13341 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013342 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013343 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013344 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013345 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013346 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13347 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013348 }
13349
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013350 err_printf(m, "Cursor [%d]:\n", i);
13351 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13352 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13353 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013354 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013355
13356 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013357 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013358 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013359 err_printf(m, " Power: %s\n",
13360 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013361 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13362 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13363 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13364 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13365 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13366 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13367 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13368 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013369}