blob: 1dd5ba858754320126a67e08469755429a1a2d1c [file] [log] [blame]
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
7 * Author: Wolfram Sang <w.sang@pengutronix.de>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Wolfram Sang0c6d49c2011-02-26 14:44:39 +010018#include <linux/gpio.h>
Shawn Guo66506f72011-08-15 10:28:18 +080019#include <linux/module.h>
Richard Zhue1498602011-03-25 09:18:27 -040020#include <linux/slab.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020021#include <linux/mmc/host.h>
Richard Zhu58ac8172011-03-21 13:22:16 +080022#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
Shawn Guofbe5fdd2012-12-11 22:32:20 +080024#include <linux/mmc/slot-gpio.h>
Shawn Guoabfafc22011-06-30 15:44:44 +080025#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
Dong Aishenge62d8b82012-05-11 14:56:01 +080028#include <linux/pinctrl/consumer.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020029#include <linux/platform_data/mmc-esdhc-imx.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020030#include "sdhci-pltfm.h"
31#include "sdhci-esdhc.h"
32
Shawn Guo60bf6392013-01-15 23:36:53 +080033#define ESDHC_CTRL_D3CD 0x08
Richard Zhu58ac8172011-03-21 13:22:16 +080034/* VENDOR SPEC register */
Shawn Guo60bf6392013-01-15 23:36:53 +080035#define ESDHC_VENDOR_SPEC 0xc0
36#define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
37#define ESDHC_WTMK_LVL 0x44
38#define ESDHC_MIX_CTRL 0x48
Shawn Guo2a15f982013-01-21 19:02:26 +080039#define ESDHC_MIX_CTRL_AC23EN (1 << 7)
40/* Bits 3 and 6 are not SDHCI standard definitions */
41#define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7
Richard Zhu58ac8172011-03-21 13:22:16 +080042
Richard Zhu58ac8172011-03-21 13:22:16 +080043/*
Sascha Haueraf510792013-01-21 19:02:28 +080044 * Our interpretation of the SDHCI_HOST_CONTROL register
45 */
46#define ESDHC_CTRL_4BITBUS (0x1 << 1)
47#define ESDHC_CTRL_8BITBUS (0x2 << 1)
48#define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
49
50/*
Richard Zhu97e4ba62011-08-11 16:51:46 -040051 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
52 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
53 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
54 * Define this macro DMA error INT for fsl eSDHC
55 */
Shawn Guo60bf6392013-01-15 23:36:53 +080056#define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
Richard Zhu97e4ba62011-08-11 16:51:46 -040057
58/*
Richard Zhu58ac8172011-03-21 13:22:16 +080059 * The CMDTYPE of the CMD register (offset 0xE) should be set to
60 * "11" when the STOP CMD12 is issued on imx53 to abort one
61 * open ended multi-blk IO. Otherwise the TC INT wouldn't
62 * be generated.
63 * In exact block transfer, the controller doesn't complete the
64 * operations automatically as required at the end of the
65 * transfer and remains on hold if the abort command is not sent.
66 * As a result, the TC flag is not asserted and SW received timeout
67 * exeception. Bit1 of Vendor Spec registor is used to fix it.
68 */
69#define ESDHC_FLAG_MULTIBLK_NO_INT (1 << 1)
Richard Zhue1498602011-03-25 09:18:27 -040070
Shawn Guo57ed3312011-06-30 09:24:26 +080071enum imx_esdhc_type {
72 IMX25_ESDHC,
73 IMX35_ESDHC,
74 IMX51_ESDHC,
75 IMX53_ESDHC,
Shawn Guo95a24822011-09-19 17:32:21 +080076 IMX6Q_USDHC,
Shawn Guo57ed3312011-06-30 09:24:26 +080077};
78
Richard Zhue1498602011-03-25 09:18:27 -040079struct pltfm_imx_data {
80 int flags;
81 u32 scratchpad;
Shawn Guo57ed3312011-06-30 09:24:26 +080082 enum imx_esdhc_type devtype;
Dong Aishenge62d8b82012-05-11 14:56:01 +080083 struct pinctrl *pinctrl;
Shawn Guo842afc02011-07-06 22:57:48 +080084 struct esdhc_platform_data boarddata;
Sascha Hauer52dac612012-03-07 09:31:34 +010085 struct clk *clk_ipg;
86 struct clk *clk_ahb;
87 struct clk *clk_per;
Lucas Stach361b8482013-03-15 09:49:26 +010088 enum {
89 NO_CMD_PENDING, /* no multiblock command pending*/
90 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
91 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */
92 } multiblock_status;
93
Richard Zhue1498602011-03-25 09:18:27 -040094};
95
Shawn Guo57ed3312011-06-30 09:24:26 +080096static struct platform_device_id imx_esdhc_devtype[] = {
97 {
98 .name = "sdhci-esdhc-imx25",
99 .driver_data = IMX25_ESDHC,
100 }, {
101 .name = "sdhci-esdhc-imx35",
102 .driver_data = IMX35_ESDHC,
103 }, {
104 .name = "sdhci-esdhc-imx51",
105 .driver_data = IMX51_ESDHC,
106 }, {
107 .name = "sdhci-esdhc-imx53",
108 .driver_data = IMX53_ESDHC,
109 }, {
Shawn Guo95a24822011-09-19 17:32:21 +0800110 .name = "sdhci-usdhc-imx6q",
111 .driver_data = IMX6Q_USDHC,
112 }, {
Shawn Guo57ed3312011-06-30 09:24:26 +0800113 /* sentinel */
114 }
115};
116MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
117
Shawn Guoabfafc22011-06-30 15:44:44 +0800118static const struct of_device_id imx_esdhc_dt_ids[] = {
119 { .compatible = "fsl,imx25-esdhc", .data = &imx_esdhc_devtype[IMX25_ESDHC], },
120 { .compatible = "fsl,imx35-esdhc", .data = &imx_esdhc_devtype[IMX35_ESDHC], },
121 { .compatible = "fsl,imx51-esdhc", .data = &imx_esdhc_devtype[IMX51_ESDHC], },
122 { .compatible = "fsl,imx53-esdhc", .data = &imx_esdhc_devtype[IMX53_ESDHC], },
Shawn Guo95a24822011-09-19 17:32:21 +0800123 { .compatible = "fsl,imx6q-usdhc", .data = &imx_esdhc_devtype[IMX6Q_USDHC], },
Shawn Guoabfafc22011-06-30 15:44:44 +0800124 { /* sentinel */ }
125};
126MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
127
Shawn Guo57ed3312011-06-30 09:24:26 +0800128static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
129{
130 return data->devtype == IMX25_ESDHC;
131}
132
133static inline int is_imx35_esdhc(struct pltfm_imx_data *data)
134{
135 return data->devtype == IMX35_ESDHC;
136}
137
138static inline int is_imx51_esdhc(struct pltfm_imx_data *data)
139{
140 return data->devtype == IMX51_ESDHC;
141}
142
143static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
144{
145 return data->devtype == IMX53_ESDHC;
146}
147
Shawn Guo95a24822011-09-19 17:32:21 +0800148static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
149{
150 return data->devtype == IMX6Q_USDHC;
151}
152
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200153static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
154{
155 void __iomem *base = host->ioaddr + (reg & ~0x3);
156 u32 shift = (reg & 0x3) * 8;
157
158 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
159}
160
Wolfram Sang7e29c302011-02-26 14:44:41 +0100161static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
162{
Lucas Stach361b8482013-03-15 09:49:26 +0100163 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
164 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100165 u32 val = readl(host->ioaddr + reg);
166
Richard Zhu97e4ba62011-08-11 16:51:46 -0400167 if (unlikely(reg == SDHCI_CAPABILITIES)) {
168 /* In FSL esdhc IC module, only bit20 is used to indicate the
169 * ADMA2 capability of esdhc, but this bit is messed up on
170 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
171 * don't actually support ADMA2). So set the BROKEN_ADMA
172 * uirk on MX25/35 platforms.
173 */
174
175 if (val & SDHCI_CAN_DO_ADMA1) {
176 val &= ~SDHCI_CAN_DO_ADMA1;
177 val |= SDHCI_CAN_DO_ADMA2;
178 }
179 }
180
181 if (unlikely(reg == SDHCI_INT_STATUS)) {
Shawn Guo60bf6392013-01-15 23:36:53 +0800182 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
183 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400184 val |= SDHCI_INT_ADMA_ERROR;
185 }
Lucas Stach361b8482013-03-15 09:49:26 +0100186
187 /*
188 * mask off the interrupt we get in response to the manually
189 * sent CMD12
190 */
191 if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
192 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
193 val &= ~SDHCI_INT_RESPONSE;
194 writel(SDHCI_INT_RESPONSE, host->ioaddr +
195 SDHCI_INT_STATUS);
196 imx_data->multiblock_status = NO_CMD_PENDING;
197 }
Richard Zhu97e4ba62011-08-11 16:51:46 -0400198 }
199
Wolfram Sang7e29c302011-02-26 14:44:41 +0100200 return val;
201}
202
203static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
204{
Richard Zhue1498602011-03-25 09:18:27 -0400205 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
206 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Tony Lin0d588642011-08-11 16:45:59 -0400207 u32 data;
Richard Zhue1498602011-03-25 09:18:27 -0400208
Tony Lin0d588642011-08-11 16:45:59 -0400209 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
Tony Lin0d588642011-08-11 16:45:59 -0400210 if (val & SDHCI_INT_CARD_INT) {
211 /*
212 * Clear and then set D3CD bit to avoid missing the
213 * card interrupt. This is a eSDHC controller problem
214 * so we need to apply the following workaround: clear
215 * and set D3CD bit will make eSDHC re-sample the card
216 * interrupt. In case a card interrupt was lost,
217 * re-sample it by the following steps.
218 */
219 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800220 data &= ~ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400221 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800222 data |= ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400223 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
224 }
225 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100226
Richard Zhu58ac8172011-03-21 13:22:16 +0800227 if (unlikely((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
228 && (reg == SDHCI_INT_STATUS)
229 && (val & SDHCI_INT_DATA_END))) {
230 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800231 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
232 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
233 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Lucas Stach361b8482013-03-15 09:49:26 +0100234
235 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
236 {
237 /* send a manual CMD12 with RESPTYP=none */
238 data = MMC_STOP_TRANSMISSION << 24 |
239 SDHCI_CMD_ABORTCMD << 16;
240 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
241 imx_data->multiblock_status = WAIT_FOR_INT;
242 }
Richard Zhu58ac8172011-03-21 13:22:16 +0800243 }
244
Richard Zhu97e4ba62011-08-11 16:51:46 -0400245 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
246 if (val & SDHCI_INT_ADMA_ERROR) {
247 val &= ~SDHCI_INT_ADMA_ERROR;
Shawn Guo60bf6392013-01-15 23:36:53 +0800248 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400249 }
250 }
251
Wolfram Sang7e29c302011-02-26 14:44:41 +0100252 writel(val, host->ioaddr + reg);
253}
254
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200255static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
256{
Shawn Guoef4d0882013-01-15 23:30:27 +0800257 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
258 struct pltfm_imx_data *imx_data = pltfm_host->priv;
259
Shawn Guo95a24822011-09-19 17:32:21 +0800260 if (unlikely(reg == SDHCI_HOST_VERSION)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800261 reg ^= 2;
262 if (is_imx6q_usdhc(imx_data)) {
263 /*
264 * The usdhc register returns a wrong host version.
265 * Correct it here.
266 */
267 return SDHCI_SPEC_300;
268 }
Shawn Guo95a24822011-09-19 17:32:21 +0800269 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200270
271 return readw(host->ioaddr + reg);
272}
273
274static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
275{
276 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -0400277 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200278
279 switch (reg) {
280 case SDHCI_TRANSFER_MODE:
Richard Zhu58ac8172011-03-21 13:22:16 +0800281 if ((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
282 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
283 && (host->cmd->data->blocks > 1)
284 && (host->cmd->data->flags & MMC_DATA_READ)) {
285 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800286 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
287 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
288 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Richard Zhu58ac8172011-03-21 13:22:16 +0800289 }
Shawn Guo69f54692013-01-21 19:02:24 +0800290
291 if (is_imx6q_usdhc(imx_data)) {
292 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Shawn Guo2a15f982013-01-21 19:02:26 +0800293 /* Swap AC23 bit */
294 if (val & SDHCI_TRNS_AUTO_CMD23) {
295 val &= ~SDHCI_TRNS_AUTO_CMD23;
296 val |= ESDHC_MIX_CTRL_AC23EN;
297 }
298 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
Shawn Guo69f54692013-01-21 19:02:24 +0800299 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
300 } else {
301 /*
302 * Postpone this write, we must do it together with a
303 * command write that is down below.
304 */
305 imx_data->scratchpad = val;
306 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200307 return;
308 case SDHCI_COMMAND:
Lucas Stach361b8482013-03-15 09:49:26 +0100309 if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
Richard Zhu58ac8172011-03-21 13:22:16 +0800310 val |= SDHCI_CMD_ABORTCMD;
Shawn Guo95a24822011-09-19 17:32:21 +0800311
Lucas Stach361b8482013-03-15 09:49:26 +0100312 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
313 (imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
314 imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
315
Shawn Guo69f54692013-01-21 19:02:24 +0800316 if (is_imx6q_usdhc(imx_data))
Shawn Guo95a24822011-09-19 17:32:21 +0800317 writel(val << 16,
318 host->ioaddr + SDHCI_TRANSFER_MODE);
Shawn Guo69f54692013-01-21 19:02:24 +0800319 else
Shawn Guo95a24822011-09-19 17:32:21 +0800320 writel(val << 16 | imx_data->scratchpad,
321 host->ioaddr + SDHCI_TRANSFER_MODE);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200322 return;
323 case SDHCI_BLOCK_SIZE:
324 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
325 break;
326 }
327 esdhc_clrset_le(host, 0xffff, val, reg);
328}
329
330static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
331{
Wilson Callan9a0985b2012-07-19 02:49:16 -0400332 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
333 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200334 u32 new_val;
Sascha Haueraf510792013-01-21 19:02:28 +0800335 u32 mask;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200336
337 switch (reg) {
338 case SDHCI_POWER_CONTROL:
339 /*
340 * FSL put some DMA bits here
341 * If your board has a regulator, code should be here
342 */
343 return;
344 case SDHCI_HOST_CONTROL:
Shawn Guo6b40d182013-01-15 23:36:52 +0800345 /* FSL messed up here, so we need to manually compose it. */
Sascha Haueraf510792013-01-21 19:02:28 +0800346 new_val = val & SDHCI_CTRL_LED;
Masanari Iida7122bbb2012-08-05 23:25:40 +0900347 /* ensure the endianness */
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200348 new_val |= ESDHC_HOST_CONTROL_LE;
Wilson Callan9a0985b2012-07-19 02:49:16 -0400349 /* bits 8&9 are reserved on mx25 */
350 if (!is_imx25_esdhc(imx_data)) {
351 /* DMA mode bits are shifted */
352 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
353 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200354
Sascha Haueraf510792013-01-21 19:02:28 +0800355 /*
356 * Do not touch buswidth bits here. This is done in
357 * esdhc_pltfm_bus_width.
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200358 * Do not touch the D3CD bit either which is used for the
359 * SDIO interrupt errata workaround.
Sascha Haueraf510792013-01-21 19:02:28 +0800360 */
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200361 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
Sascha Haueraf510792013-01-21 19:02:28 +0800362
363 esdhc_clrset_le(host, mask, new_val, reg);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200364 return;
365 }
366 esdhc_clrset_le(host, 0xff, val, reg);
Shawn Guo913413c2011-06-21 22:41:51 +0800367
368 /*
369 * The esdhc has a design violation to SDHC spec which tells
370 * that software reset should not affect card detection circuit.
371 * But esdhc clears its SYSCTL register bits [0..2] during the
372 * software reset. This will stop those clocks that card detection
373 * circuit relies on. To work around it, we turn the clocks on back
374 * to keep card detection circuit functional.
375 */
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800376 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
Shawn Guo913413c2011-06-21 22:41:51 +0800377 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800378 /*
379 * The reset on usdhc fails to clear MIX_CTRL register.
380 * Do it manually here.
381 */
382 if (is_imx6q_usdhc(imx_data))
383 writel(0, host->ioaddr + ESDHC_MIX_CTRL);
384 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200385}
386
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200387static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
388{
389 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
390 struct pltfm_imx_data *imx_data = pltfm_host->priv;
391 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
392
393 u32 f_host = clk_get_rate(pltfm_host->clk);
394
395 if (boarddata->f_max && (boarddata->f_max < f_host))
396 return boarddata->f_max;
397 else
398 return f_host;
399}
400
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200401static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
402{
403 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
404
405 return clk_get_rate(pltfm_host->clk) / 256 / 16;
406}
407
Lucas Stach8ba95802013-06-05 15:13:25 +0200408static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
409 unsigned int clock)
410{
411 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
412
413 esdhc_set_clock(host, clock, clk_get_rate(pltfm_host->clk));
414}
415
Shawn Guo913413c2011-06-21 22:41:51 +0800416static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
417{
Shawn Guo842afc02011-07-06 22:57:48 +0800418 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
419 struct pltfm_imx_data *imx_data = pltfm_host->priv;
420 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Shawn Guo913413c2011-06-21 22:41:51 +0800421
422 switch (boarddata->wp_type) {
423 case ESDHC_WP_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800424 return mmc_gpio_get_ro(host->mmc);
Shawn Guo913413c2011-06-21 22:41:51 +0800425 case ESDHC_WP_CONTROLLER:
426 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
427 SDHCI_WRITE_PROTECT);
428 case ESDHC_WP_NONE:
429 break;
430 }
431
432 return -ENOSYS;
433}
434
Sascha Haueraf510792013-01-21 19:02:28 +0800435static int esdhc_pltfm_bus_width(struct sdhci_host *host, int width)
436{
437 u32 ctrl;
438
439 switch (width) {
440 case MMC_BUS_WIDTH_8:
441 ctrl = ESDHC_CTRL_8BITBUS;
442 break;
443 case MMC_BUS_WIDTH_4:
444 ctrl = ESDHC_CTRL_4BITBUS;
445 break;
446 default:
447 ctrl = 0;
448 break;
449 }
450
451 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
452 SDHCI_HOST_CONTROL);
453
454 return 0;
455}
456
Lars-Peter Clausenc9155682013-03-13 19:26:05 +0100457static const struct sdhci_ops sdhci_esdhc_ops = {
Richard Zhue1498602011-03-25 09:18:27 -0400458 .read_l = esdhc_readl_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100459 .read_w = esdhc_readw_le,
Richard Zhue1498602011-03-25 09:18:27 -0400460 .write_l = esdhc_writel_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100461 .write_w = esdhc_writew_le,
462 .write_b = esdhc_writeb_le,
Lucas Stach8ba95802013-06-05 15:13:25 +0200463 .set_clock = esdhc_pltfm_set_clock,
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200464 .get_max_clock = esdhc_pltfm_get_max_clock,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100465 .get_min_clock = esdhc_pltfm_get_min_clock,
Shawn Guo913413c2011-06-21 22:41:51 +0800466 .get_ro = esdhc_pltfm_get_ro,
Sascha Haueraf510792013-01-21 19:02:28 +0800467 .platform_bus_width = esdhc_pltfm_bus_width,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100468};
469
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100470static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
Richard Zhu97e4ba62011-08-11 16:51:46 -0400471 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
472 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
473 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
Shawn Guo85d65092011-05-27 23:48:12 +0800474 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
Shawn Guo85d65092011-05-27 23:48:12 +0800475 .ops = &sdhci_esdhc_ops,
476};
477
Shawn Guoabfafc22011-06-30 15:44:44 +0800478#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500479static int
Shawn Guoabfafc22011-06-30 15:44:44 +0800480sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
481 struct esdhc_platform_data *boarddata)
482{
483 struct device_node *np = pdev->dev.of_node;
484
485 if (!np)
486 return -ENODEV;
487
Arnd Bergmann7f217792012-05-13 00:14:24 -0400488 if (of_get_property(np, "non-removable", NULL))
Shawn Guoabfafc22011-06-30 15:44:44 +0800489 boarddata->cd_type = ESDHC_CD_PERMANENT;
490
491 if (of_get_property(np, "fsl,cd-controller", NULL))
492 boarddata->cd_type = ESDHC_CD_CONTROLLER;
493
494 if (of_get_property(np, "fsl,wp-controller", NULL))
495 boarddata->wp_type = ESDHC_WP_CONTROLLER;
496
497 boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
498 if (gpio_is_valid(boarddata->cd_gpio))
499 boarddata->cd_type = ESDHC_CD_GPIO;
500
501 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
502 if (gpio_is_valid(boarddata->wp_gpio))
503 boarddata->wp_type = ESDHC_WP_GPIO;
504
Sascha Haueraf510792013-01-21 19:02:28 +0800505 of_property_read_u32(np, "bus-width", &boarddata->max_bus_width);
506
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200507 of_property_read_u32(np, "max-frequency", &boarddata->f_max);
508
Shawn Guoabfafc22011-06-30 15:44:44 +0800509 return 0;
510}
511#else
512static inline int
513sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
514 struct esdhc_platform_data *boarddata)
515{
516 return -ENODEV;
517}
518#endif
519
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500520static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200521{
Shawn Guoabfafc22011-06-30 15:44:44 +0800522 const struct of_device_id *of_id =
523 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
Shawn Guo85d65092011-05-27 23:48:12 +0800524 struct sdhci_pltfm_host *pltfm_host;
525 struct sdhci_host *host;
526 struct esdhc_platform_data *boarddata;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100527 int err;
Richard Zhue1498602011-03-25 09:18:27 -0400528 struct pltfm_imx_data *imx_data;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200529
Christian Daudt0e748232013-05-29 13:50:05 -0700530 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, 0);
Shawn Guo85d65092011-05-27 23:48:12 +0800531 if (IS_ERR(host))
532 return PTR_ERR(host);
533
534 pltfm_host = sdhci_priv(host);
535
Shawn Guoe3af31c2012-11-26 14:39:43 +0800536 imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
Shawn Guoabfafc22011-06-30 15:44:44 +0800537 if (!imx_data) {
538 err = -ENOMEM;
Shawn Guoe3af31c2012-11-26 14:39:43 +0800539 goto free_sdhci;
Shawn Guoabfafc22011-06-30 15:44:44 +0800540 }
Shawn Guo57ed3312011-06-30 09:24:26 +0800541
Shawn Guoabfafc22011-06-30 15:44:44 +0800542 if (of_id)
543 pdev->id_entry = of_id->data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800544 imx_data->devtype = pdev->id_entry->driver_data;
Shawn Guo85d65092011-05-27 23:48:12 +0800545 pltfm_host->priv = imx_data;
546
Sascha Hauer52dac612012-03-07 09:31:34 +0100547 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
548 if (IS_ERR(imx_data->clk_ipg)) {
549 err = PTR_ERR(imx_data->clk_ipg);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800550 goto free_sdhci;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200551 }
Sascha Hauer52dac612012-03-07 09:31:34 +0100552
553 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
554 if (IS_ERR(imx_data->clk_ahb)) {
555 err = PTR_ERR(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800556 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100557 }
558
559 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
560 if (IS_ERR(imx_data->clk_per)) {
561 err = PTR_ERR(imx_data->clk_per);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800562 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100563 }
564
565 pltfm_host->clk = imx_data->clk_per;
566
567 clk_prepare_enable(imx_data->clk_per);
568 clk_prepare_enable(imx_data->clk_ipg);
569 clk_prepare_enable(imx_data->clk_ahb);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200570
Dong Aishenge62d8b82012-05-11 14:56:01 +0800571 imx_data->pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
572 if (IS_ERR(imx_data->pinctrl)) {
573 err = PTR_ERR(imx_data->pinctrl);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800574 goto disable_clk;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800575 }
576
Eric BĂ©nardb89152822012-04-18 02:30:20 +0200577 host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
Eric BĂ©nard37865fe2010-10-23 01:57:21 +0200578
Shawn Guo57ed3312011-06-30 09:24:26 +0800579 if (is_imx25_esdhc(imx_data) || is_imx35_esdhc(imx_data))
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100580 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
Richard Zhu97e4ba62011-08-11 16:51:46 -0400581 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
582 | SDHCI_QUIRK_BROKEN_ADMA;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100583
Shawn Guo57ed3312011-06-30 09:24:26 +0800584 if (is_imx53_esdhc(imx_data))
Richard Zhu58ac8172011-03-21 13:22:16 +0800585 imx_data->flags |= ESDHC_FLAG_MULTIBLK_NO_INT;
586
Shawn Guof750ba92011-11-10 16:39:32 +0800587 /*
588 * The imx6q ROM code will change the default watermark level setting
589 * to something insane. Change it back here.
590 */
591 if (is_imx6q_usdhc(imx_data))
Shawn Guo60bf6392013-01-15 23:36:53 +0800592 writel(0x08100810, host->ioaddr + ESDHC_WTMK_LVL);
Shawn Guof750ba92011-11-10 16:39:32 +0800593
Shawn Guo842afc02011-07-06 22:57:48 +0800594 boarddata = &imx_data->boarddata;
Shawn Guoabfafc22011-06-30 15:44:44 +0800595 if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
596 if (!host->mmc->parent->platform_data) {
597 dev_err(mmc_dev(host->mmc), "no board data!\n");
598 err = -EINVAL;
Shawn Guoe3af31c2012-11-26 14:39:43 +0800599 goto disable_clk;
Shawn Guoabfafc22011-06-30 15:44:44 +0800600 }
601 imx_data->boarddata = *((struct esdhc_platform_data *)
602 host->mmc->parent->platform_data);
603 }
Shawn Guo913413c2011-06-21 22:41:51 +0800604
605 /* write_protect */
606 if (boarddata->wp_type == ESDHC_WP_GPIO) {
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800607 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100608 if (err) {
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800609 dev_err(mmc_dev(host->mmc),
610 "failed to request write-protect gpio!\n");
611 goto disable_clk;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100612 }
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800613 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
Shawn Guo913413c2011-06-21 22:41:51 +0800614 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100615
Shawn Guo913413c2011-06-21 22:41:51 +0800616 /* card_detect */
Shawn Guo913413c2011-06-21 22:41:51 +0800617 switch (boarddata->cd_type) {
618 case ESDHC_CD_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800619 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio);
Wolfram Sang7e29c302011-02-26 14:44:41 +0100620 if (err) {
Shawn Guo913413c2011-06-21 22:41:51 +0800621 dev_err(mmc_dev(host->mmc),
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800622 "failed to request card-detect gpio!\n");
Shawn Guoe3af31c2012-11-26 14:39:43 +0800623 goto disable_clk;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100624 }
Shawn Guo913413c2011-06-21 22:41:51 +0800625 /* fall through */
Wolfram Sang7e29c302011-02-26 14:44:41 +0100626
Shawn Guo913413c2011-06-21 22:41:51 +0800627 case ESDHC_CD_CONTROLLER:
628 /* we have a working card_detect back */
Wolfram Sang7e29c302011-02-26 14:44:41 +0100629 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
Shawn Guo913413c2011-06-21 22:41:51 +0800630 break;
631
632 case ESDHC_CD_PERMANENT:
633 host->mmc->caps = MMC_CAP_NONREMOVABLE;
634 break;
635
636 case ESDHC_CD_NONE:
637 break;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100638 }
Eric BĂ©nard16a790b2010-10-23 01:57:22 +0200639
Sascha Haueraf510792013-01-21 19:02:28 +0800640 switch (boarddata->max_bus_width) {
641 case 8:
642 host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
643 break;
644 case 4:
645 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
646 break;
647 case 1:
648 default:
649 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
650 break;
651 }
652
Shawn Guo85d65092011-05-27 23:48:12 +0800653 err = sdhci_add_host(host);
654 if (err)
Shawn Guoe3af31c2012-11-26 14:39:43 +0800655 goto disable_clk;
Shawn Guo85d65092011-05-27 23:48:12 +0800656
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200657 return 0;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100658
Shawn Guoe3af31c2012-11-26 14:39:43 +0800659disable_clk:
Sascha Hauer52dac612012-03-07 09:31:34 +0100660 clk_disable_unprepare(imx_data->clk_per);
661 clk_disable_unprepare(imx_data->clk_ipg);
662 clk_disable_unprepare(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800663free_sdhci:
Shawn Guo85d65092011-05-27 23:48:12 +0800664 sdhci_pltfm_free(pdev);
665 return err;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200666}
667
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500668static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200669{
Shawn Guo85d65092011-05-27 23:48:12 +0800670 struct sdhci_host *host = platform_get_drvdata(pdev);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200671 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -0400672 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Shawn Guo85d65092011-05-27 23:48:12 +0800673 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
674
675 sdhci_remove_host(host, dead);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100676
Sascha Hauer52dac612012-03-07 09:31:34 +0100677 clk_disable_unprepare(imx_data->clk_per);
678 clk_disable_unprepare(imx_data->clk_ipg);
679 clk_disable_unprepare(imx_data->clk_ahb);
680
Shawn Guo85d65092011-05-27 23:48:12 +0800681 sdhci_pltfm_free(pdev);
682
683 return 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200684}
685
Shawn Guo85d65092011-05-27 23:48:12 +0800686static struct platform_driver sdhci_esdhc_imx_driver = {
687 .driver = {
688 .name = "sdhci-esdhc-imx",
689 .owner = THIS_MODULE,
Shawn Guoabfafc22011-06-30 15:44:44 +0800690 .of_match_table = imx_esdhc_dt_ids,
Manuel Lauss29495aa2011-11-03 11:09:45 +0100691 .pm = SDHCI_PLTFM_PMOPS,
Shawn Guo85d65092011-05-27 23:48:12 +0800692 },
Shawn Guo57ed3312011-06-30 09:24:26 +0800693 .id_table = imx_esdhc_devtype,
Shawn Guo85d65092011-05-27 23:48:12 +0800694 .probe = sdhci_esdhc_imx_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500695 .remove = sdhci_esdhc_imx_remove,
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200696};
Shawn Guo85d65092011-05-27 23:48:12 +0800697
Axel Lind1f81a62011-11-26 12:55:43 +0800698module_platform_driver(sdhci_esdhc_imx_driver);
Shawn Guo85d65092011-05-27 23:48:12 +0800699
700MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
701MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
702MODULE_LICENSE("GPL v2");