blob: a929ca03b7edf3fd35dfe94824f0498eb95a9948 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135/*
136 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
137 * ple_gap: upper bound on the amount of time between two successive
138 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500139 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800140 * ple_window: upper bound on the amount of time a guest is allowed to execute
141 * in a PAUSE loop. Tests indicate that most spinlocks are held for
142 * less than 2^12 cycles
143 * Time is measured based on a counter that runs at the same rate as the TSC,
144 * refer SDM volume 3b section 21.6.13 & 22.1.3.
145 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200146#define KVM_VMX_DEFAULT_PLE_GAP 128
147#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
148#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
149#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
150#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
151 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
152
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800153static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
154module_param(ple_gap, int, S_IRUGO);
155
156static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
157module_param(ple_window, int, S_IRUGO);
158
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200159/* Default doubles per-vcpu window every exit. */
160static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
161module_param(ple_window_grow, int, S_IRUGO);
162
163/* Default resets per-vcpu window every exit to ple_window. */
164static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
165module_param(ple_window_shrink, int, S_IRUGO);
166
167/* Default is to compute the maximum so we can never overflow. */
168static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
169static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
170module_param(ple_window_max, int, S_IRUGO);
171
Avi Kivity83287ea422012-09-16 15:10:57 +0300172extern const ulong vmx_return;
173
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200174#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300175#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300176
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400177struct vmcs {
178 u32 revision_id;
179 u32 abort;
180 char data[0];
181};
182
Nadav Har'Eld462b812011-05-24 15:26:10 +0300183/*
184 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
185 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
186 * loaded on this CPU (so we can clear them if the CPU goes down).
187 */
188struct loaded_vmcs {
189 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700190 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300191 int cpu;
192 int launched;
193 struct list_head loaded_vmcss_on_cpu_link;
194};
195
Avi Kivity26bb0982009-09-07 11:14:12 +0300196struct shared_msr_entry {
197 unsigned index;
198 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200199 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300200};
201
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300202/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300203 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
204 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
205 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
206 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
207 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
208 * More than one of these structures may exist, if L1 runs multiple L2 guests.
209 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
210 * underlying hardware which will be used to run L2.
211 * This structure is packed to ensure that its layout is identical across
212 * machines (necessary for live migration).
213 * If there are changes in this struct, VMCS12_REVISION must be changed.
214 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300215typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300216struct __packed vmcs12 {
217 /* According to the Intel spec, a VMCS region must start with the
218 * following two fields. Then follow implementation-specific data.
219 */
220 u32 revision_id;
221 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300222
Nadav Har'El27d6c862011-05-25 23:06:59 +0300223 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
224 u32 padding[7]; /* room for future expansion */
225
Nadav Har'El22bd0352011-05-25 23:05:57 +0300226 u64 io_bitmap_a;
227 u64 io_bitmap_b;
228 u64 msr_bitmap;
229 u64 vm_exit_msr_store_addr;
230 u64 vm_exit_msr_load_addr;
231 u64 vm_entry_msr_load_addr;
232 u64 tsc_offset;
233 u64 virtual_apic_page_addr;
234 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800235 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800237 u64 eoi_exit_bitmap0;
238 u64 eoi_exit_bitmap1;
239 u64 eoi_exit_bitmap2;
240 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800241 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300242 u64 guest_physical_address;
243 u64 vmcs_link_pointer;
244 u64 guest_ia32_debugctl;
245 u64 guest_ia32_pat;
246 u64 guest_ia32_efer;
247 u64 guest_ia32_perf_global_ctrl;
248 u64 guest_pdptr0;
249 u64 guest_pdptr1;
250 u64 guest_pdptr2;
251 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100252 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300253 u64 host_ia32_pat;
254 u64 host_ia32_efer;
255 u64 host_ia32_perf_global_ctrl;
256 u64 padding64[8]; /* room for future expansion */
257 /*
258 * To allow migration of L1 (complete with its L2 guests) between
259 * machines of different natural widths (32 or 64 bit), we cannot have
260 * unsigned long fields with no explict size. We use u64 (aliased
261 * natural_width) instead. Luckily, x86 is little-endian.
262 */
263 natural_width cr0_guest_host_mask;
264 natural_width cr4_guest_host_mask;
265 natural_width cr0_read_shadow;
266 natural_width cr4_read_shadow;
267 natural_width cr3_target_value0;
268 natural_width cr3_target_value1;
269 natural_width cr3_target_value2;
270 natural_width cr3_target_value3;
271 natural_width exit_qualification;
272 natural_width guest_linear_address;
273 natural_width guest_cr0;
274 natural_width guest_cr3;
275 natural_width guest_cr4;
276 natural_width guest_es_base;
277 natural_width guest_cs_base;
278 natural_width guest_ss_base;
279 natural_width guest_ds_base;
280 natural_width guest_fs_base;
281 natural_width guest_gs_base;
282 natural_width guest_ldtr_base;
283 natural_width guest_tr_base;
284 natural_width guest_gdtr_base;
285 natural_width guest_idtr_base;
286 natural_width guest_dr7;
287 natural_width guest_rsp;
288 natural_width guest_rip;
289 natural_width guest_rflags;
290 natural_width guest_pending_dbg_exceptions;
291 natural_width guest_sysenter_esp;
292 natural_width guest_sysenter_eip;
293 natural_width host_cr0;
294 natural_width host_cr3;
295 natural_width host_cr4;
296 natural_width host_fs_base;
297 natural_width host_gs_base;
298 natural_width host_tr_base;
299 natural_width host_gdtr_base;
300 natural_width host_idtr_base;
301 natural_width host_ia32_sysenter_esp;
302 natural_width host_ia32_sysenter_eip;
303 natural_width host_rsp;
304 natural_width host_rip;
305 natural_width paddingl[8]; /* room for future expansion */
306 u32 pin_based_vm_exec_control;
307 u32 cpu_based_vm_exec_control;
308 u32 exception_bitmap;
309 u32 page_fault_error_code_mask;
310 u32 page_fault_error_code_match;
311 u32 cr3_target_count;
312 u32 vm_exit_controls;
313 u32 vm_exit_msr_store_count;
314 u32 vm_exit_msr_load_count;
315 u32 vm_entry_controls;
316 u32 vm_entry_msr_load_count;
317 u32 vm_entry_intr_info_field;
318 u32 vm_entry_exception_error_code;
319 u32 vm_entry_instruction_len;
320 u32 tpr_threshold;
321 u32 secondary_vm_exec_control;
322 u32 vm_instruction_error;
323 u32 vm_exit_reason;
324 u32 vm_exit_intr_info;
325 u32 vm_exit_intr_error_code;
326 u32 idt_vectoring_info_field;
327 u32 idt_vectoring_error_code;
328 u32 vm_exit_instruction_len;
329 u32 vmx_instruction_info;
330 u32 guest_es_limit;
331 u32 guest_cs_limit;
332 u32 guest_ss_limit;
333 u32 guest_ds_limit;
334 u32 guest_fs_limit;
335 u32 guest_gs_limit;
336 u32 guest_ldtr_limit;
337 u32 guest_tr_limit;
338 u32 guest_gdtr_limit;
339 u32 guest_idtr_limit;
340 u32 guest_es_ar_bytes;
341 u32 guest_cs_ar_bytes;
342 u32 guest_ss_ar_bytes;
343 u32 guest_ds_ar_bytes;
344 u32 guest_fs_ar_bytes;
345 u32 guest_gs_ar_bytes;
346 u32 guest_ldtr_ar_bytes;
347 u32 guest_tr_ar_bytes;
348 u32 guest_interruptibility_info;
349 u32 guest_activity_state;
350 u32 guest_sysenter_cs;
351 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100352 u32 vmx_preemption_timer_value;
353 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300354 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800355 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300356 u16 guest_es_selector;
357 u16 guest_cs_selector;
358 u16 guest_ss_selector;
359 u16 guest_ds_selector;
360 u16 guest_fs_selector;
361 u16 guest_gs_selector;
362 u16 guest_ldtr_selector;
363 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800364 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300365 u16 host_es_selector;
366 u16 host_cs_selector;
367 u16 host_ss_selector;
368 u16 host_ds_selector;
369 u16 host_fs_selector;
370 u16 host_gs_selector;
371 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300372};
373
374/*
375 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
376 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
377 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
378 */
379#define VMCS12_REVISION 0x11e57ed0
380
381/*
382 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
383 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
384 * current implementation, 4K are reserved to avoid future complications.
385 */
386#define VMCS12_SIZE 0x1000
387
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300388/* Used to remember the last vmcs02 used for some recently used vmcs12s */
389struct vmcs02_list {
390 struct list_head list;
391 gpa_t vmptr;
392 struct loaded_vmcs vmcs02;
393};
394
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300395/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300396 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
397 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
398 */
399struct nested_vmx {
400 /* Has the level1 guest done vmxon? */
401 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400402 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300403
404 /* The guest-physical address of the current VMCS L1 keeps for L2 */
405 gpa_t current_vmptr;
406 /* The host-usable pointer to the above */
407 struct page *current_vmcs12_page;
408 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700409 /*
410 * Cache of the guest's VMCS, existing outside of guest memory.
411 * Loaded from guest memory during VMPTRLD. Flushed to guest
412 * memory during VMXOFF, VMCLEAR, VMPTRLD.
413 */
414 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300415 /*
416 * Indicates if the shadow vmcs must be updated with the
417 * data hold by vmcs12
418 */
419 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300420
421 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
422 struct list_head vmcs02_pool;
423 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200424 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300425 /* L2 must run next, and mustn't decide to exit to L1. */
426 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300427 /*
428 * Guest pages referred to in vmcs02 with host-physical pointers, so
429 * we must keep them pinned while L2 runs.
430 */
431 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800432 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800433 struct page *pi_desc_page;
434 struct pi_desc *pi_desc;
435 bool pi_pending;
436 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100437
Radim Krčmářd048c092016-08-08 20:16:22 +0200438 unsigned long *msr_bitmap;
439
Jan Kiszkaf4124502014-03-07 20:03:13 +0100440 struct hrtimer preemption_timer;
441 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200442
443 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
444 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800445
Wanpeng Li5c614b32015-10-13 09:18:36 -0700446 u16 vpid02;
447 u16 last_vpid;
448
Wincy Vanb9c237b2015-02-03 23:56:30 +0800449 u32 nested_vmx_procbased_ctls_low;
450 u32 nested_vmx_procbased_ctls_high;
451 u32 nested_vmx_true_procbased_ctls_low;
452 u32 nested_vmx_secondary_ctls_low;
453 u32 nested_vmx_secondary_ctls_high;
454 u32 nested_vmx_pinbased_ctls_low;
455 u32 nested_vmx_pinbased_ctls_high;
456 u32 nested_vmx_exit_ctls_low;
457 u32 nested_vmx_exit_ctls_high;
458 u32 nested_vmx_true_exit_ctls_low;
459 u32 nested_vmx_entry_ctls_low;
460 u32 nested_vmx_entry_ctls_high;
461 u32 nested_vmx_true_entry_ctls_low;
462 u32 nested_vmx_misc_low;
463 u32 nested_vmx_misc_high;
464 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700465 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300466};
467
Yang Zhang01e439b2013-04-11 19:25:12 +0800468#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800469#define POSTED_INTR_SN 1
470
Yang Zhang01e439b2013-04-11 19:25:12 +0800471/* Posted-Interrupt Descriptor */
472struct pi_desc {
473 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800474 union {
475 struct {
476 /* bit 256 - Outstanding Notification */
477 u16 on : 1,
478 /* bit 257 - Suppress Notification */
479 sn : 1,
480 /* bit 271:258 - Reserved */
481 rsvd_1 : 14;
482 /* bit 279:272 - Notification Vector */
483 u8 nv;
484 /* bit 287:280 - Reserved */
485 u8 rsvd_2;
486 /* bit 319:288 - Notification Destination */
487 u32 ndst;
488 };
489 u64 control;
490 };
491 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800492} __aligned(64);
493
Yang Zhanga20ed542013-04-11 19:25:15 +0800494static bool pi_test_and_set_on(struct pi_desc *pi_desc)
495{
496 return test_and_set_bit(POSTED_INTR_ON,
497 (unsigned long *)&pi_desc->control);
498}
499
500static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
501{
502 return test_and_clear_bit(POSTED_INTR_ON,
503 (unsigned long *)&pi_desc->control);
504}
505
506static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
507{
508 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
509}
510
Feng Wuebbfc762015-09-18 22:29:46 +0800511static inline void pi_clear_sn(struct pi_desc *pi_desc)
512{
513 return clear_bit(POSTED_INTR_SN,
514 (unsigned long *)&pi_desc->control);
515}
516
517static inline void pi_set_sn(struct pi_desc *pi_desc)
518{
519 return set_bit(POSTED_INTR_SN,
520 (unsigned long *)&pi_desc->control);
521}
522
523static inline int pi_test_on(struct pi_desc *pi_desc)
524{
525 return test_bit(POSTED_INTR_ON,
526 (unsigned long *)&pi_desc->control);
527}
528
529static inline int pi_test_sn(struct pi_desc *pi_desc)
530{
531 return test_bit(POSTED_INTR_SN,
532 (unsigned long *)&pi_desc->control);
533}
534
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400535struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000536 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300537 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300538 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200539 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300540 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200541 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200542 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300543 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400544 int nmsrs;
545 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800546 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400547#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300548 u64 msr_host_kernel_gs_base;
549 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400550#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200551 u32 vm_entry_controls_shadow;
552 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300553 /*
554 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
555 * non-nested (L1) guest, it always points to vmcs01. For a nested
556 * guest (L2), it points to a different VMCS.
557 */
558 struct loaded_vmcs vmcs01;
559 struct loaded_vmcs *loaded_vmcs;
560 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300561 struct msr_autoload {
562 unsigned nr;
563 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
564 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
565 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400566 struct {
567 int loaded;
568 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300569#ifdef CONFIG_X86_64
570 u16 ds_sel, es_sel;
571#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200572 int gs_ldt_reload_needed;
573 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000574 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700575 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400576 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200577 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300578 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300579 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300580 struct kvm_segment segs[8];
581 } rmode;
582 struct {
583 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300584 struct kvm_save_segment {
585 u16 selector;
586 unsigned long base;
587 u32 limit;
588 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300589 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300590 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800591 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300592 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200593
594 /* Support for vnmi-less CPUs */
595 int soft_vnmi_blocked;
596 ktime_t entry_time;
597 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800598 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800599
Yang Zhang01e439b2013-04-11 19:25:12 +0800600 /* Posted interrupt descriptor */
601 struct pi_desc pi_desc;
602
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300603 /* Support for a guest hypervisor (nested VMX) */
604 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200605
606 /* Dynamic PLE window. */
607 int ple_window;
608 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800609
610 /* Support for PML */
611#define PML_ENTITY_NUM 512
612 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800613
Yunhong Jiang64672c92016-06-13 14:19:59 -0700614 /* apic deadline value in host tsc */
615 u64 hv_deadline_tsc;
616
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800617 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800618
619 bool guest_pkru_valid;
620 u32 guest_pkru;
621 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800622
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800623 /*
624 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
625 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
626 * in msr_ia32_feature_control_valid_bits.
627 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800628 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800629 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400630};
631
Avi Kivity2fb92db2011-04-27 19:42:18 +0300632enum segment_cache_field {
633 SEG_FIELD_SEL = 0,
634 SEG_FIELD_BASE = 1,
635 SEG_FIELD_LIMIT = 2,
636 SEG_FIELD_AR = 3,
637
638 SEG_FIELD_NR = 4
639};
640
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400641static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
642{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000643 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400644}
645
Feng Wuefc64402015-09-18 22:29:51 +0800646static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
647{
648 return &(to_vmx(vcpu)->pi_desc);
649}
650
Nadav Har'El22bd0352011-05-25 23:05:57 +0300651#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
652#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
653#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
654 [number##_HIGH] = VMCS12_OFFSET(name)+4
655
Abel Gordon4607c2d2013-04-18 14:35:55 +0300656
Bandan Dasfe2b2012014-04-21 15:20:14 -0400657static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300658 /*
659 * We do NOT shadow fields that are modified when L0
660 * traps and emulates any vmx instruction (e.g. VMPTRLD,
661 * VMXON...) executed by L1.
662 * For example, VM_INSTRUCTION_ERROR is read
663 * by L1 if a vmx instruction fails (part of the error path).
664 * Note the code assumes this logic. If for some reason
665 * we start shadowing these fields then we need to
666 * force a shadow sync when L0 emulates vmx instructions
667 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
668 * by nested_vmx_failValid)
669 */
670 VM_EXIT_REASON,
671 VM_EXIT_INTR_INFO,
672 VM_EXIT_INSTRUCTION_LEN,
673 IDT_VECTORING_INFO_FIELD,
674 IDT_VECTORING_ERROR_CODE,
675 VM_EXIT_INTR_ERROR_CODE,
676 EXIT_QUALIFICATION,
677 GUEST_LINEAR_ADDRESS,
678 GUEST_PHYSICAL_ADDRESS
679};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 ARRAY_SIZE(shadow_read_only_fields);
682
Bandan Dasfe2b2012014-04-21 15:20:14 -0400683static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800684 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300685 GUEST_RIP,
686 GUEST_RSP,
687 GUEST_CR0,
688 GUEST_CR3,
689 GUEST_CR4,
690 GUEST_INTERRUPTIBILITY_INFO,
691 GUEST_RFLAGS,
692 GUEST_CS_SELECTOR,
693 GUEST_CS_AR_BYTES,
694 GUEST_CS_LIMIT,
695 GUEST_CS_BASE,
696 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100697 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300698 CR0_GUEST_HOST_MASK,
699 CR0_READ_SHADOW,
700 CR4_READ_SHADOW,
701 TSC_OFFSET,
702 EXCEPTION_BITMAP,
703 CPU_BASED_VM_EXEC_CONTROL,
704 VM_ENTRY_EXCEPTION_ERROR_CODE,
705 VM_ENTRY_INTR_INFO_FIELD,
706 VM_ENTRY_INSTRUCTION_LEN,
707 VM_ENTRY_EXCEPTION_ERROR_CODE,
708 HOST_FS_BASE,
709 HOST_GS_BASE,
710 HOST_FS_SELECTOR,
711 HOST_GS_SELECTOR
712};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400713static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300714 ARRAY_SIZE(shadow_read_write_fields);
715
Mathias Krause772e0312012-08-30 01:30:19 +0200716static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300717 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800718 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300719 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
720 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
721 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
722 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
723 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
724 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
725 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
726 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800727 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300728 FIELD(HOST_ES_SELECTOR, host_es_selector),
729 FIELD(HOST_CS_SELECTOR, host_cs_selector),
730 FIELD(HOST_SS_SELECTOR, host_ss_selector),
731 FIELD(HOST_DS_SELECTOR, host_ds_selector),
732 FIELD(HOST_FS_SELECTOR, host_fs_selector),
733 FIELD(HOST_GS_SELECTOR, host_gs_selector),
734 FIELD(HOST_TR_SELECTOR, host_tr_selector),
735 FIELD64(IO_BITMAP_A, io_bitmap_a),
736 FIELD64(IO_BITMAP_B, io_bitmap_b),
737 FIELD64(MSR_BITMAP, msr_bitmap),
738 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
739 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
740 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
741 FIELD64(TSC_OFFSET, tsc_offset),
742 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
743 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800744 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300745 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800746 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
747 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
748 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
749 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800750 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300751 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
752 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
753 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
754 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
755 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
756 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
757 FIELD64(GUEST_PDPTR0, guest_pdptr0),
758 FIELD64(GUEST_PDPTR1, guest_pdptr1),
759 FIELD64(GUEST_PDPTR2, guest_pdptr2),
760 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100761 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300762 FIELD64(HOST_IA32_PAT, host_ia32_pat),
763 FIELD64(HOST_IA32_EFER, host_ia32_efer),
764 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
765 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
766 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
767 FIELD(EXCEPTION_BITMAP, exception_bitmap),
768 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
769 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
770 FIELD(CR3_TARGET_COUNT, cr3_target_count),
771 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
772 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
773 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
774 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
775 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
776 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
777 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
778 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
779 FIELD(TPR_THRESHOLD, tpr_threshold),
780 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
781 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
782 FIELD(VM_EXIT_REASON, vm_exit_reason),
783 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
784 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
785 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
786 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
787 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
788 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
789 FIELD(GUEST_ES_LIMIT, guest_es_limit),
790 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
791 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
792 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
793 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
794 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
795 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
796 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
797 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
798 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
799 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
800 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
801 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
802 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
803 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
804 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
805 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
806 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
807 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
808 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
809 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
810 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100811 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300812 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
813 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
814 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
815 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
816 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
817 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
818 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
819 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
820 FIELD(EXIT_QUALIFICATION, exit_qualification),
821 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
822 FIELD(GUEST_CR0, guest_cr0),
823 FIELD(GUEST_CR3, guest_cr3),
824 FIELD(GUEST_CR4, guest_cr4),
825 FIELD(GUEST_ES_BASE, guest_es_base),
826 FIELD(GUEST_CS_BASE, guest_cs_base),
827 FIELD(GUEST_SS_BASE, guest_ss_base),
828 FIELD(GUEST_DS_BASE, guest_ds_base),
829 FIELD(GUEST_FS_BASE, guest_fs_base),
830 FIELD(GUEST_GS_BASE, guest_gs_base),
831 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
832 FIELD(GUEST_TR_BASE, guest_tr_base),
833 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
834 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
835 FIELD(GUEST_DR7, guest_dr7),
836 FIELD(GUEST_RSP, guest_rsp),
837 FIELD(GUEST_RIP, guest_rip),
838 FIELD(GUEST_RFLAGS, guest_rflags),
839 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
840 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
841 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
842 FIELD(HOST_CR0, host_cr0),
843 FIELD(HOST_CR3, host_cr3),
844 FIELD(HOST_CR4, host_cr4),
845 FIELD(HOST_FS_BASE, host_fs_base),
846 FIELD(HOST_GS_BASE, host_gs_base),
847 FIELD(HOST_TR_BASE, host_tr_base),
848 FIELD(HOST_GDTR_BASE, host_gdtr_base),
849 FIELD(HOST_IDTR_BASE, host_idtr_base),
850 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
851 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
852 FIELD(HOST_RSP, host_rsp),
853 FIELD(HOST_RIP, host_rip),
854};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300855
856static inline short vmcs_field_to_offset(unsigned long field)
857{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100858 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
859
860 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
861 vmcs_field_to_offset_table[field] == 0)
862 return -ENOENT;
863
Nadav Har'El22bd0352011-05-25 23:05:57 +0300864 return vmcs_field_to_offset_table[field];
865}
866
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300867static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
868{
David Matlack4f2777b2016-07-13 17:16:37 -0700869 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300870}
871
872static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
873{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200874 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800875 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300876 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800877
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300878 return page;
879}
880
881static void nested_release_page(struct page *page)
882{
883 kvm_release_page_dirty(page);
884}
885
886static void nested_release_page_clean(struct page *page)
887{
888 kvm_release_page_clean(page);
889}
890
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300891static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800892static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800893static void kvm_cpu_vmxon(u64 addr);
894static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800895static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200896static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300897static void vmx_set_segment(struct kvm_vcpu *vcpu,
898 struct kvm_segment *var, int seg);
899static void vmx_get_segment(struct kvm_vcpu *vcpu,
900 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200901static bool guest_state_valid(struct kvm_vcpu *vcpu);
902static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300903static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300904static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800905static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300906
Avi Kivity6aa8b732006-12-10 02:21:36 -0800907static DEFINE_PER_CPU(struct vmcs *, vmxarea);
908static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300909/*
910 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
911 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
912 */
913static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300914static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800915
Feng Wubf9f6ac2015-09-18 22:29:55 +0800916/*
917 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
918 * can find which vCPU should be waken up.
919 */
920static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
921static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
922
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200923static unsigned long *vmx_io_bitmap_a;
924static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200925static unsigned long *vmx_msr_bitmap_legacy;
926static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800927static unsigned long *vmx_msr_bitmap_legacy_x2apic;
928static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +0800929static unsigned long *vmx_msr_bitmap_legacy_x2apic_apicv_inactive;
930static unsigned long *vmx_msr_bitmap_longmode_x2apic_apicv_inactive;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300931static unsigned long *vmx_vmread_bitmap;
932static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300933
Avi Kivity110312c2010-12-21 12:54:20 +0200934static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200935static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200936
Sheng Yang2384d2b2008-01-17 15:14:33 +0800937static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
938static DEFINE_SPINLOCK(vmx_vpid_lock);
939
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300940static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800941 int size;
942 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300943 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800944 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300945 u32 pin_based_exec_ctrl;
946 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800947 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300948 u32 vmexit_ctrl;
949 u32 vmentry_ctrl;
950} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800951
Hannes Ederefff9e52008-11-28 17:02:06 +0100952static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800953 u32 ept;
954 u32 vpid;
955} vmx_capability;
956
Avi Kivity6aa8b732006-12-10 02:21:36 -0800957#define VMX_SEGMENT_FIELD(seg) \
958 [VCPU_SREG_##seg] = { \
959 .selector = GUEST_##seg##_SELECTOR, \
960 .base = GUEST_##seg##_BASE, \
961 .limit = GUEST_##seg##_LIMIT, \
962 .ar_bytes = GUEST_##seg##_AR_BYTES, \
963 }
964
Mathias Krause772e0312012-08-30 01:30:19 +0200965static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800966 unsigned selector;
967 unsigned base;
968 unsigned limit;
969 unsigned ar_bytes;
970} kvm_vmx_segment_fields[] = {
971 VMX_SEGMENT_FIELD(CS),
972 VMX_SEGMENT_FIELD(DS),
973 VMX_SEGMENT_FIELD(ES),
974 VMX_SEGMENT_FIELD(FS),
975 VMX_SEGMENT_FIELD(GS),
976 VMX_SEGMENT_FIELD(SS),
977 VMX_SEGMENT_FIELD(TR),
978 VMX_SEGMENT_FIELD(LDTR),
979};
980
Avi Kivity26bb0982009-09-07 11:14:12 +0300981static u64 host_efer;
982
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300983static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
984
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300985/*
Brian Gerst8c065852010-07-17 09:03:26 -0400986 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300987 * away by decrementing the array size.
988 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800990#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300991 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400993 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800995
Jan Kiszka5bb16012016-02-09 20:14:21 +0100996static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800997{
998 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
999 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001000 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1001}
1002
Jan Kiszka6f054852016-02-09 20:15:18 +01001003static inline bool is_debug(u32 intr_info)
1004{
1005 return is_exception_n(intr_info, DB_VECTOR);
1006}
1007
1008static inline bool is_breakpoint(u32 intr_info)
1009{
1010 return is_exception_n(intr_info, BP_VECTOR);
1011}
1012
Jan Kiszka5bb16012016-02-09 20:14:21 +01001013static inline bool is_page_fault(u32 intr_info)
1014{
1015 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001016}
1017
Gui Jianfeng31299942010-03-15 17:29:09 +08001018static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001019{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001020 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001021}
1022
Gui Jianfeng31299942010-03-15 17:29:09 +08001023static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001024{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001025 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001026}
1027
Gui Jianfeng31299942010-03-15 17:29:09 +08001028static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001029{
1030 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1031 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1032}
1033
Gui Jianfeng31299942010-03-15 17:29:09 +08001034static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001035{
1036 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1037 INTR_INFO_VALID_MASK)) ==
1038 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1039}
1040
Gui Jianfeng31299942010-03-15 17:29:09 +08001041static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001042{
Sheng Yang04547152009-04-01 15:52:31 +08001043 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001044}
1045
Gui Jianfeng31299942010-03-15 17:29:09 +08001046static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001047{
Sheng Yang04547152009-04-01 15:52:31 +08001048 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001049}
1050
Paolo Bonzini35754c92015-07-29 12:05:37 +02001051static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001052{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001053 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001054}
1055
Gui Jianfeng31299942010-03-15 17:29:09 +08001056static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001057{
Sheng Yang04547152009-04-01 15:52:31 +08001058 return vmcs_config.cpu_based_exec_ctrl &
1059 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001060}
1061
Avi Kivity774ead32007-12-26 13:57:04 +02001062static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001063{
Sheng Yang04547152009-04-01 15:52:31 +08001064 return vmcs_config.cpu_based_2nd_exec_ctrl &
1065 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1066}
1067
Yang Zhang8d146952013-01-25 10:18:50 +08001068static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1069{
1070 return vmcs_config.cpu_based_2nd_exec_ctrl &
1071 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1072}
1073
Yang Zhang83d4c282013-01-25 10:18:49 +08001074static inline bool cpu_has_vmx_apic_register_virt(void)
1075{
1076 return vmcs_config.cpu_based_2nd_exec_ctrl &
1077 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1078}
1079
Yang Zhangc7c9c562013-01-25 10:18:51 +08001080static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1081{
1082 return vmcs_config.cpu_based_2nd_exec_ctrl &
1083 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1084}
1085
Yunhong Jiang64672c92016-06-13 14:19:59 -07001086/*
1087 * Comment's format: document - errata name - stepping - processor name.
1088 * Refer from
1089 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1090 */
1091static u32 vmx_preemption_cpu_tfms[] = {
1092/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
10930x000206E6,
1094/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1095/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1096/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
10970x00020652,
1098/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
10990x00020655,
1100/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1101/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1102/*
1103 * 320767.pdf - AAP86 - B1 -
1104 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1105 */
11060x000106E5,
1107/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11080x000106A0,
1109/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11100x000106A1,
1111/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11120x000106A4,
1113 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1114 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1115 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11160x000106A5,
1117};
1118
1119static inline bool cpu_has_broken_vmx_preemption_timer(void)
1120{
1121 u32 eax = cpuid_eax(0x00000001), i;
1122
1123 /* Clear the reserved bits */
1124 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001125 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001126 if (eax == vmx_preemption_cpu_tfms[i])
1127 return true;
1128
1129 return false;
1130}
1131
1132static inline bool cpu_has_vmx_preemption_timer(void)
1133{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001134 return vmcs_config.pin_based_exec_ctrl &
1135 PIN_BASED_VMX_PREEMPTION_TIMER;
1136}
1137
Yang Zhang01e439b2013-04-11 19:25:12 +08001138static inline bool cpu_has_vmx_posted_intr(void)
1139{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001140 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1141 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001142}
1143
1144static inline bool cpu_has_vmx_apicv(void)
1145{
1146 return cpu_has_vmx_apic_register_virt() &&
1147 cpu_has_vmx_virtual_intr_delivery() &&
1148 cpu_has_vmx_posted_intr();
1149}
1150
Sheng Yang04547152009-04-01 15:52:31 +08001151static inline bool cpu_has_vmx_flexpriority(void)
1152{
1153 return cpu_has_vmx_tpr_shadow() &&
1154 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001155}
1156
Marcelo Tosattie7997942009-06-11 12:07:40 -03001157static inline bool cpu_has_vmx_ept_execute_only(void)
1158{
Gui Jianfeng31299942010-03-15 17:29:09 +08001159 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001160}
1161
Marcelo Tosattie7997942009-06-11 12:07:40 -03001162static inline bool cpu_has_vmx_ept_2m_page(void)
1163{
Gui Jianfeng31299942010-03-15 17:29:09 +08001164 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001165}
1166
Sheng Yang878403b2010-01-05 19:02:29 +08001167static inline bool cpu_has_vmx_ept_1g_page(void)
1168{
Gui Jianfeng31299942010-03-15 17:29:09 +08001169 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001170}
1171
Sheng Yang4bc9b982010-06-02 14:05:24 +08001172static inline bool cpu_has_vmx_ept_4levels(void)
1173{
1174 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1175}
1176
Xudong Hao83c3a332012-05-28 19:33:35 +08001177static inline bool cpu_has_vmx_ept_ad_bits(void)
1178{
1179 return vmx_capability.ept & VMX_EPT_AD_BIT;
1180}
1181
Gui Jianfeng31299942010-03-15 17:29:09 +08001182static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001183{
Gui Jianfeng31299942010-03-15 17:29:09 +08001184 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001185}
1186
Gui Jianfeng31299942010-03-15 17:29:09 +08001187static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001188{
Gui Jianfeng31299942010-03-15 17:29:09 +08001189 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001190}
1191
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001192static inline bool cpu_has_vmx_invvpid_single(void)
1193{
1194 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1195}
1196
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001197static inline bool cpu_has_vmx_invvpid_global(void)
1198{
1199 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1200}
1201
Gui Jianfeng31299942010-03-15 17:29:09 +08001202static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001203{
Sheng Yang04547152009-04-01 15:52:31 +08001204 return vmcs_config.cpu_based_2nd_exec_ctrl &
1205 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001206}
1207
Gui Jianfeng31299942010-03-15 17:29:09 +08001208static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001209{
1210 return vmcs_config.cpu_based_2nd_exec_ctrl &
1211 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1212}
1213
Gui Jianfeng31299942010-03-15 17:29:09 +08001214static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001215{
1216 return vmcs_config.cpu_based_2nd_exec_ctrl &
1217 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1218}
1219
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001220static inline bool cpu_has_vmx_basic_inout(void)
1221{
1222 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1223}
1224
Paolo Bonzini35754c92015-07-29 12:05:37 +02001225static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001226{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001227 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001228}
1229
Gui Jianfeng31299942010-03-15 17:29:09 +08001230static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001231{
Sheng Yang04547152009-04-01 15:52:31 +08001232 return vmcs_config.cpu_based_2nd_exec_ctrl &
1233 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001234}
1235
Gui Jianfeng31299942010-03-15 17:29:09 +08001236static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001237{
1238 return vmcs_config.cpu_based_2nd_exec_ctrl &
1239 SECONDARY_EXEC_RDTSCP;
1240}
1241
Mao, Junjiead756a12012-07-02 01:18:48 +00001242static inline bool cpu_has_vmx_invpcid(void)
1243{
1244 return vmcs_config.cpu_based_2nd_exec_ctrl &
1245 SECONDARY_EXEC_ENABLE_INVPCID;
1246}
1247
Gui Jianfeng31299942010-03-15 17:29:09 +08001248static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001249{
1250 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1251}
1252
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001253static inline bool cpu_has_vmx_wbinvd_exit(void)
1254{
1255 return vmcs_config.cpu_based_2nd_exec_ctrl &
1256 SECONDARY_EXEC_WBINVD_EXITING;
1257}
1258
Abel Gordonabc4fc52013-04-18 14:35:25 +03001259static inline bool cpu_has_vmx_shadow_vmcs(void)
1260{
1261 u64 vmx_msr;
1262 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1263 /* check if the cpu supports writing r/o exit information fields */
1264 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1265 return false;
1266
1267 return vmcs_config.cpu_based_2nd_exec_ctrl &
1268 SECONDARY_EXEC_SHADOW_VMCS;
1269}
1270
Kai Huang843e4332015-01-28 10:54:28 +08001271static inline bool cpu_has_vmx_pml(void)
1272{
1273 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1274}
1275
Haozhong Zhang64903d62015-10-20 15:39:09 +08001276static inline bool cpu_has_vmx_tsc_scaling(void)
1277{
1278 return vmcs_config.cpu_based_2nd_exec_ctrl &
1279 SECONDARY_EXEC_TSC_SCALING;
1280}
1281
Sheng Yang04547152009-04-01 15:52:31 +08001282static inline bool report_flexpriority(void)
1283{
1284 return flexpriority_enabled;
1285}
1286
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001287static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1288{
1289 return vmcs12->cpu_based_vm_exec_control & bit;
1290}
1291
1292static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1293{
1294 return (vmcs12->cpu_based_vm_exec_control &
1295 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1296 (vmcs12->secondary_vm_exec_control & bit);
1297}
1298
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001299static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001300{
1301 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1302}
1303
Jan Kiszkaf4124502014-03-07 20:03:13 +01001304static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1305{
1306 return vmcs12->pin_based_vm_exec_control &
1307 PIN_BASED_VMX_PREEMPTION_TIMER;
1308}
1309
Nadav Har'El155a97a2013-08-05 11:07:16 +03001310static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1311{
1312 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1313}
1314
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001315static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1316{
1317 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1318 vmx_xsaves_supported();
1319}
1320
Wincy Vanf2b93282015-02-03 23:56:03 +08001321static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1322{
1323 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1324}
1325
Wanpeng Li5c614b32015-10-13 09:18:36 -07001326static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1327{
1328 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1329}
1330
Wincy Van82f0dd42015-02-03 23:57:18 +08001331static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1332{
1333 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1334}
1335
Wincy Van608406e2015-02-03 23:57:51 +08001336static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1337{
1338 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1339}
1340
Wincy Van705699a2015-02-03 23:58:17 +08001341static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1342{
1343 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1344}
1345
Jim Mattson3f618a02016-12-12 11:01:37 -08001346static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001347{
1348 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattson3f618a02016-12-12 11:01:37 -08001349 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001350}
1351
Jan Kiszka533558b2014-01-04 18:47:20 +01001352static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1353 u32 exit_intr_info,
1354 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001355static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1356 struct vmcs12 *vmcs12,
1357 u32 reason, unsigned long qualification);
1358
Rusty Russell8b9cf982007-07-30 16:31:43 +10001359static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001360{
1361 int i;
1362
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001363 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001364 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001365 return i;
1366 return -1;
1367}
1368
Sheng Yang2384d2b2008-01-17 15:14:33 +08001369static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1370{
1371 struct {
1372 u64 vpid : 16;
1373 u64 rsvd : 48;
1374 u64 gva;
1375 } operand = { vpid, 0, gva };
1376
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001377 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001378 /* CF==1 or ZF==1 --> rc = -1 */
1379 "; ja 1f ; ud2 ; 1:"
1380 : : "a"(&operand), "c"(ext) : "cc", "memory");
1381}
1382
Sheng Yang14394422008-04-28 12:24:45 +08001383static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1384{
1385 struct {
1386 u64 eptp, gpa;
1387 } operand = {eptp, gpa};
1388
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001389 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001390 /* CF==1 or ZF==1 --> rc = -1 */
1391 "; ja 1f ; ud2 ; 1:\n"
1392 : : "a" (&operand), "c" (ext) : "cc", "memory");
1393}
1394
Avi Kivity26bb0982009-09-07 11:14:12 +03001395static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001396{
1397 int i;
1398
Rusty Russell8b9cf982007-07-30 16:31:43 +10001399 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001400 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001401 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001402 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001403}
1404
Avi Kivity6aa8b732006-12-10 02:21:36 -08001405static void vmcs_clear(struct vmcs *vmcs)
1406{
1407 u64 phys_addr = __pa(vmcs);
1408 u8 error;
1409
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001410 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001411 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001412 : "cc", "memory");
1413 if (error)
1414 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1415 vmcs, phys_addr);
1416}
1417
Nadav Har'Eld462b812011-05-24 15:26:10 +03001418static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1419{
1420 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001421 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1422 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001423 loaded_vmcs->cpu = -1;
1424 loaded_vmcs->launched = 0;
1425}
1426
Dongxiao Xu7725b892010-05-11 18:29:38 +08001427static void vmcs_load(struct vmcs *vmcs)
1428{
1429 u64 phys_addr = __pa(vmcs);
1430 u8 error;
1431
1432 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001433 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001434 : "cc", "memory");
1435 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001436 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001437 vmcs, phys_addr);
1438}
1439
Dave Young2965faa2015-09-09 15:38:55 -07001440#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001441/*
1442 * This bitmap is used to indicate whether the vmclear
1443 * operation is enabled on all cpus. All disabled by
1444 * default.
1445 */
1446static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1447
1448static inline void crash_enable_local_vmclear(int cpu)
1449{
1450 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1451}
1452
1453static inline void crash_disable_local_vmclear(int cpu)
1454{
1455 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1456}
1457
1458static inline int crash_local_vmclear_enabled(int cpu)
1459{
1460 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1461}
1462
1463static void crash_vmclear_local_loaded_vmcss(void)
1464{
1465 int cpu = raw_smp_processor_id();
1466 struct loaded_vmcs *v;
1467
1468 if (!crash_local_vmclear_enabled(cpu))
1469 return;
1470
1471 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1472 loaded_vmcss_on_cpu_link)
1473 vmcs_clear(v->vmcs);
1474}
1475#else
1476static inline void crash_enable_local_vmclear(int cpu) { }
1477static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001478#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001479
Nadav Har'Eld462b812011-05-24 15:26:10 +03001480static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001481{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001482 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001483 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001484
Nadav Har'Eld462b812011-05-24 15:26:10 +03001485 if (loaded_vmcs->cpu != cpu)
1486 return; /* vcpu migration can race with cpu offline */
1487 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001488 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001489 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001490 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001491
1492 /*
1493 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1494 * is before setting loaded_vmcs->vcpu to -1 which is done in
1495 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1496 * then adds the vmcs into percpu list before it is deleted.
1497 */
1498 smp_wmb();
1499
Nadav Har'Eld462b812011-05-24 15:26:10 +03001500 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001501 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001502}
1503
Nadav Har'Eld462b812011-05-24 15:26:10 +03001504static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001505{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001506 int cpu = loaded_vmcs->cpu;
1507
1508 if (cpu != -1)
1509 smp_call_function_single(cpu,
1510 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001511}
1512
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001513static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001514{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001515 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001516 return;
1517
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001518 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001519 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001520}
1521
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001522static inline void vpid_sync_vcpu_global(void)
1523{
1524 if (cpu_has_vmx_invvpid_global())
1525 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1526}
1527
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001528static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001529{
1530 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001531 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001532 else
1533 vpid_sync_vcpu_global();
1534}
1535
Sheng Yang14394422008-04-28 12:24:45 +08001536static inline void ept_sync_global(void)
1537{
1538 if (cpu_has_vmx_invept_global())
1539 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1540}
1541
1542static inline void ept_sync_context(u64 eptp)
1543{
Avi Kivity089d0342009-03-23 18:26:32 +02001544 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001545 if (cpu_has_vmx_invept_context())
1546 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1547 else
1548 ept_sync_global();
1549 }
1550}
1551
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001552static __always_inline void vmcs_check16(unsigned long field)
1553{
1554 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1555 "16-bit accessor invalid for 64-bit field");
1556 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1557 "16-bit accessor invalid for 64-bit high field");
1558 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1559 "16-bit accessor invalid for 32-bit high field");
1560 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1561 "16-bit accessor invalid for natural width field");
1562}
1563
1564static __always_inline void vmcs_check32(unsigned long field)
1565{
1566 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1567 "32-bit accessor invalid for 16-bit field");
1568 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1569 "32-bit accessor invalid for natural width field");
1570}
1571
1572static __always_inline void vmcs_check64(unsigned long field)
1573{
1574 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1575 "64-bit accessor invalid for 16-bit field");
1576 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1577 "64-bit accessor invalid for 64-bit high field");
1578 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1579 "64-bit accessor invalid for 32-bit field");
1580 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1581 "64-bit accessor invalid for natural width field");
1582}
1583
1584static __always_inline void vmcs_checkl(unsigned long field)
1585{
1586 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1587 "Natural width accessor invalid for 16-bit field");
1588 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1589 "Natural width accessor invalid for 64-bit field");
1590 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1591 "Natural width accessor invalid for 64-bit high field");
1592 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1593 "Natural width accessor invalid for 32-bit field");
1594}
1595
1596static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001597{
Avi Kivity5e520e62011-05-15 10:13:12 -04001598 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001599
Avi Kivity5e520e62011-05-15 10:13:12 -04001600 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1601 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001602 return value;
1603}
1604
Avi Kivity96304212011-05-15 10:13:13 -04001605static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001607 vmcs_check16(field);
1608 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001609}
1610
Avi Kivity96304212011-05-15 10:13:13 -04001611static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001612{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001613 vmcs_check32(field);
1614 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001615}
1616
Avi Kivity96304212011-05-15 10:13:13 -04001617static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001618{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001619 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001620#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001621 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001622#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001623 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001624#endif
1625}
1626
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001627static __always_inline unsigned long vmcs_readl(unsigned long field)
1628{
1629 vmcs_checkl(field);
1630 return __vmcs_readl(field);
1631}
1632
Avi Kivitye52de1b2007-01-05 16:36:56 -08001633static noinline void vmwrite_error(unsigned long field, unsigned long value)
1634{
1635 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1636 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1637 dump_stack();
1638}
1639
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001640static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001641{
1642 u8 error;
1643
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001644 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001645 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001646 if (unlikely(error))
1647 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648}
1649
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001650static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001652 vmcs_check16(field);
1653 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001654}
1655
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001656static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001657{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001658 vmcs_check32(field);
1659 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660}
1661
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001662static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001664 vmcs_check64(field);
1665 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001666#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001667 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669#endif
1670}
1671
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001673{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001674 vmcs_checkl(field);
1675 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001676}
1677
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001678static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001679{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001680 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1681 "vmcs_clear_bits does not support 64-bit fields");
1682 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1683}
1684
1685static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1686{
1687 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1688 "vmcs_set_bits does not support 64-bit fields");
1689 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001690}
1691
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001692static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1693{
1694 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1695}
1696
Gleb Natapov2961e8762013-11-25 15:37:13 +02001697static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1698{
1699 vmcs_write32(VM_ENTRY_CONTROLS, val);
1700 vmx->vm_entry_controls_shadow = val;
1701}
1702
1703static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1704{
1705 if (vmx->vm_entry_controls_shadow != val)
1706 vm_entry_controls_init(vmx, val);
1707}
1708
1709static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1710{
1711 return vmx->vm_entry_controls_shadow;
1712}
1713
1714
1715static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1716{
1717 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1718}
1719
1720static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1721{
1722 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1723}
1724
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001725static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1726{
1727 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1728}
1729
Gleb Natapov2961e8762013-11-25 15:37:13 +02001730static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1731{
1732 vmcs_write32(VM_EXIT_CONTROLS, val);
1733 vmx->vm_exit_controls_shadow = val;
1734}
1735
1736static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1737{
1738 if (vmx->vm_exit_controls_shadow != val)
1739 vm_exit_controls_init(vmx, val);
1740}
1741
1742static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1743{
1744 return vmx->vm_exit_controls_shadow;
1745}
1746
1747
1748static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1749{
1750 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1751}
1752
1753static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1754{
1755 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1756}
1757
Avi Kivity2fb92db2011-04-27 19:42:18 +03001758static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1759{
1760 vmx->segment_cache.bitmask = 0;
1761}
1762
1763static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1764 unsigned field)
1765{
1766 bool ret;
1767 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1768
1769 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1770 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1771 vmx->segment_cache.bitmask = 0;
1772 }
1773 ret = vmx->segment_cache.bitmask & mask;
1774 vmx->segment_cache.bitmask |= mask;
1775 return ret;
1776}
1777
1778static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1779{
1780 u16 *p = &vmx->segment_cache.seg[seg].selector;
1781
1782 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1783 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1784 return *p;
1785}
1786
1787static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1788{
1789 ulong *p = &vmx->segment_cache.seg[seg].base;
1790
1791 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1792 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1793 return *p;
1794}
1795
1796static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1797{
1798 u32 *p = &vmx->segment_cache.seg[seg].limit;
1799
1800 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1801 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1802 return *p;
1803}
1804
1805static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1806{
1807 u32 *p = &vmx->segment_cache.seg[seg].ar;
1808
1809 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1810 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1811 return *p;
1812}
1813
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001814static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1815{
1816 u32 eb;
1817
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001818 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001819 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001820 if ((vcpu->guest_debug &
1821 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1822 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1823 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001824 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001825 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001826 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001827 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001828 if (vcpu->fpu_active)
1829 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001830
1831 /* When we are running a nested L2 guest and L1 specified for it a
1832 * certain exception bitmap, we must trap the same exceptions and pass
1833 * them to L1. When running L2, we will only handle the exceptions
1834 * specified above if L1 did not want them.
1835 */
1836 if (is_guest_mode(vcpu))
1837 eb |= get_vmcs12(vcpu)->exception_bitmap;
1838
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001839 vmcs_write32(EXCEPTION_BITMAP, eb);
1840}
1841
Gleb Natapov2961e8762013-11-25 15:37:13 +02001842static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1843 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001844{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001845 vm_entry_controls_clearbit(vmx, entry);
1846 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001847}
1848
Avi Kivity61d2ef22010-04-28 16:40:38 +03001849static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1850{
1851 unsigned i;
1852 struct msr_autoload *m = &vmx->msr_autoload;
1853
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001854 switch (msr) {
1855 case MSR_EFER:
1856 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001857 clear_atomic_switch_msr_special(vmx,
1858 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001859 VM_EXIT_LOAD_IA32_EFER);
1860 return;
1861 }
1862 break;
1863 case MSR_CORE_PERF_GLOBAL_CTRL:
1864 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001865 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001866 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1867 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1868 return;
1869 }
1870 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001871 }
1872
Avi Kivity61d2ef22010-04-28 16:40:38 +03001873 for (i = 0; i < m->nr; ++i)
1874 if (m->guest[i].index == msr)
1875 break;
1876
1877 if (i == m->nr)
1878 return;
1879 --m->nr;
1880 m->guest[i] = m->guest[m->nr];
1881 m->host[i] = m->host[m->nr];
1882 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1883 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1884}
1885
Gleb Natapov2961e8762013-11-25 15:37:13 +02001886static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1887 unsigned long entry, unsigned long exit,
1888 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1889 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001890{
1891 vmcs_write64(guest_val_vmcs, guest_val);
1892 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001893 vm_entry_controls_setbit(vmx, entry);
1894 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001895}
1896
Avi Kivity61d2ef22010-04-28 16:40:38 +03001897static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1898 u64 guest_val, u64 host_val)
1899{
1900 unsigned i;
1901 struct msr_autoload *m = &vmx->msr_autoload;
1902
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001903 switch (msr) {
1904 case MSR_EFER:
1905 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001906 add_atomic_switch_msr_special(vmx,
1907 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001908 VM_EXIT_LOAD_IA32_EFER,
1909 GUEST_IA32_EFER,
1910 HOST_IA32_EFER,
1911 guest_val, host_val);
1912 return;
1913 }
1914 break;
1915 case MSR_CORE_PERF_GLOBAL_CTRL:
1916 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001917 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001918 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1919 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1920 GUEST_IA32_PERF_GLOBAL_CTRL,
1921 HOST_IA32_PERF_GLOBAL_CTRL,
1922 guest_val, host_val);
1923 return;
1924 }
1925 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001926 case MSR_IA32_PEBS_ENABLE:
1927 /* PEBS needs a quiescent period after being disabled (to write
1928 * a record). Disabling PEBS through VMX MSR swapping doesn't
1929 * provide that period, so a CPU could write host's record into
1930 * guest's memory.
1931 */
1932 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001933 }
1934
Avi Kivity61d2ef22010-04-28 16:40:38 +03001935 for (i = 0; i < m->nr; ++i)
1936 if (m->guest[i].index == msr)
1937 break;
1938
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001939 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001940 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001941 "Can't add msr %x\n", msr);
1942 return;
1943 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001944 ++m->nr;
1945 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1946 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1947 }
1948
1949 m->guest[i].index = msr;
1950 m->guest[i].value = guest_val;
1951 m->host[i].index = msr;
1952 m->host[i].value = host_val;
1953}
1954
Avi Kivity33ed6322007-05-02 16:54:03 +03001955static void reload_tss(void)
1956{
Avi Kivity33ed6322007-05-02 16:54:03 +03001957 /*
1958 * VT restores TR but not its size. Useless.
1959 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001960 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001961 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001962
Avi Kivityd3591922010-07-26 18:32:39 +03001963 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001964 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1965 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001966}
1967
Avi Kivity92c0d902009-10-29 11:00:16 +02001968static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001969{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001970 u64 guest_efer = vmx->vcpu.arch.efer;
1971 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001972
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001973 if (!enable_ept) {
1974 /*
1975 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1976 * host CPUID is more efficient than testing guest CPUID
1977 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1978 */
1979 if (boot_cpu_has(X86_FEATURE_SMEP))
1980 guest_efer |= EFER_NX;
1981 else if (!(guest_efer & EFER_NX))
1982 ignore_bits |= EFER_NX;
1983 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001984
Avi Kivity51c6cf62007-08-29 03:48:05 +03001985 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001986 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001987 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001988 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001989#ifdef CONFIG_X86_64
1990 ignore_bits |= EFER_LMA | EFER_LME;
1991 /* SCE is meaningful only in long mode on Intel */
1992 if (guest_efer & EFER_LMA)
1993 ignore_bits &= ~(u64)EFER_SCE;
1994#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001995
1996 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001997
1998 /*
1999 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2000 * On CPUs that support "load IA32_EFER", always switch EFER
2001 * atomically, since it's faster than switching it manually.
2002 */
2003 if (cpu_has_load_ia32_efer ||
2004 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002005 if (!(guest_efer & EFER_LMA))
2006 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002007 if (guest_efer != host_efer)
2008 add_atomic_switch_msr(vmx, MSR_EFER,
2009 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002010 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002011 } else {
2012 guest_efer &= ~ignore_bits;
2013 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002014
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002015 vmx->guest_msrs[efer_offset].data = guest_efer;
2016 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2017
2018 return true;
2019 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002020}
2021
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002022static unsigned long segment_base(u16 selector)
2023{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002024 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002025 struct desc_struct *d;
2026 unsigned long table_base;
2027 unsigned long v;
2028
2029 if (!(selector & ~3))
2030 return 0;
2031
Avi Kivityd3591922010-07-26 18:32:39 +03002032 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002033
2034 if (selector & 4) { /* from ldt */
2035 u16 ldt_selector = kvm_read_ldt();
2036
2037 if (!(ldt_selector & ~3))
2038 return 0;
2039
2040 table_base = segment_base(ldt_selector);
2041 }
2042 d = (struct desc_struct *)(table_base + (selector & ~7));
2043 v = get_desc_base(d);
2044#ifdef CONFIG_X86_64
2045 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2046 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2047#endif
2048 return v;
2049}
2050
2051static inline unsigned long kvm_read_tr_base(void)
2052{
2053 u16 tr;
2054 asm("str %0" : "=g"(tr));
2055 return segment_base(tr);
2056}
2057
Avi Kivity04d2cc72007-09-10 18:10:54 +03002058static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002059{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002060 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002061 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002062
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002063 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002064 return;
2065
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002066 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002067 /*
2068 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2069 * allow segment selectors with cpl > 0 or ti == 1.
2070 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002071 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002072 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002073 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002074 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002075 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002076 vmx->host_state.fs_reload_needed = 0;
2077 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002078 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002079 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002080 }
Avi Kivity9581d442010-10-19 16:46:55 +02002081 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002082 if (!(vmx->host_state.gs_sel & 7))
2083 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002084 else {
2085 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002086 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002087 }
2088
2089#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002090 savesegment(ds, vmx->host_state.ds_sel);
2091 savesegment(es, vmx->host_state.es_sel);
2092#endif
2093
2094#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002095 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2096 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2097#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002098 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2099 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002100#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002101
2102#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002103 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2104 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002105 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002106#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002107 if (boot_cpu_has(X86_FEATURE_MPX))
2108 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002109 for (i = 0; i < vmx->save_nmsrs; ++i)
2110 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002111 vmx->guest_msrs[i].data,
2112 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002113}
2114
Avi Kivitya9b21b62008-06-24 11:48:49 +03002115static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002116{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002117 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002118 return;
2119
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002120 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002121 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002122#ifdef CONFIG_X86_64
2123 if (is_long_mode(&vmx->vcpu))
2124 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2125#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002126 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002127 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002128#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002129 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002130#else
2131 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002132#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002133 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002134 if (vmx->host_state.fs_reload_needed)
2135 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002136#ifdef CONFIG_X86_64
2137 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2138 loadsegment(ds, vmx->host_state.ds_sel);
2139 loadsegment(es, vmx->host_state.es_sel);
2140 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002141#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002142 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002143#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002144 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002145#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002146 if (vmx->host_state.msr_host_bndcfgs)
2147 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002148 /*
2149 * If the FPU is not active (through the host task or
2150 * the guest vcpu), then restore the cr0.TS bit.
2151 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002152 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002153 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002154 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002155}
2156
Avi Kivitya9b21b62008-06-24 11:48:49 +03002157static void vmx_load_host_state(struct vcpu_vmx *vmx)
2158{
2159 preempt_disable();
2160 __vmx_load_host_state(vmx);
2161 preempt_enable();
2162}
2163
Feng Wu28b835d2015-09-18 22:29:54 +08002164static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2165{
2166 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2167 struct pi_desc old, new;
2168 unsigned int dest;
2169
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002170 /*
2171 * In case of hot-plug or hot-unplug, we may have to undo
2172 * vmx_vcpu_pi_put even if there is no assigned device. And we
2173 * always keep PI.NDST up to date for simplicity: it makes the
2174 * code easier, and CPU migration is not a fast path.
2175 */
2176 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08002177 return;
2178
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002179 /*
2180 * First handle the simple case where no cmpxchg is necessary; just
2181 * allow posting non-urgent interrupts.
2182 *
2183 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
2184 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
2185 * expects the VCPU to be on the blocked_vcpu_list that matches
2186 * PI.NDST.
2187 */
2188 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
2189 vcpu->cpu == cpu) {
2190 pi_clear_sn(pi_desc);
2191 return;
2192 }
2193
2194 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08002195 do {
2196 old.control = new.control = pi_desc->control;
2197
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002198 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08002199
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002200 if (x2apic_enabled())
2201 new.ndst = dest;
2202 else
2203 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08002204
Feng Wu28b835d2015-09-18 22:29:54 +08002205 new.sn = 0;
Paolo Bonziniea37f612017-09-28 17:58:41 +02002206 } while (cmpxchg64(&pi_desc->control, old.control,
2207 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08002208}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002209
Peter Feinerc95ba922016-08-17 09:36:47 -07002210static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2211{
2212 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2213 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2214}
2215
Avi Kivity6aa8b732006-12-10 02:21:36 -08002216/*
2217 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2218 * vcpu mutex is already taken.
2219 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002220static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002221{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002222 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002223 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002224 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002225
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002226 if (!vmm_exclusive)
2227 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002228 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002229 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002230
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002231 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002232 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002233 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002234
2235 /*
2236 * Read loaded_vmcs->cpu should be before fetching
2237 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2238 * See the comments in __loaded_vmcs_clear().
2239 */
2240 smp_rmb();
2241
Nadav Har'Eld462b812011-05-24 15:26:10 +03002242 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2243 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002244 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002245 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002246 }
2247
2248 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2249 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2250 vmcs_load(vmx->loaded_vmcs->vmcs);
2251 }
2252
2253 if (!already_loaded) {
2254 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2255 unsigned long sysenter_esp;
2256
2257 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002258
Avi Kivity6aa8b732006-12-10 02:21:36 -08002259 /*
2260 * Linux uses per-cpu TSS and GDT, so set these when switching
2261 * processors.
2262 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002263 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002264 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002265
2266 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2267 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002268
Nadav Har'Eld462b812011-05-24 15:26:10 +03002269 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002270 }
Feng Wu28b835d2015-09-18 22:29:54 +08002271
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002272 /* Setup TSC multiplier */
2273 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002274 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2275 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002276
Feng Wu28b835d2015-09-18 22:29:54 +08002277 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002278 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002279}
2280
2281static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2282{
2283 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2284
2285 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002286 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2287 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002288 return;
2289
2290 /* Set SN when the vCPU is preempted */
2291 if (vcpu->preempted)
2292 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002293}
2294
2295static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2296{
Feng Wu28b835d2015-09-18 22:29:54 +08002297 vmx_vcpu_pi_put(vcpu);
2298
Avi Kivitya9b21b62008-06-24 11:48:49 +03002299 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002300 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002301 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2302 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002303 kvm_cpu_vmxoff();
2304 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002305}
2306
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002307static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2308{
Avi Kivity81231c62010-01-24 16:26:40 +02002309 ulong cr0;
2310
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002311 if (vcpu->fpu_active)
2312 return;
2313 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002314 cr0 = vmcs_readl(GUEST_CR0);
2315 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2316 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2317 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002318 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002319 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002320 if (is_guest_mode(vcpu))
2321 vcpu->arch.cr0_guest_owned_bits &=
2322 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002323 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002324}
2325
Avi Kivityedcafe32009-12-30 18:07:40 +02002326static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2327
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002328/*
2329 * Return the cr0 value that a nested guest would read. This is a combination
2330 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2331 * its hypervisor (cr0_read_shadow).
2332 */
2333static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2334{
2335 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2336 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2337}
2338static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2339{
2340 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2341 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2342}
2343
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002344static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2345{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002346 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2347 * set this *before* calling this function.
2348 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002349 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002350 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002351 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002352 vcpu->arch.cr0_guest_owned_bits = 0;
2353 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002354 if (is_guest_mode(vcpu)) {
2355 /*
2356 * L1's specified read shadow might not contain the TS bit,
2357 * so now that we turned on shadowing of this bit, we need to
2358 * set this bit of the shadow. Like in nested_vmx_run we need
2359 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2360 * up-to-date here because we just decached cr0.TS (and we'll
2361 * only update vmcs12->guest_cr0 on nested exit).
2362 */
2363 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2364 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2365 (vcpu->arch.cr0 & X86_CR0_TS);
2366 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2367 } else
2368 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002369}
2370
Avi Kivity6aa8b732006-12-10 02:21:36 -08002371static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2372{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002373 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002374
Avi Kivity6de12732011-03-07 12:51:22 +02002375 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2376 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2377 rflags = vmcs_readl(GUEST_RFLAGS);
2378 if (to_vmx(vcpu)->rmode.vm86_active) {
2379 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2380 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2381 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2382 }
2383 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002384 }
Avi Kivity6de12732011-03-07 12:51:22 +02002385 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002386}
2387
2388static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2389{
Avi Kivity6de12732011-03-07 12:51:22 +02002390 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2391 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002392 if (to_vmx(vcpu)->rmode.vm86_active) {
2393 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002394 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002395 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002396 vmcs_writel(GUEST_RFLAGS, rflags);
2397}
2398
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002399static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2400{
2401 return to_vmx(vcpu)->guest_pkru;
2402}
2403
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002404static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002405{
2406 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2407 int ret = 0;
2408
2409 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002410 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002411 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002412 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002413
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002414 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002415}
2416
2417static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2418{
2419 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2420 u32 interruptibility = interruptibility_old;
2421
2422 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2423
Jan Kiszka48005f62010-02-19 19:38:07 +01002424 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002425 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002426 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002427 interruptibility |= GUEST_INTR_STATE_STI;
2428
2429 if ((interruptibility != interruptibility_old))
2430 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2431}
2432
Avi Kivity6aa8b732006-12-10 02:21:36 -08002433static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2434{
2435 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002436
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002437 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002438 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002439 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002440
Glauber Costa2809f5d2009-05-12 16:21:05 -04002441 /* skipping an emulated instruction also counts */
2442 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002443}
2444
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002445/*
2446 * KVM wants to inject page-faults which it got to the guest. This function
2447 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002448 */
Gleb Natapove011c662013-09-25 12:51:35 +03002449static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002450{
2451 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2452
Gleb Natapove011c662013-09-25 12:51:35 +03002453 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002454 return 0;
2455
Wanpeng Lia29fd272017-06-05 05:19:09 -07002456 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
Jan Kiszka533558b2014-01-04 18:47:20 +01002457 vmcs_read32(VM_EXIT_INTR_INFO),
2458 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002459 return 1;
2460}
2461
Avi Kivity298101d2007-11-25 13:41:11 +02002462static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002463 bool has_error_code, u32 error_code,
2464 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002465{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002466 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002467 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002468
Gleb Natapove011c662013-09-25 12:51:35 +03002469 if (!reinject && is_guest_mode(vcpu) &&
2470 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002471 return;
2472
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002473 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002474 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002475 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2476 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002477
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002478 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002479 int inc_eip = 0;
2480 if (kvm_exception_is_soft(nr))
2481 inc_eip = vcpu->arch.event_exit_inst_len;
2482 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002483 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002484 return;
2485 }
2486
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002487 if (kvm_exception_is_soft(nr)) {
2488 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2489 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002490 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2491 } else
2492 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2493
2494 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002495}
2496
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002497static bool vmx_rdtscp_supported(void)
2498{
2499 return cpu_has_vmx_rdtscp();
2500}
2501
Mao, Junjiead756a12012-07-02 01:18:48 +00002502static bool vmx_invpcid_supported(void)
2503{
2504 return cpu_has_vmx_invpcid() && enable_ept;
2505}
2506
Avi Kivity6aa8b732006-12-10 02:21:36 -08002507/*
Eddie Donga75beee2007-05-17 18:55:15 +03002508 * Swap MSR entry in host/guest MSR entry array.
2509 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002510static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002511{
Avi Kivity26bb0982009-09-07 11:14:12 +03002512 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002513
2514 tmp = vmx->guest_msrs[to];
2515 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2516 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002517}
2518
Yang Zhang8d146952013-01-25 10:18:50 +08002519static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2520{
2521 unsigned long *msr_bitmap;
2522
Wincy Van670125b2015-03-04 14:31:56 +08002523 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002524 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002525 else if (cpu_has_secondary_exec_ctrls() &&
2526 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2527 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002528 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2529 if (is_long_mode(vcpu))
2530 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2531 else
2532 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2533 } else {
2534 if (is_long_mode(vcpu))
2535 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv_inactive;
2536 else
2537 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv_inactive;
2538 }
Yang Zhang8d146952013-01-25 10:18:50 +08002539 } else {
2540 if (is_long_mode(vcpu))
2541 msr_bitmap = vmx_msr_bitmap_longmode;
2542 else
2543 msr_bitmap = vmx_msr_bitmap_legacy;
2544 }
2545
2546 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2547}
2548
Eddie Donga75beee2007-05-17 18:55:15 +03002549/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002550 * Set up the vmcs to automatically save and restore system
2551 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2552 * mode, as fiddling with msrs is very expensive.
2553 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002554static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002555{
Avi Kivity26bb0982009-09-07 11:14:12 +03002556 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002557
Eddie Donga75beee2007-05-17 18:55:15 +03002558 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002559#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002560 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002561 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002562 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002563 move_msr_up(vmx, index, save_nmsrs++);
2564 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002565 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002566 move_msr_up(vmx, index, save_nmsrs++);
2567 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002568 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002569 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002570 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002571 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002572 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002573 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002574 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002575 * if efer.sce is enabled.
2576 */
Brian Gerst8c065852010-07-17 09:03:26 -04002577 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002578 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002579 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002580 }
Eddie Donga75beee2007-05-17 18:55:15 +03002581#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002582 index = __find_msr_index(vmx, MSR_EFER);
2583 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002584 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002585
Avi Kivity26bb0982009-09-07 11:14:12 +03002586 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002587
Yang Zhang8d146952013-01-25 10:18:50 +08002588 if (cpu_has_vmx_msr_bitmap())
2589 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002590}
2591
2592/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002593 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002594 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2595 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002596 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002597static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002598{
2599 u64 host_tsc, tsc_offset;
2600
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002601 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002602 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002603 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002604}
2605
2606/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002607 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002608 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002609static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002611 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002612 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002613 * We're here if L1 chose not to trap WRMSR to TSC. According
2614 * to the spec, this should set L1's TSC; The offset that L1
2615 * set for L2 remains unchanged, and still needs to be added
2616 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002617 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002618 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002619 /* recalculate vmcs02.TSC_OFFSET: */
2620 vmcs12 = get_vmcs12(vcpu);
2621 vmcs_write64(TSC_OFFSET, offset +
2622 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2623 vmcs12->tsc_offset : 0));
2624 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002625 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2626 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002627 vmcs_write64(TSC_OFFSET, offset);
2628 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002629}
2630
Nadav Har'El801d3422011-05-25 23:02:23 +03002631static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2632{
2633 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2634 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2635}
2636
2637/*
2638 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2639 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2640 * all guests if the "nested" module option is off, and can also be disabled
2641 * for a single guest by disabling its VMX cpuid bit.
2642 */
2643static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2644{
2645 return nested && guest_cpuid_has_vmx(vcpu);
2646}
2647
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002649 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2650 * returned for the various VMX controls MSRs when nested VMX is enabled.
2651 * The same values should also be used to verify that vmcs12 control fields are
2652 * valid during nested entry from L1 to L2.
2653 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2654 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2655 * bit in the high half is on if the corresponding bit in the control field
2656 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002657 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002658static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002659{
2660 /*
2661 * Note that as a general rule, the high half of the MSRs (bits in
2662 * the control fields which may be 1) should be initialized by the
2663 * intersection of the underlying hardware's MSR (i.e., features which
2664 * can be supported) and the list of features we want to expose -
2665 * because they are known to be properly supported in our code.
2666 * Also, usually, the low half of the MSRs (bits which must be 1) can
2667 * be set to 0, meaning that L1 may turn off any of these bits. The
2668 * reason is that if one of these bits is necessary, it will appear
2669 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2670 * fields of vmcs01 and vmcs02, will turn these bits off - and
2671 * nested_vmx_exit_handled() will not pass related exits to L1.
2672 * These rules have exceptions below.
2673 */
2674
2675 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002676 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002677 vmx->nested.nested_vmx_pinbased_ctls_low,
2678 vmx->nested.nested_vmx_pinbased_ctls_high);
2679 vmx->nested.nested_vmx_pinbased_ctls_low |=
2680 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2681 vmx->nested.nested_vmx_pinbased_ctls_high &=
2682 PIN_BASED_EXT_INTR_MASK |
2683 PIN_BASED_NMI_EXITING |
2684 PIN_BASED_VIRTUAL_NMIS;
2685 vmx->nested.nested_vmx_pinbased_ctls_high |=
2686 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002687 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002688 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002689 vmx->nested.nested_vmx_pinbased_ctls_high |=
2690 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002691
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002692 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002693 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002694 vmx->nested.nested_vmx_exit_ctls_low,
2695 vmx->nested.nested_vmx_exit_ctls_high);
2696 vmx->nested.nested_vmx_exit_ctls_low =
2697 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002698
Wincy Vanb9c237b2015-02-03 23:56:30 +08002699 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002700#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002701 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002702#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002703 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002704 vmx->nested.nested_vmx_exit_ctls_high |=
2705 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002706 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002707 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2708
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002709 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002710 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002711
Jan Kiszka2996fca2014-06-16 13:59:43 +02002712 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002713 vmx->nested.nested_vmx_true_exit_ctls_low =
2714 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002715 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2716
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002717 /* entry controls */
2718 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002719 vmx->nested.nested_vmx_entry_ctls_low,
2720 vmx->nested.nested_vmx_entry_ctls_high);
2721 vmx->nested.nested_vmx_entry_ctls_low =
2722 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2723 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002724#ifdef CONFIG_X86_64
2725 VM_ENTRY_IA32E_MODE |
2726#endif
2727 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002728 vmx->nested.nested_vmx_entry_ctls_high |=
2729 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002730 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002731 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002732
Jan Kiszka2996fca2014-06-16 13:59:43 +02002733 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002734 vmx->nested.nested_vmx_true_entry_ctls_low =
2735 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002736 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2737
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002738 /* cpu-based controls */
2739 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002740 vmx->nested.nested_vmx_procbased_ctls_low,
2741 vmx->nested.nested_vmx_procbased_ctls_high);
2742 vmx->nested.nested_vmx_procbased_ctls_low =
2743 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2744 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002745 CPU_BASED_VIRTUAL_INTR_PENDING |
2746 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002747 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2748 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2749 CPU_BASED_CR3_STORE_EXITING |
2750#ifdef CONFIG_X86_64
2751 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2752#endif
2753 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002754 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2755 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2756 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2757 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002758 /*
2759 * We can allow some features even when not supported by the
2760 * hardware. For example, L1 can specify an MSR bitmap - and we
2761 * can use it to avoid exits to L1 - even when L0 runs L2
2762 * without MSR bitmaps.
2763 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002764 vmx->nested.nested_vmx_procbased_ctls_high |=
2765 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002766 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002767
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002768 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002769 vmx->nested.nested_vmx_true_procbased_ctls_low =
2770 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002771 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2772
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002773 /* secondary cpu-based controls */
2774 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002775 vmx->nested.nested_vmx_secondary_ctls_low,
2776 vmx->nested.nested_vmx_secondary_ctls_high);
2777 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2778 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002779 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002780 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002781 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002782 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002783 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002784 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002785 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002786 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002787
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002788 if (enable_ept) {
2789 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002790 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002791 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002792 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002793 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2794 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002795 if (cpu_has_vmx_ept_execute_only())
2796 vmx->nested.nested_vmx_ept_caps |=
2797 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002798 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002799 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2800 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002801 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002802 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002803
Paolo Bonzinief697a72016-03-18 16:58:38 +01002804 /*
2805 * Old versions of KVM use the single-context version without
2806 * checking for support, so declare that it is supported even
2807 * though it is treated as global context. The alternative is
2808 * not failing the single-context invvpid, and it is worse.
2809 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002810 if (enable_vpid)
2811 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002812 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002813 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2814 else
2815 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002816
Radim Krčmář0790ec12015-03-17 14:02:32 +01002817 if (enable_unrestricted_guest)
2818 vmx->nested.nested_vmx_secondary_ctls_high |=
2819 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2820
Jan Kiszkac18911a2013-03-13 16:06:41 +01002821 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002822 rdmsr(MSR_IA32_VMX_MISC,
2823 vmx->nested.nested_vmx_misc_low,
2824 vmx->nested.nested_vmx_misc_high);
2825 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2826 vmx->nested.nested_vmx_misc_low |=
2827 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002828 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002829 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002830}
2831
2832static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2833{
2834 /*
2835 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2836 */
2837 return ((control & high) | low) == control;
2838}
2839
2840static inline u64 vmx_control_msr(u32 low, u32 high)
2841{
2842 return low | ((u64)high << 32);
2843}
2844
Jan Kiszkacae50132014-01-04 18:47:22 +01002845/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002846static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2847{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002848 struct vcpu_vmx *vmx = to_vmx(vcpu);
2849
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002850 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002851 case MSR_IA32_VMX_BASIC:
2852 /*
2853 * This MSR reports some information about VMX support. We
2854 * should return information about the VMX we emulate for the
2855 * guest, and the VMCS structure we give it - not about the
2856 * VMX support of the underlying hardware.
2857 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002858 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002859 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2860 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002861 if (cpu_has_vmx_basic_inout())
2862 *pdata |= VMX_BASIC_INOUT;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002863 break;
2864 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2865 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002866 *pdata = vmx_control_msr(
2867 vmx->nested.nested_vmx_pinbased_ctls_low,
2868 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002869 break;
2870 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002871 *pdata = vmx_control_msr(
2872 vmx->nested.nested_vmx_true_procbased_ctls_low,
2873 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002874 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002875 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002876 *pdata = vmx_control_msr(
2877 vmx->nested.nested_vmx_procbased_ctls_low,
2878 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002879 break;
2880 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002881 *pdata = vmx_control_msr(
2882 vmx->nested.nested_vmx_true_exit_ctls_low,
2883 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002884 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002885 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002886 *pdata = vmx_control_msr(
2887 vmx->nested.nested_vmx_exit_ctls_low,
2888 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002889 break;
2890 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002891 *pdata = vmx_control_msr(
2892 vmx->nested.nested_vmx_true_entry_ctls_low,
2893 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002894 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002895 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002896 *pdata = vmx_control_msr(
2897 vmx->nested.nested_vmx_entry_ctls_low,
2898 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002899 break;
2900 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002901 *pdata = vmx_control_msr(
2902 vmx->nested.nested_vmx_misc_low,
2903 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002904 break;
2905 /*
2906 * These MSRs specify bits which the guest must keep fixed (on or off)
2907 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2908 * We picked the standard core2 setting.
2909 */
2910#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2911#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2912 case MSR_IA32_VMX_CR0_FIXED0:
2913 *pdata = VMXON_CR0_ALWAYSON;
2914 break;
2915 case MSR_IA32_VMX_CR0_FIXED1:
2916 *pdata = -1ULL;
2917 break;
2918 case MSR_IA32_VMX_CR4_FIXED0:
2919 *pdata = VMXON_CR4_ALWAYSON;
2920 break;
2921 case MSR_IA32_VMX_CR4_FIXED1:
2922 *pdata = -1ULL;
2923 break;
2924 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002925 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002926 break;
2927 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002928 *pdata = vmx_control_msr(
2929 vmx->nested.nested_vmx_secondary_ctls_low,
2930 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002931 break;
2932 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07002933 *pdata = vmx->nested.nested_vmx_ept_caps |
2934 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002935 break;
2936 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002937 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002938 }
2939
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002940 return 0;
2941}
2942
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002943static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2944 uint64_t val)
2945{
2946 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2947
2948 return !(val & ~valid_bits);
2949}
2950
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002951/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002952 * Reads an msr value (of 'msr_index') into 'pdata'.
2953 * Returns 0 on success, non-0 otherwise.
2954 * Assumes vcpu_load() was already called.
2955 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002956static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002957{
Avi Kivity26bb0982009-09-07 11:14:12 +03002958 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002959
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002960 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002961#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002962 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002963 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 break;
2965 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002966 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002968 case MSR_KERNEL_GS_BASE:
2969 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002970 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002971 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002972#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002974 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302975 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002976 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002977 break;
2978 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002979 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002980 break;
2981 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002982 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002983 break;
2984 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002985 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002986 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002987 case MSR_IA32_BNDCFGS:
Haozhong Zhangcce8d2e2017-07-04 10:27:41 +08002988 if (!kvm_mpx_supported() ||
2989 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002990 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002991 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002992 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002993 case MSR_IA32_MCG_EXT_CTL:
2994 if (!msr_info->host_initiated &&
2995 !(to_vmx(vcpu)->msr_ia32_feature_control &
2996 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01002997 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002998 msr_info->data = vcpu->arch.mcg_ext_ctl;
2999 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003000 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003001 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003002 break;
3003 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3004 if (!nested_vmx_allowed(vcpu))
3005 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003006 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003007 case MSR_IA32_XSS:
3008 if (!vmx_xsaves_supported())
3009 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003010 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003011 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003012 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003013 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003014 return 1;
3015 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003016 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003017 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003018 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003019 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003020 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003021 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003022 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003023 }
3024
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025 return 0;
3026}
3027
Jan Kiszkacae50132014-01-04 18:47:22 +01003028static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3029
Avi Kivity6aa8b732006-12-10 02:21:36 -08003030/*
3031 * Writes msr value into into the appropriate "register".
3032 * Returns 0 on success, non-0 otherwise.
3033 * Assumes vcpu_load() was already called.
3034 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003035static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003036{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003037 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003038 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003039 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003040 u32 msr_index = msr_info->index;
3041 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003042
Avi Kivity6aa8b732006-12-10 02:21:36 -08003043 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003044 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003045 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003046 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003047#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003048 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003049 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003050 vmcs_writel(GUEST_FS_BASE, data);
3051 break;
3052 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003053 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054 vmcs_writel(GUEST_GS_BASE, data);
3055 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003056 case MSR_KERNEL_GS_BASE:
3057 vmx_load_host_state(vmx);
3058 vmx->msr_guest_kernel_gs_base = data;
3059 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003060#endif
3061 case MSR_IA32_SYSENTER_CS:
3062 vmcs_write32(GUEST_SYSENTER_CS, data);
3063 break;
3064 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003065 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003066 break;
3067 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003068 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003069 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003070 case MSR_IA32_BNDCFGS:
Haozhong Zhangcce8d2e2017-07-04 10:27:41 +08003071 if (!kvm_mpx_supported() ||
3072 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003073 return 1;
Jim Mattson07592d62017-05-23 11:52:54 -07003074 if (is_noncanonical_address(data & PAGE_MASK) ||
3075 (data & MSR_IA32_BNDCFGS_RSVD))
3076 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003077 vmcs_write64(GUEST_BNDCFGS, data);
3078 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303079 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003080 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003081 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003082 case MSR_IA32_CR_PAT:
3083 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003084 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3085 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003086 vmcs_write64(GUEST_IA32_PAT, data);
3087 vcpu->arch.pat = data;
3088 break;
3089 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003090 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003091 break;
Will Auldba904632012-11-29 12:42:50 -08003092 case MSR_IA32_TSC_ADJUST:
3093 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003094 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003095 case MSR_IA32_MCG_EXT_CTL:
3096 if ((!msr_info->host_initiated &&
3097 !(to_vmx(vcpu)->msr_ia32_feature_control &
3098 FEATURE_CONTROL_LMCE)) ||
3099 (data & ~MCG_EXT_CTL_LMCE_EN))
3100 return 1;
3101 vcpu->arch.mcg_ext_ctl = data;
3102 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003103 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003104 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003105 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003106 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3107 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003108 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003109 if (msr_info->host_initiated && data == 0)
3110 vmx_leave_nested(vcpu);
3111 break;
3112 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3113 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003114 case MSR_IA32_XSS:
3115 if (!vmx_xsaves_supported())
3116 return 1;
3117 /*
3118 * The only supported bit as of Skylake is bit 8, but
3119 * it is not supported on KVM.
3120 */
3121 if (data != 0)
3122 return 1;
3123 vcpu->arch.ia32_xss = data;
3124 if (vcpu->arch.ia32_xss != host_xss)
3125 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3126 vcpu->arch.ia32_xss, host_xss);
3127 else
3128 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3129 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003130 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003131 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003132 return 1;
3133 /* Check reserved bit, higher 32 bits should be zero */
3134 if ((data >> 32) != 0)
3135 return 1;
3136 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003137 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003138 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003139 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003140 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003141 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003142 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3143 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003144 ret = kvm_set_shared_msr(msr->index, msr->data,
3145 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003146 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003147 if (ret)
3148 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003149 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003150 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003151 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003152 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003153 }
3154
Eddie Dong2cc51562007-05-21 07:28:09 +03003155 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003156}
3157
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003158static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003159{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003160 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3161 switch (reg) {
3162 case VCPU_REGS_RSP:
3163 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3164 break;
3165 case VCPU_REGS_RIP:
3166 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3167 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003168 case VCPU_EXREG_PDPTR:
3169 if (enable_ept)
3170 ept_save_pdptrs(vcpu);
3171 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003172 default:
3173 break;
3174 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003175}
3176
Avi Kivity6aa8b732006-12-10 02:21:36 -08003177static __init int cpu_has_kvm_support(void)
3178{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003179 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003180}
3181
3182static __init int vmx_disabled_by_bios(void)
3183{
3184 u64 msr;
3185
3186 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003187 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003188 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003189 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3190 && tboot_enabled())
3191 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003192 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003193 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003194 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003195 && !tboot_enabled()) {
3196 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003197 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003198 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003199 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003200 /* launched w/o TXT and VMX disabled */
3201 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3202 && !tboot_enabled())
3203 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003204 }
3205
3206 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003207}
3208
Dongxiao Xu7725b892010-05-11 18:29:38 +08003209static void kvm_cpu_vmxon(u64 addr)
3210{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003211 intel_pt_handle_vmx(1);
3212
Dongxiao Xu7725b892010-05-11 18:29:38 +08003213 asm volatile (ASM_VMX_VMXON_RAX
3214 : : "a"(&addr), "m"(addr)
3215 : "memory", "cc");
3216}
3217
Radim Krčmář13a34e02014-08-28 15:13:03 +02003218static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003219{
3220 int cpu = raw_smp_processor_id();
3221 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003222 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003224 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003225 return -EBUSY;
3226
Nadav Har'Eld462b812011-05-24 15:26:10 +03003227 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003228 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3229 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003230
3231 /*
3232 * Now we can enable the vmclear operation in kdump
3233 * since the loaded_vmcss_on_cpu list on this cpu
3234 * has been initialized.
3235 *
3236 * Though the cpu is not in VMX operation now, there
3237 * is no problem to enable the vmclear operation
3238 * for the loaded_vmcss_on_cpu list is empty!
3239 */
3240 crash_enable_local_vmclear(cpu);
3241
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003243
3244 test_bits = FEATURE_CONTROL_LOCKED;
3245 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3246 if (tboot_enabled())
3247 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3248
3249 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003251 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3252 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003253 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003254
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003255 if (vmm_exclusive) {
3256 kvm_cpu_vmxon(phys_addr);
3257 ept_sync_global();
3258 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003259
Christoph Lameter89cbc762014-08-17 12:30:40 -05003260 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003261
Alexander Graf10474ae2009-09-15 11:37:46 +02003262 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263}
3264
Nadav Har'Eld462b812011-05-24 15:26:10 +03003265static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003266{
3267 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003268 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003269
Nadav Har'Eld462b812011-05-24 15:26:10 +03003270 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3271 loaded_vmcss_on_cpu_link)
3272 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003273}
3274
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003275
3276/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3277 * tricks.
3278 */
3279static void kvm_cpu_vmxoff(void)
3280{
3281 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003282
3283 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003284}
3285
Radim Krčmář13a34e02014-08-28 15:13:03 +02003286static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003287{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003288 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003289 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003290 kvm_cpu_vmxoff();
3291 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003292 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293}
3294
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003295static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003296 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297{
3298 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003299 u32 ctl = ctl_min | ctl_opt;
3300
3301 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3302
3303 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3304 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3305
3306 /* Ensure minimum (required) set of control bits are supported. */
3307 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003308 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003309
3310 *result = ctl;
3311 return 0;
3312}
3313
Avi Kivity110312c2010-12-21 12:54:20 +02003314static __init bool allow_1_setting(u32 msr, u32 ctl)
3315{
3316 u32 vmx_msr_low, vmx_msr_high;
3317
3318 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3319 return vmx_msr_high & ctl;
3320}
3321
Yang, Sheng002c7f72007-07-31 14:23:01 +03003322static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003323{
3324 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003325 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003326 u32 _pin_based_exec_control = 0;
3327 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003328 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003329 u32 _vmexit_control = 0;
3330 u32 _vmentry_control = 0;
3331
Raghavendra K T10166742012-02-07 23:19:20 +05303332 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003333#ifdef CONFIG_X86_64
3334 CPU_BASED_CR8_LOAD_EXITING |
3335 CPU_BASED_CR8_STORE_EXITING |
3336#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003337 CPU_BASED_CR3_LOAD_EXITING |
3338 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003339 CPU_BASED_USE_IO_BITMAPS |
3340 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003341 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003342 CPU_BASED_MWAIT_EXITING |
3343 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003344 CPU_BASED_INVLPG_EXITING |
3345 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003346
Sheng Yangf78e0e22007-10-29 09:40:42 +08003347 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003348 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003349 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003350 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3351 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003352 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003353#ifdef CONFIG_X86_64
3354 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3355 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3356 ~CPU_BASED_CR8_STORE_EXITING;
3357#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003358 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003359 min2 = 0;
3360 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003361 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003362 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003363 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003364 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003365 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003366 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003367 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003368 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003369 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003370 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003371 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003372 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003373 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003374 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003375 if (adjust_vmx_controls(min2, opt2,
3376 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003377 &_cpu_based_2nd_exec_control) < 0)
3378 return -EIO;
3379 }
3380#ifndef CONFIG_X86_64
3381 if (!(_cpu_based_2nd_exec_control &
3382 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3383 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3384#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003385
3386 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3387 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003388 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003389 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3390 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003391
Sheng Yangd56f5462008-04-25 10:13:16 +08003392 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003393 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3394 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003395 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3396 CPU_BASED_CR3_STORE_EXITING |
3397 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003398 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3399 vmx_capability.ept, vmx_capability.vpid);
3400 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003401
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003402 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003403#ifdef CONFIG_X86_64
3404 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3405#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003406 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003407 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003408 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3409 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003410 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003411
Yang Zhang01e439b2013-04-11 19:25:12 +08003412 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003413 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3414 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003415 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3416 &_pin_based_exec_control) < 0)
3417 return -EIO;
3418
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003419 if (cpu_has_broken_vmx_preemption_timer())
3420 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003421 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003422 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003423 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3424
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003425 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003426 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003427 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3428 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003429 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003431 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003432
3433 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3434 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003435 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003436
3437#ifdef CONFIG_X86_64
3438 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3439 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003440 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003441#endif
3442
3443 /* Require Write-Back (WB) memory type for VMCS accesses. */
3444 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003445 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003446
Yang, Sheng002c7f72007-07-31 14:23:01 +03003447 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003448 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003449 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003450 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003451
Yang, Sheng002c7f72007-07-31 14:23:01 +03003452 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3453 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003454 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003455 vmcs_conf->vmexit_ctrl = _vmexit_control;
3456 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003457
Avi Kivity110312c2010-12-21 12:54:20 +02003458 cpu_has_load_ia32_efer =
3459 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3460 VM_ENTRY_LOAD_IA32_EFER)
3461 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3462 VM_EXIT_LOAD_IA32_EFER);
3463
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003464 cpu_has_load_perf_global_ctrl =
3465 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3466 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3467 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3468 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3469
3470 /*
3471 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003472 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003473 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3474 *
3475 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3476 *
3477 * AAK155 (model 26)
3478 * AAP115 (model 30)
3479 * AAT100 (model 37)
3480 * BC86,AAY89,BD102 (model 44)
3481 * BA97 (model 46)
3482 *
3483 */
3484 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3485 switch (boot_cpu_data.x86_model) {
3486 case 26:
3487 case 30:
3488 case 37:
3489 case 44:
3490 case 46:
3491 cpu_has_load_perf_global_ctrl = false;
3492 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3493 "does not work properly. Using workaround\n");
3494 break;
3495 default:
3496 break;
3497 }
3498 }
3499
Borislav Petkov782511b2016-04-04 22:25:03 +02003500 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003501 rdmsrl(MSR_IA32_XSS, host_xss);
3502
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003503 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003504}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003505
3506static struct vmcs *alloc_vmcs_cpu(int cpu)
3507{
3508 int node = cpu_to_node(cpu);
3509 struct page *pages;
3510 struct vmcs *vmcs;
3511
Vlastimil Babka96db8002015-09-08 15:03:50 -07003512 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003513 if (!pages)
3514 return NULL;
3515 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003516 memset(vmcs, 0, vmcs_config.size);
3517 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003518 return vmcs;
3519}
3520
3521static struct vmcs *alloc_vmcs(void)
3522{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003523 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003524}
3525
3526static void free_vmcs(struct vmcs *vmcs)
3527{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003528 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003529}
3530
Nadav Har'Eld462b812011-05-24 15:26:10 +03003531/*
3532 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3533 */
3534static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3535{
3536 if (!loaded_vmcs->vmcs)
3537 return;
3538 loaded_vmcs_clear(loaded_vmcs);
3539 free_vmcs(loaded_vmcs->vmcs);
3540 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003541 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003542}
3543
Sam Ravnborg39959582007-06-01 00:47:13 -07003544static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003545{
3546 int cpu;
3547
Zachary Amsden3230bb42009-09-29 11:38:37 -10003548 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003549 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003550 per_cpu(vmxarea, cpu) = NULL;
3551 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003552}
3553
Bandan Dasfe2b2012014-04-21 15:20:14 -04003554static void init_vmcs_shadow_fields(void)
3555{
3556 int i, j;
3557
3558 /* No checks for read only fields yet */
3559
3560 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3561 switch (shadow_read_write_fields[i]) {
3562 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003563 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003564 continue;
3565 break;
3566 default:
3567 break;
3568 }
3569
3570 if (j < i)
3571 shadow_read_write_fields[j] =
3572 shadow_read_write_fields[i];
3573 j++;
3574 }
3575 max_shadow_read_write_fields = j;
3576
3577 /* shadowed fields guest access without vmexit */
3578 for (i = 0; i < max_shadow_read_write_fields; i++) {
3579 clear_bit(shadow_read_write_fields[i],
3580 vmx_vmwrite_bitmap);
3581 clear_bit(shadow_read_write_fields[i],
3582 vmx_vmread_bitmap);
3583 }
3584 for (i = 0; i < max_shadow_read_only_fields; i++)
3585 clear_bit(shadow_read_only_fields[i],
3586 vmx_vmread_bitmap);
3587}
3588
Avi Kivity6aa8b732006-12-10 02:21:36 -08003589static __init int alloc_kvm_area(void)
3590{
3591 int cpu;
3592
Zachary Amsden3230bb42009-09-29 11:38:37 -10003593 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003594 struct vmcs *vmcs;
3595
3596 vmcs = alloc_vmcs_cpu(cpu);
3597 if (!vmcs) {
3598 free_kvm_area();
3599 return -ENOMEM;
3600 }
3601
3602 per_cpu(vmxarea, cpu) = vmcs;
3603 }
3604 return 0;
3605}
3606
Gleb Natapov14168782013-01-21 15:36:49 +02003607static bool emulation_required(struct kvm_vcpu *vcpu)
3608{
3609 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3610}
3611
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003612static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003613 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003614{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003615 if (!emulate_invalid_guest_state) {
3616 /*
3617 * CS and SS RPL should be equal during guest entry according
3618 * to VMX spec, but in reality it is not always so. Since vcpu
3619 * is in the middle of the transition from real mode to
3620 * protected mode it is safe to assume that RPL 0 is a good
3621 * default value.
3622 */
3623 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003624 save->selector &= ~SEGMENT_RPL_MASK;
3625 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003626 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003627 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003628 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003629}
3630
3631static void enter_pmode(struct kvm_vcpu *vcpu)
3632{
3633 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003634 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003635
Gleb Natapovd99e4152012-12-20 16:57:45 +02003636 /*
3637 * Update real mode segment cache. It may be not up-to-date if sement
3638 * register was written while vcpu was in a guest mode.
3639 */
3640 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3641 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3642 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3643 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3644 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3645 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3646
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003647 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003648
Avi Kivity2fb92db2011-04-27 19:42:18 +03003649 vmx_segment_cache_clear(vmx);
3650
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003651 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003652
3653 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003654 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3655 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003656 vmcs_writel(GUEST_RFLAGS, flags);
3657
Rusty Russell66aee912007-07-17 23:34:16 +10003658 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3659 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003660
3661 update_exception_bitmap(vcpu);
3662
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003663 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3664 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3665 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3666 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3667 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3668 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003669}
3670
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003671static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003672{
Mathias Krause772e0312012-08-30 01:30:19 +02003673 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003674 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003675
Gleb Natapovd99e4152012-12-20 16:57:45 +02003676 var.dpl = 0x3;
3677 if (seg == VCPU_SREG_CS)
3678 var.type = 0x3;
3679
3680 if (!emulate_invalid_guest_state) {
3681 var.selector = var.base >> 4;
3682 var.base = var.base & 0xffff0;
3683 var.limit = 0xffff;
3684 var.g = 0;
3685 var.db = 0;
3686 var.present = 1;
3687 var.s = 1;
3688 var.l = 0;
3689 var.unusable = 0;
3690 var.type = 0x3;
3691 var.avl = 0;
3692 if (save->base & 0xf)
3693 printk_once(KERN_WARNING "kvm: segment base is not "
3694 "paragraph aligned when entering "
3695 "protected mode (seg=%d)", seg);
3696 }
3697
3698 vmcs_write16(sf->selector, var.selector);
Chao Peng7c3bab12017-02-21 03:50:01 -05003699 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003700 vmcs_write32(sf->limit, var.limit);
3701 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003702}
3703
3704static void enter_rmode(struct kvm_vcpu *vcpu)
3705{
3706 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003707 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003708
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003709 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3710 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3711 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3712 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3713 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003714 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3715 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003716
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003717 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003718
Gleb Natapov776e58e2011-03-13 12:34:27 +02003719 /*
3720 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003721 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003722 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003723 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003724 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3725 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003726
Avi Kivity2fb92db2011-04-27 19:42:18 +03003727 vmx_segment_cache_clear(vmx);
3728
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003729 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003730 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3732
3733 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003734 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003735
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003736 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003737
3738 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003739 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003740 update_exception_bitmap(vcpu);
3741
Gleb Natapovd99e4152012-12-20 16:57:45 +02003742 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3743 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3744 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3745 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3746 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3747 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003748
Eddie Dong8668a3c2007-10-10 14:26:45 +08003749 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003750}
3751
Amit Shah401d10d2009-02-20 22:53:37 +05303752static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3753{
3754 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003755 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3756
3757 if (!msr)
3758 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303759
Avi Kivity44ea2b12009-09-06 15:55:37 +03003760 /*
3761 * Force kernel_gs_base reloading before EFER changes, as control
3762 * of this msr depends on is_long_mode().
3763 */
3764 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003765 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303766 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003767 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303768 msr->data = efer;
3769 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003770 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303771
3772 msr->data = efer & ~EFER_LME;
3773 }
3774 setup_msrs(vmx);
3775}
3776
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003777#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003778
3779static void enter_lmode(struct kvm_vcpu *vcpu)
3780{
3781 u32 guest_tr_ar;
3782
Avi Kivity2fb92db2011-04-27 19:42:18 +03003783 vmx_segment_cache_clear(to_vmx(vcpu));
3784
Avi Kivity6aa8b732006-12-10 02:21:36 -08003785 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003786 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003787 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3788 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003789 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003790 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3791 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003792 }
Avi Kivityda38f432010-07-06 11:30:49 +03003793 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003794}
3795
3796static void exit_lmode(struct kvm_vcpu *vcpu)
3797{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003798 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003799 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003800}
3801
3802#endif
3803
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003804static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003805{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003806 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003807 if (enable_ept) {
3808 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3809 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003810 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003811 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003812}
3813
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003814static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3815{
3816 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3817}
3818
Avi Kivitye8467fd2009-12-29 18:43:06 +02003819static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3820{
3821 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3822
3823 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3824 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3825}
3826
Avi Kivityaff48ba2010-12-05 18:56:11 +02003827static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3828{
3829 if (enable_ept && is_paging(vcpu))
3830 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3831 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3832}
3833
Anthony Liguori25c4c272007-04-27 09:29:21 +03003834static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003835{
Avi Kivityfc78f512009-12-07 12:16:48 +02003836 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3837
3838 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3839 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003840}
3841
Sheng Yang14394422008-04-28 12:24:45 +08003842static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3843{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003844 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3845
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003846 if (!test_bit(VCPU_EXREG_PDPTR,
3847 (unsigned long *)&vcpu->arch.regs_dirty))
3848 return;
3849
Sheng Yang14394422008-04-28 12:24:45 +08003850 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003851 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3852 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3853 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3854 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003855 }
3856}
3857
Avi Kivity8f5d5492009-05-31 18:41:29 +03003858static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3859{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003860 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3861
Avi Kivity8f5d5492009-05-31 18:41:29 +03003862 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003863 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3864 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3865 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3866 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003867 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003868
3869 __set_bit(VCPU_EXREG_PDPTR,
3870 (unsigned long *)&vcpu->arch.regs_avail);
3871 __set_bit(VCPU_EXREG_PDPTR,
3872 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003873}
3874
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003875static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003876
3877static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3878 unsigned long cr0,
3879 struct kvm_vcpu *vcpu)
3880{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003881 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3882 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003883 if (!(cr0 & X86_CR0_PG)) {
3884 /* From paging/starting to nonpaging */
3885 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003886 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003887 (CPU_BASED_CR3_LOAD_EXITING |
3888 CPU_BASED_CR3_STORE_EXITING));
3889 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003890 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003891 } else if (!is_paging(vcpu)) {
3892 /* From nonpaging to paging */
3893 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003894 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003895 ~(CPU_BASED_CR3_LOAD_EXITING |
3896 CPU_BASED_CR3_STORE_EXITING));
3897 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003898 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003899 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003900
3901 if (!(cr0 & X86_CR0_WP))
3902 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003903}
3904
Avi Kivity6aa8b732006-12-10 02:21:36 -08003905static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3906{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003907 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003908 unsigned long hw_cr0;
3909
Gleb Natapov50378782013-02-04 16:00:28 +02003910 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003911 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003912 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003913 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003914 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003915
Gleb Natapov218e7632013-01-21 15:36:45 +02003916 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3917 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003918
Gleb Natapov218e7632013-01-21 15:36:45 +02003919 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3920 enter_rmode(vcpu);
3921 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003922
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003923#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003924 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003925 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003926 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003927 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003928 exit_lmode(vcpu);
3929 }
3930#endif
3931
Avi Kivity089d0342009-03-23 18:26:32 +02003932 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003933 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3934
Avi Kivity02daab22009-12-30 12:40:26 +02003935 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003936 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003937
Avi Kivity6aa8b732006-12-10 02:21:36 -08003938 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003939 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003940 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003941
3942 /* depends on vcpu->arch.cr0 to be set to a new value */
3943 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003944}
3945
Sheng Yang14394422008-04-28 12:24:45 +08003946static u64 construct_eptp(unsigned long root_hpa)
3947{
3948 u64 eptp;
3949
3950 /* TODO write the value reading from MSR */
3951 eptp = VMX_EPT_DEFAULT_MT |
3952 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003953 if (enable_ept_ad_bits)
3954 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003955 eptp |= (root_hpa & PAGE_MASK);
3956
3957 return eptp;
3958}
3959
Avi Kivity6aa8b732006-12-10 02:21:36 -08003960static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3961{
Sheng Yang14394422008-04-28 12:24:45 +08003962 unsigned long guest_cr3;
3963 u64 eptp;
3964
3965 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003966 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003967 eptp = construct_eptp(cr3);
3968 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003969 if (is_paging(vcpu) || is_guest_mode(vcpu))
3970 guest_cr3 = kvm_read_cr3(vcpu);
3971 else
3972 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003973 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003974 }
3975
Sheng Yang2384d2b2008-01-17 15:14:33 +08003976 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003977 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003978}
3979
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003980static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003981{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003982 /*
3983 * Pass through host's Machine Check Enable value to hw_cr4, which
3984 * is in force while we are in guest mode. Do not let guests control
3985 * this bit, even if host CR4.MCE == 0.
3986 */
3987 unsigned long hw_cr4 =
3988 (cr4_read_shadow() & X86_CR4_MCE) |
3989 (cr4 & ~X86_CR4_MCE) |
3990 (to_vmx(vcpu)->rmode.vm86_active ?
3991 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003992
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003993 if (cr4 & X86_CR4_VMXE) {
3994 /*
3995 * To use VMXON (and later other VMX instructions), a guest
3996 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3997 * So basically the check on whether to allow nested VMX
3998 * is here.
3999 */
4000 if (!nested_vmx_allowed(vcpu))
4001 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004002 }
4003 if (to_vmx(vcpu)->nested.vmxon &&
4004 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004005 return 1;
4006
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004007 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004008 if (enable_ept) {
4009 if (!is_paging(vcpu)) {
4010 hw_cr4 &= ~X86_CR4_PAE;
4011 hw_cr4 |= X86_CR4_PSE;
4012 } else if (!(cr4 & X86_CR4_PAE)) {
4013 hw_cr4 &= ~X86_CR4_PAE;
4014 }
4015 }
Sheng Yang14394422008-04-28 12:24:45 +08004016
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004017 if (!enable_unrestricted_guest && !is_paging(vcpu))
4018 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004019 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4020 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4021 * to be manually disabled when guest switches to non-paging
4022 * mode.
4023 *
4024 * If !enable_unrestricted_guest, the CPU is always running
4025 * with CR0.PG=1 and CR4 needs to be modified.
4026 * If enable_unrestricted_guest, the CPU automatically
4027 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004028 */
Huaitong Handdba2622016-03-22 16:51:15 +08004029 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004030
Sheng Yang14394422008-04-28 12:24:45 +08004031 vmcs_writel(CR4_READ_SHADOW, cr4);
4032 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004033 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004034}
4035
Avi Kivity6aa8b732006-12-10 02:21:36 -08004036static void vmx_get_segment(struct kvm_vcpu *vcpu,
4037 struct kvm_segment *var, int seg)
4038{
Avi Kivitya9179492011-01-03 14:28:52 +02004039 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004040 u32 ar;
4041
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004042 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004043 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004044 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004045 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004046 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004047 var->base = vmx_read_guest_seg_base(vmx, seg);
4048 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4049 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004050 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004051 var->base = vmx_read_guest_seg_base(vmx, seg);
4052 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4053 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4054 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004055 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004056 var->type = ar & 15;
4057 var->s = (ar >> 4) & 1;
4058 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004059 /*
4060 * Some userspaces do not preserve unusable property. Since usable
4061 * segment has to be present according to VMX spec we can use present
4062 * property to amend userspace bug by making unusable segment always
4063 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4064 * segment as unusable.
4065 */
4066 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004067 var->avl = (ar >> 12) & 1;
4068 var->l = (ar >> 13) & 1;
4069 var->db = (ar >> 14) & 1;
4070 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004071}
4072
Avi Kivitya9179492011-01-03 14:28:52 +02004073static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4074{
Avi Kivitya9179492011-01-03 14:28:52 +02004075 struct kvm_segment s;
4076
4077 if (to_vmx(vcpu)->rmode.vm86_active) {
4078 vmx_get_segment(vcpu, &s, seg);
4079 return s.base;
4080 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004081 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004082}
4083
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004084static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004085{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004086 struct vcpu_vmx *vmx = to_vmx(vcpu);
4087
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004088 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004089 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004090 else {
4091 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004092 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004093 }
Avi Kivity69c73022011-03-07 15:26:44 +02004094}
4095
Avi Kivity653e3102007-05-07 10:55:37 +03004096static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004098 u32 ar;
4099
Avi Kivityf0495f92012-06-07 17:06:10 +03004100 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004101 ar = 1 << 16;
4102 else {
4103 ar = var->type & 15;
4104 ar |= (var->s & 1) << 4;
4105 ar |= (var->dpl & 3) << 5;
4106 ar |= (var->present & 1) << 7;
4107 ar |= (var->avl & 1) << 12;
4108 ar |= (var->l & 1) << 13;
4109 ar |= (var->db & 1) << 14;
4110 ar |= (var->g & 1) << 15;
4111 }
Avi Kivity653e3102007-05-07 10:55:37 +03004112
4113 return ar;
4114}
4115
4116static void vmx_set_segment(struct kvm_vcpu *vcpu,
4117 struct kvm_segment *var, int seg)
4118{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004119 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004120 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004121
Avi Kivity2fb92db2011-04-27 19:42:18 +03004122 vmx_segment_cache_clear(vmx);
4123
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004124 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4125 vmx->rmode.segs[seg] = *var;
4126 if (seg == VCPU_SREG_TR)
4127 vmcs_write16(sf->selector, var->selector);
4128 else if (var->s)
4129 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004130 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004131 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004132
Avi Kivity653e3102007-05-07 10:55:37 +03004133 vmcs_writel(sf->base, var->base);
4134 vmcs_write32(sf->limit, var->limit);
4135 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004136
4137 /*
4138 * Fix the "Accessed" bit in AR field of segment registers for older
4139 * qemu binaries.
4140 * IA32 arch specifies that at the time of processor reset the
4141 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004142 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004143 * state vmexit when "unrestricted guest" mode is turned on.
4144 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4145 * tree. Newer qemu binaries with that qemu fix would not need this
4146 * kvm hack.
4147 */
4148 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004149 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004150
Gleb Natapovf924d662012-12-12 19:10:55 +02004151 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004152
4153out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004154 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004155}
4156
Avi Kivity6aa8b732006-12-10 02:21:36 -08004157static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4158{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004159 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004160
4161 *db = (ar >> 14) & 1;
4162 *l = (ar >> 13) & 1;
4163}
4164
Gleb Natapov89a27f42010-02-16 10:51:48 +02004165static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004166{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004167 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4168 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004169}
4170
Gleb Natapov89a27f42010-02-16 10:51:48 +02004171static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004172{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004173 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4174 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004175}
4176
Gleb Natapov89a27f42010-02-16 10:51:48 +02004177static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004178{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004179 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4180 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004181}
4182
Gleb Natapov89a27f42010-02-16 10:51:48 +02004183static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004184{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004185 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4186 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004187}
4188
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004189static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4190{
4191 struct kvm_segment var;
4192 u32 ar;
4193
4194 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004195 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004196 if (seg == VCPU_SREG_CS)
4197 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004198 ar = vmx_segment_access_rights(&var);
4199
4200 if (var.base != (var.selector << 4))
4201 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004202 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004203 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004204 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004205 return false;
4206
4207 return true;
4208}
4209
4210static bool code_segment_valid(struct kvm_vcpu *vcpu)
4211{
4212 struct kvm_segment cs;
4213 unsigned int cs_rpl;
4214
4215 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004216 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004217
Avi Kivity1872a3f2009-01-04 23:26:52 +02004218 if (cs.unusable)
4219 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004220 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004221 return false;
4222 if (!cs.s)
4223 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004224 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004225 if (cs.dpl > cs_rpl)
4226 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004227 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004228 if (cs.dpl != cs_rpl)
4229 return false;
4230 }
4231 if (!cs.present)
4232 return false;
4233
4234 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4235 return true;
4236}
4237
4238static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4239{
4240 struct kvm_segment ss;
4241 unsigned int ss_rpl;
4242
4243 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004244 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004245
Avi Kivity1872a3f2009-01-04 23:26:52 +02004246 if (ss.unusable)
4247 return true;
4248 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004249 return false;
4250 if (!ss.s)
4251 return false;
4252 if (ss.dpl != ss_rpl) /* DPL != RPL */
4253 return false;
4254 if (!ss.present)
4255 return false;
4256
4257 return true;
4258}
4259
4260static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4261{
4262 struct kvm_segment var;
4263 unsigned int rpl;
4264
4265 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004266 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004267
Avi Kivity1872a3f2009-01-04 23:26:52 +02004268 if (var.unusable)
4269 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004270 if (!var.s)
4271 return false;
4272 if (!var.present)
4273 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004274 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004275 if (var.dpl < rpl) /* DPL < RPL */
4276 return false;
4277 }
4278
4279 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4280 * rights flags
4281 */
4282 return true;
4283}
4284
4285static bool tr_valid(struct kvm_vcpu *vcpu)
4286{
4287 struct kvm_segment tr;
4288
4289 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4290
Avi Kivity1872a3f2009-01-04 23:26:52 +02004291 if (tr.unusable)
4292 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004293 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004294 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004295 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004296 return false;
4297 if (!tr.present)
4298 return false;
4299
4300 return true;
4301}
4302
4303static bool ldtr_valid(struct kvm_vcpu *vcpu)
4304{
4305 struct kvm_segment ldtr;
4306
4307 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4308
Avi Kivity1872a3f2009-01-04 23:26:52 +02004309 if (ldtr.unusable)
4310 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004311 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004312 return false;
4313 if (ldtr.type != 2)
4314 return false;
4315 if (!ldtr.present)
4316 return false;
4317
4318 return true;
4319}
4320
4321static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4322{
4323 struct kvm_segment cs, ss;
4324
4325 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4326 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4327
Nadav Amitb32a9912015-03-29 16:33:04 +03004328 return ((cs.selector & SEGMENT_RPL_MASK) ==
4329 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004330}
4331
4332/*
4333 * Check if guest state is valid. Returns true if valid, false if
4334 * not.
4335 * We assume that registers are always usable
4336 */
4337static bool guest_state_valid(struct kvm_vcpu *vcpu)
4338{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004339 if (enable_unrestricted_guest)
4340 return true;
4341
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004342 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004343 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004344 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4345 return false;
4346 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4347 return false;
4348 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4349 return false;
4350 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4351 return false;
4352 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4353 return false;
4354 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4355 return false;
4356 } else {
4357 /* protected mode guest state checks */
4358 if (!cs_ss_rpl_check(vcpu))
4359 return false;
4360 if (!code_segment_valid(vcpu))
4361 return false;
4362 if (!stack_segment_valid(vcpu))
4363 return false;
4364 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4365 return false;
4366 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4367 return false;
4368 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4369 return false;
4370 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4371 return false;
4372 if (!tr_valid(vcpu))
4373 return false;
4374 if (!ldtr_valid(vcpu))
4375 return false;
4376 }
4377 /* TODO:
4378 * - Add checks on RIP
4379 * - Add checks on RFLAGS
4380 */
4381
4382 return true;
4383}
4384
Mike Dayd77c26f2007-10-08 09:02:08 -04004385static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004386{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004387 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004388 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004389 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004391 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004392 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004393 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4394 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004395 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004396 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004397 r = kvm_write_guest_page(kvm, fn++, &data,
4398 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004399 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004400 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004401 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4402 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004403 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004404 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4405 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004406 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004407 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004408 r = kvm_write_guest_page(kvm, fn, &data,
4409 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4410 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004411out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004412 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004413 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004414}
4415
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004416static int init_rmode_identity_map(struct kvm *kvm)
4417{
Tang Chenf51770e2014-09-16 18:41:59 +08004418 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004419 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004420 u32 tmp;
4421
Avi Kivity089d0342009-03-23 18:26:32 +02004422 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004423 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004424
4425 /* Protect kvm->arch.ept_identity_pagetable_done. */
4426 mutex_lock(&kvm->slots_lock);
4427
Tang Chenf51770e2014-09-16 18:41:59 +08004428 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004429 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004430
Sheng Yangb927a3c2009-07-21 10:42:48 +08004431 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004432
4433 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004434 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004435 goto out2;
4436
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004437 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004438 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4439 if (r < 0)
4440 goto out;
4441 /* Set up identity-mapping pagetable for EPT in real mode */
4442 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4443 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4444 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4445 r = kvm_write_guest_page(kvm, identity_map_pfn,
4446 &tmp, i * sizeof(tmp), sizeof(tmp));
4447 if (r < 0)
4448 goto out;
4449 }
4450 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004451
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004452out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004453 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004454
4455out2:
4456 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004457 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004458}
4459
Avi Kivity6aa8b732006-12-10 02:21:36 -08004460static void seg_setup(int seg)
4461{
Mathias Krause772e0312012-08-30 01:30:19 +02004462 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004463 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004464
4465 vmcs_write16(sf->selector, 0);
4466 vmcs_writel(sf->base, 0);
4467 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004468 ar = 0x93;
4469 if (seg == VCPU_SREG_CS)
4470 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004471
4472 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004473}
4474
Sheng Yangf78e0e22007-10-29 09:40:42 +08004475static int alloc_apic_access_page(struct kvm *kvm)
4476{
Xiao Guangrong44841412012-09-07 14:14:20 +08004477 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004478 int r = 0;
4479
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004480 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004481 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004482 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004483 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4484 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004485 if (r)
4486 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004487
Tang Chen73a6d942014-09-11 13:38:00 +08004488 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004489 if (is_error_page(page)) {
4490 r = -EFAULT;
4491 goto out;
4492 }
4493
Tang Chenc24ae0d2014-09-24 15:57:58 +08004494 /*
4495 * Do not pin the page in memory, so that memory hot-unplug
4496 * is able to migrate it.
4497 */
4498 put_page(page);
4499 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004500out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004501 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004502 return r;
4503}
4504
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004505static int alloc_identity_pagetable(struct kvm *kvm)
4506{
Tang Chena255d472014-09-16 18:41:58 +08004507 /* Called with kvm->slots_lock held. */
4508
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004509 int r = 0;
4510
Tang Chena255d472014-09-16 18:41:58 +08004511 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4512
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004513 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4514 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004515
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004516 return r;
4517}
4518
Wanpeng Li991e7a02015-09-16 17:30:05 +08004519static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004520{
4521 int vpid;
4522
Avi Kivity919818a2009-03-23 18:01:29 +02004523 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004524 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004525 spin_lock(&vmx_vpid_lock);
4526 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004527 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004528 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004529 else
4530 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004531 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004532 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004533}
4534
Wanpeng Li991e7a02015-09-16 17:30:05 +08004535static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004536{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004537 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004538 return;
4539 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004540 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004541 spin_unlock(&vmx_vpid_lock);
4542}
4543
Yang Zhang8d146952013-01-25 10:18:50 +08004544#define MSR_TYPE_R 1
4545#define MSR_TYPE_W 2
4546static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4547 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004548{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004549 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004550
4551 if (!cpu_has_vmx_msr_bitmap())
4552 return;
4553
4554 /*
4555 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4556 * have the write-low and read-high bitmap offsets the wrong way round.
4557 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4558 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004559 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004560 if (type & MSR_TYPE_R)
4561 /* read-low */
4562 __clear_bit(msr, msr_bitmap + 0x000 / f);
4563
4564 if (type & MSR_TYPE_W)
4565 /* write-low */
4566 __clear_bit(msr, msr_bitmap + 0x800 / f);
4567
Sheng Yang25c5f222008-03-28 13:18:56 +08004568 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4569 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004570 if (type & MSR_TYPE_R)
4571 /* read-high */
4572 __clear_bit(msr, msr_bitmap + 0x400 / f);
4573
4574 if (type & MSR_TYPE_W)
4575 /* write-high */
4576 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4577
4578 }
4579}
4580
4581static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4582 u32 msr, int type)
4583{
4584 int f = sizeof(unsigned long);
4585
4586 if (!cpu_has_vmx_msr_bitmap())
4587 return;
4588
4589 /*
4590 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4591 * have the write-low and read-high bitmap offsets the wrong way round.
4592 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4593 */
4594 if (msr <= 0x1fff) {
4595 if (type & MSR_TYPE_R)
4596 /* read-low */
4597 __set_bit(msr, msr_bitmap + 0x000 / f);
4598
4599 if (type & MSR_TYPE_W)
4600 /* write-low */
4601 __set_bit(msr, msr_bitmap + 0x800 / f);
4602
4603 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4604 msr &= 0x1fff;
4605 if (type & MSR_TYPE_R)
4606 /* read-high */
4607 __set_bit(msr, msr_bitmap + 0x400 / f);
4608
4609 if (type & MSR_TYPE_W)
4610 /* write-high */
4611 __set_bit(msr, msr_bitmap + 0xc00 / f);
4612
Sheng Yang25c5f222008-03-28 13:18:56 +08004613 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004614}
4615
Wincy Vanf2b93282015-02-03 23:56:03 +08004616/*
4617 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4618 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4619 */
4620static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4621 unsigned long *msr_bitmap_nested,
4622 u32 msr, int type)
4623{
4624 int f = sizeof(unsigned long);
4625
4626 if (!cpu_has_vmx_msr_bitmap()) {
4627 WARN_ON(1);
4628 return;
4629 }
4630
4631 /*
4632 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4633 * have the write-low and read-high bitmap offsets the wrong way round.
4634 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4635 */
4636 if (msr <= 0x1fff) {
4637 if (type & MSR_TYPE_R &&
4638 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4639 /* read-low */
4640 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4641
4642 if (type & MSR_TYPE_W &&
4643 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4644 /* write-low */
4645 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4646
4647 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4648 msr &= 0x1fff;
4649 if (type & MSR_TYPE_R &&
4650 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4651 /* read-high */
4652 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4653
4654 if (type & MSR_TYPE_W &&
4655 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4656 /* write-high */
4657 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4658
4659 }
4660}
4661
Avi Kivity58972972009-02-24 22:26:47 +02004662static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4663{
4664 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004665 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4666 msr, MSR_TYPE_R | MSR_TYPE_W);
4667 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4668 msr, MSR_TYPE_R | MSR_TYPE_W);
4669}
4670
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004671static void vmx_enable_intercept_msr_read_x2apic(u32 msr, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004672{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004673 if (apicv_active) {
4674 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4675 msr, MSR_TYPE_R);
4676 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4677 msr, MSR_TYPE_R);
4678 } else {
4679 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
4680 msr, MSR_TYPE_R);
4681 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
4682 msr, MSR_TYPE_R);
4683 }
Yang Zhang8d146952013-01-25 10:18:50 +08004684}
4685
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004686static void vmx_disable_intercept_msr_read_x2apic(u32 msr, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004687{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004688 if (apicv_active) {
4689 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4690 msr, MSR_TYPE_R);
4691 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4692 msr, MSR_TYPE_R);
4693 } else {
4694 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
4695 msr, MSR_TYPE_R);
4696 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
4697 msr, MSR_TYPE_R);
4698 }
Yang Zhang8d146952013-01-25 10:18:50 +08004699}
4700
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004701static void vmx_disable_intercept_msr_write_x2apic(u32 msr, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004702{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004703 if (apicv_active) {
4704 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4705 msr, MSR_TYPE_W);
4706 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4707 msr, MSR_TYPE_W);
4708 } else {
4709 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
4710 msr, MSR_TYPE_W);
4711 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
4712 msr, MSR_TYPE_W);
4713 }
Avi Kivity58972972009-02-24 22:26:47 +02004714}
4715
Andrey Smetanind62caab2015-11-10 15:36:33 +03004716static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004717{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004718 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004719}
4720
Wincy Van705699a2015-02-03 23:58:17 +08004721static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4722{
4723 struct vcpu_vmx *vmx = to_vmx(vcpu);
4724 int max_irr;
4725 void *vapic_page;
4726 u16 status;
4727
4728 if (vmx->nested.pi_desc &&
4729 vmx->nested.pi_pending) {
4730 vmx->nested.pi_pending = false;
4731 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4732 return 0;
4733
4734 max_irr = find_last_bit(
4735 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4736
4737 if (max_irr == 256)
4738 return 0;
4739
4740 vapic_page = kmap(vmx->nested.virtual_apic_page);
4741 if (!vapic_page) {
4742 WARN_ON(1);
4743 return -ENOMEM;
4744 }
4745 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4746 kunmap(vmx->nested.virtual_apic_page);
4747
4748 status = vmcs_read16(GUEST_INTR_STATUS);
4749 if ((u8)max_irr > ((u8)status & 0xff)) {
4750 status &= ~0xff;
4751 status |= (u8)max_irr;
4752 vmcs_write16(GUEST_INTR_STATUS, status);
4753 }
4754 }
4755 return 0;
4756}
4757
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004758static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4759{
4760#ifdef CONFIG_SMP
4761 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004762 /*
Haozhong Zhang3ffbe622017-09-18 09:56:50 +08004763 * The vector of interrupt to be delivered to vcpu had
4764 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08004765 *
Haozhong Zhang3ffbe622017-09-18 09:56:50 +08004766 * Following cases will be reached in this block, and
4767 * we always send a notification event in all cases as
4768 * explained below.
4769 *
4770 * Case 1: vcpu keeps in non-root mode. Sending a
4771 * notification event posts the interrupt to vcpu.
4772 *
4773 * Case 2: vcpu exits to root mode and is still
4774 * runnable. PIR will be synced to vIRR before the
4775 * next vcpu entry. Sending a notification event in
4776 * this case has no effect, as vcpu is not in root
4777 * mode.
4778 *
4779 * Case 3: vcpu exits to root mode and is blocked.
4780 * vcpu_block() has already synced PIR to vIRR and
4781 * never blocks vcpu if vIRR is not cleared. Therefore,
4782 * a blocked vcpu here does not wait for any requested
4783 * interrupts in PIR, and sending a notification event
4784 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08004785 */
Feng Wu28b835d2015-09-18 22:29:54 +08004786
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004787 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4788 POSTED_INTR_VECTOR);
4789 return true;
4790 }
4791#endif
4792 return false;
4793}
4794
Wincy Van705699a2015-02-03 23:58:17 +08004795static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4796 int vector)
4797{
4798 struct vcpu_vmx *vmx = to_vmx(vcpu);
4799
4800 if (is_guest_mode(vcpu) &&
4801 vector == vmx->nested.posted_intr_nv) {
4802 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004803 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004804 /*
4805 * If a posted intr is not recognized by hardware,
4806 * we will accomplish it in the next vmentry.
4807 */
4808 vmx->nested.pi_pending = true;
4809 kvm_make_request(KVM_REQ_EVENT, vcpu);
4810 return 0;
4811 }
4812 return -1;
4813}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004814/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004815 * Send interrupt to vcpu via posted interrupt way.
4816 * 1. If target vcpu is running(non-root mode), send posted interrupt
4817 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4818 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4819 * interrupt from PIR in next vmentry.
4820 */
4821static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4822{
4823 struct vcpu_vmx *vmx = to_vmx(vcpu);
4824 int r;
4825
Wincy Van705699a2015-02-03 23:58:17 +08004826 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4827 if (!r)
4828 return;
4829
Yang Zhanga20ed542013-04-11 19:25:15 +08004830 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4831 return;
4832
4833 r = pi_test_and_set_on(&vmx->pi_desc);
4834 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004835 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004836 kvm_vcpu_kick(vcpu);
4837}
4838
4839static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4840{
4841 struct vcpu_vmx *vmx = to_vmx(vcpu);
4842
4843 if (!pi_test_and_clear_on(&vmx->pi_desc))
4844 return;
4845
4846 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4847}
4848
Avi Kivity6aa8b732006-12-10 02:21:36 -08004849/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004850 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4851 * will not change in the lifetime of the guest.
4852 * Note that host-state that does change is set elsewhere. E.g., host-state
4853 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4854 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004855static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004856{
4857 u32 low32, high32;
4858 unsigned long tmpl;
4859 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004860 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004861
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004862 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004863 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4864
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004865 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004866 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004867 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4868 vmx->host_state.vmcs_host_cr4 = cr4;
4869
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004870 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004871#ifdef CONFIG_X86_64
4872 /*
4873 * Load null selectors, so we can avoid reloading them in
4874 * __vmx_load_host_state(), in case userspace uses the null selectors
4875 * too (the expected case).
4876 */
4877 vmcs_write16(HOST_DS_SELECTOR, 0);
4878 vmcs_write16(HOST_ES_SELECTOR, 0);
4879#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004880 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4881 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004882#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004883 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4884 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4885
4886 native_store_idt(&dt);
4887 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004888 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004889
Avi Kivity83287ea422012-09-16 15:10:57 +03004890 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004891
4892 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4893 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4894 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4895 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4896
4897 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4898 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4899 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4900 }
4901}
4902
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004903static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4904{
4905 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4906 if (enable_ept)
4907 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004908 if (is_guest_mode(&vmx->vcpu))
4909 vmx->vcpu.arch.cr4_guest_owned_bits &=
4910 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004911 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4912}
4913
Yang Zhang01e439b2013-04-11 19:25:12 +08004914static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4915{
4916 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4917
Andrey Smetanind62caab2015-11-10 15:36:33 +03004918 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004919 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004920 /* Enable the preemption timer dynamically */
4921 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004922 return pin_based_exec_ctrl;
4923}
4924
Andrey Smetanind62caab2015-11-10 15:36:33 +03004925static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4926{
4927 struct vcpu_vmx *vmx = to_vmx(vcpu);
4928
4929 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004930 if (cpu_has_secondary_exec_ctrls()) {
4931 if (kvm_vcpu_apicv_active(vcpu))
4932 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4933 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4934 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4935 else
4936 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4937 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4938 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4939 }
4940
4941 if (cpu_has_vmx_msr_bitmap())
4942 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004943}
4944
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004945static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4946{
4947 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004948
4949 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4950 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4951
Paolo Bonzini35754c92015-07-29 12:05:37 +02004952 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004953 exec_control &= ~CPU_BASED_TPR_SHADOW;
4954#ifdef CONFIG_X86_64
4955 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4956 CPU_BASED_CR8_LOAD_EXITING;
4957#endif
4958 }
4959 if (!enable_ept)
4960 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4961 CPU_BASED_CR3_LOAD_EXITING |
4962 CPU_BASED_INVLPG_EXITING;
4963 return exec_control;
4964}
4965
4966static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4967{
4968 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004969 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004970 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4971 if (vmx->vpid == 0)
4972 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4973 if (!enable_ept) {
4974 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4975 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004976 /* Enable INVPCID for non-ept guests may cause performance regression. */
4977 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004978 }
4979 if (!enable_unrestricted_guest)
4980 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4981 if (!ple_gap)
4982 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004983 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004984 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4985 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004986 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004987 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4988 (handle_vmptrld).
4989 We can NOT enable shadow_vmcs here because we don't have yet
4990 a current VMCS12
4991 */
4992 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004993
4994 if (!enable_pml)
4995 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004996
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004997 return exec_control;
4998}
4999
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005000static void ept_set_mmio_spte_mask(void)
5001{
5002 /*
5003 * EPT Misconfigurations can be generated if the value of bits 2:0
5004 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08005005 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005006 * spte.
5007 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08005008 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005009}
5010
Wanpeng Lif53cd632014-12-02 19:14:58 +08005011#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005012/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005013 * Sets up the vmcs for emulated real mode.
5014 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005015static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005016{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005017#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005018 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005019#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005020 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005021
Avi Kivity6aa8b732006-12-10 02:21:36 -08005022 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005023 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5024 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005025
Abel Gordon4607c2d2013-04-18 14:35:55 +03005026 if (enable_shadow_vmcs) {
5027 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5028 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5029 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005030 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005031 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005032
Avi Kivity6aa8b732006-12-10 02:21:36 -08005033 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5034
Avi Kivity6aa8b732006-12-10 02:21:36 -08005035 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005036 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005037 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005038
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005039 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005040
Dan Williamsdfa169b2016-06-02 11:17:24 -07005041 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005042 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5043 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005044 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005045
Andrey Smetanind62caab2015-11-10 15:36:33 +03005046 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005047 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5048 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5049 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5050 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5051
5052 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005053
Li RongQing0bcf2612015-12-03 13:29:34 +08005054 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005055 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005056 }
5057
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005058 if (ple_gap) {
5059 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005060 vmx->ple_window = ple_window;
5061 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005062 }
5063
Xiao Guangrongc3707952011-07-12 03:28:04 +08005064 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5065 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005066 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5067
Avi Kivity9581d442010-10-19 16:46:55 +02005068 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5069 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005070 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005071#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005072 rdmsrl(MSR_FS_BASE, a);
5073 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5074 rdmsrl(MSR_GS_BASE, a);
5075 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5076#else
5077 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5078 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5079#endif
5080
Eddie Dong2cc51562007-05-21 07:28:09 +03005081 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5082 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005083 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005084 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005085 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005086
Radim Krčmář74545702015-04-27 15:11:25 +02005087 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5088 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005089
Paolo Bonzini03916db2014-07-24 14:21:57 +02005090 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005091 u32 index = vmx_msr_index[i];
5092 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005093 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005094
5095 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5096 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005097 if (wrmsr_safe(index, data_low, data_high) < 0)
5098 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005099 vmx->guest_msrs[j].index = i;
5100 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005101 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005102 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005103 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005104
Gleb Natapov2961e8762013-11-25 15:37:13 +02005105
5106 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005107
5108 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005109 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005110
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005111 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005112 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005113
Wanpeng Lif53cd632014-12-02 19:14:58 +08005114 if (vmx_xsaves_supported())
5115 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5116
Peter Feiner4e595162016-07-07 14:49:58 -07005117 if (enable_pml) {
5118 ASSERT(vmx->pml_pg);
5119 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5120 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5121 }
5122
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005123 return 0;
5124}
5125
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005126static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005127{
5128 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005129 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005130 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005131
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005132 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005133
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005134 vmx->soft_vnmi_blocked = 0;
5135
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005136 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005137 kvm_set_cr8(vcpu, 0);
5138
5139 if (!init_event) {
5140 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5141 MSR_IA32_APICBASE_ENABLE;
5142 if (kvm_vcpu_is_reset_bsp(vcpu))
5143 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5144 apic_base_msr.host_initiated = true;
5145 kvm_set_apic_base(vcpu, &apic_base_msr);
5146 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005147
Avi Kivity2fb92db2011-04-27 19:42:18 +03005148 vmx_segment_cache_clear(vmx);
5149
Avi Kivity5706be02008-08-20 15:07:31 +03005150 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005151 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005152 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005153
5154 seg_setup(VCPU_SREG_DS);
5155 seg_setup(VCPU_SREG_ES);
5156 seg_setup(VCPU_SREG_FS);
5157 seg_setup(VCPU_SREG_GS);
5158 seg_setup(VCPU_SREG_SS);
5159
5160 vmcs_write16(GUEST_TR_SELECTOR, 0);
5161 vmcs_writel(GUEST_TR_BASE, 0);
5162 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5163 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5164
5165 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5166 vmcs_writel(GUEST_LDTR_BASE, 0);
5167 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5168 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5169
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005170 if (!init_event) {
5171 vmcs_write32(GUEST_SYSENTER_CS, 0);
5172 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5173 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5174 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5175 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005176
5177 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005178 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005179
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005180 vmcs_writel(GUEST_GDTR_BASE, 0);
5181 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5182
5183 vmcs_writel(GUEST_IDTR_BASE, 0);
5184 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5185
Anthony Liguori443381a2010-12-06 10:53:38 -06005186 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005187 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005188 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005189
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005190 setup_msrs(vmx);
5191
Avi Kivity6aa8b732006-12-10 02:21:36 -08005192 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5193
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005194 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005195 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005196 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005197 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005198 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005199 vmcs_write32(TPR_THRESHOLD, 0);
5200 }
5201
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005202 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005203
Andrey Smetanind62caab2015-11-10 15:36:33 +03005204 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005205 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5206
Sheng Yang2384d2b2008-01-17 15:14:33 +08005207 if (vmx->vpid != 0)
5208 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5209
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005210 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005211 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005212 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005213 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005214 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005215 vmx_fpu_activate(vcpu);
5216 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005217
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005218 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005219}
5220
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005221/*
5222 * In nested virtualization, check if L1 asked to exit on external interrupts.
5223 * For most existing hypervisors, this will always return true.
5224 */
5225static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5226{
5227 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5228 PIN_BASED_EXT_INTR_MASK;
5229}
5230
Bandan Das77b0f5d2014-04-19 18:17:45 -04005231/*
5232 * In nested virtualization, check if L1 has set
5233 * VM_EXIT_ACK_INTR_ON_EXIT
5234 */
5235static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5236{
5237 return get_vmcs12(vcpu)->vm_exit_controls &
5238 VM_EXIT_ACK_INTR_ON_EXIT;
5239}
5240
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005241static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5242{
5243 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5244 PIN_BASED_NMI_EXITING;
5245}
5246
Jan Kiszkac9a79532014-03-07 20:03:15 +01005247static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005248{
5249 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005250
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005251 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5252 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5253 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5254}
5255
Jan Kiszkac9a79532014-03-07 20:03:15 +01005256static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005257{
5258 u32 cpu_based_vm_exec_control;
5259
Jan Kiszkac9a79532014-03-07 20:03:15 +01005260 if (!cpu_has_virtual_nmis() ||
5261 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5262 enable_irq_window(vcpu);
5263 return;
5264 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005265
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005266 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5267 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5268 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5269}
5270
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005271static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005272{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005273 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005274 uint32_t intr;
5275 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005276
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005277 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005278
Avi Kivityfa89a812008-09-01 15:57:51 +03005279 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005280 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005281 int inc_eip = 0;
5282 if (vcpu->arch.interrupt.soft)
5283 inc_eip = vcpu->arch.event_exit_inst_len;
5284 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005285 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005286 return;
5287 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005288 intr = irq | INTR_INFO_VALID_MASK;
5289 if (vcpu->arch.interrupt.soft) {
5290 intr |= INTR_TYPE_SOFT_INTR;
5291 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5292 vmx->vcpu.arch.event_exit_inst_len);
5293 } else
5294 intr |= INTR_TYPE_EXT_INTR;
5295 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005296}
5297
Sheng Yangf08864b2008-05-15 18:23:25 +08005298static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5299{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005300 struct vcpu_vmx *vmx = to_vmx(vcpu);
5301
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005302 if (!is_guest_mode(vcpu)) {
5303 if (!cpu_has_virtual_nmis()) {
5304 /*
5305 * Tracking the NMI-blocked state in software is built upon
5306 * finding the next open IRQ window. This, in turn, depends on
5307 * well-behaving guests: They have to keep IRQs disabled at
5308 * least as long as the NMI handler runs. Otherwise we may
5309 * cause NMI nesting, maybe breaking the guest. But as this is
5310 * highly unlikely, we can live with the residual risk.
5311 */
5312 vmx->soft_vnmi_blocked = 1;
5313 vmx->vnmi_blocked_time = 0;
5314 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005315
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005316 ++vcpu->stat.nmi_injections;
5317 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005318 }
5319
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005320 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005321 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005322 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005323 return;
5324 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005325
Sheng Yangf08864b2008-05-15 18:23:25 +08005326 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5327 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005328}
5329
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005330static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5331{
5332 if (!cpu_has_virtual_nmis())
5333 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005334 if (to_vmx(vcpu)->nmi_known_unmasked)
5335 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005336 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005337}
5338
5339static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5340{
5341 struct vcpu_vmx *vmx = to_vmx(vcpu);
5342
5343 if (!cpu_has_virtual_nmis()) {
5344 if (vmx->soft_vnmi_blocked != masked) {
5345 vmx->soft_vnmi_blocked = masked;
5346 vmx->vnmi_blocked_time = 0;
5347 }
5348 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005349 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005350 if (masked)
5351 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5352 GUEST_INTR_STATE_NMI);
5353 else
5354 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5355 GUEST_INTR_STATE_NMI);
5356 }
5357}
5358
Jan Kiszka2505dc92013-04-14 12:12:47 +02005359static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5360{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005361 if (to_vmx(vcpu)->nested.nested_run_pending)
5362 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005363
Jan Kiszka2505dc92013-04-14 12:12:47 +02005364 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5365 return 0;
5366
5367 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5368 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5369 | GUEST_INTR_STATE_NMI));
5370}
5371
Gleb Natapov78646122009-03-23 12:12:11 +02005372static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5373{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005374 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5375 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005376 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5377 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005378}
5379
Izik Eiduscbc94022007-10-25 00:29:55 +02005380static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5381{
5382 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005383
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005384 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5385 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005386 if (ret)
5387 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005388 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005389 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005390}
5391
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005392static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005393{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005394 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005395 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005396 /*
5397 * Update instruction length as we may reinject the exception
5398 * from user space while in guest debugging mode.
5399 */
5400 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5401 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005402 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005403 return false;
5404 /* fall through */
5405 case DB_VECTOR:
5406 if (vcpu->guest_debug &
5407 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5408 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005409 /* fall through */
5410 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005411 case OF_VECTOR:
5412 case BR_VECTOR:
5413 case UD_VECTOR:
5414 case DF_VECTOR:
5415 case SS_VECTOR:
5416 case GP_VECTOR:
5417 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005418 return true;
5419 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005420 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005421 return false;
5422}
5423
5424static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5425 int vec, u32 err_code)
5426{
5427 /*
5428 * Instruction with address size override prefix opcode 0x67
5429 * Cause the #SS fault with 0 error code in VM86 mode.
5430 */
5431 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5432 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5433 if (vcpu->arch.halt_request) {
5434 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005435 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005436 }
5437 return 1;
5438 }
5439 return 0;
5440 }
5441
5442 /*
5443 * Forward all other exceptions that are valid in real mode.
5444 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5445 * the required debugging infrastructure rework.
5446 */
5447 kvm_queue_exception(vcpu, vec);
5448 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005449}
5450
Andi Kleena0861c02009-06-08 17:37:09 +08005451/*
5452 * Trigger machine check on the host. We assume all the MSRs are already set up
5453 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5454 * We pass a fake environment to the machine check handler because we want
5455 * the guest to be always treated like user space, no matter what context
5456 * it used internally.
5457 */
5458static void kvm_machine_check(void)
5459{
5460#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5461 struct pt_regs regs = {
5462 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5463 .flags = X86_EFLAGS_IF,
5464 };
5465
5466 do_machine_check(&regs, 0);
5467#endif
5468}
5469
Avi Kivity851ba692009-08-24 11:10:17 +03005470static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005471{
5472 /* already handled by vcpu_run */
5473 return 1;
5474}
5475
Avi Kivity851ba692009-08-24 11:10:17 +03005476static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005477{
Avi Kivity1155f762007-11-22 11:30:47 +02005478 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005479 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005480 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005481 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005482 u32 vect_info;
5483 enum emulation_result er;
5484
Avi Kivity1155f762007-11-22 11:30:47 +02005485 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005486 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005487
Andi Kleena0861c02009-06-08 17:37:09 +08005488 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005489 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005490
Jim Mattson3f618a02016-12-12 11:01:37 -08005491 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005492 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005493
5494 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005495 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005496 return 1;
5497 }
5498
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005499 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005500 if (is_guest_mode(vcpu)) {
5501 kvm_queue_exception(vcpu, UD_VECTOR);
5502 return 1;
5503 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005504 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Liran Alonc0a4c222017-11-05 16:56:32 +02005505 if (er == EMULATE_USER_EXIT)
5506 return 0;
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005507 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005508 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005509 return 1;
5510 }
5511
Avi Kivity6aa8b732006-12-10 02:21:36 -08005512 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005513 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005514 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005515
5516 /*
5517 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5518 * MMIO, it is better to report an internal error.
5519 * See the comments in vmx_handle_exit.
5520 */
5521 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5522 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5523 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5524 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005525 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005526 vcpu->run->internal.data[0] = vect_info;
5527 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005528 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005529 return 0;
5530 }
5531
Avi Kivity6aa8b732006-12-10 02:21:36 -08005532 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005533 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005534 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005535 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005536 trace_kvm_page_fault(cr2, error_code);
5537
Gleb Natapov3298b752009-05-11 13:35:46 +03005538 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005539 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005540 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005541 }
5542
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005543 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005544
5545 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5546 return handle_rmode_exception(vcpu, ex_no, error_code);
5547
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005548 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005549 case AC_VECTOR:
5550 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5551 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005552 case DB_VECTOR:
5553 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5554 if (!(vcpu->guest_debug &
5555 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005556 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005557 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005558 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5559 skip_emulated_instruction(vcpu);
5560
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005561 kvm_queue_exception(vcpu, DB_VECTOR);
5562 return 1;
5563 }
5564 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5565 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5566 /* fall through */
5567 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005568 /*
5569 * Update instruction length as we may reinject #BP from
5570 * user space while in guest debugging mode. Reading it for
5571 * #DB as well causes no harm, it is not used in that case.
5572 */
5573 vmx->vcpu.arch.event_exit_inst_len =
5574 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005575 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005576 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005577 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5578 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005579 break;
5580 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005581 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5582 kvm_run->ex.exception = ex_no;
5583 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005584 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005585 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005586 return 0;
5587}
5588
Avi Kivity851ba692009-08-24 11:10:17 +03005589static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005590{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005591 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005592 return 1;
5593}
5594
Avi Kivity851ba692009-08-24 11:10:17 +03005595static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005596{
Avi Kivity851ba692009-08-24 11:10:17 +03005597 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005598 return 0;
5599}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005600
Avi Kivity851ba692009-08-24 11:10:17 +03005601static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005602{
He, Qingbfdaab02007-09-12 14:18:28 +08005603 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005604 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005605 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005606
He, Qingbfdaab02007-09-12 14:18:28 +08005607 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005608 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005609 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005610
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005611 ++vcpu->stat.io_exits;
5612
5613 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005614 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005615
5616 port = exit_qualification >> 16;
5617 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005618 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005619
5620 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005621}
5622
Ingo Molnar102d8322007-02-19 14:37:47 +02005623static void
5624vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5625{
5626 /*
5627 * Patch in the VMCALL instruction:
5628 */
5629 hypercall[0] = 0x0f;
5630 hypercall[1] = 0x01;
5631 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005632}
5633
Wincy Vanb9c237b2015-02-03 23:56:30 +08005634static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005635{
5636 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005637 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005638
Wincy Vanb9c237b2015-02-03 23:56:30 +08005639 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005640 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5641 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5642 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5643 return (val & always_on) == always_on;
5644}
5645
Guo Chao0fa06072012-06-28 15:16:19 +08005646/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005647static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5648{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005649 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005650 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5651 unsigned long orig_val = val;
5652
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005653 /*
5654 * We get here when L2 changed cr0 in a way that did not change
5655 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005656 * but did change L0 shadowed bits. So we first calculate the
5657 * effective cr0 value that L1 would like to write into the
5658 * hardware. It consists of the L2-owned bits from the new
5659 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005660 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005661 val = (val & ~vmcs12->cr0_guest_host_mask) |
5662 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5663
Wincy Vanb9c237b2015-02-03 23:56:30 +08005664 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005665 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005666
5667 if (kvm_set_cr0(vcpu, val))
5668 return 1;
5669 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005670 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005671 } else {
5672 if (to_vmx(vcpu)->nested.vmxon &&
5673 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5674 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005675 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005676 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005677}
5678
5679static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5680{
5681 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005682 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5683 unsigned long orig_val = val;
5684
5685 /* analogously to handle_set_cr0 */
5686 val = (val & ~vmcs12->cr4_guest_host_mask) |
5687 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5688 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005689 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005690 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005691 return 0;
5692 } else
5693 return kvm_set_cr4(vcpu, val);
5694}
5695
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005696/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005697static void handle_clts(struct kvm_vcpu *vcpu)
5698{
5699 if (is_guest_mode(vcpu)) {
5700 /*
5701 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5702 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5703 * just pretend it's off (also in arch.cr0 for fpu_activate).
5704 */
5705 vmcs_writel(CR0_READ_SHADOW,
5706 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5707 vcpu->arch.cr0 &= ~X86_CR0_TS;
5708 } else
5709 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5710}
5711
Avi Kivity851ba692009-08-24 11:10:17 +03005712static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005713{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005714 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005715 int cr;
5716 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005717 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005718
He, Qingbfdaab02007-09-12 14:18:28 +08005719 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005720 cr = exit_qualification & 15;
5721 reg = (exit_qualification >> 8) & 15;
5722 switch ((exit_qualification >> 4) & 3) {
5723 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005724 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005725 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005726 switch (cr) {
5727 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005728 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005729 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005730 return 1;
5731 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005732 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005733 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005734 return 1;
5735 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005736 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005737 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005738 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005739 case 8: {
5740 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005741 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005742 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005743 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005744 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005745 return 1;
5746 if (cr8_prev <= cr8)
5747 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005748 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005749 return 0;
5750 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005751 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005752 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005753 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005754 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005755 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005756 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005757 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005758 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759 case 1: /*mov from cr*/
5760 switch (cr) {
5761 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005762 val = kvm_read_cr3(vcpu);
5763 kvm_register_write(vcpu, reg, val);
5764 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005765 skip_emulated_instruction(vcpu);
5766 return 1;
5767 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005768 val = kvm_get_cr8(vcpu);
5769 kvm_register_write(vcpu, reg, val);
5770 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005771 skip_emulated_instruction(vcpu);
5772 return 1;
5773 }
5774 break;
5775 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005776 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005777 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005778 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005779
5780 skip_emulated_instruction(vcpu);
5781 return 1;
5782 default:
5783 break;
5784 }
Avi Kivity851ba692009-08-24 11:10:17 +03005785 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005786 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005787 (int)(exit_qualification >> 4) & 3, cr);
5788 return 0;
5789}
5790
Avi Kivity851ba692009-08-24 11:10:17 +03005791static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005792{
He, Qingbfdaab02007-09-12 14:18:28 +08005793 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005794 int dr, dr7, reg;
5795
5796 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5797 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5798
5799 /* First, if DR does not exist, trigger UD */
5800 if (!kvm_require_dr(vcpu, dr))
5801 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005802
Jan Kiszkaf2483412010-01-20 18:20:20 +01005803 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005804 if (!kvm_require_cpl(vcpu, 0))
5805 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005806 dr7 = vmcs_readl(GUEST_DR7);
5807 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005808 /*
5809 * As the vm-exit takes precedence over the debug trap, we
5810 * need to emulate the latter, either for the host or the
5811 * guest debugging itself.
5812 */
5813 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005814 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005815 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005816 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005817 vcpu->run->debug.arch.exception = DB_VECTOR;
5818 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005819 return 0;
5820 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005821 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005822 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005823 kvm_queue_exception(vcpu, DB_VECTOR);
5824 return 1;
5825 }
5826 }
5827
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005828 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005829 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5830 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005831
5832 /*
5833 * No more DR vmexits; force a reload of the debug registers
5834 * and reenter on this instruction. The next vmexit will
5835 * retrieve the full state of the debug registers.
5836 */
5837 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5838 return 1;
5839 }
5840
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005841 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5842 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005843 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005844
5845 if (kvm_get_dr(vcpu, dr, &val))
5846 return 1;
5847 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005848 } else
Nadav Amit57773922014-06-18 17:19:23 +03005849 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005850 return 1;
5851
Avi Kivity6aa8b732006-12-10 02:21:36 -08005852 skip_emulated_instruction(vcpu);
5853 return 1;
5854}
5855
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005856static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5857{
5858 return vcpu->arch.dr6;
5859}
5860
5861static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5862{
5863}
5864
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005865static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5866{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005867 get_debugreg(vcpu->arch.db[0], 0);
5868 get_debugreg(vcpu->arch.db[1], 1);
5869 get_debugreg(vcpu->arch.db[2], 2);
5870 get_debugreg(vcpu->arch.db[3], 3);
5871 get_debugreg(vcpu->arch.dr6, 6);
5872 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5873
5874 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005875 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005876}
5877
Gleb Natapov020df072010-04-13 10:05:23 +03005878static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5879{
5880 vmcs_writel(GUEST_DR7, val);
5881}
5882
Avi Kivity851ba692009-08-24 11:10:17 +03005883static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005884{
Avi Kivity06465c52007-02-28 20:46:53 +02005885 kvm_emulate_cpuid(vcpu);
5886 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005887}
5888
Avi Kivity851ba692009-08-24 11:10:17 +03005889static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005890{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005891 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005892 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005893
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005894 msr_info.index = ecx;
5895 msr_info.host_initiated = false;
5896 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005897 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005898 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005899 return 1;
5900 }
5901
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005902 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005903
Avi Kivity6aa8b732006-12-10 02:21:36 -08005904 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005905 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5906 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005907 skip_emulated_instruction(vcpu);
5908 return 1;
5909}
5910
Avi Kivity851ba692009-08-24 11:10:17 +03005911static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005912{
Will Auld8fe8ab42012-11-29 12:42:12 -08005913 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005914 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5915 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5916 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005917
Will Auld8fe8ab42012-11-29 12:42:12 -08005918 msr.data = data;
5919 msr.index = ecx;
5920 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005921 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005922 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005923 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005924 return 1;
5925 }
5926
Avi Kivity59200272010-01-25 19:47:02 +02005927 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005928 skip_emulated_instruction(vcpu);
5929 return 1;
5930}
5931
Avi Kivity851ba692009-08-24 11:10:17 +03005932static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005933{
Avi Kivity3842d132010-07-27 12:30:24 +03005934 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005935 return 1;
5936}
5937
Avi Kivity851ba692009-08-24 11:10:17 +03005938static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005939{
Eddie Dong85f455f2007-07-06 12:20:49 +03005940 u32 cpu_based_vm_exec_control;
5941
5942 /* clear pending irq */
5943 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5944 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5945 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005946
Avi Kivity3842d132010-07-27 12:30:24 +03005947 kvm_make_request(KVM_REQ_EVENT, vcpu);
5948
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005949 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005950 return 1;
5951}
5952
Avi Kivity851ba692009-08-24 11:10:17 +03005953static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005954{
Avi Kivityd3bef152007-06-05 15:53:05 +03005955 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005956}
5957
Avi Kivity851ba692009-08-24 11:10:17 +03005958static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005959{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005960 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005961}
5962
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005963static int handle_invd(struct kvm_vcpu *vcpu)
5964{
Andre Przywara51d8b662010-12-21 11:12:02 +01005965 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005966}
5967
Avi Kivity851ba692009-08-24 11:10:17 +03005968static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005969{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005970 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005971
5972 kvm_mmu_invlpg(vcpu, exit_qualification);
5973 skip_emulated_instruction(vcpu);
5974 return 1;
5975}
5976
Avi Kivityfee84b02011-11-10 14:57:25 +02005977static int handle_rdpmc(struct kvm_vcpu *vcpu)
5978{
5979 int err;
5980
5981 err = kvm_rdpmc(vcpu);
5982 kvm_complete_insn_gp(vcpu, err);
5983
5984 return 1;
5985}
5986
Avi Kivity851ba692009-08-24 11:10:17 +03005987static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005988{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005989 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005990 return 1;
5991}
5992
Dexuan Cui2acf9232010-06-10 11:27:12 +08005993static int handle_xsetbv(struct kvm_vcpu *vcpu)
5994{
5995 u64 new_bv = kvm_read_edx_eax(vcpu);
5996 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5997
5998 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5999 skip_emulated_instruction(vcpu);
6000 return 1;
6001}
6002
Wanpeng Lif53cd632014-12-02 19:14:58 +08006003static int handle_xsaves(struct kvm_vcpu *vcpu)
6004{
6005 skip_emulated_instruction(vcpu);
6006 WARN(1, "this should never happen\n");
6007 return 1;
6008}
6009
6010static int handle_xrstors(struct kvm_vcpu *vcpu)
6011{
6012 skip_emulated_instruction(vcpu);
6013 WARN(1, "this should never happen\n");
6014 return 1;
6015}
6016
Avi Kivity851ba692009-08-24 11:10:17 +03006017static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006018{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006019 if (likely(fasteoi)) {
6020 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6021 int access_type, offset;
6022
6023 access_type = exit_qualification & APIC_ACCESS_TYPE;
6024 offset = exit_qualification & APIC_ACCESS_OFFSET;
6025 /*
6026 * Sane guest uses MOV to write EOI, with written value
6027 * not cared. So make a short-circuit here by avoiding
6028 * heavy instruction emulation.
6029 */
6030 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6031 (offset == APIC_EOI)) {
6032 kvm_lapic_set_eoi(vcpu);
6033 skip_emulated_instruction(vcpu);
6034 return 1;
6035 }
6036 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006037 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006038}
6039
Yang Zhangc7c9c562013-01-25 10:18:51 +08006040static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6041{
6042 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6043 int vector = exit_qualification & 0xff;
6044
6045 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6046 kvm_apic_set_eoi_accelerated(vcpu, vector);
6047 return 1;
6048}
6049
Yang Zhang83d4c282013-01-25 10:18:49 +08006050static int handle_apic_write(struct kvm_vcpu *vcpu)
6051{
6052 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6053 u32 offset = exit_qualification & 0xfff;
6054
6055 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6056 kvm_apic_write_nodecode(vcpu, offset);
6057 return 1;
6058}
6059
Avi Kivity851ba692009-08-24 11:10:17 +03006060static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006061{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006062 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006063 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006064 bool has_error_code = false;
6065 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006066 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006067 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006068
6069 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006070 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006071 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006072
6073 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6074
6075 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006076 if (reason == TASK_SWITCH_GATE && idt_v) {
6077 switch (type) {
6078 case INTR_TYPE_NMI_INTR:
6079 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006080 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006081 break;
6082 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006083 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006084 kvm_clear_interrupt_queue(vcpu);
6085 break;
6086 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006087 if (vmx->idt_vectoring_info &
6088 VECTORING_INFO_DELIVER_CODE_MASK) {
6089 has_error_code = true;
6090 error_code =
6091 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6092 }
6093 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006094 case INTR_TYPE_SOFT_EXCEPTION:
6095 kvm_clear_exception_queue(vcpu);
6096 break;
6097 default:
6098 break;
6099 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006100 }
Izik Eidus37817f22008-03-24 23:14:53 +02006101 tss_selector = exit_qualification;
6102
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006103 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6104 type != INTR_TYPE_EXT_INTR &&
6105 type != INTR_TYPE_NMI_INTR))
6106 skip_emulated_instruction(vcpu);
6107
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006108 if (kvm_task_switch(vcpu, tss_selector,
6109 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6110 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006111 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6112 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6113 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006114 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006115 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006116
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006117 /*
6118 * TODO: What about debug traps on tss switch?
6119 * Are we supposed to inject them and update dr6?
6120 */
6121
6122 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006123}
6124
Avi Kivity851ba692009-08-24 11:10:17 +03006125static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006126{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006127 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006128 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006129 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006130 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006131
Sheng Yangf9c617f2009-03-25 10:08:52 +08006132 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006133
Sheng Yang14394422008-04-28 12:24:45 +08006134 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006135 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006136 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6137 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6138 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006139 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006140 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6141 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006142 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6143 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006144 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006145 }
6146
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006147 /*
6148 * EPT violation happened while executing iret from NMI,
6149 * "blocked by NMI" bit has to be set before next VM entry.
6150 * There are errata that may cause this bit to not be set:
6151 * AAK134, BY25.
6152 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006153 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6154 cpu_has_virtual_nmis() &&
6155 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006156 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6157
Sheng Yang14394422008-04-28 12:24:45 +08006158 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006159 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006160
Bandan Dasd95c5562016-07-12 18:18:51 -04006161 /* it is a read fault? */
6162 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6163 /* it is a write fault? */
6164 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006165 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006166 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006167 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006168 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006169
Yang Zhang25d92082013-08-06 12:00:32 +03006170 vcpu->arch.exit_qualification = exit_qualification;
6171
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006172 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006173}
6174
Avi Kivity851ba692009-08-24 11:10:17 +03006175static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006176{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006177 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006178 gpa_t gpa;
6179
6180 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006181 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006182 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006183 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006184 return 1;
6185 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006186
Paolo Bonzini450869d2015-11-04 13:41:21 +01006187 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006188 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006189 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6190 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006191
6192 if (unlikely(ret == RET_MMIO_PF_INVALID))
6193 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6194
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006195 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006196 return 1;
6197
6198 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006199 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006200
Avi Kivity851ba692009-08-24 11:10:17 +03006201 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6202 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006203
6204 return 0;
6205}
6206
Avi Kivity851ba692009-08-24 11:10:17 +03006207static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006208{
6209 u32 cpu_based_vm_exec_control;
6210
6211 /* clear pending NMI */
6212 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6213 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6214 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6215 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006216 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006217
6218 return 1;
6219}
6220
Mohammed Gamal80ced182009-09-01 12:48:18 +02006221static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006222{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006223 struct vcpu_vmx *vmx = to_vmx(vcpu);
6224 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006225 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006226 u32 cpu_exec_ctrl;
6227 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006228 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006229
6230 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6231 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006232
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006233 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006234 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006235 return handle_interrupt_window(&vmx->vcpu);
6236
Avi Kivityde87dcd2012-06-12 20:21:38 +03006237 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6238 return 1;
6239
Gleb Natapov991eebf2013-04-11 12:10:51 +03006240 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006241
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006242 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006243 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006244 ret = 0;
6245 goto out;
6246 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006247
Avi Kivityde5f70e2012-06-12 20:22:28 +03006248 if (err != EMULATE_DONE) {
6249 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6250 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6251 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006252 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006253 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006254
Gleb Natapov8d76c492013-05-08 18:38:44 +03006255 if (vcpu->arch.halt_request) {
6256 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006257 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006258 goto out;
6259 }
6260
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006261 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006262 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006263 if (need_resched())
6264 schedule();
6265 }
6266
Mohammed Gamal80ced182009-09-01 12:48:18 +02006267out:
6268 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006269}
6270
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006271static int __grow_ple_window(int val)
6272{
6273 if (ple_window_grow < 1)
6274 return ple_window;
6275
6276 val = min(val, ple_window_actual_max);
6277
6278 if (ple_window_grow < ple_window)
6279 val *= ple_window_grow;
6280 else
6281 val += ple_window_grow;
6282
6283 return val;
6284}
6285
6286static int __shrink_ple_window(int val, int modifier, int minimum)
6287{
6288 if (modifier < 1)
6289 return ple_window;
6290
6291 if (modifier < ple_window)
6292 val /= modifier;
6293 else
6294 val -= modifier;
6295
6296 return max(val, minimum);
6297}
6298
6299static void grow_ple_window(struct kvm_vcpu *vcpu)
6300{
6301 struct vcpu_vmx *vmx = to_vmx(vcpu);
6302 int old = vmx->ple_window;
6303
6304 vmx->ple_window = __grow_ple_window(old);
6305
6306 if (vmx->ple_window != old)
6307 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006308
6309 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006310}
6311
6312static void shrink_ple_window(struct kvm_vcpu *vcpu)
6313{
6314 struct vcpu_vmx *vmx = to_vmx(vcpu);
6315 int old = vmx->ple_window;
6316
6317 vmx->ple_window = __shrink_ple_window(old,
6318 ple_window_shrink, ple_window);
6319
6320 if (vmx->ple_window != old)
6321 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006322
6323 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006324}
6325
6326/*
6327 * ple_window_actual_max is computed to be one grow_ple_window() below
6328 * ple_window_max. (See __grow_ple_window for the reason.)
6329 * This prevents overflows, because ple_window_max is int.
6330 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6331 * this process.
6332 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6333 */
6334static void update_ple_window_actual_max(void)
6335{
6336 ple_window_actual_max =
6337 __shrink_ple_window(max(ple_window_max, ple_window),
6338 ple_window_grow, INT_MIN);
6339}
6340
Feng Wubf9f6ac2015-09-18 22:29:55 +08006341/*
6342 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6343 */
6344static void wakeup_handler(void)
6345{
6346 struct kvm_vcpu *vcpu;
6347 int cpu = smp_processor_id();
6348
6349 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6350 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6351 blocked_vcpu_list) {
6352 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6353
6354 if (pi_test_on(pi_desc) == 1)
6355 kvm_vcpu_kick(vcpu);
6356 }
6357 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6358}
6359
Tiejun Chenf2c76482014-10-28 10:14:47 +08006360static __init int hardware_setup(void)
6361{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006362 int r = -ENOMEM, i, msr;
6363
6364 rdmsrl_safe(MSR_EFER, &host_efer);
6365
6366 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6367 kvm_define_shared_msr(i, vmx_msr_index[i]);
6368
6369 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6370 if (!vmx_io_bitmap_a)
6371 return r;
6372
6373 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6374 if (!vmx_io_bitmap_b)
6375 goto out;
6376
6377 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6378 if (!vmx_msr_bitmap_legacy)
6379 goto out1;
6380
6381 vmx_msr_bitmap_legacy_x2apic =
6382 (unsigned long *)__get_free_page(GFP_KERNEL);
6383 if (!vmx_msr_bitmap_legacy_x2apic)
6384 goto out2;
6385
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006386 vmx_msr_bitmap_legacy_x2apic_apicv_inactive =
6387 (unsigned long *)__get_free_page(GFP_KERNEL);
6388 if (!vmx_msr_bitmap_legacy_x2apic_apicv_inactive)
6389 goto out3;
6390
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006391 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6392 if (!vmx_msr_bitmap_longmode)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006393 goto out4;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006394
6395 vmx_msr_bitmap_longmode_x2apic =
6396 (unsigned long *)__get_free_page(GFP_KERNEL);
6397 if (!vmx_msr_bitmap_longmode_x2apic)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006398 goto out5;
6399
6400 vmx_msr_bitmap_longmode_x2apic_apicv_inactive =
6401 (unsigned long *)__get_free_page(GFP_KERNEL);
6402 if (!vmx_msr_bitmap_longmode_x2apic_apicv_inactive)
6403 goto out6;
Wincy Van3af18d92015-02-03 23:49:31 +08006404
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006405 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6406 if (!vmx_vmread_bitmap)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006407 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006408
6409 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6410 if (!vmx_vmwrite_bitmap)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006411 goto out8;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006412
6413 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6414 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6415
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006416 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006417
6418 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6419
6420 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6421 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6422
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006423 if (setup_vmcs_config(&vmcs_config) < 0) {
6424 r = -EIO;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006425 goto out9;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006426 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006427
6428 if (boot_cpu_has(X86_FEATURE_NX))
6429 kvm_enable_efer_bits(EFER_NX);
6430
6431 if (!cpu_has_vmx_vpid())
6432 enable_vpid = 0;
6433 if (!cpu_has_vmx_shadow_vmcs())
6434 enable_shadow_vmcs = 0;
6435 if (enable_shadow_vmcs)
6436 init_vmcs_shadow_fields();
6437
6438 if (!cpu_has_vmx_ept() ||
6439 !cpu_has_vmx_ept_4levels()) {
6440 enable_ept = 0;
6441 enable_unrestricted_guest = 0;
6442 enable_ept_ad_bits = 0;
6443 }
6444
6445 if (!cpu_has_vmx_ept_ad_bits())
6446 enable_ept_ad_bits = 0;
6447
6448 if (!cpu_has_vmx_unrestricted_guest())
6449 enable_unrestricted_guest = 0;
6450
Paolo Bonziniad15a292015-01-30 16:18:49 +01006451 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006452 flexpriority_enabled = 0;
6453
Paolo Bonziniad15a292015-01-30 16:18:49 +01006454 /*
6455 * set_apic_access_page_addr() is used to reload apic access
6456 * page upon invalidation. No need to do anything if not
6457 * using the APIC_ACCESS_ADDR VMCS field.
6458 */
6459 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006460 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006461
6462 if (!cpu_has_vmx_tpr_shadow())
6463 kvm_x86_ops->update_cr8_intercept = NULL;
6464
6465 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6466 kvm_disable_largepages();
6467
6468 if (!cpu_has_vmx_ple())
6469 ple_gap = 0;
6470
6471 if (!cpu_has_vmx_apicv())
6472 enable_apicv = 0;
6473
Haozhong Zhang64903d62015-10-20 15:39:09 +08006474 if (cpu_has_vmx_tsc_scaling()) {
6475 kvm_has_tsc_control = true;
6476 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6477 kvm_tsc_scaling_ratio_frac_bits = 48;
6478 }
6479
Tiejun Chenbaa03522014-12-23 16:21:11 +08006480 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6481 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6482 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6483 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6484 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6485 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006486
6487 memcpy(vmx_msr_bitmap_legacy_x2apic,
6488 vmx_msr_bitmap_legacy, PAGE_SIZE);
6489 memcpy(vmx_msr_bitmap_longmode_x2apic,
6490 vmx_msr_bitmap_longmode, PAGE_SIZE);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006491 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
6492 vmx_msr_bitmap_legacy, PAGE_SIZE);
6493 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
6494 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006495
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006496 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6497
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006498 /*
6499 * enable_apicv && kvm_vcpu_apicv_active()
6500 */
Roman Kagan3ce424e2016-05-18 17:48:20 +03006501 for (msr = 0x800; msr <= 0x8ff; msr++)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006502 vmx_disable_intercept_msr_read_x2apic(msr, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006503
Roman Kagan3ce424e2016-05-18 17:48:20 +03006504 /* TMCCT */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006505 vmx_enable_intercept_msr_read_x2apic(0x839, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006506 /* TPR */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006507 vmx_disable_intercept_msr_write_x2apic(0x808, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006508 /* EOI */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006509 vmx_disable_intercept_msr_write_x2apic(0x80b, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006510 /* SELF-IPI */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006511 vmx_disable_intercept_msr_write_x2apic(0x83f, true);
6512
6513 /*
6514 * (enable_apicv && !kvm_vcpu_apicv_active()) ||
6515 * !enable_apicv
6516 */
6517 /* TPR */
6518 vmx_disable_intercept_msr_read_x2apic(0x808, false);
6519 vmx_disable_intercept_msr_write_x2apic(0x808, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006520
6521 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006522 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006523 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6524 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006525 0ull, VMX_EPT_EXECUTABLE_MASK,
6526 cpu_has_vmx_ept_execute_only() ?
6527 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006528 ept_set_mmio_spte_mask();
6529 kvm_enable_tdp();
6530 } else
6531 kvm_disable_tdp();
6532
6533 update_ple_window_actual_max();
6534
Kai Huang843e4332015-01-28 10:54:28 +08006535 /*
6536 * Only enable PML when hardware supports PML feature, and both EPT
6537 * and EPT A/D bit features are enabled -- PML depends on them to work.
6538 */
6539 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6540 enable_pml = 0;
6541
6542 if (!enable_pml) {
6543 kvm_x86_ops->slot_enable_log_dirty = NULL;
6544 kvm_x86_ops->slot_disable_log_dirty = NULL;
6545 kvm_x86_ops->flush_log_dirty = NULL;
6546 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6547 }
6548
Yunhong Jiang64672c92016-06-13 14:19:59 -07006549 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6550 u64 vmx_msr;
6551
6552 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6553 cpu_preemption_timer_multi =
6554 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6555 } else {
6556 kvm_x86_ops->set_hv_timer = NULL;
6557 kvm_x86_ops->cancel_hv_timer = NULL;
6558 }
6559
Feng Wubf9f6ac2015-09-18 22:29:55 +08006560 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6561
Ashok Rajc45dcc72016-06-22 14:59:56 +08006562 kvm_mce_cap_supported |= MCG_LMCE_P;
6563
Tiejun Chenf2c76482014-10-28 10:14:47 +08006564 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006565
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006566out9:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006567 free_page((unsigned long)vmx_vmwrite_bitmap);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006568out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006569 free_page((unsigned long)vmx_vmread_bitmap);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006570out7:
6571 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic_apicv_inactive);
Wincy Van3af18d92015-02-03 23:49:31 +08006572out6:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006573 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006574out5:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006575 free_page((unsigned long)vmx_msr_bitmap_longmode);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006576out4:
6577 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic_apicv_inactive);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006578out3:
6579 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6580out2:
6581 free_page((unsigned long)vmx_msr_bitmap_legacy);
6582out1:
6583 free_page((unsigned long)vmx_io_bitmap_b);
6584out:
6585 free_page((unsigned long)vmx_io_bitmap_a);
6586
6587 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006588}
6589
6590static __exit void hardware_unsetup(void)
6591{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006592 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006593 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic_apicv_inactive);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006594 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006595 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic_apicv_inactive);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006596 free_page((unsigned long)vmx_msr_bitmap_legacy);
6597 free_page((unsigned long)vmx_msr_bitmap_longmode);
6598 free_page((unsigned long)vmx_io_bitmap_b);
6599 free_page((unsigned long)vmx_io_bitmap_a);
6600 free_page((unsigned long)vmx_vmwrite_bitmap);
6601 free_page((unsigned long)vmx_vmread_bitmap);
6602
Tiejun Chenf2c76482014-10-28 10:14:47 +08006603 free_kvm_area();
6604}
6605
Avi Kivity6aa8b732006-12-10 02:21:36 -08006606/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006607 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6608 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6609 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006610static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006611{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006612 if (ple_gap)
6613 grow_ple_window(vcpu);
6614
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006615 skip_emulated_instruction(vcpu);
6616 kvm_vcpu_on_spin(vcpu);
6617
6618 return 1;
6619}
6620
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006621static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006622{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006623 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006624 return 1;
6625}
6626
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006627static int handle_mwait(struct kvm_vcpu *vcpu)
6628{
6629 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6630 return handle_nop(vcpu);
6631}
6632
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006633static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6634{
6635 return 1;
6636}
6637
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006638static int handle_monitor(struct kvm_vcpu *vcpu)
6639{
6640 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6641 return handle_nop(vcpu);
6642}
6643
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006644/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006645 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6646 * We could reuse a single VMCS for all the L2 guests, but we also want the
6647 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6648 * allows keeping them loaded on the processor, and in the future will allow
6649 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6650 * every entry if they never change.
6651 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6652 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6653 *
6654 * The following functions allocate and free a vmcs02 in this pool.
6655 */
6656
6657/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6658static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6659{
6660 struct vmcs02_list *item;
6661 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6662 if (item->vmptr == vmx->nested.current_vmptr) {
6663 list_move(&item->list, &vmx->nested.vmcs02_pool);
6664 return &item->vmcs02;
6665 }
6666
6667 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6668 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006669 item = list_last_entry(&vmx->nested.vmcs02_pool,
6670 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006671 item->vmptr = vmx->nested.current_vmptr;
6672 list_move(&item->list, &vmx->nested.vmcs02_pool);
6673 return &item->vmcs02;
6674 }
6675
6676 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006677 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006678 if (!item)
6679 return NULL;
6680 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006681 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006682 if (!item->vmcs02.vmcs) {
6683 kfree(item);
6684 return NULL;
6685 }
6686 loaded_vmcs_init(&item->vmcs02);
6687 item->vmptr = vmx->nested.current_vmptr;
6688 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6689 vmx->nested.vmcs02_num++;
6690 return &item->vmcs02;
6691}
6692
6693/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6694static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6695{
6696 struct vmcs02_list *item;
6697 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6698 if (item->vmptr == vmptr) {
6699 free_loaded_vmcs(&item->vmcs02);
6700 list_del(&item->list);
6701 kfree(item);
6702 vmx->nested.vmcs02_num--;
6703 return;
6704 }
6705}
6706
6707/*
6708 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006709 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6710 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006711 */
6712static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6713{
6714 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006715
6716 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006717 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006718 /*
6719 * Something will leak if the above WARN triggers. Better than
6720 * a use-after-free.
6721 */
6722 if (vmx->loaded_vmcs == &item->vmcs02)
6723 continue;
6724
6725 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006726 list_del(&item->list);
6727 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006728 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006729 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006730}
6731
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006732/*
6733 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6734 * set the success or error code of an emulated VMX instruction, as specified
6735 * by Vol 2B, VMX Instruction Reference, "Conventions".
6736 */
6737static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6738{
6739 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6740 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6741 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6742}
6743
6744static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6745{
6746 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6747 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6748 X86_EFLAGS_SF | X86_EFLAGS_OF))
6749 | X86_EFLAGS_CF);
6750}
6751
Abel Gordon145c28d2013-04-18 14:36:55 +03006752static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006753 u32 vm_instruction_error)
6754{
6755 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6756 /*
6757 * failValid writes the error number to the current VMCS, which
6758 * can't be done there isn't a current VMCS.
6759 */
6760 nested_vmx_failInvalid(vcpu);
6761 return;
6762 }
6763 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6764 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6765 X86_EFLAGS_SF | X86_EFLAGS_OF))
6766 | X86_EFLAGS_ZF);
6767 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6768 /*
6769 * We don't need to force a shadow sync because
6770 * VM_INSTRUCTION_ERROR is not shadowed
6771 */
6772}
Abel Gordon145c28d2013-04-18 14:36:55 +03006773
Wincy Vanff651cb2014-12-11 08:52:58 +03006774static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6775{
6776 /* TODO: not to reset guest simply here. */
6777 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006778 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006779}
6780
Jan Kiszkaf4124502014-03-07 20:03:13 +01006781static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6782{
6783 struct vcpu_vmx *vmx =
6784 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6785
6786 vmx->nested.preemption_timer_expired = true;
6787 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6788 kvm_vcpu_kick(&vmx->vcpu);
6789
6790 return HRTIMER_NORESTART;
6791}
6792
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006793/*
Bandan Das19677e32014-05-06 02:19:15 -04006794 * Decode the memory-address operand of a vmx instruction, as recorded on an
6795 * exit caused by such an instruction (run by a guest hypervisor).
6796 * On success, returns 0. When the operand is invalid, returns 1 and throws
6797 * #UD or #GP.
6798 */
6799static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6800 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006801 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006802{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006803 gva_t off;
6804 bool exn;
6805 struct kvm_segment s;
6806
Bandan Das19677e32014-05-06 02:19:15 -04006807 /*
6808 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6809 * Execution", on an exit, vmx_instruction_info holds most of the
6810 * addressing components of the operand. Only the displacement part
6811 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6812 * For how an actual address is calculated from all these components,
6813 * refer to Vol. 1, "Operand Addressing".
6814 */
6815 int scaling = vmx_instruction_info & 3;
6816 int addr_size = (vmx_instruction_info >> 7) & 7;
6817 bool is_reg = vmx_instruction_info & (1u << 10);
6818 int seg_reg = (vmx_instruction_info >> 15) & 7;
6819 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6820 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6821 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6822 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6823
6824 if (is_reg) {
6825 kvm_queue_exception(vcpu, UD_VECTOR);
6826 return 1;
6827 }
6828
6829 /* Addr = segment_base + offset */
6830 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006831 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006832 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006833 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006834 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006835 off += kvm_register_read(vcpu, index_reg)<<scaling;
6836 vmx_get_segment(vcpu, &s, seg_reg);
6837 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006838
6839 if (addr_size == 1) /* 32 bit */
6840 *ret &= 0xffffffff;
6841
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006842 /* Checks for #GP/#SS exceptions. */
6843 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006844 if (is_long_mode(vcpu)) {
6845 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6846 * non-canonical form. This is the only check on the memory
6847 * destination for long mode!
6848 */
6849 exn = is_noncanonical_address(*ret);
6850 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006851 /* Protected mode: apply checks for segment validity in the
6852 * following order:
6853 * - segment type check (#GP(0) may be thrown)
6854 * - usability check (#GP(0)/#SS(0))
6855 * - limit check (#GP(0)/#SS(0))
6856 */
6857 if (wr)
6858 /* #GP(0) if the destination operand is located in a
6859 * read-only data segment or any code segment.
6860 */
6861 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6862 else
6863 /* #GP(0) if the source operand is located in an
6864 * execute-only code segment
6865 */
6866 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006867 if (exn) {
6868 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6869 return 1;
6870 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006871 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6872 */
6873 exn = (s.unusable != 0);
6874 /* Protected mode: #GP(0)/#SS(0) if the memory
6875 * operand is outside the segment limit.
6876 */
6877 exn = exn || (off + sizeof(u64) > s.limit);
6878 }
6879 if (exn) {
6880 kvm_queue_exception_e(vcpu,
6881 seg_reg == VCPU_SREG_SS ?
6882 SS_VECTOR : GP_VECTOR,
6883 0);
6884 return 1;
6885 }
6886
Bandan Das19677e32014-05-06 02:19:15 -04006887 return 0;
6888}
6889
6890/*
Bandan Das3573e222014-05-06 02:19:16 -04006891 * This function performs the various checks including
6892 * - if it's 4KB aligned
6893 * - No bits beyond the physical address width are set
6894 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006895 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006896 */
Bandan Das4291b582014-05-06 02:19:18 -04006897static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6898 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006899{
6900 gva_t gva;
6901 gpa_t vmptr;
6902 struct x86_exception e;
6903 struct page *page;
6904 struct vcpu_vmx *vmx = to_vmx(vcpu);
6905 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6906
6907 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006908 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006909 return 1;
6910
6911 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6912 sizeof(vmptr), &e)) {
6913 kvm_inject_page_fault(vcpu, &e);
6914 return 1;
6915 }
6916
6917 switch (exit_reason) {
6918 case EXIT_REASON_VMON:
6919 /*
6920 * SDM 3: 24.11.5
6921 * The first 4 bytes of VMXON region contain the supported
6922 * VMCS revision identifier
6923 *
6924 * Note - IA32_VMX_BASIC[48] will never be 1
6925 * for the nested case;
6926 * which replaces physical address width with 32
6927 *
6928 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006929 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006930 nested_vmx_failInvalid(vcpu);
6931 skip_emulated_instruction(vcpu);
6932 return 1;
6933 }
6934
6935 page = nested_get_page(vcpu, vmptr);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006936 if (page == NULL) {
Bandan Das3573e222014-05-06 02:19:16 -04006937 nested_vmx_failInvalid(vcpu);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006938 skip_emulated_instruction(vcpu);
6939 return 1;
6940 }
6941 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
Bandan Das3573e222014-05-06 02:19:16 -04006942 kunmap(page);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006943 nested_release_page_clean(page);
6944 nested_vmx_failInvalid(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04006945 skip_emulated_instruction(vcpu);
6946 return 1;
6947 }
6948 kunmap(page);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006949 nested_release_page_clean(page);
Bandan Das3573e222014-05-06 02:19:16 -04006950 vmx->nested.vmxon_ptr = vmptr;
6951 break;
Bandan Das4291b582014-05-06 02:19:18 -04006952 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006953 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006954 nested_vmx_failValid(vcpu,
6955 VMXERR_VMCLEAR_INVALID_ADDRESS);
6956 skip_emulated_instruction(vcpu);
6957 return 1;
6958 }
Bandan Das3573e222014-05-06 02:19:16 -04006959
Bandan Das4291b582014-05-06 02:19:18 -04006960 if (vmptr == vmx->nested.vmxon_ptr) {
6961 nested_vmx_failValid(vcpu,
6962 VMXERR_VMCLEAR_VMXON_POINTER);
6963 skip_emulated_instruction(vcpu);
6964 return 1;
6965 }
6966 break;
6967 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006968 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006969 nested_vmx_failValid(vcpu,
6970 VMXERR_VMPTRLD_INVALID_ADDRESS);
6971 skip_emulated_instruction(vcpu);
6972 return 1;
6973 }
6974
6975 if (vmptr == vmx->nested.vmxon_ptr) {
6976 nested_vmx_failValid(vcpu,
6977 VMXERR_VMCLEAR_VMXON_POINTER);
6978 skip_emulated_instruction(vcpu);
6979 return 1;
6980 }
6981 break;
Bandan Das3573e222014-05-06 02:19:16 -04006982 default:
6983 return 1; /* shouldn't happen */
6984 }
6985
Bandan Das4291b582014-05-06 02:19:18 -04006986 if (vmpointer)
6987 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006988 return 0;
6989}
6990
6991/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006992 * Emulate the VMXON instruction.
6993 * Currently, we just remember that VMX is active, and do not save or even
6994 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6995 * do not currently need to store anything in that guest-allocated memory
6996 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6997 * argument is different from the VMXON pointer (which the spec says they do).
6998 */
6999static int handle_vmon(struct kvm_vcpu *vcpu)
7000{
7001 struct kvm_segment cs;
7002 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03007003 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007004 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7005 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007006
7007 /* The Intel VMX Instruction Reference lists a bunch of bits that
7008 * are prerequisite to running VMXON, most notably cr4.VMXE must be
7009 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
7010 * Otherwise, we should fail with #UD. We test these now:
7011 */
7012 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
7013 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
7014 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
7015 kvm_queue_exception(vcpu, UD_VECTOR);
7016 return 1;
7017 }
7018
7019 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7020 if (is_long_mode(vcpu) && !cs.l) {
7021 kvm_queue_exception(vcpu, UD_VECTOR);
7022 return 1;
7023 }
7024
7025 if (vmx_get_cpl(vcpu)) {
7026 kvm_inject_gp(vcpu, 0);
7027 return 1;
7028 }
Bandan Das3573e222014-05-06 02:19:16 -04007029
Bandan Das4291b582014-05-06 02:19:18 -04007030 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04007031 return 1;
7032
Abel Gordon145c28d2013-04-18 14:36:55 +03007033 if (vmx->nested.vmxon) {
7034 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
7035 skip_emulated_instruction(vcpu);
7036 return 1;
7037 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007038
Haozhong Zhang3b840802016-06-22 14:59:54 +08007039 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007040 != VMXON_NEEDED_FEATURES) {
7041 kvm_inject_gp(vcpu, 0);
7042 return 1;
7043 }
7044
Radim Krčmářd048c092016-08-08 20:16:22 +02007045 if (cpu_has_vmx_msr_bitmap()) {
7046 vmx->nested.msr_bitmap =
7047 (unsigned long *)__get_free_page(GFP_KERNEL);
7048 if (!vmx->nested.msr_bitmap)
7049 goto out_msr_bitmap;
7050 }
7051
David Matlack4f2777b2016-07-13 17:16:37 -07007052 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7053 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02007054 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07007055
Abel Gordon8de48832013-04-18 14:37:25 +03007056 if (enable_shadow_vmcs) {
7057 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02007058 if (!shadow_vmcs)
7059 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007060 /* mark vmcs as shadow */
7061 shadow_vmcs->revision_id |= (1u << 31);
7062 /* init shadow vmcs */
7063 vmcs_clear(shadow_vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007064 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007065 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007066
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007067 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7068 vmx->nested.vmcs02_num = 0;
7069
Jan Kiszkaf4124502014-03-07 20:03:13 +01007070 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
Wanpeng Lif15a75e2016-08-30 16:14:01 +08007071 HRTIMER_MODE_REL_PINNED);
Jan Kiszkaf4124502014-03-07 20:03:13 +01007072 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7073
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007074 vmx->nested.vmxon = true;
7075
7076 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007077 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007078 return 1;
Radim Krčmářd048c092016-08-08 20:16:22 +02007079
7080out_shadow_vmcs:
7081 kfree(vmx->nested.cached_vmcs12);
7082
7083out_cached_vmcs12:
7084 free_page((unsigned long)vmx->nested.msr_bitmap);
7085
7086out_msr_bitmap:
7087 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007088}
7089
7090/*
7091 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7092 * for running VMX instructions (except VMXON, whose prerequisites are
7093 * slightly different). It also specifies what exception to inject otherwise.
7094 */
7095static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7096{
7097 struct kvm_segment cs;
7098 struct vcpu_vmx *vmx = to_vmx(vcpu);
7099
7100 if (!vmx->nested.vmxon) {
7101 kvm_queue_exception(vcpu, UD_VECTOR);
7102 return 0;
7103 }
7104
7105 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7106 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7107 (is_long_mode(vcpu) && !cs.l)) {
7108 kvm_queue_exception(vcpu, UD_VECTOR);
7109 return 0;
7110 }
7111
7112 if (vmx_get_cpl(vcpu)) {
7113 kvm_inject_gp(vcpu, 0);
7114 return 0;
7115 }
7116
7117 return 1;
7118}
7119
Abel Gordone7953d72013-04-18 14:37:55 +03007120static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7121{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007122 if (vmx->nested.current_vmptr == -1ull)
7123 return;
7124
7125 /* current_vmptr and current_vmcs12 are always set/reset together */
7126 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7127 return;
7128
Abel Gordon012f83c2013-04-18 14:39:25 +03007129 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007130 /* copy to memory all shadowed fields in case
7131 they were modified */
7132 copy_shadow_to_vmcs12(vmx);
7133 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007134 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7135 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007136 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007137 }
Wincy Van705699a2015-02-03 23:58:17 +08007138 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007139
7140 /* Flush VMCS12 to guest memory */
7141 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7142 VMCS12_SIZE);
7143
Abel Gordone7953d72013-04-18 14:37:55 +03007144 kunmap(vmx->nested.current_vmcs12_page);
7145 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007146 vmx->nested.current_vmptr = -1ull;
7147 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007148}
7149
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007150/*
7151 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7152 * just stops using VMX.
7153 */
7154static void free_nested(struct vcpu_vmx *vmx)
7155{
7156 if (!vmx->nested.vmxon)
7157 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007158
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007159 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007160 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007161 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007162 if (vmx->nested.msr_bitmap) {
7163 free_page((unsigned long)vmx->nested.msr_bitmap);
7164 vmx->nested.msr_bitmap = NULL;
7165 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007166 if (enable_shadow_vmcs) {
7167 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7168 free_vmcs(vmx->vmcs01.shadow_vmcs);
7169 vmx->vmcs01.shadow_vmcs = NULL;
7170 }
David Matlack4f2777b2016-07-13 17:16:37 -07007171 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007172 /* Unpin physical memory we referred to in current vmcs02 */
7173 if (vmx->nested.apic_access_page) {
7174 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007175 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007176 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007177 if (vmx->nested.virtual_apic_page) {
7178 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007179 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007180 }
Wincy Van705699a2015-02-03 23:58:17 +08007181 if (vmx->nested.pi_desc_page) {
7182 kunmap(vmx->nested.pi_desc_page);
7183 nested_release_page(vmx->nested.pi_desc_page);
7184 vmx->nested.pi_desc_page = NULL;
7185 vmx->nested.pi_desc = NULL;
7186 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007187
7188 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007189}
7190
7191/* Emulate the VMXOFF instruction */
7192static int handle_vmoff(struct kvm_vcpu *vcpu)
7193{
7194 if (!nested_vmx_check_permission(vcpu))
7195 return 1;
7196 free_nested(to_vmx(vcpu));
7197 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007198 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007199 return 1;
7200}
7201
Nadav Har'El27d6c862011-05-25 23:06:59 +03007202/* Emulate the VMCLEAR instruction */
7203static int handle_vmclear(struct kvm_vcpu *vcpu)
7204{
7205 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson29deec42017-03-02 12:41:48 -08007206 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007207 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007208
7209 if (!nested_vmx_check_permission(vcpu))
7210 return 1;
7211
Bandan Das4291b582014-05-06 02:19:18 -04007212 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007213 return 1;
7214
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007215 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007216 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007217
Jim Mattson29deec42017-03-02 12:41:48 -08007218 kvm_vcpu_write_guest(vcpu,
7219 vmptr + offsetof(struct vmcs12, launch_state),
7220 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007221
7222 nested_free_vmcs02(vmx, vmptr);
7223
7224 skip_emulated_instruction(vcpu);
7225 nested_vmx_succeed(vcpu);
7226 return 1;
7227}
7228
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007229static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7230
7231/* Emulate the VMLAUNCH instruction */
7232static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7233{
7234 return nested_vmx_run(vcpu, true);
7235}
7236
7237/* Emulate the VMRESUME instruction */
7238static int handle_vmresume(struct kvm_vcpu *vcpu)
7239{
7240
7241 return nested_vmx_run(vcpu, false);
7242}
7243
Nadav Har'El49f705c2011-05-25 23:08:30 +03007244enum vmcs_field_type {
7245 VMCS_FIELD_TYPE_U16 = 0,
7246 VMCS_FIELD_TYPE_U64 = 1,
7247 VMCS_FIELD_TYPE_U32 = 2,
7248 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7249};
7250
7251static inline int vmcs_field_type(unsigned long field)
7252{
7253 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7254 return VMCS_FIELD_TYPE_U32;
7255 return (field >> 13) & 0x3 ;
7256}
7257
7258static inline int vmcs_field_readonly(unsigned long field)
7259{
7260 return (((field >> 10) & 0x3) == 1);
7261}
7262
7263/*
7264 * Read a vmcs12 field. Since these can have varying lengths and we return
7265 * one type, we chose the biggest type (u64) and zero-extend the return value
7266 * to that size. Note that the caller, handle_vmread, might need to use only
7267 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7268 * 64-bit fields are to be returned).
7269 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007270static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7271 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007272{
7273 short offset = vmcs_field_to_offset(field);
7274 char *p;
7275
7276 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007277 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007278
7279 p = ((char *)(get_vmcs12(vcpu))) + offset;
7280
7281 switch (vmcs_field_type(field)) {
7282 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7283 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007284 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007285 case VMCS_FIELD_TYPE_U16:
7286 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007287 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007288 case VMCS_FIELD_TYPE_U32:
7289 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007290 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007291 case VMCS_FIELD_TYPE_U64:
7292 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007293 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007294 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007295 WARN_ON(1);
7296 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007297 }
7298}
7299
Abel Gordon20b97fe2013-04-18 14:36:25 +03007300
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007301static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7302 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007303 short offset = vmcs_field_to_offset(field);
7304 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7305 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007306 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007307
7308 switch (vmcs_field_type(field)) {
7309 case VMCS_FIELD_TYPE_U16:
7310 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007311 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007312 case VMCS_FIELD_TYPE_U32:
7313 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007314 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007315 case VMCS_FIELD_TYPE_U64:
7316 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007317 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007318 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7319 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007320 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007321 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007322 WARN_ON(1);
7323 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007324 }
7325
7326}
7327
Abel Gordon16f5b902013-04-18 14:38:25 +03007328static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7329{
7330 int i;
7331 unsigned long field;
7332 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007333 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007334 const unsigned long *fields = shadow_read_write_fields;
7335 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007336
Jan Kiszka282da872014-10-08 18:05:39 +02007337 preempt_disable();
7338
Abel Gordon16f5b902013-04-18 14:38:25 +03007339 vmcs_load(shadow_vmcs);
7340
7341 for (i = 0; i < num_fields; i++) {
7342 field = fields[i];
7343 switch (vmcs_field_type(field)) {
7344 case VMCS_FIELD_TYPE_U16:
7345 field_value = vmcs_read16(field);
7346 break;
7347 case VMCS_FIELD_TYPE_U32:
7348 field_value = vmcs_read32(field);
7349 break;
7350 case VMCS_FIELD_TYPE_U64:
7351 field_value = vmcs_read64(field);
7352 break;
7353 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7354 field_value = vmcs_readl(field);
7355 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007356 default:
7357 WARN_ON(1);
7358 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007359 }
7360 vmcs12_write_any(&vmx->vcpu, field, field_value);
7361 }
7362
7363 vmcs_clear(shadow_vmcs);
7364 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007365
7366 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007367}
7368
Abel Gordonc3114422013-04-18 14:38:55 +03007369static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7370{
Mathias Krausec2bae892013-06-26 20:36:21 +02007371 const unsigned long *fields[] = {
7372 shadow_read_write_fields,
7373 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007374 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007375 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007376 max_shadow_read_write_fields,
7377 max_shadow_read_only_fields
7378 };
7379 int i, q;
7380 unsigned long field;
7381 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007382 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007383
7384 vmcs_load(shadow_vmcs);
7385
Mathias Krausec2bae892013-06-26 20:36:21 +02007386 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007387 for (i = 0; i < max_fields[q]; i++) {
7388 field = fields[q][i];
7389 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7390
7391 switch (vmcs_field_type(field)) {
7392 case VMCS_FIELD_TYPE_U16:
7393 vmcs_write16(field, (u16)field_value);
7394 break;
7395 case VMCS_FIELD_TYPE_U32:
7396 vmcs_write32(field, (u32)field_value);
7397 break;
7398 case VMCS_FIELD_TYPE_U64:
7399 vmcs_write64(field, (u64)field_value);
7400 break;
7401 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7402 vmcs_writel(field, (long)field_value);
7403 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007404 default:
7405 WARN_ON(1);
7406 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007407 }
7408 }
7409 }
7410
7411 vmcs_clear(shadow_vmcs);
7412 vmcs_load(vmx->loaded_vmcs->vmcs);
7413}
7414
Nadav Har'El49f705c2011-05-25 23:08:30 +03007415/*
7416 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7417 * used before) all generate the same failure when it is missing.
7418 */
7419static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7420{
7421 struct vcpu_vmx *vmx = to_vmx(vcpu);
7422 if (vmx->nested.current_vmptr == -1ull) {
7423 nested_vmx_failInvalid(vcpu);
7424 skip_emulated_instruction(vcpu);
7425 return 0;
7426 }
7427 return 1;
7428}
7429
7430static int handle_vmread(struct kvm_vcpu *vcpu)
7431{
7432 unsigned long field;
7433 u64 field_value;
7434 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7435 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7436 gva_t gva = 0;
7437
7438 if (!nested_vmx_check_permission(vcpu) ||
7439 !nested_vmx_check_vmcs12(vcpu))
7440 return 1;
7441
7442 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007443 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007444 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007445 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007446 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7447 skip_emulated_instruction(vcpu);
7448 return 1;
7449 }
7450 /*
7451 * Now copy part of this value to register or memory, as requested.
7452 * Note that the number of bits actually copied is 32 or 64 depending
7453 * on the guest's mode (32 or 64 bit), not on the given field's length.
7454 */
7455 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007456 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007457 field_value);
7458 } else {
7459 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007460 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007461 return 1;
7462 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7463 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7464 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7465 }
7466
7467 nested_vmx_succeed(vcpu);
7468 skip_emulated_instruction(vcpu);
7469 return 1;
7470}
7471
7472
7473static int handle_vmwrite(struct kvm_vcpu *vcpu)
7474{
7475 unsigned long field;
7476 gva_t gva;
7477 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7478 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007479 /* The value to write might be 32 or 64 bits, depending on L1's long
7480 * mode, and eventually we need to write that into a field of several
7481 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007482 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007483 * bits into the vmcs12 field.
7484 */
7485 u64 field_value = 0;
7486 struct x86_exception e;
7487
7488 if (!nested_vmx_check_permission(vcpu) ||
7489 !nested_vmx_check_vmcs12(vcpu))
7490 return 1;
7491
7492 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007493 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007494 (((vmx_instruction_info) >> 3) & 0xf));
7495 else {
7496 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007497 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007498 return 1;
7499 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007500 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007501 kvm_inject_page_fault(vcpu, &e);
7502 return 1;
7503 }
7504 }
7505
7506
Nadav Amit27e6fb52014-06-18 17:19:26 +03007507 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007508 if (vmcs_field_readonly(field)) {
7509 nested_vmx_failValid(vcpu,
7510 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7511 skip_emulated_instruction(vcpu);
7512 return 1;
7513 }
7514
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007515 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007516 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7517 skip_emulated_instruction(vcpu);
7518 return 1;
7519 }
7520
7521 nested_vmx_succeed(vcpu);
7522 skip_emulated_instruction(vcpu);
7523 return 1;
7524}
7525
Nadav Har'El63846662011-05-25 23:07:29 +03007526/* Emulate the VMPTRLD instruction */
7527static int handle_vmptrld(struct kvm_vcpu *vcpu)
7528{
7529 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007530 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007531
7532 if (!nested_vmx_check_permission(vcpu))
7533 return 1;
7534
Bandan Das4291b582014-05-06 02:19:18 -04007535 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007536 return 1;
7537
Nadav Har'El63846662011-05-25 23:07:29 +03007538 if (vmx->nested.current_vmptr != vmptr) {
7539 struct vmcs12 *new_vmcs12;
7540 struct page *page;
7541 page = nested_get_page(vcpu, vmptr);
7542 if (page == NULL) {
7543 nested_vmx_failInvalid(vcpu);
7544 skip_emulated_instruction(vcpu);
7545 return 1;
7546 }
7547 new_vmcs12 = kmap(page);
7548 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7549 kunmap(page);
7550 nested_release_page_clean(page);
7551 nested_vmx_failValid(vcpu,
7552 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7553 skip_emulated_instruction(vcpu);
7554 return 1;
7555 }
Nadav Har'El63846662011-05-25 23:07:29 +03007556
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007557 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007558 vmx->nested.current_vmptr = vmptr;
7559 vmx->nested.current_vmcs12 = new_vmcs12;
7560 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007561 /*
7562 * Load VMCS12 from guest memory since it is not already
7563 * cached.
7564 */
7565 memcpy(vmx->nested.cached_vmcs12,
7566 vmx->nested.current_vmcs12, VMCS12_SIZE);
7567
Abel Gordon012f83c2013-04-18 14:39:25 +03007568 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007569 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7570 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007571 vmcs_write64(VMCS_LINK_POINTER,
Jim Mattson355f4fb2016-10-28 08:29:39 -07007572 __pa(vmx->vmcs01.shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007573 vmx->nested.sync_shadow_vmcs = true;
7574 }
Nadav Har'El63846662011-05-25 23:07:29 +03007575 }
7576
7577 nested_vmx_succeed(vcpu);
7578 skip_emulated_instruction(vcpu);
7579 return 1;
7580}
7581
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007582/* Emulate the VMPTRST instruction */
7583static int handle_vmptrst(struct kvm_vcpu *vcpu)
7584{
7585 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7586 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7587 gva_t vmcs_gva;
7588 struct x86_exception e;
7589
7590 if (!nested_vmx_check_permission(vcpu))
7591 return 1;
7592
7593 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007594 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007595 return 1;
7596 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7597 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7598 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7599 sizeof(u64), &e)) {
7600 kvm_inject_page_fault(vcpu, &e);
7601 return 1;
7602 }
7603 nested_vmx_succeed(vcpu);
7604 skip_emulated_instruction(vcpu);
7605 return 1;
7606}
7607
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007608/* Emulate the INVEPT instruction */
7609static int handle_invept(struct kvm_vcpu *vcpu)
7610{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007611 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007612 u32 vmx_instruction_info, types;
7613 unsigned long type;
7614 gva_t gva;
7615 struct x86_exception e;
7616 struct {
7617 u64 eptp, gpa;
7618 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007619
Wincy Vanb9c237b2015-02-03 23:56:30 +08007620 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7621 SECONDARY_EXEC_ENABLE_EPT) ||
7622 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007623 kvm_queue_exception(vcpu, UD_VECTOR);
7624 return 1;
7625 }
7626
7627 if (!nested_vmx_check_permission(vcpu))
7628 return 1;
7629
7630 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7631 kvm_queue_exception(vcpu, UD_VECTOR);
7632 return 1;
7633 }
7634
7635 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007636 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007637
Wincy Vanb9c237b2015-02-03 23:56:30 +08007638 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007639
Jim Mattson85c856b2016-10-26 08:38:38 -07007640 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007641 nested_vmx_failValid(vcpu,
7642 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007643 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007644 return 1;
7645 }
7646
7647 /* According to the Intel VMX instruction reference, the memory
7648 * operand is read even if it isn't needed (e.g., for type==global)
7649 */
7650 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007651 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007652 return 1;
7653 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7654 sizeof(operand), &e)) {
7655 kvm_inject_page_fault(vcpu, &e);
7656 return 1;
7657 }
7658
7659 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007660 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007661 /*
7662 * TODO: track mappings and invalidate
7663 * single context requests appropriately
7664 */
7665 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007666 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007667 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007668 nested_vmx_succeed(vcpu);
7669 break;
7670 default:
7671 BUG_ON(1);
7672 break;
7673 }
7674
7675 skip_emulated_instruction(vcpu);
7676 return 1;
7677}
7678
Petr Matouseka642fc32014-09-23 20:22:30 +02007679static int handle_invvpid(struct kvm_vcpu *vcpu)
7680{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007681 struct vcpu_vmx *vmx = to_vmx(vcpu);
7682 u32 vmx_instruction_info;
7683 unsigned long type, types;
7684 gva_t gva;
7685 struct x86_exception e;
7686 int vpid;
7687
7688 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7689 SECONDARY_EXEC_ENABLE_VPID) ||
7690 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7691 kvm_queue_exception(vcpu, UD_VECTOR);
7692 return 1;
7693 }
7694
7695 if (!nested_vmx_check_permission(vcpu))
7696 return 1;
7697
7698 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7699 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7700
7701 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7702
Jim Mattson85c856b2016-10-26 08:38:38 -07007703 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007704 nested_vmx_failValid(vcpu,
7705 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007706 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007707 return 1;
7708 }
7709
7710 /* according to the intel vmx instruction reference, the memory
7711 * operand is read even if it isn't needed (e.g., for type==global)
7712 */
7713 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7714 vmx_instruction_info, false, &gva))
7715 return 1;
7716 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7717 sizeof(u32), &e)) {
7718 kvm_inject_page_fault(vcpu, &e);
7719 return 1;
7720 }
7721
7722 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007723 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7724 /*
7725 * Old versions of KVM use the single-context version so we
7726 * have to support it; just treat it the same as all-context.
7727 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007728 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007729 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007730 nested_vmx_succeed(vcpu);
7731 break;
7732 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007733 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007734 BUG_ON(1);
7735 break;
7736 }
7737
7738 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007739 return 1;
7740}
7741
Kai Huang843e4332015-01-28 10:54:28 +08007742static int handle_pml_full(struct kvm_vcpu *vcpu)
7743{
7744 unsigned long exit_qualification;
7745
7746 trace_kvm_pml_full(vcpu->vcpu_id);
7747
7748 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7749
7750 /*
7751 * PML buffer FULL happened while executing iret from NMI,
7752 * "blocked by NMI" bit has to be set before next VM entry.
7753 */
7754 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7755 cpu_has_virtual_nmis() &&
7756 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7757 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7758 GUEST_INTR_STATE_NMI);
7759
7760 /*
7761 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7762 * here.., and there's no userspace involvement needed for PML.
7763 */
7764 return 1;
7765}
7766
Yunhong Jiang64672c92016-06-13 14:19:59 -07007767static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7768{
7769 kvm_lapic_expired_hv_timer(vcpu);
7770 return 1;
7771}
7772
Nadav Har'El0140cae2011-05-25 23:06:28 +03007773/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007774 * The exit handlers return 1 if the exit was handled fully and guest execution
7775 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7776 * to be done to userspace and return 0.
7777 */
Mathias Krause772e0312012-08-30 01:30:19 +02007778static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007779 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7780 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007781 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007782 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007783 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007784 [EXIT_REASON_CR_ACCESS] = handle_cr,
7785 [EXIT_REASON_DR_ACCESS] = handle_dr,
7786 [EXIT_REASON_CPUID] = handle_cpuid,
7787 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7788 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7789 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7790 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007791 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007792 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007793 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007794 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007795 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007796 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007797 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007798 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007799 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007800 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007801 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007802 [EXIT_REASON_VMOFF] = handle_vmoff,
7803 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007804 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7805 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007806 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007807 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007808 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007809 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007810 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007811 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007812 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7813 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007814 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007815 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007816 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007817 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007818 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007819 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007820 [EXIT_REASON_XSAVES] = handle_xsaves,
7821 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007822 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007823 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007824};
7825
7826static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007827 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007828
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007829static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7830 struct vmcs12 *vmcs12)
7831{
7832 unsigned long exit_qualification;
7833 gpa_t bitmap, last_bitmap;
7834 unsigned int port;
7835 int size;
7836 u8 b;
7837
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007838 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007839 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007840
7841 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7842
7843 port = exit_qualification >> 16;
7844 size = (exit_qualification & 7) + 1;
7845
7846 last_bitmap = (gpa_t)-1;
7847 b = -1;
7848
7849 while (size > 0) {
7850 if (port < 0x8000)
7851 bitmap = vmcs12->io_bitmap_a;
7852 else if (port < 0x10000)
7853 bitmap = vmcs12->io_bitmap_b;
7854 else
Joe Perches1d804d02015-03-30 16:46:09 -07007855 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007856 bitmap += (port & 0x7fff) / 8;
7857
7858 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007859 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007860 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007861 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007862 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007863
7864 port++;
7865 size--;
7866 last_bitmap = bitmap;
7867 }
7868
Joe Perches1d804d02015-03-30 16:46:09 -07007869 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007870}
7871
Nadav Har'El644d7112011-05-25 23:12:35 +03007872/*
7873 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7874 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7875 * disinterest in the current event (read or write a specific MSR) by using an
7876 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7877 */
7878static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7879 struct vmcs12 *vmcs12, u32 exit_reason)
7880{
7881 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7882 gpa_t bitmap;
7883
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007884 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007885 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007886
7887 /*
7888 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7889 * for the four combinations of read/write and low/high MSR numbers.
7890 * First we need to figure out which of the four to use:
7891 */
7892 bitmap = vmcs12->msr_bitmap;
7893 if (exit_reason == EXIT_REASON_MSR_WRITE)
7894 bitmap += 2048;
7895 if (msr_index >= 0xc0000000) {
7896 msr_index -= 0xc0000000;
7897 bitmap += 1024;
7898 }
7899
7900 /* Then read the msr_index'th bit from this bitmap: */
7901 if (msr_index < 1024*8) {
7902 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007903 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007904 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007905 return 1 & (b >> (msr_index & 7));
7906 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007907 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007908}
7909
7910/*
7911 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7912 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7913 * intercept (via guest_host_mask etc.) the current event.
7914 */
7915static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7916 struct vmcs12 *vmcs12)
7917{
7918 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7919 int cr = exit_qualification & 15;
7920 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007921 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007922
7923 switch ((exit_qualification >> 4) & 3) {
7924 case 0: /* mov to cr */
7925 switch (cr) {
7926 case 0:
7927 if (vmcs12->cr0_guest_host_mask &
7928 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007929 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007930 break;
7931 case 3:
7932 if ((vmcs12->cr3_target_count >= 1 &&
7933 vmcs12->cr3_target_value0 == val) ||
7934 (vmcs12->cr3_target_count >= 2 &&
7935 vmcs12->cr3_target_value1 == val) ||
7936 (vmcs12->cr3_target_count >= 3 &&
7937 vmcs12->cr3_target_value2 == val) ||
7938 (vmcs12->cr3_target_count >= 4 &&
7939 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007940 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007941 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007942 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007943 break;
7944 case 4:
7945 if (vmcs12->cr4_guest_host_mask &
7946 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007947 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007948 break;
7949 case 8:
7950 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007951 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007952 break;
7953 }
7954 break;
7955 case 2: /* clts */
7956 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7957 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007958 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007959 break;
7960 case 1: /* mov from cr */
7961 switch (cr) {
7962 case 3:
7963 if (vmcs12->cpu_based_vm_exec_control &
7964 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007965 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007966 break;
7967 case 8:
7968 if (vmcs12->cpu_based_vm_exec_control &
7969 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007970 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007971 break;
7972 }
7973 break;
7974 case 3: /* lmsw */
7975 /*
7976 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7977 * cr0. Other attempted changes are ignored, with no exit.
7978 */
7979 if (vmcs12->cr0_guest_host_mask & 0xe &
7980 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007981 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007982 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7983 !(vmcs12->cr0_read_shadow & 0x1) &&
7984 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007985 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007986 break;
7987 }
Joe Perches1d804d02015-03-30 16:46:09 -07007988 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007989}
7990
7991/*
7992 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7993 * should handle it ourselves in L0 (and then continue L2). Only call this
7994 * when in is_guest_mode (L2).
7995 */
7996static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7997{
Nadav Har'El644d7112011-05-25 23:12:35 +03007998 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7999 struct vcpu_vmx *vmx = to_vmx(vcpu);
8000 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01008001 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03008002
Jan Kiszka542060e2014-01-04 18:47:21 +01008003 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8004 vmcs_readl(EXIT_QUALIFICATION),
8005 vmx->idt_vectoring_info,
8006 intr_info,
8007 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8008 KVM_ISA_VMX);
8009
Nadav Har'El644d7112011-05-25 23:12:35 +03008010 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008011 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008012
8013 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008014 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8015 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008016 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008017 }
8018
8019 switch (exit_reason) {
8020 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattson3f618a02016-12-12 11:01:37 -08008021 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008022 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008023 else if (is_page_fault(intr_info))
8024 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008025 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008026 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008027 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008028 else if (is_debug(intr_info) &&
8029 vcpu->guest_debug &
8030 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8031 return false;
8032 else if (is_breakpoint(intr_info) &&
8033 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8034 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008035 return vmcs12->exception_bitmap &
8036 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8037 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008038 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008039 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008040 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008041 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008042 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008043 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008044 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008045 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008046 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008047 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008048 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008049 case EXIT_REASON_HLT:
8050 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8051 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008052 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008053 case EXIT_REASON_INVLPG:
8054 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8055 case EXIT_REASON_RDPMC:
8056 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008057 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008058 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8059 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8060 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8061 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8062 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8063 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008064 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008065 /*
8066 * VMX instructions trap unconditionally. This allows L1 to
8067 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8068 */
Joe Perches1d804d02015-03-30 16:46:09 -07008069 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008070 case EXIT_REASON_CR_ACCESS:
8071 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8072 case EXIT_REASON_DR_ACCESS:
8073 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8074 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008075 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03008076 case EXIT_REASON_MSR_READ:
8077 case EXIT_REASON_MSR_WRITE:
8078 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8079 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008080 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008081 case EXIT_REASON_MWAIT_INSTRUCTION:
8082 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008083 case EXIT_REASON_MONITOR_TRAP_FLAG:
8084 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008085 case EXIT_REASON_MONITOR_INSTRUCTION:
8086 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8087 case EXIT_REASON_PAUSE_INSTRUCTION:
8088 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8089 nested_cpu_has2(vmcs12,
8090 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8091 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008092 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008093 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008094 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008095 case EXIT_REASON_APIC_ACCESS:
8096 return nested_cpu_has2(vmcs12,
8097 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008098 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008099 case EXIT_REASON_EOI_INDUCED:
8100 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008101 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008102 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008103 /*
8104 * L0 always deals with the EPT violation. If nested EPT is
8105 * used, and the nested mmu code discovers that the address is
8106 * missing in the guest EPT table (EPT12), the EPT violation
8107 * will be injected with nested_ept_inject_page_fault()
8108 */
Joe Perches1d804d02015-03-30 16:46:09 -07008109 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008110 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008111 /*
8112 * L2 never uses directly L1's EPT, but rather L0's own EPT
8113 * table (shadow on EPT) or a merged EPT table that L0 built
8114 * (EPT on EPT). So any problems with the structure of the
8115 * table is L0's fault.
8116 */
Joe Perches1d804d02015-03-30 16:46:09 -07008117 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008118 case EXIT_REASON_WBINVD:
8119 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8120 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008121 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008122 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8123 /*
8124 * This should never happen, since it is not possible to
8125 * set XSS to a non-zero value---neither in L1 nor in L2.
8126 * If if it were, XSS would have to be checked against
8127 * the XSS exit bitmap in vmcs12.
8128 */
8129 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008130 case EXIT_REASON_PREEMPTION_TIMER:
8131 return false;
Ladi Prosekd0ee3632017-03-31 10:19:26 +02008132 case EXIT_REASON_PML_FULL:
8133 /* We don't expose PML support to L1. */
8134 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008135 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008136 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008137 }
8138}
8139
Avi Kivity586f9602010-11-18 13:09:54 +02008140static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8141{
8142 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8143 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8144}
8145
Kai Huanga3eaa862015-11-04 13:46:05 +08008146static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008147{
Kai Huanga3eaa862015-11-04 13:46:05 +08008148 if (vmx->pml_pg) {
8149 __free_page(vmx->pml_pg);
8150 vmx->pml_pg = NULL;
8151 }
Kai Huang843e4332015-01-28 10:54:28 +08008152}
8153
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008154static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008155{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008156 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008157 u64 *pml_buf;
8158 u16 pml_idx;
8159
8160 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8161
8162 /* Do nothing if PML buffer is empty */
8163 if (pml_idx == (PML_ENTITY_NUM - 1))
8164 return;
8165
8166 /* PML index always points to next available PML buffer entity */
8167 if (pml_idx >= PML_ENTITY_NUM)
8168 pml_idx = 0;
8169 else
8170 pml_idx++;
8171
8172 pml_buf = page_address(vmx->pml_pg);
8173 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8174 u64 gpa;
8175
8176 gpa = pml_buf[pml_idx];
8177 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008178 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008179 }
8180
8181 /* reset PML index */
8182 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8183}
8184
8185/*
8186 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8187 * Called before reporting dirty_bitmap to userspace.
8188 */
8189static void kvm_flush_pml_buffers(struct kvm *kvm)
8190{
8191 int i;
8192 struct kvm_vcpu *vcpu;
8193 /*
8194 * We only need to kick vcpu out of guest mode here, as PML buffer
8195 * is flushed at beginning of all VMEXITs, and it's obvious that only
8196 * vcpus running in guest are possible to have unflushed GPAs in PML
8197 * buffer.
8198 */
8199 kvm_for_each_vcpu(i, vcpu, kvm)
8200 kvm_vcpu_kick(vcpu);
8201}
8202
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008203static void vmx_dump_sel(char *name, uint32_t sel)
8204{
8205 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng7c3bab12017-02-21 03:50:01 -05008206 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008207 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8208 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8209 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8210}
8211
8212static void vmx_dump_dtsel(char *name, uint32_t limit)
8213{
8214 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8215 name, vmcs_read32(limit),
8216 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8217}
8218
8219static void dump_vmcs(void)
8220{
8221 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8222 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8223 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8224 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8225 u32 secondary_exec_control = 0;
8226 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008227 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008228 int i, n;
8229
8230 if (cpu_has_secondary_exec_ctrls())
8231 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8232
8233 pr_err("*** Guest State ***\n");
8234 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8235 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8236 vmcs_readl(CR0_GUEST_HOST_MASK));
8237 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8238 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8239 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8240 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8241 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8242 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008243 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8244 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8245 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8246 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008247 }
8248 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8249 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8250 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8251 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8252 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8253 vmcs_readl(GUEST_SYSENTER_ESP),
8254 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8255 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8256 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8257 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8258 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8259 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8260 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8261 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8262 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8263 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8264 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8265 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8266 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008267 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8268 efer, vmcs_read64(GUEST_IA32_PAT));
8269 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8270 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008271 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8272 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008273 pr_err("PerfGlobCtl = 0x%016llx\n",
8274 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008275 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008276 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008277 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8278 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8279 vmcs_read32(GUEST_ACTIVITY_STATE));
8280 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8281 pr_err("InterruptStatus = %04x\n",
8282 vmcs_read16(GUEST_INTR_STATUS));
8283
8284 pr_err("*** Host State ***\n");
8285 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8286 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8287 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8288 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8289 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8290 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8291 vmcs_read16(HOST_TR_SELECTOR));
8292 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8293 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8294 vmcs_readl(HOST_TR_BASE));
8295 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8296 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8297 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8298 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8299 vmcs_readl(HOST_CR4));
8300 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8301 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8302 vmcs_read32(HOST_IA32_SYSENTER_CS),
8303 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8304 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008305 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8306 vmcs_read64(HOST_IA32_EFER),
8307 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008308 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008309 pr_err("PerfGlobCtl = 0x%016llx\n",
8310 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008311
8312 pr_err("*** Control State ***\n");
8313 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8314 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8315 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8316 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8317 vmcs_read32(EXCEPTION_BITMAP),
8318 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8319 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8320 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8321 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8322 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8323 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8324 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8325 vmcs_read32(VM_EXIT_INTR_INFO),
8326 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8327 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8328 pr_err(" reason=%08x qualification=%016lx\n",
8329 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8330 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8331 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8332 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008333 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008334 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008335 pr_err("TSC Multiplier = 0x%016llx\n",
8336 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008337 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8338 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8339 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8340 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8341 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008342 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008343 n = vmcs_read32(CR3_TARGET_COUNT);
8344 for (i = 0; i + 1 < n; i += 4)
8345 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8346 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8347 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8348 if (i < n)
8349 pr_err("CR3 target%u=%016lx\n",
8350 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8351 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8352 pr_err("PLE Gap=%08x Window=%08x\n",
8353 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8354 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8355 pr_err("Virtual processor ID = 0x%04x\n",
8356 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8357}
8358
Avi Kivity6aa8b732006-12-10 02:21:36 -08008359/*
8360 * The guest has exited. See if we can fix it or if we need userspace
8361 * assistance.
8362 */
Avi Kivity851ba692009-08-24 11:10:17 +03008363static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008364{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008365 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008366 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008367 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008368
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008369 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8370
Kai Huang843e4332015-01-28 10:54:28 +08008371 /*
8372 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8373 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8374 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8375 * mode as if vcpus is in root mode, the PML buffer must has been
8376 * flushed already.
8377 */
8378 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008379 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008380
Mohammed Gamal80ced182009-09-01 12:48:18 +02008381 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008382 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008383 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008384
Nadav Har'El644d7112011-05-25 23:12:35 +03008385 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008386 nested_vmx_vmexit(vcpu, exit_reason,
8387 vmcs_read32(VM_EXIT_INTR_INFO),
8388 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008389 return 1;
8390 }
8391
Mohammed Gamal51207022010-05-31 22:40:54 +03008392 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008393 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008394 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8395 vcpu->run->fail_entry.hardware_entry_failure_reason
8396 = exit_reason;
8397 return 0;
8398 }
8399
Avi Kivity29bd8a72007-09-10 17:27:03 +03008400 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008401 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8402 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008403 = vmcs_read32(VM_INSTRUCTION_ERROR);
8404 return 0;
8405 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008406
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008407 /*
8408 * Note:
8409 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8410 * delivery event since it indicates guest is accessing MMIO.
8411 * The vm-exit can be triggered again after return to guest that
8412 * will cause infinite loop.
8413 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008414 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008415 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008416 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008417 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008418 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8419 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8420 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8421 vcpu->run->internal.ndata = 2;
8422 vcpu->run->internal.data[0] = vectoring_info;
8423 vcpu->run->internal.data[1] = exit_reason;
8424 return 0;
8425 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008426
Nadav Har'El644d7112011-05-25 23:12:35 +03008427 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8428 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008429 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008430 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008431 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008432 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008433 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008434 /*
8435 * This CPU don't support us in finding the end of an
8436 * NMI-blocked window if the guest runs with IRQs
8437 * disabled. So we pull the trigger after 1 s of
8438 * futile waiting, but inform the user about this.
8439 */
8440 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8441 "state on VCPU %d after 1 s timeout\n",
8442 __func__, vcpu->vcpu_id);
8443 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008444 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008445 }
8446
Avi Kivity6aa8b732006-12-10 02:21:36 -08008447 if (exit_reason < kvm_vmx_max_exit_handlers
8448 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008449 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008450 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008451 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8452 kvm_queue_exception(vcpu, UD_VECTOR);
8453 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008454 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008455}
8456
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008457static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008458{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008459 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8460
8461 if (is_guest_mode(vcpu) &&
8462 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8463 return;
8464
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008465 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008466 vmcs_write32(TPR_THRESHOLD, 0);
8467 return;
8468 }
8469
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008470 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008471}
8472
Yang Zhang8d146952013-01-25 10:18:50 +08008473static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8474{
8475 u32 sec_exec_control;
8476
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008477 /* Postpone execution until vmcs01 is the current VMCS. */
8478 if (is_guest_mode(vcpu)) {
8479 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8480 return;
8481 }
8482
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008483 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008484 return;
8485
Paolo Bonzini35754c92015-07-29 12:05:37 +02008486 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008487 return;
8488
8489 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8490
8491 if (set) {
8492 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8493 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8494 } else {
8495 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8496 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8497 }
8498 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8499
8500 vmx_set_msr_bitmap(vcpu);
8501}
8502
Tang Chen38b99172014-09-24 15:57:54 +08008503static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8504{
8505 struct vcpu_vmx *vmx = to_vmx(vcpu);
8506
8507 /*
8508 * Currently we do not handle the nested case where L2 has an
8509 * APIC access page of its own; that page is still pinned.
8510 * Hence, we skip the case where the VCPU is in guest mode _and_
8511 * L1 prepared an APIC access page for L2.
8512 *
8513 * For the case where L1 and L2 share the same APIC access page
8514 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8515 * in the vmcs12), this function will only update either the vmcs01
8516 * or the vmcs02. If the former, the vmcs02 will be updated by
8517 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8518 * the next L2->L1 exit.
8519 */
8520 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008521 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Tang Chen38b99172014-09-24 15:57:54 +08008522 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8523 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8524}
8525
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008526static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008527{
8528 u16 status;
8529 u8 old;
8530
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008531 if (max_isr == -1)
8532 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008533
8534 status = vmcs_read16(GUEST_INTR_STATUS);
8535 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008536 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008537 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008538 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008539 vmcs_write16(GUEST_INTR_STATUS, status);
8540 }
8541}
8542
8543static void vmx_set_rvi(int vector)
8544{
8545 u16 status;
8546 u8 old;
8547
Wei Wang4114c272014-11-05 10:53:43 +08008548 if (vector == -1)
8549 vector = 0;
8550
Yang Zhangc7c9c562013-01-25 10:18:51 +08008551 status = vmcs_read16(GUEST_INTR_STATUS);
8552 old = (u8)status & 0xff;
8553 if ((u8)vector != old) {
8554 status &= ~0xff;
8555 status |= (u8)vector;
8556 vmcs_write16(GUEST_INTR_STATUS, status);
8557 }
8558}
8559
8560static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8561{
Wanpeng Li963fee12014-07-17 19:03:00 +08008562 if (!is_guest_mode(vcpu)) {
8563 vmx_set_rvi(max_irr);
8564 return;
8565 }
8566
Wei Wang4114c272014-11-05 10:53:43 +08008567 if (max_irr == -1)
8568 return;
8569
Wanpeng Li963fee12014-07-17 19:03:00 +08008570 /*
Wei Wang4114c272014-11-05 10:53:43 +08008571 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8572 * handles it.
8573 */
8574 if (nested_exit_on_intr(vcpu))
8575 return;
8576
8577 /*
8578 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008579 * is run without virtual interrupt delivery.
8580 */
8581 if (!kvm_event_needs_reinjection(vcpu) &&
8582 vmx_interrupt_allowed(vcpu)) {
8583 kvm_queue_interrupt(vcpu, max_irr, false);
8584 vmx_inject_irq(vcpu);
8585 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008586}
8587
Andrey Smetanin63086302015-11-10 15:36:32 +03008588static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008589{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008590 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008591 return;
8592
Yang Zhangc7c9c562013-01-25 10:18:51 +08008593 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8594 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8595 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8596 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8597}
8598
Avi Kivity51aa01d2010-07-20 14:31:20 +03008599static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008600{
Avi Kivity00eba012011-03-07 17:24:54 +02008601 u32 exit_intr_info;
8602
8603 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8604 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8605 return;
8606
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008607 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008608 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008609
8610 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008611 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008612 kvm_machine_check();
8613
Gleb Natapov20f65982009-05-11 13:35:55 +03008614 /* We need to handle NMIs before interrupts are enabled */
Jim Mattson3f618a02016-12-12 11:01:37 -08008615 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008616 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008617 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008618 kvm_after_handle_nmi(&vmx->vcpu);
8619 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008620}
Gleb Natapov20f65982009-05-11 13:35:55 +03008621
Yang Zhanga547c6d2013-04-11 19:25:10 +08008622static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8623{
8624 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008625 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008626
8627 /*
8628 * If external interrupt exists, IF bit is set in rflags/eflags on the
8629 * interrupt stack frame, and interrupt will be enabled on a return
8630 * from interrupt handler.
8631 */
8632 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8633 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8634 unsigned int vector;
8635 unsigned long entry;
8636 gate_desc *desc;
8637 struct vcpu_vmx *vmx = to_vmx(vcpu);
8638#ifdef CONFIG_X86_64
8639 unsigned long tmp;
8640#endif
8641
8642 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8643 desc = (gate_desc *)vmx->host_idt_base + vector;
8644 entry = gate_offset(*desc);
8645 asm volatile(
8646#ifdef CONFIG_X86_64
8647 "mov %%" _ASM_SP ", %[sp]\n\t"
8648 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8649 "push $%c[ss]\n\t"
8650 "push %[sp]\n\t"
8651#endif
8652 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008653 __ASM_SIZE(push) " $%c[cs]\n\t"
8654 "call *%[entry]\n\t"
8655 :
8656#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008657 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008658#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008659 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008660 :
8661 [entry]"r"(entry),
8662 [ss]"i"(__KERNEL_DS),
8663 [cs]"i"(__KERNEL_CS)
8664 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008665 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008666}
8667
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008668static bool vmx_has_high_real_mode_segbase(void)
8669{
8670 return enable_unrestricted_guest || emulate_invalid_guest_state;
8671}
8672
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008673static bool vmx_mpx_supported(void)
8674{
8675 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8676 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8677}
8678
Wanpeng Li55412b22014-12-02 19:21:30 +08008679static bool vmx_xsaves_supported(void)
8680{
8681 return vmcs_config.cpu_based_2nd_exec_ctrl &
8682 SECONDARY_EXEC_XSAVES;
8683}
8684
Avi Kivity51aa01d2010-07-20 14:31:20 +03008685static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8686{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008687 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008688 bool unblock_nmi;
8689 u8 vector;
8690 bool idtv_info_valid;
8691
8692 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008693
Avi Kivitycf393f72008-07-01 16:20:21 +03008694 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008695 if (vmx->nmi_known_unmasked)
8696 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008697 /*
8698 * Can't use vmx->exit_intr_info since we're not sure what
8699 * the exit reason is.
8700 */
8701 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008702 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8703 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8704 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008705 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008706 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8707 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008708 * SDM 3: 23.2.2 (September 2008)
8709 * Bit 12 is undefined in any of the following cases:
8710 * If the VM exit sets the valid bit in the IDT-vectoring
8711 * information field.
8712 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008713 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008714 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8715 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008716 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8717 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008718 else
8719 vmx->nmi_known_unmasked =
8720 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8721 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008722 } else if (unlikely(vmx->soft_vnmi_blocked))
8723 vmx->vnmi_blocked_time +=
8724 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008725}
8726
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008727static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008728 u32 idt_vectoring_info,
8729 int instr_len_field,
8730 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008731{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008732 u8 vector;
8733 int type;
8734 bool idtv_info_valid;
8735
8736 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008737
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008738 vcpu->arch.nmi_injected = false;
8739 kvm_clear_exception_queue(vcpu);
8740 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008741
8742 if (!idtv_info_valid)
8743 return;
8744
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008745 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008746
Avi Kivity668f6122008-07-02 09:28:55 +03008747 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8748 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008749
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008750 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008751 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008752 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008753 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008754 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008755 * Clear bit "block by NMI" before VM entry if a NMI
8756 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008757 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008758 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008759 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008760 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008761 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008762 /* fall through */
8763 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008764 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008765 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008766 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008767 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008768 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008769 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008770 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008771 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008772 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008773 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008774 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008775 break;
8776 default:
8777 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008778 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008779}
8780
Avi Kivity83422e12010-07-20 14:43:23 +03008781static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8782{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008783 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008784 VM_EXIT_INSTRUCTION_LEN,
8785 IDT_VECTORING_ERROR_CODE);
8786}
8787
Avi Kivityb463a6f2010-07-20 15:06:17 +03008788static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8789{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008790 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008791 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8792 VM_ENTRY_INSTRUCTION_LEN,
8793 VM_ENTRY_EXCEPTION_ERROR_CODE);
8794
8795 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8796}
8797
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008798static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8799{
8800 int i, nr_msrs;
8801 struct perf_guest_switch_msr *msrs;
8802
8803 msrs = perf_guest_get_msrs(&nr_msrs);
8804
8805 if (!msrs)
8806 return;
8807
8808 for (i = 0; i < nr_msrs; i++)
8809 if (msrs[i].host == msrs[i].guest)
8810 clear_atomic_switch_msr(vmx, msrs[i].msr);
8811 else
8812 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8813 msrs[i].host);
8814}
8815
Yunhong Jiang64672c92016-06-13 14:19:59 -07008816void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8817{
8818 struct vcpu_vmx *vmx = to_vmx(vcpu);
8819 u64 tscl;
8820 u32 delta_tsc;
8821
8822 if (vmx->hv_deadline_tsc == -1)
8823 return;
8824
8825 tscl = rdtsc();
8826 if (vmx->hv_deadline_tsc > tscl)
8827 /* sure to be 32 bit only because checked on set_hv_timer */
8828 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8829 cpu_preemption_timer_multi);
8830 else
8831 delta_tsc = 0;
8832
8833 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8834}
8835
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008836static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008837{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008838 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008839 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008840
8841 /* Record the guest's net vcpu time for enforced NMI injections. */
8842 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8843 vmx->entry_time = ktime_get();
8844
8845 /* Don't enter VMX if guest state is invalid, let the exit handler
8846 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008847 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008848 return;
8849
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008850 if (vmx->ple_window_dirty) {
8851 vmx->ple_window_dirty = false;
8852 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8853 }
8854
Abel Gordon012f83c2013-04-18 14:39:25 +03008855 if (vmx->nested.sync_shadow_vmcs) {
8856 copy_vmcs12_to_shadow(vmx);
8857 vmx->nested.sync_shadow_vmcs = false;
8858 }
8859
Avi Kivity104f2262010-11-18 13:12:52 +02008860 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8861 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8862 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8863 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8864
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008865 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008866 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8867 vmcs_writel(HOST_CR4, cr4);
8868 vmx->host_state.vmcs_host_cr4 = cr4;
8869 }
8870
Avi Kivity104f2262010-11-18 13:12:52 +02008871 /* When single-stepping over STI and MOV SS, we must clear the
8872 * corresponding interruptibility bits in the guest state. Otherwise
8873 * vmentry fails as it then expects bit 14 (BS) in pending debug
8874 * exceptions being set, but that's not correct for the guest debugging
8875 * case. */
8876 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8877 vmx_set_interrupt_shadow(vcpu, 0);
8878
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008879 if (vmx->guest_pkru_valid)
8880 __write_pkru(vmx->guest_pkru);
8881
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008882 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008883 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008884
Yunhong Jiang64672c92016-06-13 14:19:59 -07008885 vmx_arm_hv_timer(vcpu);
8886
Nadav Har'Eld462b812011-05-24 15:26:10 +03008887 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008888 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008889 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008890 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8891 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8892 "push %%" _ASM_CX " \n\t"
8893 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008894 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008895 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008896 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008897 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008898 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008899 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8900 "mov %%cr2, %%" _ASM_DX " \n\t"
8901 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008902 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008903 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008904 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008905 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008906 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008907 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008908 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8909 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8910 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8911 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8912 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8913 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008914#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008915 "mov %c[r8](%0), %%r8 \n\t"
8916 "mov %c[r9](%0), %%r9 \n\t"
8917 "mov %c[r10](%0), %%r10 \n\t"
8918 "mov %c[r11](%0), %%r11 \n\t"
8919 "mov %c[r12](%0), %%r12 \n\t"
8920 "mov %c[r13](%0), %%r13 \n\t"
8921 "mov %c[r14](%0), %%r14 \n\t"
8922 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008923#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008924 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008925
Avi Kivity6aa8b732006-12-10 02:21:36 -08008926 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008927 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008928 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008929 "jmp 2f \n\t"
8930 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8931 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008932 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008933 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008934 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008935 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8936 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8937 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8938 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8939 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8940 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8941 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008942#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008943 "mov %%r8, %c[r8](%0) \n\t"
8944 "mov %%r9, %c[r9](%0) \n\t"
8945 "mov %%r10, %c[r10](%0) \n\t"
8946 "mov %%r11, %c[r11](%0) \n\t"
8947 "mov %%r12, %c[r12](%0) \n\t"
8948 "mov %%r13, %c[r13](%0) \n\t"
8949 "mov %%r14, %c[r14](%0) \n\t"
8950 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008951#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008952 "mov %%cr2, %%" _ASM_AX " \n\t"
8953 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008954
Avi Kivityb188c81f2012-09-16 15:10:58 +03008955 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008956 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008957 ".pushsection .rodata \n\t"
8958 ".global vmx_return \n\t"
8959 "vmx_return: " _ASM_PTR " 2b \n\t"
8960 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008961 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008962 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008963 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008964 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008965 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8966 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8967 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8968 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8969 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8970 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8971 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008972#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008973 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8974 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8975 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8976 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8977 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8978 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8979 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8980 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008981#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008982 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8983 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008984 : "cc", "memory"
8985#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008986 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008987 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008988#else
8989 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008990#endif
8991 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008992
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008993 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8994 if (debugctlmsr)
8995 update_debugctlmsr(debugctlmsr);
8996
Avi Kivityaa67f602012-08-01 16:48:03 +03008997#ifndef CONFIG_X86_64
8998 /*
8999 * The sysexit path does not restore ds/es, so we must set them to
9000 * a reasonable value ourselves.
9001 *
9002 * We can't defer this to vmx_load_host_state() since that function
9003 * may be executed in interrupt context, which saves and restore segments
9004 * around it, nullifying its effect.
9005 */
9006 loadsegment(ds, __USER_DS);
9007 loadsegment(es, __USER_DS);
9008#endif
9009
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009010 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009011 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009012 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009013 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009014 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009015 vcpu->arch.regs_dirty = 0;
9016
Avi Kivity1155f762007-11-22 11:30:47 +02009017 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9018
Nadav Har'Eld462b812011-05-24 15:26:10 +03009019 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009020
Avi Kivity51aa01d2010-07-20 14:31:20 +03009021 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009022
Gleb Natapove0b890d2013-09-25 12:51:33 +03009023 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009024 * eager fpu is enabled if PKEY is supported and CR4 is switched
9025 * back on host, so it is safe to read guest PKRU from current
9026 * XSAVE.
9027 */
9028 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9029 vmx->guest_pkru = __read_pkru();
9030 if (vmx->guest_pkru != vmx->host_pkru) {
9031 vmx->guest_pkru_valid = true;
9032 __write_pkru(vmx->host_pkru);
9033 } else
9034 vmx->guest_pkru_valid = false;
9035 }
9036
9037 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009038 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9039 * we did not inject a still-pending event to L1 now because of
9040 * nested_run_pending, we need to re-enable this bit.
9041 */
9042 if (vmx->nested.nested_run_pending)
9043 kvm_make_request(KVM_REQ_EVENT, vcpu);
9044
9045 vmx->nested.nested_run_pending = 0;
9046
Avi Kivity51aa01d2010-07-20 14:31:20 +03009047 vmx_complete_atomic_exit(vmx);
9048 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009049 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009050}
9051
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009052static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9053{
9054 struct vcpu_vmx *vmx = to_vmx(vcpu);
9055 int cpu;
9056
9057 if (vmx->loaded_vmcs == &vmx->vmcs01)
9058 return;
9059
9060 cpu = get_cpu();
9061 vmx->loaded_vmcs = &vmx->vmcs01;
9062 vmx_vcpu_put(vcpu);
9063 vmx_vcpu_load(vcpu, cpu);
9064 vcpu->cpu = cpu;
9065 put_cpu();
9066}
9067
Jim Mattson2f1fe812016-07-08 15:36:06 -07009068/*
9069 * Ensure that the current vmcs of the logical processor is the
9070 * vmcs01 of the vcpu before calling free_nested().
9071 */
9072static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9073{
9074 struct vcpu_vmx *vmx = to_vmx(vcpu);
9075 int r;
9076
9077 r = vcpu_load(vcpu);
9078 BUG_ON(r);
9079 vmx_load_vmcs01(vcpu);
9080 free_nested(vmx);
9081 vcpu_put(vcpu);
9082}
9083
Avi Kivity6aa8b732006-12-10 02:21:36 -08009084static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9085{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009086 struct vcpu_vmx *vmx = to_vmx(vcpu);
9087
Kai Huang843e4332015-01-28 10:54:28 +08009088 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009089 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009090 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009091 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009092 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009093 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009094 kfree(vmx->guest_msrs);
9095 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009096 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009097}
9098
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009099static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009100{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009101 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009102 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009103 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009104
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009105 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009106 return ERR_PTR(-ENOMEM);
9107
Wanpeng Li991e7a02015-09-16 17:30:05 +08009108 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009109
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009110 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9111 if (err)
9112 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009113
Peter Feiner4e595162016-07-07 14:49:58 -07009114 err = -ENOMEM;
9115
9116 /*
9117 * If PML is turned on, failure on enabling PML just results in failure
9118 * of creating the vcpu, therefore we can simplify PML logic (by
9119 * avoiding dealing with cases, such as enabling PML partially on vcpus
9120 * for the guest, etc.
9121 */
9122 if (enable_pml) {
9123 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9124 if (!vmx->pml_pg)
9125 goto uninit_vcpu;
9126 }
9127
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009128 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009129 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9130 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009131
Peter Feiner4e595162016-07-07 14:49:58 -07009132 if (!vmx->guest_msrs)
9133 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009134
Nadav Har'Eld462b812011-05-24 15:26:10 +03009135 vmx->loaded_vmcs = &vmx->vmcs01;
9136 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009137 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009138 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009139 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009140 if (!vmm_exclusive)
9141 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9142 loaded_vmcs_init(vmx->loaded_vmcs);
9143 if (!vmm_exclusive)
9144 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009145
Avi Kivity15ad7142007-07-11 18:17:21 +03009146 cpu = get_cpu();
9147 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009148 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009149 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009150 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009151 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009152 if (err)
9153 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009154 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009155 err = alloc_apic_access_page(kvm);
9156 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009157 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009158 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009159
Sheng Yangb927a3c2009-07-21 10:42:48 +08009160 if (enable_ept) {
9161 if (!kvm->arch.ept_identity_map_addr)
9162 kvm->arch.ept_identity_map_addr =
9163 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009164 err = init_rmode_identity_map(kvm);
9165 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009166 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009167 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009168
Wanpeng Li5c614b32015-10-13 09:18:36 -07009169 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009170 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009171 vmx->nested.vpid02 = allocate_vpid();
9172 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009173
Wincy Van705699a2015-02-03 23:58:17 +08009174 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009175 vmx->nested.current_vmptr = -1ull;
9176 vmx->nested.current_vmcs12 = NULL;
9177
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009178 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9179
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02009180 /*
9181 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
9182 * or POSTED_INTR_WAKEUP_VECTOR.
9183 */
9184 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
9185 vmx->pi_desc.sn = 1;
9186
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009187 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009188
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009189free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009190 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009191 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009192free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009193 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009194free_pml:
9195 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009196uninit_vcpu:
9197 kvm_vcpu_uninit(&vmx->vcpu);
9198free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009199 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009200 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009201 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009202}
9203
Yang, Sheng002c7f72007-07-31 14:23:01 +03009204static void __init vmx_check_processor_compat(void *rtn)
9205{
9206 struct vmcs_config vmcs_conf;
9207
9208 *(int *)rtn = 0;
9209 if (setup_vmcs_config(&vmcs_conf) < 0)
9210 *(int *)rtn = -EIO;
9211 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9212 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9213 smp_processor_id());
9214 *(int *)rtn = -EIO;
9215 }
9216}
9217
Sheng Yang67253af2008-04-25 10:20:22 +08009218static int get_ept_level(void)
9219{
9220 return VMX_EPT_DEFAULT_GAW + 1;
9221}
9222
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009223static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009224{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009225 u8 cache;
9226 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009227
Sheng Yang522c68c2009-04-27 20:35:43 +08009228 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009229 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009230 * 2. EPT with VT-d:
9231 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009232 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009233 * b. VT-d with snooping control feature: snooping control feature of
9234 * VT-d engine can guarantee the cache correctness. Just set it
9235 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009236 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009237 * consistent with host MTRR
9238 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009239 if (is_mmio) {
9240 cache = MTRR_TYPE_UNCACHABLE;
9241 goto exit;
9242 }
9243
9244 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009245 ipat = VMX_EPT_IPAT_BIT;
9246 cache = MTRR_TYPE_WRBACK;
9247 goto exit;
9248 }
9249
9250 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9251 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009252 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009253 cache = MTRR_TYPE_WRBACK;
9254 else
9255 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009256 goto exit;
9257 }
9258
Xiao Guangrongff536042015-06-15 16:55:22 +08009259 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009260
9261exit:
9262 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009263}
9264
Sheng Yang17cc3932010-01-05 19:02:27 +08009265static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009266{
Sheng Yang878403b2010-01-05 19:02:29 +08009267 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9268 return PT_DIRECTORY_LEVEL;
9269 else
9270 /* For shadow and EPT supported 1GB page */
9271 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009272}
9273
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009274static void vmcs_set_secondary_exec_control(u32 new_ctl)
9275{
9276 /*
9277 * These bits in the secondary execution controls field
9278 * are dynamic, the others are mostly based on the hypervisor
9279 * architecture and the guest's CPUID. Do not touch the
9280 * dynamic bits.
9281 */
9282 u32 mask =
9283 SECONDARY_EXEC_SHADOW_VMCS |
9284 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9285 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9286
9287 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9288
9289 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9290 (new_ctl & ~mask) | (cur_ctl & mask));
9291}
9292
Sheng Yang0e851882009-12-18 16:48:46 +08009293static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9294{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009295 struct kvm_cpuid_entry2 *best;
9296 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009297 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009298
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009299 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009300 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9301 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009302 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009303
Paolo Bonzini8b972652015-09-15 17:34:42 +02009304 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009305 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009306 vmx->nested.nested_vmx_secondary_ctls_high |=
9307 SECONDARY_EXEC_RDTSCP;
9308 else
9309 vmx->nested.nested_vmx_secondary_ctls_high &=
9310 ~SECONDARY_EXEC_RDTSCP;
9311 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009312 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009313
Mao, Junjiead756a12012-07-02 01:18:48 +00009314 /* Exposing INVPCID only when PCID is exposed */
9315 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9316 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009317 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9318 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009319 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009320
Mao, Junjiead756a12012-07-02 01:18:48 +00009321 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009322 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009323 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009324
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009325 if (cpu_has_secondary_exec_ctrls())
9326 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009327
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009328 if (nested_vmx_allowed(vcpu))
9329 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9330 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9331 else
9332 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9333 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009334}
9335
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009336static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9337{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009338 if (func == 1 && nested)
9339 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009340}
9341
Yang Zhang25d92082013-08-06 12:00:32 +03009342static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9343 struct x86_exception *fault)
9344{
Jan Kiszka533558b2014-01-04 18:47:20 +01009345 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9346 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009347
9348 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009349 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009350 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009351 exit_reason = EXIT_REASON_EPT_VIOLATION;
9352 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009353 vmcs12->guest_physical_address = fault->address;
9354}
9355
Nadav Har'El155a97a2013-08-05 11:07:16 +03009356/* Callbacks for nested_ept_init_mmu_context: */
9357
9358static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9359{
9360 /* return the page table to be shadowed - in our case, EPT12 */
9361 return get_vmcs12(vcpu)->ept_pointer;
9362}
9363
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009364static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009365{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009366 WARN_ON(mmu_is_nested(vcpu));
9367 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009368 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9369 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009370 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9371 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9372 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9373
9374 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009375}
9376
9377static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9378{
9379 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9380}
9381
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009382static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9383 u16 error_code)
9384{
9385 bool inequality, bit;
9386
9387 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9388 inequality =
9389 (error_code & vmcs12->page_fault_error_code_mask) !=
9390 vmcs12->page_fault_error_code_match;
9391 return inequality ^ bit;
9392}
9393
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009394static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9395 struct x86_exception *fault)
9396{
9397 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9398
9399 WARN_ON(!is_guest_mode(vcpu));
9400
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009401 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009402 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9403 vmcs_read32(VM_EXIT_INTR_INFO),
9404 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009405 else
9406 kvm_inject_page_fault(vcpu, fault);
9407}
9408
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009409static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9410 struct vmcs12 *vmcs12)
9411{
9412 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009413 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009414
9415 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009416 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9417 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009418 return false;
9419
9420 /*
9421 * Translate L1 physical address to host physical
9422 * address for vmcs02. Keep the page pinned, so this
9423 * physical address remains valid. We keep a reference
9424 * to it so we can release it later.
9425 */
9426 if (vmx->nested.apic_access_page) /* shouldn't happen */
9427 nested_release_page(vmx->nested.apic_access_page);
9428 vmx->nested.apic_access_page =
9429 nested_get_page(vcpu, vmcs12->apic_access_addr);
9430 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009431
9432 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009433 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9434 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009435 return false;
9436
9437 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9438 nested_release_page(vmx->nested.virtual_apic_page);
9439 vmx->nested.virtual_apic_page =
9440 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9441
9442 /*
9443 * Failing the vm entry is _not_ what the processor does
9444 * but it's basically the only possibility we have.
9445 * We could still enter the guest if CR8 load exits are
9446 * enabled, CR8 store exits are enabled, and virtualize APIC
9447 * access is disabled; in this case the processor would never
9448 * use the TPR shadow and we could simply clear the bit from
9449 * the execution control. But such a configuration is useless,
9450 * so let's keep the code simple.
9451 */
9452 if (!vmx->nested.virtual_apic_page)
9453 return false;
9454 }
9455
Wincy Van705699a2015-02-03 23:58:17 +08009456 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009457 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9458 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009459 return false;
9460
9461 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9462 kunmap(vmx->nested.pi_desc_page);
9463 nested_release_page(vmx->nested.pi_desc_page);
9464 }
9465 vmx->nested.pi_desc_page =
9466 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9467 if (!vmx->nested.pi_desc_page)
9468 return false;
9469
9470 vmx->nested.pi_desc =
9471 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9472 if (!vmx->nested.pi_desc) {
9473 nested_release_page_clean(vmx->nested.pi_desc_page);
9474 return false;
9475 }
9476 vmx->nested.pi_desc =
9477 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9478 (unsigned long)(vmcs12->posted_intr_desc_addr &
9479 (PAGE_SIZE - 1)));
9480 }
9481
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009482 return true;
9483}
9484
Jan Kiszkaf4124502014-03-07 20:03:13 +01009485static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9486{
9487 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9488 struct vcpu_vmx *vmx = to_vmx(vcpu);
9489
9490 if (vcpu->arch.virtual_tsc_khz == 0)
9491 return;
9492
9493 /* Make sure short timeouts reliably trigger an immediate vmexit.
9494 * hrtimer_start does not guarantee this. */
9495 if (preemption_timeout <= 1) {
9496 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9497 return;
9498 }
9499
9500 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9501 preemption_timeout *= 1000000;
9502 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9503 hrtimer_start(&vmx->nested.preemption_timer,
9504 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9505}
9506
Wincy Van3af18d92015-02-03 23:49:31 +08009507static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9508 struct vmcs12 *vmcs12)
9509{
9510 int maxphyaddr;
9511 u64 addr;
9512
9513 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9514 return 0;
9515
9516 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9517 WARN_ON(1);
9518 return -EINVAL;
9519 }
9520 maxphyaddr = cpuid_maxphyaddr(vcpu);
9521
9522 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9523 ((addr + PAGE_SIZE) >> maxphyaddr))
9524 return -EINVAL;
9525
9526 return 0;
9527}
9528
9529/*
9530 * Merge L0's and L1's MSR bitmap, return false to indicate that
9531 * we do not use the hardware.
9532 */
9533static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9534 struct vmcs12 *vmcs12)
9535{
Wincy Van82f0dd42015-02-03 23:57:18 +08009536 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009537 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009538 unsigned long *msr_bitmap_l1;
9539 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009540
Radim Krčmářd048c092016-08-08 20:16:22 +02009541 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009542 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9543 return false;
9544
9545 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
Radim Krčmář215df1f2017-03-07 17:51:49 +01009546 if (!page)
Wincy Vanf2b93282015-02-03 23:56:03 +08009547 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009548 msr_bitmap_l1 = (unsigned long *)kmap(page);
9549 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009550 nested_release_page_clean(page);
9551 WARN_ON(1);
9552 return false;
9553 }
9554
Radim Krčmářd048c092016-08-08 20:16:22 +02009555 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9556
Wincy Vanf2b93282015-02-03 23:56:03 +08009557 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009558 if (nested_cpu_has_apic_reg_virt(vmcs12))
9559 for (msr = 0x800; msr <= 0x8ff; msr++)
9560 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009561 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009562 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009563
9564 nested_vmx_disable_intercept_for_msr(
9565 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009566 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9567 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009568
Wincy Van608406e2015-02-03 23:57:51 +08009569 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009570 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009571 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009572 APIC_BASE_MSR + (APIC_EOI >> 4),
9573 MSR_TYPE_W);
9574 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009575 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009576 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9577 MSR_TYPE_W);
9578 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009579 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009580 kunmap(page);
9581 nested_release_page_clean(page);
9582
9583 return true;
9584}
9585
9586static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9587 struct vmcs12 *vmcs12)
9588{
Wincy Van82f0dd42015-02-03 23:57:18 +08009589 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009590 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009591 !nested_cpu_has_vid(vmcs12) &&
9592 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009593 return 0;
9594
9595 /*
9596 * If virtualize x2apic mode is enabled,
9597 * virtualize apic access must be disabled.
9598 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009599 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9600 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009601 return -EINVAL;
9602
Wincy Van608406e2015-02-03 23:57:51 +08009603 /*
9604 * If virtual interrupt delivery is enabled,
9605 * we must exit on external interrupts.
9606 */
9607 if (nested_cpu_has_vid(vmcs12) &&
9608 !nested_exit_on_intr(vcpu))
9609 return -EINVAL;
9610
Wincy Van705699a2015-02-03 23:58:17 +08009611 /*
9612 * bits 15:8 should be zero in posted_intr_nv,
9613 * the descriptor address has been already checked
9614 * in nested_get_vmcs12_pages.
9615 */
9616 if (nested_cpu_has_posted_intr(vmcs12) &&
9617 (!nested_cpu_has_vid(vmcs12) ||
9618 !nested_exit_intr_ack_set(vcpu) ||
9619 vmcs12->posted_intr_nv & 0xff00))
9620 return -EINVAL;
9621
Wincy Vanf2b93282015-02-03 23:56:03 +08009622 /* tpr shadow is needed by all apicv features. */
9623 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9624 return -EINVAL;
9625
9626 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009627}
9628
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009629static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9630 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009631 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009632{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009633 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009634 u64 count, addr;
9635
9636 if (vmcs12_read_any(vcpu, count_field, &count) ||
9637 vmcs12_read_any(vcpu, addr_field, &addr)) {
9638 WARN_ON(1);
9639 return -EINVAL;
9640 }
9641 if (count == 0)
9642 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009643 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009644 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9645 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009646 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009647 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9648 addr_field, maxphyaddr, count, addr);
9649 return -EINVAL;
9650 }
9651 return 0;
9652}
9653
9654static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9655 struct vmcs12 *vmcs12)
9656{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009657 if (vmcs12->vm_exit_msr_load_count == 0 &&
9658 vmcs12->vm_exit_msr_store_count == 0 &&
9659 vmcs12->vm_entry_msr_load_count == 0)
9660 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009661 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009662 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009663 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009664 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009665 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009666 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009667 return -EINVAL;
9668 return 0;
9669}
9670
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009671static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9672 struct vmx_msr_entry *e)
9673{
9674 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009675 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009676 return -EINVAL;
9677 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9678 e->index == MSR_IA32_UCODE_REV)
9679 return -EINVAL;
9680 if (e->reserved != 0)
9681 return -EINVAL;
9682 return 0;
9683}
9684
9685static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9686 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009687{
9688 if (e->index == MSR_FS_BASE ||
9689 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009690 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9691 nested_vmx_msr_check_common(vcpu, e))
9692 return -EINVAL;
9693 return 0;
9694}
9695
9696static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9697 struct vmx_msr_entry *e)
9698{
9699 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9700 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009701 return -EINVAL;
9702 return 0;
9703}
9704
9705/*
9706 * Load guest's/host's msr at nested entry/exit.
9707 * return 0 for success, entry index for failure.
9708 */
9709static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9710{
9711 u32 i;
9712 struct vmx_msr_entry e;
9713 struct msr_data msr;
9714
9715 msr.host_initiated = false;
9716 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009717 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9718 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009719 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009720 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9721 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009722 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009723 }
9724 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009725 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009726 "%s check failed (%u, 0x%x, 0x%x)\n",
9727 __func__, i, e.index, e.reserved);
9728 goto fail;
9729 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009730 msr.index = e.index;
9731 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009732 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009733 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009734 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9735 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009736 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009737 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009738 }
9739 return 0;
9740fail:
9741 return i + 1;
9742}
9743
9744static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9745{
9746 u32 i;
9747 struct vmx_msr_entry e;
9748
9749 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009750 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009751 if (kvm_vcpu_read_guest(vcpu,
9752 gpa + i * sizeof(e),
9753 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009754 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009755 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9756 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009757 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009758 }
9759 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009760 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009761 "%s check failed (%u, 0x%x, 0x%x)\n",
9762 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009763 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009764 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009765 msr_info.host_initiated = false;
9766 msr_info.index = e.index;
9767 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009768 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009769 "%s cannot read MSR (%u, 0x%x)\n",
9770 __func__, i, e.index);
9771 return -EINVAL;
9772 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009773 if (kvm_vcpu_write_guest(vcpu,
9774 gpa + i * sizeof(e) +
9775 offsetof(struct vmx_msr_entry, value),
9776 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009777 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009778 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009779 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009780 return -EINVAL;
9781 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009782 }
9783 return 0;
9784}
9785
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009786/*
9787 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9788 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009789 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009790 * guest in a way that will both be appropriate to L1's requests, and our
9791 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9792 * function also has additional necessary side-effects, like setting various
9793 * vcpu->arch fields.
9794 */
9795static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9796{
9797 struct vcpu_vmx *vmx = to_vmx(vcpu);
9798 u32 exec_control;
9799
9800 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9801 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9802 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9803 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9804 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9805 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9806 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9807 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9808 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9809 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9810 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9811 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9812 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9813 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9814 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9815 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9816 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9817 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9818 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9819 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9820 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9821 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9822 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9823 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9824 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9825 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9826 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9827 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9828 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9829 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9830 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9831 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9832 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9833 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9834 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9835 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9836
Jan Kiszka2996fca2014-06-16 13:59:43 +02009837 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9838 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9839 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9840 } else {
9841 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9842 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9843 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009844 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9845 vmcs12->vm_entry_intr_info_field);
9846 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9847 vmcs12->vm_entry_exception_error_code);
9848 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9849 vmcs12->vm_entry_instruction_len);
9850 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9851 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009852 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009853 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009854 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9855 vmcs12->guest_pending_dbg_exceptions);
9856 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9857 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9858
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009859 if (nested_cpu_has_xsaves(vmcs12))
9860 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009861 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9862
Jan Kiszkaf4124502014-03-07 20:03:13 +01009863 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +08009864
Paolo Bonzini93140062016-07-06 13:23:51 +02009865 /* Preemption timer setting is only taken from vmcs01. */
9866 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9867 exec_control |= vmcs_config.pin_based_exec_ctrl;
9868 if (vmx->hv_deadline_tsc == -1)
9869 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9870
9871 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +08009872 if (nested_cpu_has_posted_intr(vmcs12)) {
9873 /*
9874 * Note that we use L0's vector here and in
9875 * vmx_deliver_nested_posted_interrupt.
9876 */
9877 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9878 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009879 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009880 vmcs_write64(POSTED_INTR_DESC_ADDR,
9881 page_to_phys(vmx->nested.pi_desc_page) +
9882 (unsigned long)(vmcs12->posted_intr_desc_addr &
9883 (PAGE_SIZE - 1)));
9884 } else
9885 exec_control &= ~PIN_BASED_POSTED_INTR;
9886
Jan Kiszkaf4124502014-03-07 20:03:13 +01009887 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009888
Jan Kiszkaf4124502014-03-07 20:03:13 +01009889 vmx->nested.preemption_timer_expired = false;
9890 if (nested_cpu_has_preemption_timer(vmcs12))
9891 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009892
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009893 /*
9894 * Whether page-faults are trapped is determined by a combination of
9895 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9896 * If enable_ept, L0 doesn't care about page faults and we should
9897 * set all of these to L1's desires. However, if !enable_ept, L0 does
9898 * care about (at least some) page faults, and because it is not easy
9899 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9900 * to exit on each and every L2 page fault. This is done by setting
9901 * MASK=MATCH=0 and (see below) EB.PF=1.
9902 * Note that below we don't need special code to set EB.PF beyond the
9903 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9904 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9905 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9906 *
9907 * A problem with this approach (when !enable_ept) is that L1 may be
9908 * injected with more page faults than it asked for. This could have
9909 * caused problems, but in practice existing hypervisors don't care.
9910 * To fix this, we will need to emulate the PFEC checking (on the L1
9911 * page tables), using walk_addr(), when injecting PFs to L1.
9912 */
9913 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9914 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9915 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9916 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9917
9918 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009919 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009920
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009921 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009922 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009923 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009924 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -07009925 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009926 if (nested_cpu_has(vmcs12,
9927 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9928 exec_control |= vmcs12->secondary_vm_exec_control;
9929
9930 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9931 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009932 * If translation failed, no matter: This feature asks
9933 * to exit when accessing the given address, and if it
9934 * can never be accessed, this feature won't do
9935 * anything anyway.
9936 */
9937 if (!vmx->nested.apic_access_page)
9938 exec_control &=
9939 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9940 else
9941 vmcs_write64(APIC_ACCESS_ADDR,
9942 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009943 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009944 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009945 exec_control |=
9946 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009947 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009948 }
9949
Wincy Van608406e2015-02-03 23:57:51 +08009950 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9951 vmcs_write64(EOI_EXIT_BITMAP0,
9952 vmcs12->eoi_exit_bitmap0);
9953 vmcs_write64(EOI_EXIT_BITMAP1,
9954 vmcs12->eoi_exit_bitmap1);
9955 vmcs_write64(EOI_EXIT_BITMAP2,
9956 vmcs12->eoi_exit_bitmap2);
9957 vmcs_write64(EOI_EXIT_BITMAP3,
9958 vmcs12->eoi_exit_bitmap3);
9959 vmcs_write16(GUEST_INTR_STATUS,
9960 vmcs12->guest_intr_status);
9961 }
9962
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009963 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9964 }
9965
9966
9967 /*
9968 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9969 * Some constant fields are set here by vmx_set_constant_host_state().
9970 * Other fields are different per CPU, and will be set later when
9971 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9972 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009973 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009974
9975 /*
9976 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9977 * entry, but only if the current (host) sp changed from the value
9978 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9979 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9980 * here we just force the write to happen on entry.
9981 */
9982 vmx->host_rsp = 0;
9983
9984 exec_control = vmx_exec_control(vmx); /* L0's desires */
9985 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9986 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9987 exec_control &= ~CPU_BASED_TPR_SHADOW;
9988 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009989
9990 if (exec_control & CPU_BASED_TPR_SHADOW) {
9991 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9992 page_to_phys(vmx->nested.virtual_apic_page));
9993 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson86ef97b2017-09-12 13:02:54 -07009994 } else {
9995#ifdef CONFIG_X86_64
9996 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
9997 CPU_BASED_CR8_STORE_EXITING;
9998#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009999 }
10000
Wincy Van3af18d92015-02-03 23:49:31 +080010001 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +020010002 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
10003 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
10004 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
10005 else
Wincy Van3af18d92015-02-03 23:49:31 +080010006 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
10007
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010008 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010009 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010010 * Rather, exit every time.
10011 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010012 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10013 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10014
10015 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10016
10017 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10018 * bitwise-or of what L1 wants to trap for L2, and what we want to
10019 * trap. Note that CR0.TS also needs updating - we do this later.
10020 */
10021 update_exception_bitmap(vcpu);
10022 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10023 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10024
Nadav Har'El8049d652013-08-05 11:07:06 +030010025 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10026 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10027 * bits are further modified by vmx_set_efer() below.
10028 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010029 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010030
10031 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10032 * emulated by vmx_set_efer(), below.
10033 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010034 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010035 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10036 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010037 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10038
Jan Kiszka44811c02013-08-04 17:17:27 +020010039 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010040 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010041 vcpu->arch.pat = vmcs12->guest_ia32_pat;
10042 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010043 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
10044
10045
10046 set_cr4_guest_host_mask(vmx);
10047
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010048 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
10049 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10050
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010051 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10052 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010053 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010054 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010055 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010056 if (kvm_has_tsc_control)
10057 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010058
10059 if (enable_vpid) {
10060 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010061 * There is no direct mapping between vpid02 and vpid12, the
10062 * vpid02 is per-vCPU for L0 and reused while the value of
10063 * vpid12 is changed w/ one invvpid during nested vmentry.
10064 * The vpid12 is allocated by L1 for L2, so it will not
10065 * influence global bitmap(for vpid01 and vpid02 allocation)
10066 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010067 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010068 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10069 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10070 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10071 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10072 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10073 }
10074 } else {
10075 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10076 vmx_flush_tlb(vcpu);
10077 }
10078
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010079 }
10080
Ladi Prosek560a9792017-04-04 14:18:53 +020010081 if (enable_pml) {
10082 /*
10083 * Conceptually we want to copy the PML address and index from
10084 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10085 * since we always flush the log on each vmexit, this happens
10086 * to be equivalent to simply resetting the fields in vmcs02.
10087 */
10088 ASSERT(vmx->pml_pg);
10089 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10090 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10091 }
10092
Nadav Har'El155a97a2013-08-05 11:07:16 +030010093 if (nested_cpu_has_ept(vmcs12)) {
10094 kvm_mmu_unload(vcpu);
10095 nested_ept_init_mmu_context(vcpu);
10096 }
10097
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010098 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10099 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010100 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010101 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10102 else
10103 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10104 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10105 vmx_set_efer(vcpu, vcpu->arch.efer);
10106
10107 /*
10108 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10109 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10110 * The CR0_READ_SHADOW is what L2 should have expected to read given
10111 * the specifications by L1; It's not enough to take
10112 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10113 * have more bits than L1 expected.
10114 */
10115 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10116 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10117
10118 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10119 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10120
10121 /* shadow page tables on either EPT or shadow page tables */
10122 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10123 kvm_mmu_reset_context(vcpu);
10124
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010125 if (!enable_ept)
10126 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10127
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010128 /*
10129 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10130 */
10131 if (enable_ept) {
10132 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10133 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10134 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10135 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10136 }
10137
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010138 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10139 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10140}
10141
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010142/*
10143 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10144 * for running an L2 nested guest.
10145 */
10146static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10147{
10148 struct vmcs12 *vmcs12;
10149 struct vcpu_vmx *vmx = to_vmx(vcpu);
10150 int cpu;
10151 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010152 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010153 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010154
10155 if (!nested_vmx_check_permission(vcpu) ||
10156 !nested_vmx_check_vmcs12(vcpu))
10157 return 1;
10158
10159 skip_emulated_instruction(vcpu);
10160 vmcs12 = get_vmcs12(vcpu);
10161
Abel Gordon012f83c2013-04-18 14:39:25 +030010162 if (enable_shadow_vmcs)
10163 copy_shadow_to_vmcs12(vmx);
10164
Nadav Har'El7c177932011-05-25 23:12:04 +030010165 /*
10166 * The nested entry process starts with enforcing various prerequisites
10167 * on vmcs12 as required by the Intel SDM, and act appropriately when
10168 * they fail: As the SDM explains, some conditions should cause the
10169 * instruction to fail, while others will cause the instruction to seem
10170 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10171 * To speed up the normal (success) code path, we should avoid checking
10172 * for misconfigurations which will anyway be caught by the processor
10173 * when using the merged vmcs02.
10174 */
10175 if (vmcs12->launch_state == launch) {
10176 nested_vmx_failValid(vcpu,
10177 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10178 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10179 return 1;
10180 }
10181
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010182 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10183 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010184 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10185 return 1;
10186 }
10187
Wincy Van3af18d92015-02-03 23:49:31 +080010188 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010189 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10190 return 1;
10191 }
10192
Wincy Van3af18d92015-02-03 23:49:31 +080010193 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010194 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10195 return 1;
10196 }
10197
Wincy Vanf2b93282015-02-03 23:56:03 +080010198 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10199 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10200 return 1;
10201 }
10202
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010203 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10204 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10205 return 1;
10206 }
10207
Nadav Har'El7c177932011-05-25 23:12:04 +030010208 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010209 vmx->nested.nested_vmx_true_procbased_ctls_low,
10210 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010211 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010212 vmx->nested.nested_vmx_secondary_ctls_low,
10213 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010214 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010215 vmx->nested.nested_vmx_pinbased_ctls_low,
10216 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010217 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010218 vmx->nested.nested_vmx_true_exit_ctls_low,
10219 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010220 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010221 vmx->nested.nested_vmx_true_entry_ctls_low,
10222 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010223 {
10224 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10225 return 1;
10226 }
10227
10228 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10229 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10230 nested_vmx_failValid(vcpu,
10231 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10232 return 1;
10233 }
10234
Wincy Vanb9c237b2015-02-03 23:56:30 +080010235 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010236 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10237 nested_vmx_entry_failure(vcpu, vmcs12,
10238 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10239 return 1;
10240 }
10241 if (vmcs12->vmcs_link_pointer != -1ull) {
10242 nested_vmx_entry_failure(vcpu, vmcs12,
10243 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10244 return 1;
10245 }
10246
10247 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010248 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010249 * are performed on the field for the IA32_EFER MSR:
10250 * - Bits reserved in the IA32_EFER MSR must be 0.
10251 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10252 * the IA-32e mode guest VM-exit control. It must also be identical
10253 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10254 * CR0.PG) is 1.
10255 */
10256 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10257 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10258 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10259 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10260 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10261 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10262 nested_vmx_entry_failure(vcpu, vmcs12,
10263 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10264 return 1;
10265 }
10266 }
10267
10268 /*
10269 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10270 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10271 * the values of the LMA and LME bits in the field must each be that of
10272 * the host address-space size VM-exit control.
10273 */
10274 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10275 ia32e = (vmcs12->vm_exit_controls &
10276 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10277 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10278 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10279 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10280 nested_vmx_entry_failure(vcpu, vmcs12,
10281 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10282 return 1;
10283 }
10284 }
10285
10286 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010287 * We're finally done with prerequisite checking, and can start with
10288 * the nested entry.
10289 */
10290
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010291 vmcs02 = nested_get_current_vmcs02(vmx);
10292 if (!vmcs02)
10293 return -ENOMEM;
10294
10295 enter_guest_mode(vcpu);
10296
Jan Kiszka2996fca2014-06-16 13:59:43 +020010297 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10298 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10299
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010300 cpu = get_cpu();
10301 vmx->loaded_vmcs = vmcs02;
10302 vmx_vcpu_put(vcpu);
10303 vmx_vcpu_load(vcpu, cpu);
10304 vcpu->cpu = cpu;
10305 put_cpu();
10306
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010307 vmx_segment_cache_clear(vmx);
10308
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010309 prepare_vmcs02(vcpu, vmcs12);
10310
Wincy Vanff651cb2014-12-11 08:52:58 +030010311 msr_entry_idx = nested_vmx_load_msr(vcpu,
10312 vmcs12->vm_entry_msr_load_addr,
10313 vmcs12->vm_entry_msr_load_count);
10314 if (msr_entry_idx) {
10315 leave_guest_mode(vcpu);
10316 vmx_load_vmcs01(vcpu);
10317 nested_vmx_entry_failure(vcpu, vmcs12,
10318 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10319 return 1;
10320 }
10321
10322 vmcs12->launch_state = 1;
10323
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010324 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010325 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010326
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010327 vmx->nested.nested_run_pending = 1;
10328
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010329 /*
10330 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10331 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10332 * returned as far as L1 is concerned. It will only return (and set
10333 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10334 */
10335 return 1;
10336}
10337
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010338/*
10339 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10340 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10341 * This function returns the new value we should put in vmcs12.guest_cr0.
10342 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10343 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10344 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10345 * didn't trap the bit, because if L1 did, so would L0).
10346 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10347 * been modified by L2, and L1 knows it. So just leave the old value of
10348 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10349 * isn't relevant, because if L0 traps this bit it can set it to anything.
10350 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10351 * changed these bits, and therefore they need to be updated, but L0
10352 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10353 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10354 */
10355static inline unsigned long
10356vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10357{
10358 return
10359 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10360 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10361 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10362 vcpu->arch.cr0_guest_owned_bits));
10363}
10364
10365static inline unsigned long
10366vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10367{
10368 return
10369 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10370 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10371 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10372 vcpu->arch.cr4_guest_owned_bits));
10373}
10374
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010375static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10376 struct vmcs12 *vmcs12)
10377{
10378 u32 idt_vectoring;
10379 unsigned int nr;
10380
Gleb Natapov851eb6672013-09-25 12:51:34 +030010381 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010382 nr = vcpu->arch.exception.nr;
10383 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10384
10385 if (kvm_exception_is_soft(nr)) {
10386 vmcs12->vm_exit_instruction_len =
10387 vcpu->arch.event_exit_inst_len;
10388 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10389 } else
10390 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10391
10392 if (vcpu->arch.exception.has_error_code) {
10393 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10394 vmcs12->idt_vectoring_error_code =
10395 vcpu->arch.exception.error_code;
10396 }
10397
10398 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010399 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010400 vmcs12->idt_vectoring_info_field =
10401 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10402 } else if (vcpu->arch.interrupt.pending) {
10403 nr = vcpu->arch.interrupt.nr;
10404 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10405
10406 if (vcpu->arch.interrupt.soft) {
10407 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10408 vmcs12->vm_entry_instruction_len =
10409 vcpu->arch.event_exit_inst_len;
10410 } else
10411 idt_vectoring |= INTR_TYPE_EXT_INTR;
10412
10413 vmcs12->idt_vectoring_info_field = idt_vectoring;
10414 }
10415}
10416
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010417static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10418{
10419 struct vcpu_vmx *vmx = to_vmx(vcpu);
10420
Jan Kiszkaf4124502014-03-07 20:03:13 +010010421 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10422 vmx->nested.preemption_timer_expired) {
10423 if (vmx->nested.nested_run_pending)
10424 return -EBUSY;
10425 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10426 return 0;
10427 }
10428
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010429 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010430 if (vmx->nested.nested_run_pending ||
10431 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010432 return -EBUSY;
10433 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10434 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10435 INTR_INFO_VALID_MASK, 0);
10436 /*
10437 * The NMI-triggered VM exit counts as injection:
10438 * clear this one and block further NMIs.
10439 */
10440 vcpu->arch.nmi_pending = 0;
10441 vmx_set_nmi_mask(vcpu, true);
10442 return 0;
10443 }
10444
10445 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10446 nested_exit_on_intr(vcpu)) {
10447 if (vmx->nested.nested_run_pending)
10448 return -EBUSY;
10449 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010450 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010451 }
10452
Wincy Van705699a2015-02-03 23:58:17 +080010453 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010454}
10455
Jan Kiszkaf4124502014-03-07 20:03:13 +010010456static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10457{
10458 ktime_t remaining =
10459 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10460 u64 value;
10461
10462 if (ktime_to_ns(remaining) <= 0)
10463 return 0;
10464
10465 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10466 do_div(value, 1000000);
10467 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10468}
10469
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010470/*
10471 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10472 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10473 * and this function updates it to reflect the changes to the guest state while
10474 * L2 was running (and perhaps made some exits which were handled directly by L0
10475 * without going back to L1), and to reflect the exit reason.
10476 * Note that we do not have to copy here all VMCS fields, just those that
10477 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10478 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10479 * which already writes to vmcs12 directly.
10480 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010481static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10482 u32 exit_reason, u32 exit_intr_info,
10483 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010484{
10485 /* update guest state fields: */
10486 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10487 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10488
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010489 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10490 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10491 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10492
10493 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10494 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10495 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10496 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10497 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10498 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10499 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10500 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10501 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10502 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10503 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10504 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10505 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10506 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10507 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10508 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10509 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10510 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10511 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10512 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10513 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10514 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10515 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10516 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10517 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10518 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10519 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10520 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10521 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10522 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10523 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10524 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10525 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10526 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10527 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10528 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10529
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010530 vmcs12->guest_interruptibility_info =
10531 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10532 vmcs12->guest_pending_dbg_exceptions =
10533 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010534 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10535 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10536 else
10537 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010538
Jan Kiszkaf4124502014-03-07 20:03:13 +010010539 if (nested_cpu_has_preemption_timer(vmcs12)) {
10540 if (vmcs12->vm_exit_controls &
10541 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10542 vmcs12->vmx_preemption_timer_value =
10543 vmx_get_preemption_timer_value(vcpu);
10544 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10545 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010546
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010547 /*
10548 * In some cases (usually, nested EPT), L2 is allowed to change its
10549 * own CR3 without exiting. If it has changed it, we must keep it.
10550 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10551 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10552 *
10553 * Additionally, restore L2's PDPTR to vmcs12.
10554 */
10555 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010556 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010557 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10558 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10559 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10560 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10561 }
10562
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010563 if (nested_cpu_has_ept(vmcs12))
10564 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10565
Wincy Van608406e2015-02-03 23:57:51 +080010566 if (nested_cpu_has_vid(vmcs12))
10567 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10568
Jan Kiszkac18911a2013-03-13 16:06:41 +010010569 vmcs12->vm_entry_controls =
10570 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010571 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010572
Jan Kiszka2996fca2014-06-16 13:59:43 +020010573 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10574 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10575 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10576 }
10577
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010578 /* TODO: These cannot have changed unless we have MSR bitmaps and
10579 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010580 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010581 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010582 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10583 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010584 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10585 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10586 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010587 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010588 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010589 if (nested_cpu_has_xsaves(vmcs12))
10590 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010591
10592 /* update exit information fields: */
10593
Jan Kiszka533558b2014-01-04 18:47:20 +010010594 vmcs12->vm_exit_reason = exit_reason;
10595 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010596
Jan Kiszka533558b2014-01-04 18:47:20 +010010597 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010598 if ((vmcs12->vm_exit_intr_info &
10599 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10600 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10601 vmcs12->vm_exit_intr_error_code =
10602 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010603 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010604 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10605 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10606
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010607 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10608 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10609 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010610 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010611
10612 /*
10613 * Transfer the event that L0 or L1 may wanted to inject into
10614 * L2 to IDT_VECTORING_INFO_FIELD.
10615 */
10616 vmcs12_save_pending_event(vcpu, vmcs12);
10617 }
10618
10619 /*
10620 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10621 * preserved above and would only end up incorrectly in L1.
10622 */
10623 vcpu->arch.nmi_injected = false;
10624 kvm_clear_exception_queue(vcpu);
10625 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010626}
10627
10628/*
10629 * A part of what we need to when the nested L2 guest exits and we want to
10630 * run its L1 parent, is to reset L1's guest state to the host state specified
10631 * in vmcs12.
10632 * This function is to be called not only on normal nested exit, but also on
10633 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10634 * Failures During or After Loading Guest State").
10635 * This function should be called when the active VMCS is L1's (vmcs01).
10636 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010637static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10638 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010639{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010640 struct kvm_segment seg;
10641
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010642 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10643 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010644 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010645 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10646 else
10647 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10648 vmx_set_efer(vcpu, vcpu->arch.efer);
10649
10650 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10651 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010652 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010653 /*
10654 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10655 * actually changed, because it depends on the current state of
10656 * fpu_active (which may have changed).
10657 * Note that vmx_set_cr0 refers to efer set above.
10658 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010659 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010660 /*
10661 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10662 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10663 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10664 */
10665 update_exception_bitmap(vcpu);
10666 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10667 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10668
10669 /*
10670 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10671 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10672 */
10673 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang08e16742017-10-10 15:01:22 +080010674 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010675
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010676 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010677
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010678 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10679 kvm_mmu_reset_context(vcpu);
10680
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010681 if (!enable_ept)
10682 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10683
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010684 if (enable_vpid) {
10685 /*
10686 * Trivially support vpid by letting L2s share their parent
10687 * L1's vpid. TODO: move to a more elaborate solution, giving
10688 * each L2 its own vpid and exposing the vpid feature to L1.
10689 */
10690 vmx_flush_tlb(vcpu);
10691 }
10692
10693
10694 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10695 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10696 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10697 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10698 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Ladi Prosek1be0c0e2017-10-11 16:54:42 +020010699 vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
10700 vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010701
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010702 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10703 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10704 vmcs_write64(GUEST_BNDCFGS, 0);
10705
Jan Kiszka44811c02013-08-04 17:17:27 +020010706 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010707 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010708 vcpu->arch.pat = vmcs12->host_ia32_pat;
10709 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010710 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10711 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10712 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010713
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010714 /* Set L1 segment info according to Intel SDM
10715 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10716 seg = (struct kvm_segment) {
10717 .base = 0,
10718 .limit = 0xFFFFFFFF,
10719 .selector = vmcs12->host_cs_selector,
10720 .type = 11,
10721 .present = 1,
10722 .s = 1,
10723 .g = 1
10724 };
10725 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10726 seg.l = 1;
10727 else
10728 seg.db = 1;
10729 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10730 seg = (struct kvm_segment) {
10731 .base = 0,
10732 .limit = 0xFFFFFFFF,
10733 .type = 3,
10734 .present = 1,
10735 .s = 1,
10736 .db = 1,
10737 .g = 1
10738 };
10739 seg.selector = vmcs12->host_ds_selector;
10740 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10741 seg.selector = vmcs12->host_es_selector;
10742 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10743 seg.selector = vmcs12->host_ss_selector;
10744 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10745 seg.selector = vmcs12->host_fs_selector;
10746 seg.base = vmcs12->host_fs_base;
10747 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10748 seg.selector = vmcs12->host_gs_selector;
10749 seg.base = vmcs12->host_gs_base;
10750 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10751 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010752 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010753 .limit = 0x67,
10754 .selector = vmcs12->host_tr_selector,
10755 .type = 11,
10756 .present = 1
10757 };
10758 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10759
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010760 kvm_set_dr(vcpu, 7, 0x400);
10761 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010762
Wincy Van3af18d92015-02-03 23:49:31 +080010763 if (cpu_has_vmx_msr_bitmap())
10764 vmx_set_msr_bitmap(vcpu);
10765
Wincy Vanff651cb2014-12-11 08:52:58 +030010766 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10767 vmcs12->vm_exit_msr_load_count))
10768 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010769}
10770
10771/*
10772 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10773 * and modify vmcs12 to make it see what it would expect to see there if
10774 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10775 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010776static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10777 u32 exit_intr_info,
10778 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010779{
10780 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010781 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10782
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010783 /* trying to cancel vmlaunch/vmresume is a bug */
10784 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10785
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010786 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010787 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10788 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010789
Wincy Vanff651cb2014-12-11 08:52:58 +030010790 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10791 vmcs12->vm_exit_msr_store_count))
10792 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10793
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010794 vmx_load_vmcs01(vcpu);
10795
Bandan Das77b0f5d2014-04-19 18:17:45 -040010796 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10797 && nested_exit_intr_ack_set(vcpu)) {
10798 int irq = kvm_cpu_get_interrupt(vcpu);
10799 WARN_ON(irq < 0);
10800 vmcs12->vm_exit_intr_info = irq |
10801 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10802 }
10803
Jan Kiszka542060e2014-01-04 18:47:21 +010010804 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10805 vmcs12->exit_qualification,
10806 vmcs12->idt_vectoring_info_field,
10807 vmcs12->vm_exit_intr_info,
10808 vmcs12->vm_exit_intr_error_code,
10809 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010810
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010811 vm_entry_controls_reset_shadow(vmx);
10812 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010813 vmx_segment_cache_clear(vmx);
10814
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010815 /* if no vmcs02 cache requested, remove the one we used */
10816 if (VMCS02_POOL_SIZE == 0)
10817 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10818
10819 load_vmcs12_host_state(vcpu, vmcs12);
10820
Paolo Bonzini93140062016-07-06 13:23:51 +020010821 /* Update any VMCS fields that might have changed while L2 ran */
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010822 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010823 if (vmx->hv_deadline_tsc == -1)
10824 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10825 PIN_BASED_VMX_PREEMPTION_TIMER);
10826 else
10827 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10828 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070010829 if (kvm_has_tsc_control)
10830 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010831
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010832 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
10833 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
10834 vmx_set_virtual_x2apic_mode(vcpu,
10835 vcpu->arch.apic_base & X2APIC_ENABLE);
10836 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010837
10838 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10839 vmx->host_rsp = 0;
10840
10841 /* Unpin physical memory we referred to in vmcs02 */
10842 if (vmx->nested.apic_access_page) {
10843 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010844 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010845 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010846 if (vmx->nested.virtual_apic_page) {
10847 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010848 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010849 }
Wincy Van705699a2015-02-03 23:58:17 +080010850 if (vmx->nested.pi_desc_page) {
10851 kunmap(vmx->nested.pi_desc_page);
10852 nested_release_page(vmx->nested.pi_desc_page);
10853 vmx->nested.pi_desc_page = NULL;
10854 vmx->nested.pi_desc = NULL;
10855 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010856
10857 /*
Tang Chen38b99172014-09-24 15:57:54 +080010858 * We are now running in L2, mmu_notifier will force to reload the
10859 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10860 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080010861 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080010862
10863 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010864 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10865 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10866 * success or failure flag accordingly.
10867 */
10868 if (unlikely(vmx->fail)) {
10869 vmx->fail = 0;
10870 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10871 } else
10872 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010873 if (enable_shadow_vmcs)
10874 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010875
10876 /* in case we halted in L2 */
10877 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010878}
10879
Nadav Har'El7c177932011-05-25 23:12:04 +030010880/*
Jan Kiszka42124922014-01-04 18:47:19 +010010881 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10882 */
10883static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10884{
Wanpeng Lic886f282017-03-06 04:03:28 -080010885 if (is_guest_mode(vcpu)) {
10886 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010010887 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Lic886f282017-03-06 04:03:28 -080010888 }
Jan Kiszka42124922014-01-04 18:47:19 +010010889 free_nested(to_vmx(vcpu));
10890}
10891
10892/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010893 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10894 * 23.7 "VM-entry failures during or after loading guest state" (this also
10895 * lists the acceptable exit-reason and exit-qualification parameters).
10896 * It should only be called before L2 actually succeeded to run, and when
10897 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10898 */
10899static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10900 struct vmcs12 *vmcs12,
10901 u32 reason, unsigned long qualification)
10902{
10903 load_vmcs12_host_state(vcpu, vmcs12);
10904 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10905 vmcs12->exit_qualification = qualification;
10906 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010907 if (enable_shadow_vmcs)
10908 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010909}
10910
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010911static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10912 struct x86_instruction_info *info,
10913 enum x86_intercept_stage stage)
10914{
10915 return X86EMUL_CONTINUE;
10916}
10917
Yunhong Jiang64672c92016-06-13 14:19:59 -070010918#ifdef CONFIG_X86_64
10919/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10920static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10921 u64 divisor, u64 *result)
10922{
10923 u64 low = a << shift, high = a >> (64 - shift);
10924
10925 /* To avoid the overflow on divq */
10926 if (high >= divisor)
10927 return 1;
10928
10929 /* Low hold the result, high hold rem which is discarded */
10930 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10931 "rm" (divisor), "0" (low), "1" (high));
10932 *result = low;
10933
10934 return 0;
10935}
10936
10937static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10938{
10939 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010940 u64 tscl = rdtsc();
10941 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10942 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010943
10944 /* Convert to host delta tsc if tsc scaling is enabled */
10945 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10946 u64_shl_div_u64(delta_tsc,
10947 kvm_tsc_scaling_ratio_frac_bits,
10948 vcpu->arch.tsc_scaling_ratio,
10949 &delta_tsc))
10950 return -ERANGE;
10951
10952 /*
10953 * If the delta tsc can't fit in the 32 bit after the multi shift,
10954 * we can't use the preemption timer.
10955 * It's possible that it fits on later vmentries, but checking
10956 * on every vmentry is costly so we just use an hrtimer.
10957 */
10958 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10959 return -ERANGE;
10960
10961 vmx->hv_deadline_tsc = tscl + delta_tsc;
10962 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10963 PIN_BASED_VMX_PREEMPTION_TIMER);
10964 return 0;
10965}
10966
10967static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10968{
10969 struct vcpu_vmx *vmx = to_vmx(vcpu);
10970 vmx->hv_deadline_tsc = -1;
10971 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10972 PIN_BASED_VMX_PREEMPTION_TIMER);
10973}
10974#endif
10975
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010976static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010977{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010978 if (ple_gap)
10979 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010980}
10981
Kai Huang843e4332015-01-28 10:54:28 +080010982static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10983 struct kvm_memory_slot *slot)
10984{
10985 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10986 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10987}
10988
10989static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10990 struct kvm_memory_slot *slot)
10991{
10992 kvm_mmu_slot_set_dirty(kvm, slot);
10993}
10994
10995static void vmx_flush_log_dirty(struct kvm *kvm)
10996{
10997 kvm_flush_pml_buffers(kvm);
10998}
10999
11000static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11001 struct kvm_memory_slot *memslot,
11002 gfn_t offset, unsigned long mask)
11003{
11004 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11005}
11006
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011007static void __pi_post_block(struct kvm_vcpu *vcpu)
11008{
11009 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11010 struct pi_desc old, new;
11011 unsigned int dest;
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011012
11013 do {
11014 old.control = new.control = pi_desc->control;
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011015 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
11016 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011017
11018 dest = cpu_physical_id(vcpu->cpu);
11019
11020 if (x2apic_enabled())
11021 new.ndst = dest;
11022 else
11023 new.ndst = (dest << 8) & 0xFF00;
11024
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011025 /* set 'NV' to 'notification vector' */
11026 new.nv = POSTED_INTR_VECTOR;
Paolo Bonziniea37f612017-09-28 17:58:41 +020011027 } while (cmpxchg64(&pi_desc->control, old.control,
11028 new.control) != old.control);
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011029
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011030 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
11031 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011032 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011033 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011034 vcpu->pre_pcpu = -1;
11035 }
11036}
11037
Feng Wuefc64402015-09-18 22:29:51 +080011038/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011039 * This routine does the following things for vCPU which is going
11040 * to be blocked if VT-d PI is enabled.
11041 * - Store the vCPU to the wakeup list, so when interrupts happen
11042 * we can find the right vCPU to wake up.
11043 * - Change the Posted-interrupt descriptor as below:
11044 * 'NDST' <-- vcpu->pre_pcpu
11045 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11046 * - If 'ON' is set during this process, which means at least one
11047 * interrupt is posted for this vCPU, we cannot block it, in
11048 * this case, return 1, otherwise, return 0.
11049 *
11050 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011051static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011052{
Feng Wubf9f6ac2015-09-18 22:29:55 +080011053 unsigned int dest;
11054 struct pi_desc old, new;
11055 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11056
11057 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011058 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11059 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011060 return 0;
11061
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011062 WARN_ON(irqs_disabled());
11063 local_irq_disable();
11064 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
11065 vcpu->pre_pcpu = vcpu->cpu;
11066 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11067 list_add_tail(&vcpu->blocked_vcpu_list,
11068 &per_cpu(blocked_vcpu_on_cpu,
11069 vcpu->pre_pcpu));
11070 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11071 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080011072
11073 do {
11074 old.control = new.control = pi_desc->control;
11075
Feng Wubf9f6ac2015-09-18 22:29:55 +080011076 WARN((pi_desc->sn == 1),
11077 "Warning: SN field of posted-interrupts "
11078 "is set before blocking\n");
11079
11080 /*
11081 * Since vCPU can be preempted during this process,
11082 * vcpu->cpu could be different with pre_pcpu, we
11083 * need to set pre_pcpu as the destination of wakeup
11084 * notification event, then we can find the right vCPU
11085 * to wakeup in wakeup handler if interrupts happen
11086 * when the vCPU is in blocked state.
11087 */
11088 dest = cpu_physical_id(vcpu->pre_pcpu);
11089
11090 if (x2apic_enabled())
11091 new.ndst = dest;
11092 else
11093 new.ndst = (dest << 8) & 0xFF00;
11094
11095 /* set 'NV' to 'wakeup vector' */
11096 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonziniea37f612017-09-28 17:58:41 +020011097 } while (cmpxchg64(&pi_desc->control, old.control,
11098 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011099
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011100 /* We should not block the vCPU if an interrupt is posted for it. */
11101 if (pi_test_on(pi_desc) == 1)
11102 __pi_post_block(vcpu);
11103
11104 local_irq_enable();
11105 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011106}
11107
Yunhong Jiangbc225122016-06-13 14:19:58 -070011108static int vmx_pre_block(struct kvm_vcpu *vcpu)
11109{
11110 if (pi_pre_block(vcpu))
11111 return 1;
11112
Yunhong Jiang64672c92016-06-13 14:19:59 -070011113 if (kvm_lapic_hv_timer_in_use(vcpu))
11114 kvm_lapic_switch_to_sw_timer(vcpu);
11115
Yunhong Jiangbc225122016-06-13 14:19:58 -070011116 return 0;
11117}
11118
11119static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011120{
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011121 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011122 return;
11123
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011124 WARN_ON(irqs_disabled());
11125 local_irq_disable();
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011126 __pi_post_block(vcpu);
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011127 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080011128}
11129
Yunhong Jiangbc225122016-06-13 14:19:58 -070011130static void vmx_post_block(struct kvm_vcpu *vcpu)
11131{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011132 if (kvm_x86_ops->set_hv_timer)
11133 kvm_lapic_switch_to_hv_timer(vcpu);
11134
Yunhong Jiangbc225122016-06-13 14:19:58 -070011135 pi_post_block(vcpu);
11136}
11137
Feng Wubf9f6ac2015-09-18 22:29:55 +080011138/*
Feng Wuefc64402015-09-18 22:29:51 +080011139 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11140 *
11141 * @kvm: kvm
11142 * @host_irq: host irq of the interrupt
11143 * @guest_irq: gsi of the interrupt
11144 * @set: set or unset PI
11145 * returns 0 on success, < 0 on failure
11146 */
11147static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11148 uint32_t guest_irq, bool set)
11149{
11150 struct kvm_kernel_irq_routing_entry *e;
11151 struct kvm_irq_routing_table *irq_rt;
11152 struct kvm_lapic_irq irq;
11153 struct kvm_vcpu *vcpu;
11154 struct vcpu_data vcpu_info;
Jan H. Schönherr3d4213f2017-09-07 19:02:30 +010011155 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080011156
11157 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011158 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11159 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011160 return 0;
11161
11162 idx = srcu_read_lock(&kvm->irq_srcu);
11163 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3d4213f2017-09-07 19:02:30 +010011164 if (guest_irq >= irq_rt->nr_rt_entries ||
11165 hlist_empty(&irq_rt->map[guest_irq])) {
11166 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
11167 guest_irq, irq_rt->nr_rt_entries);
11168 goto out;
11169 }
Feng Wuefc64402015-09-18 22:29:51 +080011170
11171 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11172 if (e->type != KVM_IRQ_ROUTING_MSI)
11173 continue;
11174 /*
11175 * VT-d PI cannot support posting multicast/broadcast
11176 * interrupts to a vCPU, we still use interrupt remapping
11177 * for these kind of interrupts.
11178 *
11179 * For lowest-priority interrupts, we only support
11180 * those with single CPU as the destination, e.g. user
11181 * configures the interrupts via /proc/irq or uses
11182 * irqbalance to make the interrupts single-CPU.
11183 *
11184 * We will support full lowest-priority interrupt later.
11185 */
11186
Radim Krčmář371313132016-07-12 22:09:27 +020011187 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011188 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11189 /*
11190 * Make sure the IRTE is in remapped mode if
11191 * we don't handle it in posted mode.
11192 */
11193 ret = irq_set_vcpu_affinity(host_irq, NULL);
11194 if (ret < 0) {
11195 printk(KERN_INFO
11196 "failed to back to remapped mode, irq: %u\n",
11197 host_irq);
11198 goto out;
11199 }
11200
Feng Wuefc64402015-09-18 22:29:51 +080011201 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011202 }
Feng Wuefc64402015-09-18 22:29:51 +080011203
11204 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11205 vcpu_info.vector = irq.vector;
11206
Feng Wub6ce9782016-01-25 16:53:35 +080011207 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011208 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11209
11210 if (set)
11211 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhang0c4e39c2017-09-18 09:56:49 +080011212 else
Feng Wuefc64402015-09-18 22:29:51 +080011213 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080011214
11215 if (ret < 0) {
11216 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11217 __func__);
11218 goto out;
11219 }
11220 }
11221
11222 ret = 0;
11223out:
11224 srcu_read_unlock(&kvm->irq_srcu, idx);
11225 return ret;
11226}
11227
Ashok Rajc45dcc72016-06-22 14:59:56 +080011228static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11229{
11230 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11231 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11232 FEATURE_CONTROL_LMCE;
11233 else
11234 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11235 ~FEATURE_CONTROL_LMCE;
11236}
11237
Kees Cook404f6aa2016-08-08 16:29:06 -070011238static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011239 .cpu_has_kvm_support = cpu_has_kvm_support,
11240 .disabled_by_bios = vmx_disabled_by_bios,
11241 .hardware_setup = hardware_setup,
11242 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011243 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011244 .hardware_enable = hardware_enable,
11245 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011246 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011247 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011248
11249 .vcpu_create = vmx_create_vcpu,
11250 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011251 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011252
Avi Kivity04d2cc72007-09-10 18:10:54 +030011253 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011254 .vcpu_load = vmx_vcpu_load,
11255 .vcpu_put = vmx_vcpu_put,
11256
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011257 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011258 .get_msr = vmx_get_msr,
11259 .set_msr = vmx_set_msr,
11260 .get_segment_base = vmx_get_segment_base,
11261 .get_segment = vmx_get_segment,
11262 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011263 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011264 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011265 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011266 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011267 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011268 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011269 .set_cr3 = vmx_set_cr3,
11270 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011271 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011272 .get_idt = vmx_get_idt,
11273 .set_idt = vmx_set_idt,
11274 .get_gdt = vmx_get_gdt,
11275 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011276 .get_dr6 = vmx_get_dr6,
11277 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011278 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011279 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011280 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011281 .get_rflags = vmx_get_rflags,
11282 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011283
11284 .get_pkru = vmx_get_pkru,
11285
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011286 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011287 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011288
11289 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011290
Avi Kivity6aa8b732006-12-10 02:21:36 -080011291 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011292 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011293 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011294 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11295 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011296 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011297 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011298 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011299 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011300 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011301 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011302 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011303 .get_nmi_mask = vmx_get_nmi_mask,
11304 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011305 .enable_nmi_window = enable_nmi_window,
11306 .enable_irq_window = enable_irq_window,
11307 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011308 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011309 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011310 .get_enable_apicv = vmx_get_enable_apicv,
11311 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011312 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11313 .hwapic_irr_update = vmx_hwapic_irr_update,
11314 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011315 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11316 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011317
Izik Eiduscbc94022007-10-25 00:29:55 +020011318 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011319 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011320 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011321
Avi Kivity586f9602010-11-18 13:09:54 +020011322 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011323
Sheng Yang17cc3932010-01-05 19:02:27 +080011324 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011325
11326 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011327
11328 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011329 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011330
11331 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011332
11333 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011334
11335 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011336
11337 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011338
11339 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011340 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011341 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011342 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011343
11344 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011345
11346 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011347
11348 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11349 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11350 .flush_log_dirty = vmx_flush_log_dirty,
11351 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020011352
Feng Wubf9f6ac2015-09-18 22:29:55 +080011353 .pre_block = vmx_pre_block,
11354 .post_block = vmx_post_block,
11355
Wei Huang25462f72015-06-19 15:45:05 +020011356 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011357
11358 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011359
11360#ifdef CONFIG_X86_64
11361 .set_hv_timer = vmx_set_hv_timer,
11362 .cancel_hv_timer = vmx_cancel_hv_timer,
11363#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011364
11365 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011366};
11367
11368static int __init vmx_init(void)
11369{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011370 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11371 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011372 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011373 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011374
Dave Young2965faa2015-09-09 15:38:55 -070011375#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011376 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11377 crash_vmclear_local_loaded_vmcss);
11378#endif
11379
He, Qingfdef3ad2007-04-30 09:45:24 +030011380 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011381}
11382
11383static void __exit vmx_exit(void)
11384{
Dave Young2965faa2015-09-09 15:38:55 -070011385#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011386 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011387 synchronize_rcu();
11388#endif
11389
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011390 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011391}
11392
11393module_init(vmx_init)
11394module_exit(vmx_exit)