blob: aefb59d6db8fdd43068c064581556aacdda7cb37 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030037
38#include <linux/usb/ch9.h>
39#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030040#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050041#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030042
Felipe Balbi6462cbd2013-06-30 14:19:33 +030043#include "platform_data.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030044#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbi8300dd22011-10-18 13:54:01 +030050/* -------------------------------------------------------------------------- */
51
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +010052void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
53{
54 u32 reg;
55
56 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
57 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
58 reg |= DWC3_GCTL_PRTCAPDIR(mode);
59 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
60}
Felipe Balbi8300dd22011-10-18 13:54:01 +030061
Felipe Balbi72246da2011-08-19 18:10:58 +030062/**
63 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
64 * @dwc: pointer to our context structure
65 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053066static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +030067{
68 u32 reg;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053069 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +030070
71 /* Before Resetting PHY, put Core in Reset */
72 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
73 reg |= DWC3_GCTL_CORESOFTRESET;
74 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
75
76 /* Assert USB3 PHY reset */
77 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
78 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
79 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
80
81 /* Assert USB2 PHY reset */
82 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
83 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
84 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
85
Felipe Balbi51e1e7b2012-07-19 14:09:48 +030086 usb_phy_init(dwc->usb2_phy);
87 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053088 ret = phy_init(dwc->usb2_generic_phy);
89 if (ret < 0)
90 return ret;
91
92 ret = phy_init(dwc->usb3_generic_phy);
93 if (ret < 0) {
94 phy_exit(dwc->usb2_generic_phy);
95 return ret;
96 }
Felipe Balbi72246da2011-08-19 18:10:58 +030097 mdelay(100);
98
99 /* Clear USB3 PHY reset */
100 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
101 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
102 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
103
104 /* Clear USB2 PHY reset */
105 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
106 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
107 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
108
Pratyush Anand45627ac2012-06-21 17:44:28 +0530109 mdelay(100);
110
Felipe Balbi72246da2011-08-19 18:10:58 +0300111 /* After PHYs are stable we can take Core out of reset state */
112 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
113 reg &= ~DWC3_GCTL_CORESOFTRESET;
114 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530115
116 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300117}
118
119/**
120 * dwc3_free_one_event_buffer - Frees one event buffer
121 * @dwc: Pointer to our controller context structure
122 * @evt: Pointer to event buffer to be freed
123 */
124static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
125 struct dwc3_event_buffer *evt)
126{
127 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300128}
129
130/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800131 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300132 * @dwc: Pointer to our controller context structure
133 * @length: size of the event buffer
134 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800135 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300136 * otherwise ERR_PTR(errno).
137 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200138static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
139 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300140{
141 struct dwc3_event_buffer *evt;
142
Felipe Balbi380f0d22012-10-11 13:48:36 +0300143 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300144 if (!evt)
145 return ERR_PTR(-ENOMEM);
146
147 evt->dwc = dwc;
148 evt->length = length;
149 evt->buf = dma_alloc_coherent(dwc->dev, length,
150 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200151 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300152 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300153
154 return evt;
155}
156
157/**
158 * dwc3_free_event_buffers - frees all allocated event buffers
159 * @dwc: Pointer to our controller context structure
160 */
161static void dwc3_free_event_buffers(struct dwc3 *dwc)
162{
163 struct dwc3_event_buffer *evt;
164 int i;
165
Felipe Balbi9f622b22011-10-12 10:31:04 +0300166 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300167 evt = dwc->ev_buffs[i];
Anton Tikhomirov64b6c8a2012-03-06 17:05:15 +0900168 if (evt)
Felipe Balbi72246da2011-08-19 18:10:58 +0300169 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300170 }
171}
172
173/**
174 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800175 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300176 * @length: size of event buffer
177 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800178 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 * may contain some buffers allocated but not all which were requested.
180 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500181static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300182{
Felipe Balbi9f622b22011-10-12 10:31:04 +0300183 int num;
Felipe Balbi72246da2011-08-19 18:10:58 +0300184 int i;
185
Felipe Balbi9f622b22011-10-12 10:31:04 +0300186 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
187 dwc->num_event_buffers = num;
188
Felipe Balbi380f0d22012-10-11 13:48:36 +0300189 dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
190 GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900191 if (!dwc->ev_buffs)
Felipe Balbi457d3f22011-10-24 12:03:13 +0300192 return -ENOMEM;
Felipe Balbi457d3f22011-10-24 12:03:13 +0300193
Felipe Balbi72246da2011-08-19 18:10:58 +0300194 for (i = 0; i < num; i++) {
195 struct dwc3_event_buffer *evt;
196
197 evt = dwc3_alloc_one_event_buffer(dwc, length);
198 if (IS_ERR(evt)) {
199 dev_err(dwc->dev, "can't allocate event buffer\n");
200 return PTR_ERR(evt);
201 }
202 dwc->ev_buffs[i] = evt;
203 }
204
205 return 0;
206}
207
208/**
209 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800210 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300211 *
212 * Returns 0 on success otherwise negative errno.
213 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300214static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300215{
216 struct dwc3_event_buffer *evt;
217 int n;
218
Felipe Balbi9f622b22011-10-12 10:31:04 +0300219 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300220 evt = dwc->ev_buffs[n];
221 dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
222 evt->buf, (unsigned long long) evt->dma,
223 evt->length);
224
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300225 evt->lpos = 0;
226
Felipe Balbi72246da2011-08-19 18:10:58 +0300227 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
228 lower_32_bits(evt->dma));
229 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
230 upper_32_bits(evt->dma));
231 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
Felipe Balbi68d6a012013-06-12 21:09:26 +0300232 DWC3_GEVNTSIZ_SIZE(evt->length));
Felipe Balbi72246da2011-08-19 18:10:58 +0300233 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
234 }
235
236 return 0;
237}
238
239static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
240{
241 struct dwc3_event_buffer *evt;
242 int n;
243
Felipe Balbi9f622b22011-10-12 10:31:04 +0300244 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300245 evt = dwc->ev_buffs[n];
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300246
247 evt->lpos = 0;
248
Felipe Balbi72246da2011-08-19 18:10:58 +0300249 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
250 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
Felipe Balbi68d6a012013-06-12 21:09:26 +0300251 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
252 | DWC3_GEVNTSIZ_SIZE(0));
Felipe Balbi72246da2011-08-19 18:10:58 +0300253 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
254 }
255}
256
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600257static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
258{
259 if (!dwc->has_hibernation)
260 return 0;
261
262 if (!dwc->nr_scratch)
263 return 0;
264
265 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
266 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
267 if (!dwc->scratchbuf)
268 return -ENOMEM;
269
270 return 0;
271}
272
273static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
274{
275 dma_addr_t scratch_addr;
276 u32 param;
277 int ret;
278
279 if (!dwc->has_hibernation)
280 return 0;
281
282 if (!dwc->nr_scratch)
283 return 0;
284
285 /* should never fall here */
286 if (!WARN_ON(dwc->scratchbuf))
287 return 0;
288
289 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
290 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
291 DMA_BIDIRECTIONAL);
292 if (dma_mapping_error(dwc->dev, scratch_addr)) {
293 dev_err(dwc->dev, "failed to map scratch buffer\n");
294 ret = -EFAULT;
295 goto err0;
296 }
297
298 dwc->scratch_addr = scratch_addr;
299
300 param = lower_32_bits(scratch_addr);
301
302 ret = dwc3_send_gadget_generic_command(dwc,
303 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
304 if (ret < 0)
305 goto err1;
306
307 param = upper_32_bits(scratch_addr);
308
309 ret = dwc3_send_gadget_generic_command(dwc,
310 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
311 if (ret < 0)
312 goto err1;
313
314 return 0;
315
316err1:
317 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
318 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
319
320err0:
321 return ret;
322}
323
324static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
325{
326 if (!dwc->has_hibernation)
327 return;
328
329 if (!dwc->nr_scratch)
330 return;
331
332 /* should never fall here */
333 if (!WARN_ON(dwc->scratchbuf))
334 return;
335
336 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
337 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
338 kfree(dwc->scratchbuf);
339}
340
Felipe Balbi789451f62011-05-05 15:53:10 +0300341static void dwc3_core_num_eps(struct dwc3 *dwc)
342{
343 struct dwc3_hwparams *parms = &dwc->hwparams;
344
345 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
346 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
347
348 dev_vdbg(dwc->dev, "found %d IN and %d OUT endpoints\n",
349 dwc->num_in_eps, dwc->num_out_eps);
350}
351
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500352static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300353{
354 struct dwc3_hwparams *parms = &dwc->hwparams;
355
356 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
357 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
358 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
359 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
360 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
361 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
362 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
363 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
364 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
365}
366
Felipe Balbi72246da2011-08-19 18:10:58 +0300367/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800368 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
369 * @dwc: Pointer to our controller context structure
370 */
371static void dwc3_phy_setup(struct dwc3 *dwc)
372{
373 u32 reg;
374
375 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
376
Huang Rui2164a472014-10-28 19:54:35 +0800377 /*
378 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
379 * to '0' during coreConsultant configuration. So default value
380 * will be '0' when the core is reset. Application needs to set it
381 * to '1' after the core initialization is completed.
382 */
383 if (dwc->revision > DWC3_REVISION_194A)
384 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
385
Huang Ruib5a65c42014-10-28 19:54:28 +0800386 if (dwc->u2ss_inp3_quirk)
387 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
388
Huang Ruidf31f5b2014-10-28 19:54:29 +0800389 if (dwc->req_p1p2p3_quirk)
390 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
391
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800392 if (dwc->del_p1p2p3_quirk)
393 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
394
Huang Rui41c06ff2014-10-28 19:54:31 +0800395 if (dwc->del_phy_power_chg_quirk)
396 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
397
Huang Ruifb67afc2014-10-28 19:54:32 +0800398 if (dwc->lfps_filter_quirk)
399 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
400
Huang Rui14f4ac52014-10-28 19:54:33 +0800401 if (dwc->rx_detect_poll_quirk)
402 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
403
Huang Ruib5a65c42014-10-28 19:54:28 +0800404 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
405
406 mdelay(100);
Huang Rui2164a472014-10-28 19:54:35 +0800407
408 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
409
410 /*
411 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
412 * '0' during coreConsultant configuration. So default value will
413 * be '0' when the core is reset. Application needs to set it to
414 * '1' after the core initialization is completed.
415 */
416 if (dwc->revision > DWC3_REVISION_194A)
417 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
418
419 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
420
421 mdelay(100);
Huang Ruib5a65c42014-10-28 19:54:28 +0800422}
423
424/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300425 * dwc3_core_init - Low-level initialization of DWC3 Core
426 * @dwc: Pointer to our controller context structure
427 *
428 * Returns 0 on success otherwise negative errno.
429 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500430static int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300431{
432 unsigned long timeout;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600433 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300434 u32 reg;
435 int ret;
436
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200437 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
438 /* This should read as U3 followed by revision number */
439 if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
440 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
441 ret = -ENODEV;
442 goto err0;
443 }
Felipe Balbi248b1222011-12-14 21:59:30 +0200444 dwc->revision = reg;
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200445
Felipe Balbifa0ea132014-09-19 15:51:11 -0500446 /*
447 * Write Linux Version Code to our GUID register so it's easy to figure
448 * out which kernel version a bug was found.
449 */
450 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
451
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700452 /* Handle USB2.0-only core configuration */
453 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
454 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
455 if (dwc->maximum_speed == USB_SPEED_SUPER)
456 dwc->maximum_speed = USB_SPEED_HIGH;
457 }
458
Felipe Balbi72246da2011-08-19 18:10:58 +0300459 /* issue device SoftReset too */
460 timeout = jiffies + msecs_to_jiffies(500);
461 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
462 do {
463 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
464 if (!(reg & DWC3_DCTL_CSFTRST))
465 break;
466
467 if (time_after(jiffies, timeout)) {
468 dev_err(dwc->dev, "Reset Timed Out\n");
469 ret = -ETIMEDOUT;
470 goto err0;
471 }
472
473 cpu_relax();
474 } while (true);
475
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530476 ret = dwc3_core_soft_reset(dwc);
477 if (ret)
478 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530479
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100480 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800481 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100482
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100483 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100484 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600485 /**
486 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
487 * issue which would cause xHCI compliance tests to fail.
488 *
489 * Because of that we cannot enable clock gating on such
490 * configurations.
491 *
492 * Refers to:
493 *
494 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
495 * SOF/ITP Mode Used
496 */
497 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
498 dwc->dr_mode == USB_DR_MODE_OTG) &&
499 (dwc->revision >= DWC3_REVISION_210A &&
500 dwc->revision <= DWC3_REVISION_250A))
501 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
502 else
503 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100504 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600505 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
506 /* enable hibernation here */
507 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800508
509 /*
510 * REVISIT Enabling this bit so that host-mode hibernation
511 * will work. Device-mode hibernation is not yet implemented.
512 */
513 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600514 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100515 default:
516 dev_dbg(dwc->dev, "No power optimization available\n");
517 }
518
Huang Rui946bd572014-10-28 19:54:23 +0800519 /* check if current dwc3 is on simulation board */
520 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
521 dev_dbg(dwc->dev, "it is on FPGA board\n");
522 dwc->is_fpga = true;
523 }
524
Huang Rui3b812212014-10-28 19:54:25 +0800525 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
526 "disable_scramble cannot be used on non-FPGA builds\n");
527
528 if (dwc->disable_scramble_quirk && dwc->is_fpga)
529 reg |= DWC3_GCTL_DISSCRAMBLE;
530 else
531 reg &= ~DWC3_GCTL_DISSCRAMBLE;
532
Huang Rui9a5b2f32014-10-28 19:54:27 +0800533 if (dwc->u2exit_lfps_quirk)
534 reg |= DWC3_GCTL_U2EXIT_LFPS;
535
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100536 /*
537 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800538 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100539 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800540 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100541 */
542 if (dwc->revision < DWC3_REVISION_190A)
543 reg |= DWC3_GCTL_U2RSTECN;
544
Felipe Balbi789451f62011-05-05 15:53:10 +0300545 dwc3_core_num_eps(dwc);
546
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100547 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
548
Huang Ruib5a65c42014-10-28 19:54:28 +0800549 dwc3_phy_setup(dwc);
550
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600551 ret = dwc3_alloc_scratch_buffers(dwc);
552 if (ret)
553 goto err1;
554
555 ret = dwc3_setup_scratch_buffers(dwc);
556 if (ret)
557 goto err2;
558
Felipe Balbi72246da2011-08-19 18:10:58 +0300559 return 0;
560
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600561err2:
562 dwc3_free_scratch_buffers(dwc);
563
564err1:
565 usb_phy_shutdown(dwc->usb2_phy);
566 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530567 phy_exit(dwc->usb2_generic_phy);
568 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600569
Felipe Balbi72246da2011-08-19 18:10:58 +0300570err0:
571 return ret;
572}
573
574static void dwc3_core_exit(struct dwc3 *dwc)
575{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600576 dwc3_free_scratch_buffers(dwc);
Vivek Gautam01b8daf2012-10-13 19:20:18 +0530577 usb_phy_shutdown(dwc->usb2_phy);
578 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530579 phy_exit(dwc->usb2_generic_phy);
580 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi72246da2011-08-19 18:10:58 +0300581}
582
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500583static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300584{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500585 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300586 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500587 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300588
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530589 if (node) {
590 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
591 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500592 } else {
593 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
594 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530595 }
596
Felipe Balbid105e7f2013-03-15 10:52:08 +0200597 if (IS_ERR(dwc->usb2_phy)) {
598 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530599 if (ret == -ENXIO || ret == -ENODEV) {
600 dwc->usb2_phy = NULL;
601 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200602 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530603 } else {
604 dev_err(dev, "no usb2 phy configured\n");
605 return ret;
606 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300607 }
608
Felipe Balbid105e7f2013-03-15 10:52:08 +0200609 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500610 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530611 if (ret == -ENXIO || ret == -ENODEV) {
612 dwc->usb3_phy = NULL;
613 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200614 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530615 } else {
616 dev_err(dev, "no usb3 phy configured\n");
617 return ret;
618 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300619 }
620
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530621 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
622 if (IS_ERR(dwc->usb2_generic_phy)) {
623 ret = PTR_ERR(dwc->usb2_generic_phy);
624 if (ret == -ENOSYS || ret == -ENODEV) {
625 dwc->usb2_generic_phy = NULL;
626 } else if (ret == -EPROBE_DEFER) {
627 return ret;
628 } else {
629 dev_err(dev, "no usb2 phy configured\n");
630 return ret;
631 }
632 }
633
634 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
635 if (IS_ERR(dwc->usb3_generic_phy)) {
636 ret = PTR_ERR(dwc->usb3_generic_phy);
637 if (ret == -ENOSYS || ret == -ENODEV) {
638 dwc->usb3_generic_phy = NULL;
639 } else if (ret == -EPROBE_DEFER) {
640 return ret;
641 } else {
642 dev_err(dev, "no usb3 phy configured\n");
643 return ret;
644 }
645 }
646
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500647 return 0;
648}
649
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500650static int dwc3_core_init_mode(struct dwc3 *dwc)
651{
652 struct device *dev = dwc->dev;
653 int ret;
654
655 switch (dwc->dr_mode) {
656 case USB_DR_MODE_PERIPHERAL:
657 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
658 ret = dwc3_gadget_init(dwc);
659 if (ret) {
660 dev_err(dev, "failed to initialize gadget\n");
661 return ret;
662 }
663 break;
664 case USB_DR_MODE_HOST:
665 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
666 ret = dwc3_host_init(dwc);
667 if (ret) {
668 dev_err(dev, "failed to initialize host\n");
669 return ret;
670 }
671 break;
672 case USB_DR_MODE_OTG:
673 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
674 ret = dwc3_host_init(dwc);
675 if (ret) {
676 dev_err(dev, "failed to initialize host\n");
677 return ret;
678 }
679
680 ret = dwc3_gadget_init(dwc);
681 if (ret) {
682 dev_err(dev, "failed to initialize gadget\n");
683 return ret;
684 }
685 break;
686 default:
687 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
688 return -EINVAL;
689 }
690
691 return 0;
692}
693
694static void dwc3_core_exit_mode(struct dwc3 *dwc)
695{
696 switch (dwc->dr_mode) {
697 case USB_DR_MODE_PERIPHERAL:
698 dwc3_gadget_exit(dwc);
699 break;
700 case USB_DR_MODE_HOST:
701 dwc3_host_exit(dwc);
702 break;
703 case USB_DR_MODE_OTG:
704 dwc3_host_exit(dwc);
705 dwc3_gadget_exit(dwc);
706 break;
707 default:
708 /* do nothing */
709 break;
710 }
711}
712
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500713#define DWC3_ALIGN_MASK (16 - 1)
714
715static int dwc3_probe(struct platform_device *pdev)
716{
717 struct device *dev = &pdev->dev;
718 struct dwc3_platform_data *pdata = dev_get_platdata(dev);
719 struct device_node *node = dev->of_node;
720 struct resource *res;
721 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +0800722 u8 lpm_nyet_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500723
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300724 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500725
726 void __iomem *regs;
727 void *mem;
728
729 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900730 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500731 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +0900732
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500733 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
734 dwc->mem = mem;
735 dwc->dev = dev;
736
737 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
738 if (!res) {
739 dev_err(dev, "missing IRQ\n");
740 return -ENODEV;
741 }
742 dwc->xhci_resources[1].start = res->start;
743 dwc->xhci_resources[1].end = res->end;
744 dwc->xhci_resources[1].flags = res->flags;
745 dwc->xhci_resources[1].name = res->name;
746
747 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
748 if (!res) {
749 dev_err(dev, "missing memory resource\n");
750 return -ENODEV;
751 }
752
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530753 dwc->xhci_resources[0].start = res->start;
754 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
755 DWC3_XHCI_REGS_END;
756 dwc->xhci_resources[0].flags = res->flags;
757 dwc->xhci_resources[0].name = res->name;
758
759 res->start += DWC3_GLOBALS_REGS_START;
760
761 /*
762 * Request memory region but exclude xHCI regs,
763 * since it will be requested by the xhci-plat driver.
764 */
765 regs = devm_ioremap_resource(dev, res);
766 if (IS_ERR(regs))
767 return PTR_ERR(regs);
768
769 dwc->regs = regs;
770 dwc->regs_size = resource_size(res);
771 /*
772 * restore res->start back to its original value so that,
773 * in case the probe is deferred, we don't end up getting error in
774 * request the memory region the next time probe is called.
775 */
776 res->start -= DWC3_GLOBALS_REGS_START;
777
Huang Rui80caf7d2014-10-28 19:54:26 +0800778 /* default to highest possible threshold */
779 lpm_nyet_threshold = 0xff;
780
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500781 if (node) {
782 dwc->maximum_speed = of_usb_get_maximum_speed(node);
Huang Rui80caf7d2014-10-28 19:54:26 +0800783 dwc->has_lpm_erratum = of_property_read_bool(node,
784 "snps,has-lpm-erratum");
785 of_property_read_u8(node, "snps,lpm-nyet-threshold",
786 &lpm_nyet_threshold);
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500787
Huang Rui80caf7d2014-10-28 19:54:26 +0800788 dwc->needs_fifo_resize = of_property_read_bool(node,
789 "tx-fifo-resize");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500790 dwc->dr_mode = of_usb_get_dr_mode(node);
Huang Rui3b812212014-10-28 19:54:25 +0800791
792 dwc->disable_scramble_quirk = of_property_read_bool(node,
793 "snps,disable_scramble_quirk");
Huang Rui9a5b2f32014-10-28 19:54:27 +0800794 dwc->u2exit_lfps_quirk = of_property_read_bool(node,
795 "snps,u2exit_lfps_quirk");
Huang Ruib5a65c42014-10-28 19:54:28 +0800796 dwc->u2ss_inp3_quirk = of_property_read_bool(node,
797 "snps,u2ss_inp3_quirk");
Huang Ruidf31f5b2014-10-28 19:54:29 +0800798 dwc->req_p1p2p3_quirk = of_property_read_bool(node,
799 "snps,req_p1p2p3_quirk");
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800800 dwc->del_p1p2p3_quirk = of_property_read_bool(node,
801 "snps,del_p1p2p3_quirk");
Huang Rui41c06ff2014-10-28 19:54:31 +0800802 dwc->del_phy_power_chg_quirk = of_property_read_bool(node,
803 "snps,del_phy_power_chg_quirk");
Huang Ruifb67afc2014-10-28 19:54:32 +0800804 dwc->lfps_filter_quirk = of_property_read_bool(node,
805 "snps,lfps_filter_quirk");
Huang Rui14f4ac52014-10-28 19:54:33 +0800806 dwc->rx_detect_poll_quirk = of_property_read_bool(node,
807 "snps,rx_detect_poll_quirk");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500808 } else if (pdata) {
809 dwc->maximum_speed = pdata->maximum_speed;
Huang Rui80caf7d2014-10-28 19:54:26 +0800810 dwc->has_lpm_erratum = pdata->has_lpm_erratum;
811 if (pdata->lpm_nyet_threshold)
812 lpm_nyet_threshold = pdata->lpm_nyet_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500813
814 dwc->needs_fifo_resize = pdata->tx_fifo_resize;
815 dwc->dr_mode = pdata->dr_mode;
Huang Rui3b812212014-10-28 19:54:25 +0800816
817 dwc->disable_scramble_quirk = pdata->disable_scramble_quirk;
Huang Rui9a5b2f32014-10-28 19:54:27 +0800818 dwc->u2exit_lfps_quirk = pdata->u2exit_lfps_quirk;
Huang Ruib5a65c42014-10-28 19:54:28 +0800819 dwc->u2ss_inp3_quirk = pdata->u2ss_inp3_quirk;
Huang Ruidf31f5b2014-10-28 19:54:29 +0800820 dwc->req_p1p2p3_quirk = pdata->req_p1p2p3_quirk;
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800821 dwc->del_p1p2p3_quirk = pdata->del_p1p2p3_quirk;
Huang Rui41c06ff2014-10-28 19:54:31 +0800822 dwc->del_phy_power_chg_quirk = pdata->del_phy_power_chg_quirk;
Huang Ruifb67afc2014-10-28 19:54:32 +0800823 dwc->lfps_filter_quirk = pdata->lfps_filter_quirk;
Huang Rui14f4ac52014-10-28 19:54:33 +0800824 dwc->rx_detect_poll_quirk = pdata->rx_detect_poll_quirk;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500825 }
826
827 /* default to superspeed if no maximum_speed passed */
828 if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
829 dwc->maximum_speed = USB_SPEED_SUPER;
830
Huang Rui80caf7d2014-10-28 19:54:26 +0800831 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
832
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500833 ret = dwc3_core_get_phy(dwc);
834 if (ret)
835 return ret;
836
Felipe Balbi72246da2011-08-19 18:10:58 +0300837 spin_lock_init(&dwc->lock);
838 platform_set_drvdata(pdev, dwc);
839
Heikki Krogerus19bacdc2014-09-24 11:00:38 +0300840 if (!dev->dma_mask) {
841 dev->dma_mask = dev->parent->dma_mask;
842 dev->dma_parms = dev->parent->dma_parms;
843 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
844 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530845
Chanho Park802ca852012-02-15 18:27:55 +0900846 pm_runtime_enable(dev);
847 pm_runtime_get_sync(dev);
848 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300849
Kishon Vijay Abraham I4fd24482012-11-16 12:07:54 +0530850 dwc3_cache_hwparams(dwc);
851
Felipe Balbi39214262012-10-11 13:54:36 +0300852 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
853 if (ret) {
854 dev_err(dwc->dev, "failed to allocate event buffers\n");
855 ret = -ENOMEM;
856 goto err0;
857 }
858
Felipe Balbi32a4a132014-02-25 14:00:13 -0600859 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
860 dwc->dr_mode = USB_DR_MODE_HOST;
861 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
862 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
863
864 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
865 dwc->dr_mode = USB_DR_MODE_OTG;
866
Felipe Balbi72246da2011-08-19 18:10:58 +0300867 ret = dwc3_core_init(dwc);
868 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900869 dev_err(dev, "failed to initialize core\n");
Felipe Balbi39214262012-10-11 13:54:36 +0300870 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300871 }
872
Kishon Vijay Abraham I3088f102013-11-25 15:31:21 +0530873 usb_phy_set_suspend(dwc->usb2_phy, 0);
874 usb_phy_set_suspend(dwc->usb3_phy, 0);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530875 ret = phy_power_on(dwc->usb2_generic_phy);
876 if (ret < 0)
877 goto err1;
878
879 ret = phy_power_on(dwc->usb3_generic_phy);
880 if (ret < 0)
881 goto err_usb2phy_power;
Kishon Vijay Abraham I3088f102013-11-25 15:31:21 +0530882
Felipe Balbif122d332013-02-08 15:15:11 +0200883 ret = dwc3_event_buffers_setup(dwc);
884 if (ret) {
885 dev_err(dwc->dev, "failed to setup event buffers\n");
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530886 goto err_usb3phy_power;
Felipe Balbif122d332013-02-08 15:15:11 +0200887 }
888
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500889 ret = dwc3_core_init_mode(dwc);
890 if (ret)
Felipe Balbif122d332013-02-08 15:15:11 +0200891 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300892
893 ret = dwc3_debugfs_init(dwc);
894 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900895 dev_err(dev, "failed to initialize debugfs\n");
Felipe Balbif122d332013-02-08 15:15:11 +0200896 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +0300897 }
898
Chanho Park802ca852012-02-15 18:27:55 +0900899 pm_runtime_allow(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300900
901 return 0;
902
Felipe Balbif122d332013-02-08 15:15:11 +0200903err3:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500904 dwc3_core_exit_mode(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300905
Felipe Balbif122d332013-02-08 15:15:11 +0200906err2:
907 dwc3_event_buffers_cleanup(dwc);
908
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530909err_usb3phy_power:
910 phy_power_off(dwc->usb3_generic_phy);
911
912err_usb2phy_power:
913 phy_power_off(dwc->usb2_generic_phy);
914
Chanho Park802ca852012-02-15 18:27:55 +0900915err1:
Kishon Vijay Abraham I501fae52013-11-25 15:31:22 +0530916 usb_phy_set_suspend(dwc->usb2_phy, 1);
917 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300918 dwc3_core_exit(dwc);
919
Felipe Balbi39214262012-10-11 13:54:36 +0300920err0:
921 dwc3_free_event_buffers(dwc);
922
Felipe Balbi72246da2011-08-19 18:10:58 +0300923 return ret;
924}
925
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500926static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +0300927{
Felipe Balbi72246da2011-08-19 18:10:58 +0300928 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300929
Felipe Balbidc99f162014-09-03 16:13:37 -0500930 dwc3_debugfs_exit(dwc);
931 dwc3_core_exit_mode(dwc);
932 dwc3_event_buffers_cleanup(dwc);
933 dwc3_free_event_buffers(dwc);
934
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +0530935 usb_phy_set_suspend(dwc->usb2_phy, 1);
936 usb_phy_set_suspend(dwc->usb3_phy, 1);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530937 phy_power_off(dwc->usb2_generic_phy);
938 phy_power_off(dwc->usb3_generic_phy);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +0530939
Felipe Balbi72246da2011-08-19 18:10:58 +0300940 dwc3_core_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300941
Felipe Balbi7415f172012-04-30 14:56:33 +0300942 pm_runtime_put_sync(&pdev->dev);
943 pm_runtime_disable(&pdev->dev);
944
Felipe Balbi72246da2011-08-19 18:10:58 +0300945 return 0;
946}
947
Felipe Balbi7415f172012-04-30 14:56:33 +0300948#ifdef CONFIG_PM_SLEEP
Felipe Balbi7415f172012-04-30 14:56:33 +0300949static int dwc3_suspend(struct device *dev)
950{
951 struct dwc3 *dwc = dev_get_drvdata(dev);
952 unsigned long flags;
953
954 spin_lock_irqsave(&dwc->lock, flags);
955
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500956 switch (dwc->dr_mode) {
957 case USB_DR_MODE_PERIPHERAL:
958 case USB_DR_MODE_OTG:
Felipe Balbi7415f172012-04-30 14:56:33 +0300959 dwc3_gadget_suspend(dwc);
960 /* FALLTHROUGH */
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500961 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +0300962 default:
Felipe Balbi0b0231a2014-10-07 10:19:23 -0500963 dwc3_event_buffers_cleanup(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +0300964 break;
965 }
966
967 dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
968 spin_unlock_irqrestore(&dwc->lock, flags);
969
970 usb_phy_shutdown(dwc->usb3_phy);
971 usb_phy_shutdown(dwc->usb2_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530972 phy_exit(dwc->usb2_generic_phy);
973 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi7415f172012-04-30 14:56:33 +0300974
975 return 0;
976}
977
978static int dwc3_resume(struct device *dev)
979{
980 struct dwc3 *dwc = dev_get_drvdata(dev);
981 unsigned long flags;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530982 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +0300983
984 usb_phy_init(dwc->usb3_phy);
985 usb_phy_init(dwc->usb2_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530986 ret = phy_init(dwc->usb2_generic_phy);
987 if (ret < 0)
988 return ret;
989
990 ret = phy_init(dwc->usb3_generic_phy);
991 if (ret < 0)
992 goto err_usb2phy_init;
Felipe Balbi7415f172012-04-30 14:56:33 +0300993
994 spin_lock_irqsave(&dwc->lock, flags);
995
Felipe Balbi0b0231a2014-10-07 10:19:23 -0500996 dwc3_event_buffers_setup(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +0300997 dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);
998
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500999 switch (dwc->dr_mode) {
1000 case USB_DR_MODE_PERIPHERAL:
1001 case USB_DR_MODE_OTG:
Felipe Balbi7415f172012-04-30 14:56:33 +03001002 dwc3_gadget_resume(dwc);
1003 /* FALLTHROUGH */
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001004 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001005 default:
1006 /* do nothing */
1007 break;
1008 }
1009
1010 spin_unlock_irqrestore(&dwc->lock, flags);
1011
1012 pm_runtime_disable(dev);
1013 pm_runtime_set_active(dev);
1014 pm_runtime_enable(dev);
1015
1016 return 0;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301017
1018err_usb2phy_init:
1019 phy_exit(dwc->usb2_generic_phy);
1020
1021 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001022}
1023
1024static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001025 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
1026};
1027
1028#define DWC3_PM_OPS &(dwc3_dev_pm_ops)
1029#else
1030#define DWC3_PM_OPS NULL
1031#endif
1032
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301033#ifdef CONFIG_OF
1034static const struct of_device_id of_dwc3_match[] = {
1035 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001036 .compatible = "snps,dwc3"
1037 },
1038 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301039 .compatible = "synopsys,dwc3"
1040 },
1041 { },
1042};
1043MODULE_DEVICE_TABLE(of, of_dwc3_match);
1044#endif
1045
Heikki Krogerus404905a2014-09-25 10:57:02 +03001046#ifdef CONFIG_ACPI
1047
1048#define ACPI_ID_INTEL_BSW "808622B7"
1049
1050static const struct acpi_device_id dwc3_acpi_match[] = {
1051 { ACPI_ID_INTEL_BSW, 0 },
1052 { },
1053};
1054MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1055#endif
1056
Felipe Balbi72246da2011-08-19 18:10:58 +03001057static struct platform_driver dwc3_driver = {
1058 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001059 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001060 .driver = {
1061 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301062 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001063 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7415f172012-04-30 14:56:33 +03001064 .pm = DWC3_PM_OPS,
Felipe Balbi72246da2011-08-19 18:10:58 +03001065 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001066};
1067
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001068module_platform_driver(dwc3_driver);
1069
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001070MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001071MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001072MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001073MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");