blob: 2c9d21e2d0338ea95342af6176d2e2e34a899174 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080043#include <asm/i387.h>
44#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020045#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080046#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Marcelo Tosatti229456f2009-06-17 09:22:14 -030048#include "trace.h"
49
Avi Kivity4ecac3f2008-05-13 13:23:38 +030050#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040051#define __ex_clear(x, reg) \
52 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030053
Avi Kivity6aa8b732006-12-10 02:21:36 -080054MODULE_AUTHOR("Qumranet");
55MODULE_LICENSE("GPL");
56
Josh Triplette9bda3b2012-03-20 23:33:51 -070057static const struct x86_cpu_id vmx_cpu_id[] = {
58 X86_FEATURE_MATCH(X86_FEATURE_VMX),
59 {}
60};
61MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
62
Rusty Russell476bc002012-01-13 09:32:18 +103063static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020064module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080065
Rusty Russell476bc002012-01-13 09:32:18 +103066static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020067module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020068
Rusty Russell476bc002012-01-13 09:32:18 +103069static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020070module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080071
Rusty Russell476bc002012-01-13 09:32:18 +103072static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070073module_param_named(unrestricted_guest,
74 enable_unrestricted_guest, bool, S_IRUGO);
75
Xudong Hao83c3a332012-05-28 19:33:35 +080076static bool __read_mostly enable_ept_ad_bits = 1;
77module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
78
Avi Kivitya27685c2012-06-12 20:30:18 +030079static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020080module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030081
Rusty Russell476bc002012-01-13 09:32:18 +103082static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080083module_param(vmm_exclusive, bool, S_IRUGO);
84
Rusty Russell476bc002012-01-13 09:32:18 +103085static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030086module_param(fasteoi, bool, S_IRUGO);
87
Yang Zhang5a717852013-04-11 19:25:16 +080088static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080089module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080090
Abel Gordonabc4fc52013-04-18 14:35:25 +030091static bool __read_mostly enable_shadow_vmcs = 1;
92module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030093/*
94 * If nested=1, nested virtualization is supported, i.e., guests may use
95 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
96 * use VMX instructions.
97 */
Rusty Russell476bc002012-01-13 09:32:18 +103098static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030099module_param(nested, bool, S_IRUGO);
100
Gleb Natapov50378782013-02-04 16:00:28 +0200101#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
102#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200103#define KVM_VM_CR0_ALWAYS_ON \
104 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200105#define KVM_CR4_GUEST_OWNED_BITS \
106 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
107 | X86_CR4_OSXMMEXCPT)
108
Avi Kivitycdc0e242009-12-06 17:21:14 +0200109#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
110#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
111
Avi Kivity78ac8b42010-04-08 18:19:35 +0300112#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
113
Jan Kiszkaf4124502014-03-07 20:03:13 +0100114#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
115
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800116/*
117 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
118 * ple_gap: upper bound on the amount of time between two successive
119 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500120 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800121 * ple_window: upper bound on the amount of time a guest is allowed to execute
122 * in a PAUSE loop. Tests indicate that most spinlocks are held for
123 * less than 2^12 cycles
124 * Time is measured based on a counter that runs at the same rate as the TSC,
125 * refer SDM volume 3b section 21.6.13 & 22.1.3.
126 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500127#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800128#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
129static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
130module_param(ple_gap, int, S_IRUGO);
131
132static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
133module_param(ple_window, int, S_IRUGO);
134
Avi Kivity83287ea422012-09-16 15:10:57 +0300135extern const ulong vmx_return;
136
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200137#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300138#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300139
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400140struct vmcs {
141 u32 revision_id;
142 u32 abort;
143 char data[0];
144};
145
Nadav Har'Eld462b812011-05-24 15:26:10 +0300146/*
147 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
148 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
149 * loaded on this CPU (so we can clear them if the CPU goes down).
150 */
151struct loaded_vmcs {
152 struct vmcs *vmcs;
153 int cpu;
154 int launched;
155 struct list_head loaded_vmcss_on_cpu_link;
156};
157
Avi Kivity26bb0982009-09-07 11:14:12 +0300158struct shared_msr_entry {
159 unsigned index;
160 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200161 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300162};
163
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300164/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300165 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
166 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
167 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
168 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
169 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
170 * More than one of these structures may exist, if L1 runs multiple L2 guests.
171 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
172 * underlying hardware which will be used to run L2.
173 * This structure is packed to ensure that its layout is identical across
174 * machines (necessary for live migration).
175 * If there are changes in this struct, VMCS12_REVISION must be changed.
176 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300177typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300178struct __packed vmcs12 {
179 /* According to the Intel spec, a VMCS region must start with the
180 * following two fields. Then follow implementation-specific data.
181 */
182 u32 revision_id;
183 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300184
Nadav Har'El27d6c862011-05-25 23:06:59 +0300185 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
186 u32 padding[7]; /* room for future expansion */
187
Nadav Har'El22bd0352011-05-25 23:05:57 +0300188 u64 io_bitmap_a;
189 u64 io_bitmap_b;
190 u64 msr_bitmap;
191 u64 vm_exit_msr_store_addr;
192 u64 vm_exit_msr_load_addr;
193 u64 vm_entry_msr_load_addr;
194 u64 tsc_offset;
195 u64 virtual_apic_page_addr;
196 u64 apic_access_addr;
197 u64 ept_pointer;
198 u64 guest_physical_address;
199 u64 vmcs_link_pointer;
200 u64 guest_ia32_debugctl;
201 u64 guest_ia32_pat;
202 u64 guest_ia32_efer;
203 u64 guest_ia32_perf_global_ctrl;
204 u64 guest_pdptr0;
205 u64 guest_pdptr1;
206 u64 guest_pdptr2;
207 u64 guest_pdptr3;
208 u64 host_ia32_pat;
209 u64 host_ia32_efer;
210 u64 host_ia32_perf_global_ctrl;
211 u64 padding64[8]; /* room for future expansion */
212 /*
213 * To allow migration of L1 (complete with its L2 guests) between
214 * machines of different natural widths (32 or 64 bit), we cannot have
215 * unsigned long fields with no explict size. We use u64 (aliased
216 * natural_width) instead. Luckily, x86 is little-endian.
217 */
218 natural_width cr0_guest_host_mask;
219 natural_width cr4_guest_host_mask;
220 natural_width cr0_read_shadow;
221 natural_width cr4_read_shadow;
222 natural_width cr3_target_value0;
223 natural_width cr3_target_value1;
224 natural_width cr3_target_value2;
225 natural_width cr3_target_value3;
226 natural_width exit_qualification;
227 natural_width guest_linear_address;
228 natural_width guest_cr0;
229 natural_width guest_cr3;
230 natural_width guest_cr4;
231 natural_width guest_es_base;
232 natural_width guest_cs_base;
233 natural_width guest_ss_base;
234 natural_width guest_ds_base;
235 natural_width guest_fs_base;
236 natural_width guest_gs_base;
237 natural_width guest_ldtr_base;
238 natural_width guest_tr_base;
239 natural_width guest_gdtr_base;
240 natural_width guest_idtr_base;
241 natural_width guest_dr7;
242 natural_width guest_rsp;
243 natural_width guest_rip;
244 natural_width guest_rflags;
245 natural_width guest_pending_dbg_exceptions;
246 natural_width guest_sysenter_esp;
247 natural_width guest_sysenter_eip;
248 natural_width host_cr0;
249 natural_width host_cr3;
250 natural_width host_cr4;
251 natural_width host_fs_base;
252 natural_width host_gs_base;
253 natural_width host_tr_base;
254 natural_width host_gdtr_base;
255 natural_width host_idtr_base;
256 natural_width host_ia32_sysenter_esp;
257 natural_width host_ia32_sysenter_eip;
258 natural_width host_rsp;
259 natural_width host_rip;
260 natural_width paddingl[8]; /* room for future expansion */
261 u32 pin_based_vm_exec_control;
262 u32 cpu_based_vm_exec_control;
263 u32 exception_bitmap;
264 u32 page_fault_error_code_mask;
265 u32 page_fault_error_code_match;
266 u32 cr3_target_count;
267 u32 vm_exit_controls;
268 u32 vm_exit_msr_store_count;
269 u32 vm_exit_msr_load_count;
270 u32 vm_entry_controls;
271 u32 vm_entry_msr_load_count;
272 u32 vm_entry_intr_info_field;
273 u32 vm_entry_exception_error_code;
274 u32 vm_entry_instruction_len;
275 u32 tpr_threshold;
276 u32 secondary_vm_exec_control;
277 u32 vm_instruction_error;
278 u32 vm_exit_reason;
279 u32 vm_exit_intr_info;
280 u32 vm_exit_intr_error_code;
281 u32 idt_vectoring_info_field;
282 u32 idt_vectoring_error_code;
283 u32 vm_exit_instruction_len;
284 u32 vmx_instruction_info;
285 u32 guest_es_limit;
286 u32 guest_cs_limit;
287 u32 guest_ss_limit;
288 u32 guest_ds_limit;
289 u32 guest_fs_limit;
290 u32 guest_gs_limit;
291 u32 guest_ldtr_limit;
292 u32 guest_tr_limit;
293 u32 guest_gdtr_limit;
294 u32 guest_idtr_limit;
295 u32 guest_es_ar_bytes;
296 u32 guest_cs_ar_bytes;
297 u32 guest_ss_ar_bytes;
298 u32 guest_ds_ar_bytes;
299 u32 guest_fs_ar_bytes;
300 u32 guest_gs_ar_bytes;
301 u32 guest_ldtr_ar_bytes;
302 u32 guest_tr_ar_bytes;
303 u32 guest_interruptibility_info;
304 u32 guest_activity_state;
305 u32 guest_sysenter_cs;
306 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100307 u32 vmx_preemption_timer_value;
308 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300309 u16 virtual_processor_id;
310 u16 guest_es_selector;
311 u16 guest_cs_selector;
312 u16 guest_ss_selector;
313 u16 guest_ds_selector;
314 u16 guest_fs_selector;
315 u16 guest_gs_selector;
316 u16 guest_ldtr_selector;
317 u16 guest_tr_selector;
318 u16 host_es_selector;
319 u16 host_cs_selector;
320 u16 host_ss_selector;
321 u16 host_ds_selector;
322 u16 host_fs_selector;
323 u16 host_gs_selector;
324 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300325};
326
327/*
328 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
329 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
330 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
331 */
332#define VMCS12_REVISION 0x11e57ed0
333
334/*
335 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
336 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
337 * current implementation, 4K are reserved to avoid future complications.
338 */
339#define VMCS12_SIZE 0x1000
340
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300341/* Used to remember the last vmcs02 used for some recently used vmcs12s */
342struct vmcs02_list {
343 struct list_head list;
344 gpa_t vmptr;
345 struct loaded_vmcs vmcs02;
346};
347
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300348/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300349 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
350 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
351 */
352struct nested_vmx {
353 /* Has the level1 guest done vmxon? */
354 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300355
356 /* The guest-physical address of the current VMCS L1 keeps for L2 */
357 gpa_t current_vmptr;
358 /* The host-usable pointer to the above */
359 struct page *current_vmcs12_page;
360 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300361 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300362 /*
363 * Indicates if the shadow vmcs must be updated with the
364 * data hold by vmcs12
365 */
366 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300367
368 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
369 struct list_head vmcs02_pool;
370 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300371 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300372 /* L2 must run next, and mustn't decide to exit to L1. */
373 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300374 /*
375 * Guest pages referred to in vmcs02 with host-physical pointers, so
376 * we must keep them pinned while L2 runs.
377 */
378 struct page *apic_access_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800379 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100380
381 struct hrtimer preemption_timer;
382 bool preemption_timer_expired;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300383};
384
Yang Zhang01e439b2013-04-11 19:25:12 +0800385#define POSTED_INTR_ON 0
386/* Posted-Interrupt Descriptor */
387struct pi_desc {
388 u32 pir[8]; /* Posted interrupt requested */
389 u32 control; /* bit 0 of control is outstanding notification bit */
390 u32 rsvd[7];
391} __aligned(64);
392
Yang Zhanga20ed542013-04-11 19:25:15 +0800393static bool pi_test_and_set_on(struct pi_desc *pi_desc)
394{
395 return test_and_set_bit(POSTED_INTR_ON,
396 (unsigned long *)&pi_desc->control);
397}
398
399static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
400{
401 return test_and_clear_bit(POSTED_INTR_ON,
402 (unsigned long *)&pi_desc->control);
403}
404
405static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
406{
407 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
408}
409
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400410struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000411 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300412 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300413 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200414 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200415 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300416 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200417 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200418 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300419 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400420 int nmsrs;
421 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800422 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400423#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300424 u64 msr_host_kernel_gs_base;
425 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400426#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200427 u32 vm_entry_controls_shadow;
428 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300429 /*
430 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
431 * non-nested (L1) guest, it always points to vmcs01. For a nested
432 * guest (L2), it points to a different VMCS.
433 */
434 struct loaded_vmcs vmcs01;
435 struct loaded_vmcs *loaded_vmcs;
436 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300437 struct msr_autoload {
438 unsigned nr;
439 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
440 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
441 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400442 struct {
443 int loaded;
444 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300445#ifdef CONFIG_X86_64
446 u16 ds_sel, es_sel;
447#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200448 int gs_ldt_reload_needed;
449 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000450 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400451 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200452 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300453 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300454 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300455 struct kvm_segment segs[8];
456 } rmode;
457 struct {
458 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300459 struct kvm_save_segment {
460 u16 selector;
461 unsigned long base;
462 u32 limit;
463 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300464 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300465 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800466 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300467 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200468
469 /* Support for vnmi-less CPUs */
470 int soft_vnmi_blocked;
471 ktime_t entry_time;
472 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800473 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800474
475 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300476
Yang Zhang01e439b2013-04-11 19:25:12 +0800477 /* Posted interrupt descriptor */
478 struct pi_desc pi_desc;
479
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300480 /* Support for a guest hypervisor (nested VMX) */
481 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400482};
483
Avi Kivity2fb92db2011-04-27 19:42:18 +0300484enum segment_cache_field {
485 SEG_FIELD_SEL = 0,
486 SEG_FIELD_BASE = 1,
487 SEG_FIELD_LIMIT = 2,
488 SEG_FIELD_AR = 3,
489
490 SEG_FIELD_NR = 4
491};
492
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400493static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
494{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000495 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400496}
497
Nadav Har'El22bd0352011-05-25 23:05:57 +0300498#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
499#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
500#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
501 [number##_HIGH] = VMCS12_OFFSET(name)+4
502
Abel Gordon4607c2d2013-04-18 14:35:55 +0300503
504static const unsigned long shadow_read_only_fields[] = {
505 /*
506 * We do NOT shadow fields that are modified when L0
507 * traps and emulates any vmx instruction (e.g. VMPTRLD,
508 * VMXON...) executed by L1.
509 * For example, VM_INSTRUCTION_ERROR is read
510 * by L1 if a vmx instruction fails (part of the error path).
511 * Note the code assumes this logic. If for some reason
512 * we start shadowing these fields then we need to
513 * force a shadow sync when L0 emulates vmx instructions
514 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
515 * by nested_vmx_failValid)
516 */
517 VM_EXIT_REASON,
518 VM_EXIT_INTR_INFO,
519 VM_EXIT_INSTRUCTION_LEN,
520 IDT_VECTORING_INFO_FIELD,
521 IDT_VECTORING_ERROR_CODE,
522 VM_EXIT_INTR_ERROR_CODE,
523 EXIT_QUALIFICATION,
524 GUEST_LINEAR_ADDRESS,
525 GUEST_PHYSICAL_ADDRESS
526};
527static const int max_shadow_read_only_fields =
528 ARRAY_SIZE(shadow_read_only_fields);
529
530static const unsigned long shadow_read_write_fields[] = {
531 GUEST_RIP,
532 GUEST_RSP,
533 GUEST_CR0,
534 GUEST_CR3,
535 GUEST_CR4,
536 GUEST_INTERRUPTIBILITY_INFO,
537 GUEST_RFLAGS,
538 GUEST_CS_SELECTOR,
539 GUEST_CS_AR_BYTES,
540 GUEST_CS_LIMIT,
541 GUEST_CS_BASE,
542 GUEST_ES_BASE,
543 CR0_GUEST_HOST_MASK,
544 CR0_READ_SHADOW,
545 CR4_READ_SHADOW,
546 TSC_OFFSET,
547 EXCEPTION_BITMAP,
548 CPU_BASED_VM_EXEC_CONTROL,
549 VM_ENTRY_EXCEPTION_ERROR_CODE,
550 VM_ENTRY_INTR_INFO_FIELD,
551 VM_ENTRY_INSTRUCTION_LEN,
552 VM_ENTRY_EXCEPTION_ERROR_CODE,
553 HOST_FS_BASE,
554 HOST_GS_BASE,
555 HOST_FS_SELECTOR,
556 HOST_GS_SELECTOR
557};
558static const int max_shadow_read_write_fields =
559 ARRAY_SIZE(shadow_read_write_fields);
560
Mathias Krause772e0312012-08-30 01:30:19 +0200561static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300562 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
563 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
564 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
565 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
566 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
567 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
568 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
569 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
570 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
571 FIELD(HOST_ES_SELECTOR, host_es_selector),
572 FIELD(HOST_CS_SELECTOR, host_cs_selector),
573 FIELD(HOST_SS_SELECTOR, host_ss_selector),
574 FIELD(HOST_DS_SELECTOR, host_ds_selector),
575 FIELD(HOST_FS_SELECTOR, host_fs_selector),
576 FIELD(HOST_GS_SELECTOR, host_gs_selector),
577 FIELD(HOST_TR_SELECTOR, host_tr_selector),
578 FIELD64(IO_BITMAP_A, io_bitmap_a),
579 FIELD64(IO_BITMAP_B, io_bitmap_b),
580 FIELD64(MSR_BITMAP, msr_bitmap),
581 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
582 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
583 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
584 FIELD64(TSC_OFFSET, tsc_offset),
585 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
586 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
587 FIELD64(EPT_POINTER, ept_pointer),
588 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
589 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
590 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
591 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
592 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
593 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
594 FIELD64(GUEST_PDPTR0, guest_pdptr0),
595 FIELD64(GUEST_PDPTR1, guest_pdptr1),
596 FIELD64(GUEST_PDPTR2, guest_pdptr2),
597 FIELD64(GUEST_PDPTR3, guest_pdptr3),
598 FIELD64(HOST_IA32_PAT, host_ia32_pat),
599 FIELD64(HOST_IA32_EFER, host_ia32_efer),
600 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
601 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
602 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
603 FIELD(EXCEPTION_BITMAP, exception_bitmap),
604 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
605 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
606 FIELD(CR3_TARGET_COUNT, cr3_target_count),
607 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
608 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
609 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
610 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
611 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
612 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
613 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
614 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
615 FIELD(TPR_THRESHOLD, tpr_threshold),
616 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
617 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
618 FIELD(VM_EXIT_REASON, vm_exit_reason),
619 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
620 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
621 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
622 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
623 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
624 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
625 FIELD(GUEST_ES_LIMIT, guest_es_limit),
626 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
627 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
628 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
629 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
630 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
631 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
632 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
633 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
634 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
635 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
636 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
637 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
638 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
639 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
640 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
641 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
642 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
643 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
644 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
645 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
646 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100647 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300648 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
649 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
650 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
651 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
652 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
653 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
654 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
655 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
656 FIELD(EXIT_QUALIFICATION, exit_qualification),
657 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
658 FIELD(GUEST_CR0, guest_cr0),
659 FIELD(GUEST_CR3, guest_cr3),
660 FIELD(GUEST_CR4, guest_cr4),
661 FIELD(GUEST_ES_BASE, guest_es_base),
662 FIELD(GUEST_CS_BASE, guest_cs_base),
663 FIELD(GUEST_SS_BASE, guest_ss_base),
664 FIELD(GUEST_DS_BASE, guest_ds_base),
665 FIELD(GUEST_FS_BASE, guest_fs_base),
666 FIELD(GUEST_GS_BASE, guest_gs_base),
667 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
668 FIELD(GUEST_TR_BASE, guest_tr_base),
669 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
670 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
671 FIELD(GUEST_DR7, guest_dr7),
672 FIELD(GUEST_RSP, guest_rsp),
673 FIELD(GUEST_RIP, guest_rip),
674 FIELD(GUEST_RFLAGS, guest_rflags),
675 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
676 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
677 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
678 FIELD(HOST_CR0, host_cr0),
679 FIELD(HOST_CR3, host_cr3),
680 FIELD(HOST_CR4, host_cr4),
681 FIELD(HOST_FS_BASE, host_fs_base),
682 FIELD(HOST_GS_BASE, host_gs_base),
683 FIELD(HOST_TR_BASE, host_tr_base),
684 FIELD(HOST_GDTR_BASE, host_gdtr_base),
685 FIELD(HOST_IDTR_BASE, host_idtr_base),
686 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
687 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
688 FIELD(HOST_RSP, host_rsp),
689 FIELD(HOST_RIP, host_rip),
690};
691static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
692
693static inline short vmcs_field_to_offset(unsigned long field)
694{
695 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
696 return -1;
697 return vmcs_field_to_offset_table[field];
698}
699
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300700static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
701{
702 return to_vmx(vcpu)->nested.current_vmcs12;
703}
704
705static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
706{
707 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800708 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300709 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800710
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300711 return page;
712}
713
714static void nested_release_page(struct page *page)
715{
716 kvm_release_page_dirty(page);
717}
718
719static void nested_release_page_clean(struct page *page)
720{
721 kvm_release_page_clean(page);
722}
723
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300724static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800725static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800726static void kvm_cpu_vmxon(u64 addr);
727static void kvm_cpu_vmxoff(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200728static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300729static void vmx_set_segment(struct kvm_vcpu *vcpu,
730 struct kvm_segment *var, int seg);
731static void vmx_get_segment(struct kvm_vcpu *vcpu,
732 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200733static bool guest_state_valid(struct kvm_vcpu *vcpu);
734static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800735static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300736static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300737static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Avi Kivity75880a02007-06-20 11:20:04 +0300738
Avi Kivity6aa8b732006-12-10 02:21:36 -0800739static DEFINE_PER_CPU(struct vmcs *, vmxarea);
740static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300741/*
742 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
743 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
744 */
745static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300746static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800747
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200748static unsigned long *vmx_io_bitmap_a;
749static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200750static unsigned long *vmx_msr_bitmap_legacy;
751static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800752static unsigned long *vmx_msr_bitmap_legacy_x2apic;
753static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300754static unsigned long *vmx_vmread_bitmap;
755static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300756
Avi Kivity110312c2010-12-21 12:54:20 +0200757static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200758static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200759
Sheng Yang2384d2b2008-01-17 15:14:33 +0800760static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
761static DEFINE_SPINLOCK(vmx_vpid_lock);
762
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300763static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800764 int size;
765 int order;
766 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300767 u32 pin_based_exec_ctrl;
768 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800769 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300770 u32 vmexit_ctrl;
771 u32 vmentry_ctrl;
772} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800773
Hannes Ederefff9e52008-11-28 17:02:06 +0100774static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800775 u32 ept;
776 u32 vpid;
777} vmx_capability;
778
Avi Kivity6aa8b732006-12-10 02:21:36 -0800779#define VMX_SEGMENT_FIELD(seg) \
780 [VCPU_SREG_##seg] = { \
781 .selector = GUEST_##seg##_SELECTOR, \
782 .base = GUEST_##seg##_BASE, \
783 .limit = GUEST_##seg##_LIMIT, \
784 .ar_bytes = GUEST_##seg##_AR_BYTES, \
785 }
786
Mathias Krause772e0312012-08-30 01:30:19 +0200787static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800788 unsigned selector;
789 unsigned base;
790 unsigned limit;
791 unsigned ar_bytes;
792} kvm_vmx_segment_fields[] = {
793 VMX_SEGMENT_FIELD(CS),
794 VMX_SEGMENT_FIELD(DS),
795 VMX_SEGMENT_FIELD(ES),
796 VMX_SEGMENT_FIELD(FS),
797 VMX_SEGMENT_FIELD(GS),
798 VMX_SEGMENT_FIELD(SS),
799 VMX_SEGMENT_FIELD(TR),
800 VMX_SEGMENT_FIELD(LDTR),
801};
802
Avi Kivity26bb0982009-09-07 11:14:12 +0300803static u64 host_efer;
804
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300805static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
806
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300807/*
Brian Gerst8c065852010-07-17 09:03:26 -0400808 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300809 * away by decrementing the array size.
810 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800811static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800812#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300813 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800814#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400815 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800816};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200817#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800818
Gui Jianfeng31299942010-03-15 17:29:09 +0800819static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800820{
821 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
822 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100823 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800824}
825
Gui Jianfeng31299942010-03-15 17:29:09 +0800826static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300827{
828 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
829 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100830 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300831}
832
Gui Jianfeng31299942010-03-15 17:29:09 +0800833static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500834{
835 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
836 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100837 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500838}
839
Gui Jianfeng31299942010-03-15 17:29:09 +0800840static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800841{
842 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
843 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
844}
845
Gui Jianfeng31299942010-03-15 17:29:09 +0800846static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800847{
848 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
849 INTR_INFO_VALID_MASK)) ==
850 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
851}
852
Gui Jianfeng31299942010-03-15 17:29:09 +0800853static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800854{
Sheng Yang04547152009-04-01 15:52:31 +0800855 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800856}
857
Gui Jianfeng31299942010-03-15 17:29:09 +0800858static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800859{
Sheng Yang04547152009-04-01 15:52:31 +0800860 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800861}
862
Gui Jianfeng31299942010-03-15 17:29:09 +0800863static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800864{
Sheng Yang04547152009-04-01 15:52:31 +0800865 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800866}
867
Gui Jianfeng31299942010-03-15 17:29:09 +0800868static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800869{
Sheng Yang04547152009-04-01 15:52:31 +0800870 return vmcs_config.cpu_based_exec_ctrl &
871 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800872}
873
Avi Kivity774ead32007-12-26 13:57:04 +0200874static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800875{
Sheng Yang04547152009-04-01 15:52:31 +0800876 return vmcs_config.cpu_based_2nd_exec_ctrl &
877 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
878}
879
Yang Zhang8d146952013-01-25 10:18:50 +0800880static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
881{
882 return vmcs_config.cpu_based_2nd_exec_ctrl &
883 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
884}
885
Yang Zhang83d4c282013-01-25 10:18:49 +0800886static inline bool cpu_has_vmx_apic_register_virt(void)
887{
888 return vmcs_config.cpu_based_2nd_exec_ctrl &
889 SECONDARY_EXEC_APIC_REGISTER_VIRT;
890}
891
Yang Zhangc7c9c562013-01-25 10:18:51 +0800892static inline bool cpu_has_vmx_virtual_intr_delivery(void)
893{
894 return vmcs_config.cpu_based_2nd_exec_ctrl &
895 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
896}
897
Yang Zhang01e439b2013-04-11 19:25:12 +0800898static inline bool cpu_has_vmx_posted_intr(void)
899{
900 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
901}
902
903static inline bool cpu_has_vmx_apicv(void)
904{
905 return cpu_has_vmx_apic_register_virt() &&
906 cpu_has_vmx_virtual_intr_delivery() &&
907 cpu_has_vmx_posted_intr();
908}
909
Sheng Yang04547152009-04-01 15:52:31 +0800910static inline bool cpu_has_vmx_flexpriority(void)
911{
912 return cpu_has_vmx_tpr_shadow() &&
913 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800914}
915
Marcelo Tosattie7997942009-06-11 12:07:40 -0300916static inline bool cpu_has_vmx_ept_execute_only(void)
917{
Gui Jianfeng31299942010-03-15 17:29:09 +0800918 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300919}
920
921static inline bool cpu_has_vmx_eptp_uncacheable(void)
922{
Gui Jianfeng31299942010-03-15 17:29:09 +0800923 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300924}
925
926static inline bool cpu_has_vmx_eptp_writeback(void)
927{
Gui Jianfeng31299942010-03-15 17:29:09 +0800928 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300929}
930
931static inline bool cpu_has_vmx_ept_2m_page(void)
932{
Gui Jianfeng31299942010-03-15 17:29:09 +0800933 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300934}
935
Sheng Yang878403b2010-01-05 19:02:29 +0800936static inline bool cpu_has_vmx_ept_1g_page(void)
937{
Gui Jianfeng31299942010-03-15 17:29:09 +0800938 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800939}
940
Sheng Yang4bc9b982010-06-02 14:05:24 +0800941static inline bool cpu_has_vmx_ept_4levels(void)
942{
943 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
944}
945
Xudong Hao83c3a332012-05-28 19:33:35 +0800946static inline bool cpu_has_vmx_ept_ad_bits(void)
947{
948 return vmx_capability.ept & VMX_EPT_AD_BIT;
949}
950
Gui Jianfeng31299942010-03-15 17:29:09 +0800951static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800952{
Gui Jianfeng31299942010-03-15 17:29:09 +0800953 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800954}
955
Gui Jianfeng31299942010-03-15 17:29:09 +0800956static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800957{
Gui Jianfeng31299942010-03-15 17:29:09 +0800958 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800959}
960
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800961static inline bool cpu_has_vmx_invvpid_single(void)
962{
963 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
964}
965
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800966static inline bool cpu_has_vmx_invvpid_global(void)
967{
968 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
969}
970
Gui Jianfeng31299942010-03-15 17:29:09 +0800971static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800972{
Sheng Yang04547152009-04-01 15:52:31 +0800973 return vmcs_config.cpu_based_2nd_exec_ctrl &
974 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800975}
976
Gui Jianfeng31299942010-03-15 17:29:09 +0800977static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700978{
979 return vmcs_config.cpu_based_2nd_exec_ctrl &
980 SECONDARY_EXEC_UNRESTRICTED_GUEST;
981}
982
Gui Jianfeng31299942010-03-15 17:29:09 +0800983static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800984{
985 return vmcs_config.cpu_based_2nd_exec_ctrl &
986 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
987}
988
Gui Jianfeng31299942010-03-15 17:29:09 +0800989static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800990{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800991 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800992}
993
Gui Jianfeng31299942010-03-15 17:29:09 +0800994static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800995{
Sheng Yang04547152009-04-01 15:52:31 +0800996 return vmcs_config.cpu_based_2nd_exec_ctrl &
997 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800998}
999
Gui Jianfeng31299942010-03-15 17:29:09 +08001000static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001001{
1002 return vmcs_config.cpu_based_2nd_exec_ctrl &
1003 SECONDARY_EXEC_RDTSCP;
1004}
1005
Mao, Junjiead756a12012-07-02 01:18:48 +00001006static inline bool cpu_has_vmx_invpcid(void)
1007{
1008 return vmcs_config.cpu_based_2nd_exec_ctrl &
1009 SECONDARY_EXEC_ENABLE_INVPCID;
1010}
1011
Gui Jianfeng31299942010-03-15 17:29:09 +08001012static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001013{
1014 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1015}
1016
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001017static inline bool cpu_has_vmx_wbinvd_exit(void)
1018{
1019 return vmcs_config.cpu_based_2nd_exec_ctrl &
1020 SECONDARY_EXEC_WBINVD_EXITING;
1021}
1022
Abel Gordonabc4fc52013-04-18 14:35:25 +03001023static inline bool cpu_has_vmx_shadow_vmcs(void)
1024{
1025 u64 vmx_msr;
1026 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1027 /* check if the cpu supports writing r/o exit information fields */
1028 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1029 return false;
1030
1031 return vmcs_config.cpu_based_2nd_exec_ctrl &
1032 SECONDARY_EXEC_SHADOW_VMCS;
1033}
1034
Sheng Yang04547152009-04-01 15:52:31 +08001035static inline bool report_flexpriority(void)
1036{
1037 return flexpriority_enabled;
1038}
1039
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001040static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1041{
1042 return vmcs12->cpu_based_vm_exec_control & bit;
1043}
1044
1045static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1046{
1047 return (vmcs12->cpu_based_vm_exec_control &
1048 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1049 (vmcs12->secondary_vm_exec_control & bit);
1050}
1051
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001052static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001053{
1054 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1055}
1056
Jan Kiszkaf4124502014-03-07 20:03:13 +01001057static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1058{
1059 return vmcs12->pin_based_vm_exec_control &
1060 PIN_BASED_VMX_PREEMPTION_TIMER;
1061}
1062
Nadav Har'El155a97a2013-08-05 11:07:16 +03001063static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1064{
1065 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1066}
1067
Nadav Har'El644d7112011-05-25 23:12:35 +03001068static inline bool is_exception(u32 intr_info)
1069{
1070 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1071 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1072}
1073
Jan Kiszka533558b2014-01-04 18:47:20 +01001074static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1075 u32 exit_intr_info,
1076 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001077static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1078 struct vmcs12 *vmcs12,
1079 u32 reason, unsigned long qualification);
1080
Rusty Russell8b9cf982007-07-30 16:31:43 +10001081static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001082{
1083 int i;
1084
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001085 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001086 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001087 return i;
1088 return -1;
1089}
1090
Sheng Yang2384d2b2008-01-17 15:14:33 +08001091static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1092{
1093 struct {
1094 u64 vpid : 16;
1095 u64 rsvd : 48;
1096 u64 gva;
1097 } operand = { vpid, 0, gva };
1098
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001099 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001100 /* CF==1 or ZF==1 --> rc = -1 */
1101 "; ja 1f ; ud2 ; 1:"
1102 : : "a"(&operand), "c"(ext) : "cc", "memory");
1103}
1104
Sheng Yang14394422008-04-28 12:24:45 +08001105static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1106{
1107 struct {
1108 u64 eptp, gpa;
1109 } operand = {eptp, gpa};
1110
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001111 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001112 /* CF==1 or ZF==1 --> rc = -1 */
1113 "; ja 1f ; ud2 ; 1:\n"
1114 : : "a" (&operand), "c" (ext) : "cc", "memory");
1115}
1116
Avi Kivity26bb0982009-09-07 11:14:12 +03001117static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001118{
1119 int i;
1120
Rusty Russell8b9cf982007-07-30 16:31:43 +10001121 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001122 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001123 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001124 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001125}
1126
Avi Kivity6aa8b732006-12-10 02:21:36 -08001127static void vmcs_clear(struct vmcs *vmcs)
1128{
1129 u64 phys_addr = __pa(vmcs);
1130 u8 error;
1131
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001132 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001133 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001134 : "cc", "memory");
1135 if (error)
1136 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1137 vmcs, phys_addr);
1138}
1139
Nadav Har'Eld462b812011-05-24 15:26:10 +03001140static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1141{
1142 vmcs_clear(loaded_vmcs->vmcs);
1143 loaded_vmcs->cpu = -1;
1144 loaded_vmcs->launched = 0;
1145}
1146
Dongxiao Xu7725b892010-05-11 18:29:38 +08001147static void vmcs_load(struct vmcs *vmcs)
1148{
1149 u64 phys_addr = __pa(vmcs);
1150 u8 error;
1151
1152 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001153 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001154 : "cc", "memory");
1155 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001156 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001157 vmcs, phys_addr);
1158}
1159
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001160#ifdef CONFIG_KEXEC
1161/*
1162 * This bitmap is used to indicate whether the vmclear
1163 * operation is enabled on all cpus. All disabled by
1164 * default.
1165 */
1166static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1167
1168static inline void crash_enable_local_vmclear(int cpu)
1169{
1170 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1171}
1172
1173static inline void crash_disable_local_vmclear(int cpu)
1174{
1175 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1176}
1177
1178static inline int crash_local_vmclear_enabled(int cpu)
1179{
1180 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1181}
1182
1183static void crash_vmclear_local_loaded_vmcss(void)
1184{
1185 int cpu = raw_smp_processor_id();
1186 struct loaded_vmcs *v;
1187
1188 if (!crash_local_vmclear_enabled(cpu))
1189 return;
1190
1191 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1192 loaded_vmcss_on_cpu_link)
1193 vmcs_clear(v->vmcs);
1194}
1195#else
1196static inline void crash_enable_local_vmclear(int cpu) { }
1197static inline void crash_disable_local_vmclear(int cpu) { }
1198#endif /* CONFIG_KEXEC */
1199
Nadav Har'Eld462b812011-05-24 15:26:10 +03001200static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001201{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001202 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001203 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001204
Nadav Har'Eld462b812011-05-24 15:26:10 +03001205 if (loaded_vmcs->cpu != cpu)
1206 return; /* vcpu migration can race with cpu offline */
1207 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001208 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001209 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001210 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001211
1212 /*
1213 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1214 * is before setting loaded_vmcs->vcpu to -1 which is done in
1215 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1216 * then adds the vmcs into percpu list before it is deleted.
1217 */
1218 smp_wmb();
1219
Nadav Har'Eld462b812011-05-24 15:26:10 +03001220 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001221 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001222}
1223
Nadav Har'Eld462b812011-05-24 15:26:10 +03001224static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001225{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001226 int cpu = loaded_vmcs->cpu;
1227
1228 if (cpu != -1)
1229 smp_call_function_single(cpu,
1230 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001231}
1232
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001233static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001234{
1235 if (vmx->vpid == 0)
1236 return;
1237
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001238 if (cpu_has_vmx_invvpid_single())
1239 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001240}
1241
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001242static inline void vpid_sync_vcpu_global(void)
1243{
1244 if (cpu_has_vmx_invvpid_global())
1245 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1246}
1247
1248static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1249{
1250 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001251 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001252 else
1253 vpid_sync_vcpu_global();
1254}
1255
Sheng Yang14394422008-04-28 12:24:45 +08001256static inline void ept_sync_global(void)
1257{
1258 if (cpu_has_vmx_invept_global())
1259 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1260}
1261
1262static inline void ept_sync_context(u64 eptp)
1263{
Avi Kivity089d0342009-03-23 18:26:32 +02001264 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001265 if (cpu_has_vmx_invept_context())
1266 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1267 else
1268 ept_sync_global();
1269 }
1270}
1271
Avi Kivity96304212011-05-15 10:13:13 -04001272static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001273{
Avi Kivity5e520e62011-05-15 10:13:12 -04001274 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001275
Avi Kivity5e520e62011-05-15 10:13:12 -04001276 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1277 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001278 return value;
1279}
1280
Avi Kivity96304212011-05-15 10:13:13 -04001281static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001282{
1283 return vmcs_readl(field);
1284}
1285
Avi Kivity96304212011-05-15 10:13:13 -04001286static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001287{
1288 return vmcs_readl(field);
1289}
1290
Avi Kivity96304212011-05-15 10:13:13 -04001291static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001292{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001293#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001294 return vmcs_readl(field);
1295#else
1296 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1297#endif
1298}
1299
Avi Kivitye52de1b2007-01-05 16:36:56 -08001300static noinline void vmwrite_error(unsigned long field, unsigned long value)
1301{
1302 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1303 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1304 dump_stack();
1305}
1306
Avi Kivity6aa8b732006-12-10 02:21:36 -08001307static void vmcs_writel(unsigned long field, unsigned long value)
1308{
1309 u8 error;
1310
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001311 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001312 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001313 if (unlikely(error))
1314 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001315}
1316
1317static void vmcs_write16(unsigned long field, u16 value)
1318{
1319 vmcs_writel(field, value);
1320}
1321
1322static void vmcs_write32(unsigned long field, u32 value)
1323{
1324 vmcs_writel(field, value);
1325}
1326
1327static void vmcs_write64(unsigned long field, u64 value)
1328{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001329 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001330#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001331 asm volatile ("");
1332 vmcs_writel(field+1, value >> 32);
1333#endif
1334}
1335
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001336static void vmcs_clear_bits(unsigned long field, u32 mask)
1337{
1338 vmcs_writel(field, vmcs_readl(field) & ~mask);
1339}
1340
1341static void vmcs_set_bits(unsigned long field, u32 mask)
1342{
1343 vmcs_writel(field, vmcs_readl(field) | mask);
1344}
1345
Gleb Natapov2961e8762013-11-25 15:37:13 +02001346static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1347{
1348 vmcs_write32(VM_ENTRY_CONTROLS, val);
1349 vmx->vm_entry_controls_shadow = val;
1350}
1351
1352static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1353{
1354 if (vmx->vm_entry_controls_shadow != val)
1355 vm_entry_controls_init(vmx, val);
1356}
1357
1358static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1359{
1360 return vmx->vm_entry_controls_shadow;
1361}
1362
1363
1364static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1365{
1366 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1367}
1368
1369static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1370{
1371 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1372}
1373
1374static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1375{
1376 vmcs_write32(VM_EXIT_CONTROLS, val);
1377 vmx->vm_exit_controls_shadow = val;
1378}
1379
1380static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1381{
1382 if (vmx->vm_exit_controls_shadow != val)
1383 vm_exit_controls_init(vmx, val);
1384}
1385
1386static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1387{
1388 return vmx->vm_exit_controls_shadow;
1389}
1390
1391
1392static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1393{
1394 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1395}
1396
1397static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1398{
1399 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1400}
1401
Avi Kivity2fb92db2011-04-27 19:42:18 +03001402static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1403{
1404 vmx->segment_cache.bitmask = 0;
1405}
1406
1407static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1408 unsigned field)
1409{
1410 bool ret;
1411 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1412
1413 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1414 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1415 vmx->segment_cache.bitmask = 0;
1416 }
1417 ret = vmx->segment_cache.bitmask & mask;
1418 vmx->segment_cache.bitmask |= mask;
1419 return ret;
1420}
1421
1422static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1423{
1424 u16 *p = &vmx->segment_cache.seg[seg].selector;
1425
1426 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1427 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1428 return *p;
1429}
1430
1431static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1432{
1433 ulong *p = &vmx->segment_cache.seg[seg].base;
1434
1435 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1436 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1437 return *p;
1438}
1439
1440static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1441{
1442 u32 *p = &vmx->segment_cache.seg[seg].limit;
1443
1444 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1445 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1446 return *p;
1447}
1448
1449static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1450{
1451 u32 *p = &vmx->segment_cache.seg[seg].ar;
1452
1453 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1454 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1455 return *p;
1456}
1457
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001458static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1459{
1460 u32 eb;
1461
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001462 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1463 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1464 if ((vcpu->guest_debug &
1465 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1466 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1467 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001468 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001469 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001470 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001471 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001472 if (vcpu->fpu_active)
1473 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001474
1475 /* When we are running a nested L2 guest and L1 specified for it a
1476 * certain exception bitmap, we must trap the same exceptions and pass
1477 * them to L1. When running L2, we will only handle the exceptions
1478 * specified above if L1 did not want them.
1479 */
1480 if (is_guest_mode(vcpu))
1481 eb |= get_vmcs12(vcpu)->exception_bitmap;
1482
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001483 vmcs_write32(EXCEPTION_BITMAP, eb);
1484}
1485
Gleb Natapov2961e8762013-11-25 15:37:13 +02001486static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1487 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001488{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001489 vm_entry_controls_clearbit(vmx, entry);
1490 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001491}
1492
Avi Kivity61d2ef22010-04-28 16:40:38 +03001493static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1494{
1495 unsigned i;
1496 struct msr_autoload *m = &vmx->msr_autoload;
1497
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001498 switch (msr) {
1499 case MSR_EFER:
1500 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001501 clear_atomic_switch_msr_special(vmx,
1502 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001503 VM_EXIT_LOAD_IA32_EFER);
1504 return;
1505 }
1506 break;
1507 case MSR_CORE_PERF_GLOBAL_CTRL:
1508 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001509 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001510 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1511 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1512 return;
1513 }
1514 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001515 }
1516
Avi Kivity61d2ef22010-04-28 16:40:38 +03001517 for (i = 0; i < m->nr; ++i)
1518 if (m->guest[i].index == msr)
1519 break;
1520
1521 if (i == m->nr)
1522 return;
1523 --m->nr;
1524 m->guest[i] = m->guest[m->nr];
1525 m->host[i] = m->host[m->nr];
1526 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1527 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1528}
1529
Gleb Natapov2961e8762013-11-25 15:37:13 +02001530static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1531 unsigned long entry, unsigned long exit,
1532 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1533 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001534{
1535 vmcs_write64(guest_val_vmcs, guest_val);
1536 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001537 vm_entry_controls_setbit(vmx, entry);
1538 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001539}
1540
Avi Kivity61d2ef22010-04-28 16:40:38 +03001541static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1542 u64 guest_val, u64 host_val)
1543{
1544 unsigned i;
1545 struct msr_autoload *m = &vmx->msr_autoload;
1546
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001547 switch (msr) {
1548 case MSR_EFER:
1549 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001550 add_atomic_switch_msr_special(vmx,
1551 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001552 VM_EXIT_LOAD_IA32_EFER,
1553 GUEST_IA32_EFER,
1554 HOST_IA32_EFER,
1555 guest_val, host_val);
1556 return;
1557 }
1558 break;
1559 case MSR_CORE_PERF_GLOBAL_CTRL:
1560 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001561 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001562 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1563 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1564 GUEST_IA32_PERF_GLOBAL_CTRL,
1565 HOST_IA32_PERF_GLOBAL_CTRL,
1566 guest_val, host_val);
1567 return;
1568 }
1569 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001570 }
1571
Avi Kivity61d2ef22010-04-28 16:40:38 +03001572 for (i = 0; i < m->nr; ++i)
1573 if (m->guest[i].index == msr)
1574 break;
1575
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001576 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001577 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001578 "Can't add msr %x\n", msr);
1579 return;
1580 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001581 ++m->nr;
1582 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1583 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1584 }
1585
1586 m->guest[i].index = msr;
1587 m->guest[i].value = guest_val;
1588 m->host[i].index = msr;
1589 m->host[i].value = host_val;
1590}
1591
Avi Kivity33ed6322007-05-02 16:54:03 +03001592static void reload_tss(void)
1593{
Avi Kivity33ed6322007-05-02 16:54:03 +03001594 /*
1595 * VT restores TR but not its size. Useless.
1596 */
Avi Kivityd3591922010-07-26 18:32:39 +03001597 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001598 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001599
Avi Kivityd3591922010-07-26 18:32:39 +03001600 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001601 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1602 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001603}
1604
Avi Kivity92c0d902009-10-29 11:00:16 +02001605static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001606{
Roel Kluin3a34a882009-08-04 02:08:45 -07001607 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001608 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001609
Avi Kivityf6801df2010-01-21 15:31:50 +02001610 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001611
Avi Kivity51c6cf62007-08-29 03:48:05 +03001612 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001613 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001614 * outside long mode
1615 */
1616 ignore_bits = EFER_NX | EFER_SCE;
1617#ifdef CONFIG_X86_64
1618 ignore_bits |= EFER_LMA | EFER_LME;
1619 /* SCE is meaningful only in long mode on Intel */
1620 if (guest_efer & EFER_LMA)
1621 ignore_bits &= ~(u64)EFER_SCE;
1622#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001623 guest_efer &= ~ignore_bits;
1624 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001625 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001626 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001627
1628 clear_atomic_switch_msr(vmx, MSR_EFER);
1629 /* On ept, can't emulate nx, and must switch nx atomically */
1630 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1631 guest_efer = vmx->vcpu.arch.efer;
1632 if (!(guest_efer & EFER_LMA))
1633 guest_efer &= ~EFER_LME;
1634 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1635 return false;
1636 }
1637
Avi Kivity26bb0982009-09-07 11:14:12 +03001638 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001639}
1640
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001641static unsigned long segment_base(u16 selector)
1642{
Avi Kivityd3591922010-07-26 18:32:39 +03001643 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001644 struct desc_struct *d;
1645 unsigned long table_base;
1646 unsigned long v;
1647
1648 if (!(selector & ~3))
1649 return 0;
1650
Avi Kivityd3591922010-07-26 18:32:39 +03001651 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001652
1653 if (selector & 4) { /* from ldt */
1654 u16 ldt_selector = kvm_read_ldt();
1655
1656 if (!(ldt_selector & ~3))
1657 return 0;
1658
1659 table_base = segment_base(ldt_selector);
1660 }
1661 d = (struct desc_struct *)(table_base + (selector & ~7));
1662 v = get_desc_base(d);
1663#ifdef CONFIG_X86_64
1664 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1665 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1666#endif
1667 return v;
1668}
1669
1670static inline unsigned long kvm_read_tr_base(void)
1671{
1672 u16 tr;
1673 asm("str %0" : "=g"(tr));
1674 return segment_base(tr);
1675}
1676
Avi Kivity04d2cc72007-09-10 18:10:54 +03001677static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001678{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001679 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001680 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001681
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001682 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001683 return;
1684
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001685 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001686 /*
1687 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1688 * allow segment selectors with cpl > 0 or ti == 1.
1689 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001690 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001691 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001692 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001693 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001694 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001695 vmx->host_state.fs_reload_needed = 0;
1696 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001697 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001698 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001699 }
Avi Kivity9581d442010-10-19 16:46:55 +02001700 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001701 if (!(vmx->host_state.gs_sel & 7))
1702 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001703 else {
1704 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001705 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001706 }
1707
1708#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001709 savesegment(ds, vmx->host_state.ds_sel);
1710 savesegment(es, vmx->host_state.es_sel);
1711#endif
1712
1713#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001714 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1715 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1716#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001717 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1718 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001719#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001720
1721#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001722 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1723 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001724 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001725#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001726 if (boot_cpu_has(X86_FEATURE_MPX))
1727 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001728 for (i = 0; i < vmx->save_nmsrs; ++i)
1729 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001730 vmx->guest_msrs[i].data,
1731 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001732}
1733
Avi Kivitya9b21b62008-06-24 11:48:49 +03001734static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001735{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001736 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001737 return;
1738
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001739 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001740 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001741#ifdef CONFIG_X86_64
1742 if (is_long_mode(&vmx->vcpu))
1743 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1744#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001745 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001746 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001747#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001748 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001749#else
1750 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001751#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001752 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001753 if (vmx->host_state.fs_reload_needed)
1754 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001755#ifdef CONFIG_X86_64
1756 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1757 loadsegment(ds, vmx->host_state.ds_sel);
1758 loadsegment(es, vmx->host_state.es_sel);
1759 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001760#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001761 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001762#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001763 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001764#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001765 if (vmx->host_state.msr_host_bndcfgs)
1766 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001767 /*
1768 * If the FPU is not active (through the host task or
1769 * the guest vcpu), then restore the cr0.TS bit.
1770 */
1771 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1772 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001773 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001774}
1775
Avi Kivitya9b21b62008-06-24 11:48:49 +03001776static void vmx_load_host_state(struct vcpu_vmx *vmx)
1777{
1778 preempt_disable();
1779 __vmx_load_host_state(vmx);
1780 preempt_enable();
1781}
1782
Avi Kivity6aa8b732006-12-10 02:21:36 -08001783/*
1784 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1785 * vcpu mutex is already taken.
1786 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001787static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001788{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001789 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001790 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001791
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001792 if (!vmm_exclusive)
1793 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001794 else if (vmx->loaded_vmcs->cpu != cpu)
1795 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001796
Nadav Har'Eld462b812011-05-24 15:26:10 +03001797 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1798 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1799 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001800 }
1801
Nadav Har'Eld462b812011-05-24 15:26:10 +03001802 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001803 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001804 unsigned long sysenter_esp;
1805
Avi Kivitya8eeb042010-05-10 12:34:53 +03001806 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001807 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001808 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001809
1810 /*
1811 * Read loaded_vmcs->cpu should be before fetching
1812 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1813 * See the comments in __loaded_vmcs_clear().
1814 */
1815 smp_rmb();
1816
Nadav Har'Eld462b812011-05-24 15:26:10 +03001817 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1818 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001819 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001820 local_irq_enable();
1821
Avi Kivity6aa8b732006-12-10 02:21:36 -08001822 /*
1823 * Linux uses per-cpu TSS and GDT, so set these when switching
1824 * processors.
1825 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001826 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001827 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001828
1829 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1830 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001831 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001832 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001833}
1834
1835static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1836{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001837 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001838 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001839 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1840 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001841 kvm_cpu_vmxoff();
1842 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001843}
1844
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001845static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1846{
Avi Kivity81231c62010-01-24 16:26:40 +02001847 ulong cr0;
1848
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001849 if (vcpu->fpu_active)
1850 return;
1851 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001852 cr0 = vmcs_readl(GUEST_CR0);
1853 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1854 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1855 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001856 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001857 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001858 if (is_guest_mode(vcpu))
1859 vcpu->arch.cr0_guest_owned_bits &=
1860 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001861 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001862}
1863
Avi Kivityedcafe32009-12-30 18:07:40 +02001864static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1865
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001866/*
1867 * Return the cr0 value that a nested guest would read. This is a combination
1868 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1869 * its hypervisor (cr0_read_shadow).
1870 */
1871static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1872{
1873 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1874 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1875}
1876static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1877{
1878 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1879 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1880}
1881
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001882static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1883{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001884 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1885 * set this *before* calling this function.
1886 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001887 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001888 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001889 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001890 vcpu->arch.cr0_guest_owned_bits = 0;
1891 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001892 if (is_guest_mode(vcpu)) {
1893 /*
1894 * L1's specified read shadow might not contain the TS bit,
1895 * so now that we turned on shadowing of this bit, we need to
1896 * set this bit of the shadow. Like in nested_vmx_run we need
1897 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1898 * up-to-date here because we just decached cr0.TS (and we'll
1899 * only update vmcs12->guest_cr0 on nested exit).
1900 */
1901 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1902 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1903 (vcpu->arch.cr0 & X86_CR0_TS);
1904 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1905 } else
1906 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001907}
1908
Avi Kivity6aa8b732006-12-10 02:21:36 -08001909static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1910{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001911 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001912
Avi Kivity6de12732011-03-07 12:51:22 +02001913 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1914 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1915 rflags = vmcs_readl(GUEST_RFLAGS);
1916 if (to_vmx(vcpu)->rmode.vm86_active) {
1917 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1918 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1919 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1920 }
1921 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001922 }
Avi Kivity6de12732011-03-07 12:51:22 +02001923 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001924}
1925
1926static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1927{
Avi Kivity6de12732011-03-07 12:51:22 +02001928 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1929 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001930 if (to_vmx(vcpu)->rmode.vm86_active) {
1931 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001932 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001933 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001934 vmcs_writel(GUEST_RFLAGS, rflags);
1935}
1936
Glauber Costa2809f5d2009-05-12 16:21:05 -04001937static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1938{
1939 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1940 int ret = 0;
1941
1942 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001943 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001944 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001945 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001946
1947 return ret & mask;
1948}
1949
1950static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1951{
1952 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1953 u32 interruptibility = interruptibility_old;
1954
1955 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1956
Jan Kiszka48005f62010-02-19 19:38:07 +01001957 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001958 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001959 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001960 interruptibility |= GUEST_INTR_STATE_STI;
1961
1962 if ((interruptibility != interruptibility_old))
1963 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1964}
1965
Avi Kivity6aa8b732006-12-10 02:21:36 -08001966static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1967{
1968 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001969
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001970 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001971 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001972 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001973
Glauber Costa2809f5d2009-05-12 16:21:05 -04001974 /* skipping an emulated instruction also counts */
1975 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001976}
1977
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001978/*
1979 * KVM wants to inject page-faults which it got to the guest. This function
1980 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001981 */
Gleb Natapove011c662013-09-25 12:51:35 +03001982static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001983{
1984 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1985
Gleb Natapove011c662013-09-25 12:51:35 +03001986 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001987 return 0;
1988
Jan Kiszka533558b2014-01-04 18:47:20 +01001989 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
1990 vmcs_read32(VM_EXIT_INTR_INFO),
1991 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001992 return 1;
1993}
1994
Avi Kivity298101d2007-11-25 13:41:11 +02001995static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001996 bool has_error_code, u32 error_code,
1997 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001998{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001999 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002000 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002001
Gleb Natapove011c662013-09-25 12:51:35 +03002002 if (!reinject && is_guest_mode(vcpu) &&
2003 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002004 return;
2005
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002006 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002007 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002008 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2009 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002010
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002011 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002012 int inc_eip = 0;
2013 if (kvm_exception_is_soft(nr))
2014 inc_eip = vcpu->arch.event_exit_inst_len;
2015 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002016 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002017 return;
2018 }
2019
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002020 if (kvm_exception_is_soft(nr)) {
2021 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2022 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002023 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2024 } else
2025 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2026
2027 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002028}
2029
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002030static bool vmx_rdtscp_supported(void)
2031{
2032 return cpu_has_vmx_rdtscp();
2033}
2034
Mao, Junjiead756a12012-07-02 01:18:48 +00002035static bool vmx_invpcid_supported(void)
2036{
2037 return cpu_has_vmx_invpcid() && enable_ept;
2038}
2039
Avi Kivity6aa8b732006-12-10 02:21:36 -08002040/*
Eddie Donga75beee2007-05-17 18:55:15 +03002041 * Swap MSR entry in host/guest MSR entry array.
2042 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002043static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002044{
Avi Kivity26bb0982009-09-07 11:14:12 +03002045 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002046
2047 tmp = vmx->guest_msrs[to];
2048 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2049 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002050}
2051
Yang Zhang8d146952013-01-25 10:18:50 +08002052static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2053{
2054 unsigned long *msr_bitmap;
2055
2056 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
2057 if (is_long_mode(vcpu))
2058 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2059 else
2060 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2061 } else {
2062 if (is_long_mode(vcpu))
2063 msr_bitmap = vmx_msr_bitmap_longmode;
2064 else
2065 msr_bitmap = vmx_msr_bitmap_legacy;
2066 }
2067
2068 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2069}
2070
Eddie Donga75beee2007-05-17 18:55:15 +03002071/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002072 * Set up the vmcs to automatically save and restore system
2073 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2074 * mode, as fiddling with msrs is very expensive.
2075 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002076static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002077{
Avi Kivity26bb0982009-09-07 11:14:12 +03002078 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002079
Eddie Donga75beee2007-05-17 18:55:15 +03002080 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002081#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002082 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002083 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002084 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002085 move_msr_up(vmx, index, save_nmsrs++);
2086 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002087 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002088 move_msr_up(vmx, index, save_nmsrs++);
2089 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002090 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002091 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002092 index = __find_msr_index(vmx, MSR_TSC_AUX);
2093 if (index >= 0 && vmx->rdtscp_enabled)
2094 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002095 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002096 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002097 * if efer.sce is enabled.
2098 */
Brian Gerst8c065852010-07-17 09:03:26 -04002099 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002100 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002101 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002102 }
Eddie Donga75beee2007-05-17 18:55:15 +03002103#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002104 index = __find_msr_index(vmx, MSR_EFER);
2105 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002106 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002107
Avi Kivity26bb0982009-09-07 11:14:12 +03002108 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002109
Yang Zhang8d146952013-01-25 10:18:50 +08002110 if (cpu_has_vmx_msr_bitmap())
2111 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002112}
2113
2114/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002115 * reads and returns guest's timestamp counter "register"
2116 * guest_tsc = host_tsc + tsc_offset -- 21.3
2117 */
2118static u64 guest_read_tsc(void)
2119{
2120 u64 host_tsc, tsc_offset;
2121
2122 rdtscll(host_tsc);
2123 tsc_offset = vmcs_read64(TSC_OFFSET);
2124 return host_tsc + tsc_offset;
2125}
2126
2127/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002128 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2129 * counter, even if a nested guest (L2) is currently running.
2130 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002131u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002132{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002133 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002134
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002135 tsc_offset = is_guest_mode(vcpu) ?
2136 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2137 vmcs_read64(TSC_OFFSET);
2138 return host_tsc + tsc_offset;
2139}
2140
2141/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002142 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2143 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002144 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002145static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002146{
Zachary Amsdencc578282012-02-03 15:43:50 -02002147 if (!scale)
2148 return;
2149
2150 if (user_tsc_khz > tsc_khz) {
2151 vcpu->arch.tsc_catchup = 1;
2152 vcpu->arch.tsc_always_catchup = 1;
2153 } else
2154 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002155}
2156
Will Auldba904632012-11-29 12:42:50 -08002157static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2158{
2159 return vmcs_read64(TSC_OFFSET);
2160}
2161
Joerg Roedel4051b182011-03-25 09:44:49 +01002162/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002163 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002164 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002165static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002166{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002167 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002168 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002169 * We're here if L1 chose not to trap WRMSR to TSC. According
2170 * to the spec, this should set L1's TSC; The offset that L1
2171 * set for L2 remains unchanged, and still needs to be added
2172 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002173 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002174 struct vmcs12 *vmcs12;
2175 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2176 /* recalculate vmcs02.TSC_OFFSET: */
2177 vmcs12 = get_vmcs12(vcpu);
2178 vmcs_write64(TSC_OFFSET, offset +
2179 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2180 vmcs12->tsc_offset : 0));
2181 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002182 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2183 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002184 vmcs_write64(TSC_OFFSET, offset);
2185 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002186}
2187
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002188static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002189{
2190 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002191
Zachary Amsdene48672f2010-08-19 22:07:23 -10002192 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002193 if (is_guest_mode(vcpu)) {
2194 /* Even when running L2, the adjustment needs to apply to L1 */
2195 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002196 } else
2197 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2198 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002199}
2200
Joerg Roedel857e4092011-03-25 09:44:50 +01002201static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2202{
2203 return target_tsc - native_read_tsc();
2204}
2205
Nadav Har'El801d3422011-05-25 23:02:23 +03002206static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2207{
2208 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2209 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2210}
2211
2212/*
2213 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2214 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2215 * all guests if the "nested" module option is off, and can also be disabled
2216 * for a single guest by disabling its VMX cpuid bit.
2217 */
2218static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2219{
2220 return nested && guest_cpuid_has_vmx(vcpu);
2221}
2222
Avi Kivity6aa8b732006-12-10 02:21:36 -08002223/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002224 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2225 * returned for the various VMX controls MSRs when nested VMX is enabled.
2226 * The same values should also be used to verify that vmcs12 control fields are
2227 * valid during nested entry from L1 to L2.
2228 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2229 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2230 * bit in the high half is on if the corresponding bit in the control field
2231 * may be on. See also vmx_control_verify().
2232 * TODO: allow these variables to be modified (downgraded) by module options
2233 * or other means.
2234 */
2235static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
2236static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2237static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2238static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
2239static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002240static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03002241static u32 nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002242static __init void nested_vmx_setup_ctls_msrs(void)
2243{
2244 /*
2245 * Note that as a general rule, the high half of the MSRs (bits in
2246 * the control fields which may be 1) should be initialized by the
2247 * intersection of the underlying hardware's MSR (i.e., features which
2248 * can be supported) and the list of features we want to expose -
2249 * because they are known to be properly supported in our code.
2250 * Also, usually, the low half of the MSRs (bits which must be 1) can
2251 * be set to 0, meaning that L1 may turn off any of these bits. The
2252 * reason is that if one of these bits is necessary, it will appear
2253 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2254 * fields of vmcs01 and vmcs02, will turn these bits off - and
2255 * nested_vmx_exit_handled() will not pass related exits to L1.
2256 * These rules have exceptions below.
2257 */
2258
2259 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002260 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2261 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002262 /*
2263 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2264 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2265 */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002266 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2267 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002268 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS;
2269 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002270 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002271
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002272 /*
2273 * Exit controls
2274 * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
2275 * 17 must be 1.
2276 */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002277 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2278 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002279 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002280 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002281 nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002282#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002283 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002284#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002285 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2286 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2287 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08002288 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002289
2290 /* entry controls */
2291 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2292 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002293 /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
2294 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002295 nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002296#ifdef CONFIG_X86_64
2297 VM_ENTRY_IA32E_MODE |
2298#endif
2299 VM_ENTRY_LOAD_IA32_PAT;
Nadav Har'El8049d652013-08-05 11:07:06 +03002300 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2301 VM_ENTRY_LOAD_IA32_EFER);
Jan Kiszka57435342013-08-06 10:39:56 +02002302
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002303 /* cpu-based controls */
2304 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2305 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2306 nested_vmx_procbased_ctls_low = 0;
2307 nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002308 CPU_BASED_VIRTUAL_INTR_PENDING |
2309 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002310 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2311 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2312 CPU_BASED_CR3_STORE_EXITING |
2313#ifdef CONFIG_X86_64
2314 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2315#endif
2316 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2317 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002318 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002319 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002320 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2321 /*
2322 * We can allow some features even when not supported by the
2323 * hardware. For example, L1 can specify an MSR bitmap - and we
2324 * can use it to avoid exits to L1 - even when L0 runs L2
2325 * without MSR bitmaps.
2326 */
2327 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2328
2329 /* secondary cpu-based controls */
2330 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2331 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2332 nested_vmx_secondary_ctls_low = 0;
2333 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002334 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02002335 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002336 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002337
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002338 if (enable_ept) {
2339 /* nested EPT: emulate EPT also to L1 */
2340 nested_vmx_secondary_ctls_high |= SECONDARY_EXEC_ENABLE_EPT;
Jan Kiszkaca72d972013-08-06 10:39:55 +02002341 nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002342 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2343 VMX_EPT_INVEPT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002344 nested_vmx_ept_caps &= vmx_capability.ept;
2345 /*
2346 * Since invept is completely emulated we support both global
2347 * and context invalidation independent of what host cpu
2348 * supports
2349 */
2350 nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2351 VMX_EPT_EXTENT_CONTEXT_BIT;
2352 } else
2353 nested_vmx_ept_caps = 0;
2354
Jan Kiszkac18911a2013-03-13 16:06:41 +01002355 /* miscellaneous data */
2356 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszkaf4124502014-03-07 20:03:13 +01002357 nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2358 nested_vmx_misc_low |= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2359 VMX_MISC_ACTIVITY_HLT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002360 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002361}
2362
2363static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2364{
2365 /*
2366 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2367 */
2368 return ((control & high) | low) == control;
2369}
2370
2371static inline u64 vmx_control_msr(u32 low, u32 high)
2372{
2373 return low | ((u64)high << 32);
2374}
2375
Jan Kiszkacae50132014-01-04 18:47:22 +01002376/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002377static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2378{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002379 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002380 case MSR_IA32_VMX_BASIC:
2381 /*
2382 * This MSR reports some information about VMX support. We
2383 * should return information about the VMX we emulate for the
2384 * guest, and the VMCS structure we give it - not about the
2385 * VMX support of the underlying hardware.
2386 */
2387 *pdata = VMCS12_REVISION |
2388 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2389 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2390 break;
2391 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2392 case MSR_IA32_VMX_PINBASED_CTLS:
2393 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2394 nested_vmx_pinbased_ctls_high);
2395 break;
2396 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2397 case MSR_IA32_VMX_PROCBASED_CTLS:
2398 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2399 nested_vmx_procbased_ctls_high);
2400 break;
2401 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2402 case MSR_IA32_VMX_EXIT_CTLS:
2403 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2404 nested_vmx_exit_ctls_high);
2405 break;
2406 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2407 case MSR_IA32_VMX_ENTRY_CTLS:
2408 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2409 nested_vmx_entry_ctls_high);
2410 break;
2411 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002412 *pdata = vmx_control_msr(nested_vmx_misc_low,
2413 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002414 break;
2415 /*
2416 * These MSRs specify bits which the guest must keep fixed (on or off)
2417 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2418 * We picked the standard core2 setting.
2419 */
2420#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2421#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2422 case MSR_IA32_VMX_CR0_FIXED0:
2423 *pdata = VMXON_CR0_ALWAYSON;
2424 break;
2425 case MSR_IA32_VMX_CR0_FIXED1:
2426 *pdata = -1ULL;
2427 break;
2428 case MSR_IA32_VMX_CR4_FIXED0:
2429 *pdata = VMXON_CR4_ALWAYSON;
2430 break;
2431 case MSR_IA32_VMX_CR4_FIXED1:
2432 *pdata = -1ULL;
2433 break;
2434 case MSR_IA32_VMX_VMCS_ENUM:
2435 *pdata = 0x1f;
2436 break;
2437 case MSR_IA32_VMX_PROCBASED_CTLS2:
2438 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2439 nested_vmx_secondary_ctls_high);
2440 break;
2441 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002442 /* Currently, no nested vpid support */
2443 *pdata = nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002444 break;
2445 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002446 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002447 }
2448
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002449 return 0;
2450}
2451
2452/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002453 * Reads an msr value (of 'msr_index') into 'pdata'.
2454 * Returns 0 on success, non-0 otherwise.
2455 * Assumes vcpu_load() was already called.
2456 */
2457static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2458{
2459 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002460 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002461
2462 if (!pdata) {
2463 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2464 return -EINVAL;
2465 }
2466
2467 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002468#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002469 case MSR_FS_BASE:
2470 data = vmcs_readl(GUEST_FS_BASE);
2471 break;
2472 case MSR_GS_BASE:
2473 data = vmcs_readl(GUEST_GS_BASE);
2474 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002475 case MSR_KERNEL_GS_BASE:
2476 vmx_load_host_state(to_vmx(vcpu));
2477 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2478 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002479#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002480 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002481 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302482 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002483 data = guest_read_tsc();
2484 break;
2485 case MSR_IA32_SYSENTER_CS:
2486 data = vmcs_read32(GUEST_SYSENTER_CS);
2487 break;
2488 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002489 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002490 break;
2491 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002492 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002493 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002494 case MSR_IA32_BNDCFGS:
2495 data = vmcs_read64(GUEST_BNDCFGS);
2496 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002497 case MSR_IA32_FEATURE_CONTROL:
2498 if (!nested_vmx_allowed(vcpu))
2499 return 1;
2500 data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2501 break;
2502 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2503 if (!nested_vmx_allowed(vcpu))
2504 return 1;
2505 return vmx_get_vmx_msr(vcpu, msr_index, pdata);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002506 case MSR_TSC_AUX:
2507 if (!to_vmx(vcpu)->rdtscp_enabled)
2508 return 1;
2509 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002510 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002511 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002512 if (msr) {
2513 data = msr->data;
2514 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002515 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002516 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002517 }
2518
2519 *pdata = data;
2520 return 0;
2521}
2522
Jan Kiszkacae50132014-01-04 18:47:22 +01002523static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2524
Avi Kivity6aa8b732006-12-10 02:21:36 -08002525/*
2526 * Writes msr value into into the appropriate "register".
2527 * Returns 0 on success, non-0 otherwise.
2528 * Assumes vcpu_load() was already called.
2529 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002530static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002531{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002532 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002533 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002534 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002535 u32 msr_index = msr_info->index;
2536 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002537
Avi Kivity6aa8b732006-12-10 02:21:36 -08002538 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002539 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002540 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002541 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002542#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002543 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002544 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002545 vmcs_writel(GUEST_FS_BASE, data);
2546 break;
2547 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002548 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002549 vmcs_writel(GUEST_GS_BASE, data);
2550 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002551 case MSR_KERNEL_GS_BASE:
2552 vmx_load_host_state(vmx);
2553 vmx->msr_guest_kernel_gs_base = data;
2554 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002555#endif
2556 case MSR_IA32_SYSENTER_CS:
2557 vmcs_write32(GUEST_SYSENTER_CS, data);
2558 break;
2559 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002560 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002561 break;
2562 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002563 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002564 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002565 case MSR_IA32_BNDCFGS:
2566 vmcs_write64(GUEST_BNDCFGS, data);
2567 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302568 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002569 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002570 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002571 case MSR_IA32_CR_PAT:
2572 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2573 vmcs_write64(GUEST_IA32_PAT, data);
2574 vcpu->arch.pat = data;
2575 break;
2576 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002577 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002578 break;
Will Auldba904632012-11-29 12:42:50 -08002579 case MSR_IA32_TSC_ADJUST:
2580 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002581 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002582 case MSR_IA32_FEATURE_CONTROL:
2583 if (!nested_vmx_allowed(vcpu) ||
2584 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2585 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2586 return 1;
2587 vmx->nested.msr_ia32_feature_control = data;
2588 if (msr_info->host_initiated && data == 0)
2589 vmx_leave_nested(vcpu);
2590 break;
2591 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2592 return 1; /* they are read-only */
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002593 case MSR_TSC_AUX:
2594 if (!vmx->rdtscp_enabled)
2595 return 1;
2596 /* Check reserved bit, higher 32 bits should be zero */
2597 if ((data >> 32) != 0)
2598 return 1;
2599 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002601 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002602 if (msr) {
2603 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002604 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2605 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002606 kvm_set_shared_msr(msr->index, msr->data,
2607 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002608 preempt_enable();
2609 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002610 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002611 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002612 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613 }
2614
Eddie Dong2cc51562007-05-21 07:28:09 +03002615 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002616}
2617
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002618static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002619{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002620 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2621 switch (reg) {
2622 case VCPU_REGS_RSP:
2623 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2624 break;
2625 case VCPU_REGS_RIP:
2626 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2627 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002628 case VCPU_EXREG_PDPTR:
2629 if (enable_ept)
2630 ept_save_pdptrs(vcpu);
2631 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002632 default:
2633 break;
2634 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002635}
2636
Avi Kivity6aa8b732006-12-10 02:21:36 -08002637static __init int cpu_has_kvm_support(void)
2638{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002639 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640}
2641
2642static __init int vmx_disabled_by_bios(void)
2643{
2644 u64 msr;
2645
2646 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002647 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002648 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002649 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2650 && tboot_enabled())
2651 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002652 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002653 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002654 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002655 && !tboot_enabled()) {
2656 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002657 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002658 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002659 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002660 /* launched w/o TXT and VMX disabled */
2661 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2662 && !tboot_enabled())
2663 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002664 }
2665
2666 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667}
2668
Dongxiao Xu7725b892010-05-11 18:29:38 +08002669static void kvm_cpu_vmxon(u64 addr)
2670{
2671 asm volatile (ASM_VMX_VMXON_RAX
2672 : : "a"(&addr), "m"(addr)
2673 : "memory", "cc");
2674}
2675
Alexander Graf10474ae2009-09-15 11:37:46 +02002676static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002677{
2678 int cpu = raw_smp_processor_id();
2679 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002680 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681
Alexander Graf10474ae2009-09-15 11:37:46 +02002682 if (read_cr4() & X86_CR4_VMXE)
2683 return -EBUSY;
2684
Nadav Har'Eld462b812011-05-24 15:26:10 +03002685 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002686
2687 /*
2688 * Now we can enable the vmclear operation in kdump
2689 * since the loaded_vmcss_on_cpu list on this cpu
2690 * has been initialized.
2691 *
2692 * Though the cpu is not in VMX operation now, there
2693 * is no problem to enable the vmclear operation
2694 * for the loaded_vmcss_on_cpu list is empty!
2695 */
2696 crash_enable_local_vmclear(cpu);
2697
Avi Kivity6aa8b732006-12-10 02:21:36 -08002698 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002699
2700 test_bits = FEATURE_CONTROL_LOCKED;
2701 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2702 if (tboot_enabled())
2703 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2704
2705 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002706 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002707 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2708 }
Rusty Russell66aee912007-07-17 23:34:16 +10002709 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002710
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002711 if (vmm_exclusive) {
2712 kvm_cpu_vmxon(phys_addr);
2713 ept_sync_global();
2714 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002715
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002716 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002717
Alexander Graf10474ae2009-09-15 11:37:46 +02002718 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002719}
2720
Nadav Har'Eld462b812011-05-24 15:26:10 +03002721static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002722{
2723 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002724 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002725
Nadav Har'Eld462b812011-05-24 15:26:10 +03002726 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2727 loaded_vmcss_on_cpu_link)
2728 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002729}
2730
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002731
2732/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2733 * tricks.
2734 */
2735static void kvm_cpu_vmxoff(void)
2736{
2737 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002738}
2739
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740static void hardware_disable(void *garbage)
2741{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002742 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002743 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002744 kvm_cpu_vmxoff();
2745 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002746 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002747}
2748
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002749static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002750 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751{
2752 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002753 u32 ctl = ctl_min | ctl_opt;
2754
2755 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2756
2757 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2758 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2759
2760 /* Ensure minimum (required) set of control bits are supported. */
2761 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002762 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002763
2764 *result = ctl;
2765 return 0;
2766}
2767
Avi Kivity110312c2010-12-21 12:54:20 +02002768static __init bool allow_1_setting(u32 msr, u32 ctl)
2769{
2770 u32 vmx_msr_low, vmx_msr_high;
2771
2772 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2773 return vmx_msr_high & ctl;
2774}
2775
Yang, Sheng002c7f72007-07-31 14:23:01 +03002776static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002777{
2778 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002779 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002780 u32 _pin_based_exec_control = 0;
2781 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002782 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002783 u32 _vmexit_control = 0;
2784 u32 _vmentry_control = 0;
2785
Raghavendra K T10166742012-02-07 23:19:20 +05302786 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002787#ifdef CONFIG_X86_64
2788 CPU_BASED_CR8_LOAD_EXITING |
2789 CPU_BASED_CR8_STORE_EXITING |
2790#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002791 CPU_BASED_CR3_LOAD_EXITING |
2792 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002793 CPU_BASED_USE_IO_BITMAPS |
2794 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002795 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002796 CPU_BASED_MWAIT_EXITING |
2797 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002798 CPU_BASED_INVLPG_EXITING |
2799 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002800
Sheng Yangf78e0e22007-10-29 09:40:42 +08002801 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002802 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002803 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002804 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2805 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002806 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002807#ifdef CONFIG_X86_64
2808 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2809 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2810 ~CPU_BASED_CR8_STORE_EXITING;
2811#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002812 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002813 min2 = 0;
2814 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002815 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002816 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002817 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002818 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002819 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002820 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002821 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002822 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002823 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002824 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2825 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002826 if (adjust_vmx_controls(min2, opt2,
2827 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002828 &_cpu_based_2nd_exec_control) < 0)
2829 return -EIO;
2830 }
2831#ifndef CONFIG_X86_64
2832 if (!(_cpu_based_2nd_exec_control &
2833 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2834 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2835#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002836
2837 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2838 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002839 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002840 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2841 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002842
Sheng Yangd56f5462008-04-25 10:13:16 +08002843 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002844 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2845 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002846 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2847 CPU_BASED_CR3_STORE_EXITING |
2848 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002849 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2850 vmx_capability.ept, vmx_capability.vpid);
2851 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002852
2853 min = 0;
2854#ifdef CONFIG_X86_64
2855 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2856#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002857 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002858 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002859 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2860 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002861 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002862
Yang Zhang01e439b2013-04-11 19:25:12 +08002863 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2864 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2865 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2866 &_pin_based_exec_control) < 0)
2867 return -EIO;
2868
2869 if (!(_cpu_based_2nd_exec_control &
2870 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2871 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2872 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2873
Sheng Yang468d4722008-10-09 16:01:55 +08002874 min = 0;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002875 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002876 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2877 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002878 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002879
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002880 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002881
2882 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2883 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002884 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002885
2886#ifdef CONFIG_X86_64
2887 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2888 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002889 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002890#endif
2891
2892 /* Require Write-Back (WB) memory type for VMCS accesses. */
2893 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002894 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002895
Yang, Sheng002c7f72007-07-31 14:23:01 +03002896 vmcs_conf->size = vmx_msr_high & 0x1fff;
2897 vmcs_conf->order = get_order(vmcs_config.size);
2898 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002899
Yang, Sheng002c7f72007-07-31 14:23:01 +03002900 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2901 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002902 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002903 vmcs_conf->vmexit_ctrl = _vmexit_control;
2904 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002905
Avi Kivity110312c2010-12-21 12:54:20 +02002906 cpu_has_load_ia32_efer =
2907 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2908 VM_ENTRY_LOAD_IA32_EFER)
2909 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2910 VM_EXIT_LOAD_IA32_EFER);
2911
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002912 cpu_has_load_perf_global_ctrl =
2913 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2914 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2915 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2916 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2917
2918 /*
2919 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2920 * but due to arrata below it can't be used. Workaround is to use
2921 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2922 *
2923 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2924 *
2925 * AAK155 (model 26)
2926 * AAP115 (model 30)
2927 * AAT100 (model 37)
2928 * BC86,AAY89,BD102 (model 44)
2929 * BA97 (model 46)
2930 *
2931 */
2932 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2933 switch (boot_cpu_data.x86_model) {
2934 case 26:
2935 case 30:
2936 case 37:
2937 case 44:
2938 case 46:
2939 cpu_has_load_perf_global_ctrl = false;
2940 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2941 "does not work properly. Using workaround\n");
2942 break;
2943 default:
2944 break;
2945 }
2946 }
2947
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002948 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002949}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002950
2951static struct vmcs *alloc_vmcs_cpu(int cpu)
2952{
2953 int node = cpu_to_node(cpu);
2954 struct page *pages;
2955 struct vmcs *vmcs;
2956
Mel Gorman6484eb32009-06-16 15:31:54 -07002957 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002958 if (!pages)
2959 return NULL;
2960 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002961 memset(vmcs, 0, vmcs_config.size);
2962 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002963 return vmcs;
2964}
2965
2966static struct vmcs *alloc_vmcs(void)
2967{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002968 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969}
2970
2971static void free_vmcs(struct vmcs *vmcs)
2972{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002973 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002974}
2975
Nadav Har'Eld462b812011-05-24 15:26:10 +03002976/*
2977 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2978 */
2979static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2980{
2981 if (!loaded_vmcs->vmcs)
2982 return;
2983 loaded_vmcs_clear(loaded_vmcs);
2984 free_vmcs(loaded_vmcs->vmcs);
2985 loaded_vmcs->vmcs = NULL;
2986}
2987
Sam Ravnborg39959582007-06-01 00:47:13 -07002988static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002989{
2990 int cpu;
2991
Zachary Amsden3230bb42009-09-29 11:38:37 -10002992 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002993 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002994 per_cpu(vmxarea, cpu) = NULL;
2995 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002996}
2997
Avi Kivity6aa8b732006-12-10 02:21:36 -08002998static __init int alloc_kvm_area(void)
2999{
3000 int cpu;
3001
Zachary Amsden3230bb42009-09-29 11:38:37 -10003002 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003003 struct vmcs *vmcs;
3004
3005 vmcs = alloc_vmcs_cpu(cpu);
3006 if (!vmcs) {
3007 free_kvm_area();
3008 return -ENOMEM;
3009 }
3010
3011 per_cpu(vmxarea, cpu) = vmcs;
3012 }
3013 return 0;
3014}
3015
3016static __init int hardware_setup(void)
3017{
Yang, Sheng002c7f72007-07-31 14:23:01 +03003018 if (setup_vmcs_config(&vmcs_config) < 0)
3019 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01003020
3021 if (boot_cpu_has(X86_FEATURE_NX))
3022 kvm_enable_efer_bits(EFER_NX);
3023
Sheng Yang93ba03c2009-04-01 15:52:32 +08003024 if (!cpu_has_vmx_vpid())
3025 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03003026 if (!cpu_has_vmx_shadow_vmcs())
3027 enable_shadow_vmcs = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003028
Sheng Yang4bc9b982010-06-02 14:05:24 +08003029 if (!cpu_has_vmx_ept() ||
3030 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08003031 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003032 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08003033 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003034 }
3035
Xudong Hao83c3a332012-05-28 19:33:35 +08003036 if (!cpu_has_vmx_ept_ad_bits())
3037 enable_ept_ad_bits = 0;
3038
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003039 if (!cpu_has_vmx_unrestricted_guest())
3040 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003041
3042 if (!cpu_has_vmx_flexpriority())
3043 flexpriority_enabled = 0;
3044
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003045 if (!cpu_has_vmx_tpr_shadow())
3046 kvm_x86_ops->update_cr8_intercept = NULL;
3047
Marcelo Tosatti54dee992009-06-11 12:07:44 -03003048 if (enable_ept && !cpu_has_vmx_ept_2m_page())
3049 kvm_disable_largepages();
3050
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003051 if (!cpu_has_vmx_ple())
3052 ple_gap = 0;
3053
Yang Zhang01e439b2013-04-11 19:25:12 +08003054 if (!cpu_has_vmx_apicv())
3055 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08003056
Yang Zhang01e439b2013-04-11 19:25:12 +08003057 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08003058 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003059 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08003060 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003061 kvm_x86_ops->deliver_posted_interrupt = NULL;
3062 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
3063 }
Yang Zhang83d4c282013-01-25 10:18:49 +08003064
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003065 if (nested)
3066 nested_vmx_setup_ctls_msrs();
3067
Avi Kivity6aa8b732006-12-10 02:21:36 -08003068 return alloc_kvm_area();
3069}
3070
3071static __exit void hardware_unsetup(void)
3072{
3073 free_kvm_area();
3074}
3075
Gleb Natapov14168782013-01-21 15:36:49 +02003076static bool emulation_required(struct kvm_vcpu *vcpu)
3077{
3078 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3079}
3080
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003081static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003082 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003083{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003084 if (!emulate_invalid_guest_state) {
3085 /*
3086 * CS and SS RPL should be equal during guest entry according
3087 * to VMX spec, but in reality it is not always so. Since vcpu
3088 * is in the middle of the transition from real mode to
3089 * protected mode it is safe to assume that RPL 0 is a good
3090 * default value.
3091 */
3092 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3093 save->selector &= ~SELECTOR_RPL_MASK;
3094 save->dpl = save->selector & SELECTOR_RPL_MASK;
3095 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003096 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003097 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098}
3099
3100static void enter_pmode(struct kvm_vcpu *vcpu)
3101{
3102 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003103 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104
Gleb Natapovd99e4152012-12-20 16:57:45 +02003105 /*
3106 * Update real mode segment cache. It may be not up-to-date if sement
3107 * register was written while vcpu was in a guest mode.
3108 */
3109 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3110 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3111 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3112 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3113 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3114 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3115
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003116 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003117
Avi Kivity2fb92db2011-04-27 19:42:18 +03003118 vmx_segment_cache_clear(vmx);
3119
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003120 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003121
3122 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003123 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3124 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003125 vmcs_writel(GUEST_RFLAGS, flags);
3126
Rusty Russell66aee912007-07-17 23:34:16 +10003127 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3128 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003129
3130 update_exception_bitmap(vcpu);
3131
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003132 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3133 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3134 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3135 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3136 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3137 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02003138
3139 /* CPL is always 0 when CPU enters protected mode */
3140 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
3141 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003142}
3143
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003144static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003145{
Mathias Krause772e0312012-08-30 01:30:19 +02003146 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003147 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003148
Gleb Natapovd99e4152012-12-20 16:57:45 +02003149 var.dpl = 0x3;
3150 if (seg == VCPU_SREG_CS)
3151 var.type = 0x3;
3152
3153 if (!emulate_invalid_guest_state) {
3154 var.selector = var.base >> 4;
3155 var.base = var.base & 0xffff0;
3156 var.limit = 0xffff;
3157 var.g = 0;
3158 var.db = 0;
3159 var.present = 1;
3160 var.s = 1;
3161 var.l = 0;
3162 var.unusable = 0;
3163 var.type = 0x3;
3164 var.avl = 0;
3165 if (save->base & 0xf)
3166 printk_once(KERN_WARNING "kvm: segment base is not "
3167 "paragraph aligned when entering "
3168 "protected mode (seg=%d)", seg);
3169 }
3170
3171 vmcs_write16(sf->selector, var.selector);
3172 vmcs_write32(sf->base, var.base);
3173 vmcs_write32(sf->limit, var.limit);
3174 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003175}
3176
3177static void enter_rmode(struct kvm_vcpu *vcpu)
3178{
3179 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003180 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003181
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003182 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3183 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3184 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3185 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3186 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003187 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3188 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003189
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003190 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003191
Gleb Natapov776e58e2011-03-13 12:34:27 +02003192 /*
3193 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003194 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003195 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003196 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003197 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3198 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003199
Avi Kivity2fb92db2011-04-27 19:42:18 +03003200 vmx_segment_cache_clear(vmx);
3201
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003202 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003203 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003204 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3205
3206 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003207 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003208
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003209 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210
3211 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003212 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003213 update_exception_bitmap(vcpu);
3214
Gleb Natapovd99e4152012-12-20 16:57:45 +02003215 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3216 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3217 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3218 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3219 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3220 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003221
Eddie Dong8668a3c2007-10-10 14:26:45 +08003222 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223}
3224
Amit Shah401d10d2009-02-20 22:53:37 +05303225static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3226{
3227 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003228 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3229
3230 if (!msr)
3231 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303232
Avi Kivity44ea2b12009-09-06 15:55:37 +03003233 /*
3234 * Force kernel_gs_base reloading before EFER changes, as control
3235 * of this msr depends on is_long_mode().
3236 */
3237 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003238 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303239 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003240 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303241 msr->data = efer;
3242 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003243 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303244
3245 msr->data = efer & ~EFER_LME;
3246 }
3247 setup_msrs(vmx);
3248}
3249
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003250#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251
3252static void enter_lmode(struct kvm_vcpu *vcpu)
3253{
3254 u32 guest_tr_ar;
3255
Avi Kivity2fb92db2011-04-27 19:42:18 +03003256 vmx_segment_cache_clear(to_vmx(vcpu));
3257
Avi Kivity6aa8b732006-12-10 02:21:36 -08003258 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3259 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003260 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3261 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 vmcs_write32(GUEST_TR_AR_BYTES,
3263 (guest_tr_ar & ~AR_TYPE_MASK)
3264 | AR_TYPE_BUSY_64_TSS);
3265 }
Avi Kivityda38f432010-07-06 11:30:49 +03003266 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003267}
3268
3269static void exit_lmode(struct kvm_vcpu *vcpu)
3270{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003271 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003272 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003273}
3274
3275#endif
3276
Sheng Yang2384d2b2008-01-17 15:14:33 +08003277static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3278{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003279 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003280 if (enable_ept) {
3281 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3282 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003283 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003284 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003285}
3286
Avi Kivitye8467fd2009-12-29 18:43:06 +02003287static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3288{
3289 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3290
3291 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3292 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3293}
3294
Avi Kivityaff48ba2010-12-05 18:56:11 +02003295static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3296{
3297 if (enable_ept && is_paging(vcpu))
3298 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3299 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3300}
3301
Anthony Liguori25c4c272007-04-27 09:29:21 +03003302static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003303{
Avi Kivityfc78f512009-12-07 12:16:48 +02003304 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3305
3306 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3307 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003308}
3309
Sheng Yang14394422008-04-28 12:24:45 +08003310static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3311{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003312 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3313
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003314 if (!test_bit(VCPU_EXREG_PDPTR,
3315 (unsigned long *)&vcpu->arch.regs_dirty))
3316 return;
3317
Sheng Yang14394422008-04-28 12:24:45 +08003318 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003319 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3320 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3321 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3322 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003323 }
3324}
3325
Avi Kivity8f5d5492009-05-31 18:41:29 +03003326static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3327{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003328 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3329
Avi Kivity8f5d5492009-05-31 18:41:29 +03003330 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003331 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3332 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3333 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3334 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003335 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003336
3337 __set_bit(VCPU_EXREG_PDPTR,
3338 (unsigned long *)&vcpu->arch.regs_avail);
3339 __set_bit(VCPU_EXREG_PDPTR,
3340 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003341}
3342
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003343static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003344
3345static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3346 unsigned long cr0,
3347 struct kvm_vcpu *vcpu)
3348{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003349 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3350 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003351 if (!(cr0 & X86_CR0_PG)) {
3352 /* From paging/starting to nonpaging */
3353 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003354 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003355 (CPU_BASED_CR3_LOAD_EXITING |
3356 CPU_BASED_CR3_STORE_EXITING));
3357 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003358 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003359 } else if (!is_paging(vcpu)) {
3360 /* From nonpaging to paging */
3361 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003362 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003363 ~(CPU_BASED_CR3_LOAD_EXITING |
3364 CPU_BASED_CR3_STORE_EXITING));
3365 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003366 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003367 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003368
3369 if (!(cr0 & X86_CR0_WP))
3370 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003371}
3372
Avi Kivity6aa8b732006-12-10 02:21:36 -08003373static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3374{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003375 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003376 unsigned long hw_cr0;
3377
Gleb Natapov50378782013-02-04 16:00:28 +02003378 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003379 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003380 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003381 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003382 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003383
Gleb Natapov218e7632013-01-21 15:36:45 +02003384 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3385 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003386
Gleb Natapov218e7632013-01-21 15:36:45 +02003387 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3388 enter_rmode(vcpu);
3389 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003390
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003391#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003392 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003393 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003394 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003395 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003396 exit_lmode(vcpu);
3397 }
3398#endif
3399
Avi Kivity089d0342009-03-23 18:26:32 +02003400 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003401 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3402
Avi Kivity02daab22009-12-30 12:40:26 +02003403 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003404 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003405
Avi Kivity6aa8b732006-12-10 02:21:36 -08003406 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003407 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003408 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003409
3410 /* depends on vcpu->arch.cr0 to be set to a new value */
3411 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003412}
3413
Sheng Yang14394422008-04-28 12:24:45 +08003414static u64 construct_eptp(unsigned long root_hpa)
3415{
3416 u64 eptp;
3417
3418 /* TODO write the value reading from MSR */
3419 eptp = VMX_EPT_DEFAULT_MT |
3420 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003421 if (enable_ept_ad_bits)
3422 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003423 eptp |= (root_hpa & PAGE_MASK);
3424
3425 return eptp;
3426}
3427
Avi Kivity6aa8b732006-12-10 02:21:36 -08003428static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3429{
Sheng Yang14394422008-04-28 12:24:45 +08003430 unsigned long guest_cr3;
3431 u64 eptp;
3432
3433 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003434 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003435 eptp = construct_eptp(cr3);
3436 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003437 if (is_paging(vcpu) || is_guest_mode(vcpu))
3438 guest_cr3 = kvm_read_cr3(vcpu);
3439 else
3440 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003441 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003442 }
3443
Sheng Yang2384d2b2008-01-17 15:14:33 +08003444 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003445 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003446}
3447
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003448static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003449{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003450 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003451 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3452
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003453 if (cr4 & X86_CR4_VMXE) {
3454 /*
3455 * To use VMXON (and later other VMX instructions), a guest
3456 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3457 * So basically the check on whether to allow nested VMX
3458 * is here.
3459 */
3460 if (!nested_vmx_allowed(vcpu))
3461 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003462 }
3463 if (to_vmx(vcpu)->nested.vmxon &&
3464 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003465 return 1;
3466
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003467 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003468 if (enable_ept) {
3469 if (!is_paging(vcpu)) {
3470 hw_cr4 &= ~X86_CR4_PAE;
3471 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003472 /*
3473 * SMEP is disabled if CPU is in non-paging mode in
3474 * hardware. However KVM always uses paging mode to
3475 * emulate guest non-paging mode with TDP.
3476 * To emulate this behavior, SMEP needs to be manually
3477 * disabled when guest switches to non-paging mode.
3478 */
3479 hw_cr4 &= ~X86_CR4_SMEP;
Avi Kivitybc230082009-12-08 12:14:42 +02003480 } else if (!(cr4 & X86_CR4_PAE)) {
3481 hw_cr4 &= ~X86_CR4_PAE;
3482 }
3483 }
Sheng Yang14394422008-04-28 12:24:45 +08003484
3485 vmcs_writel(CR4_READ_SHADOW, cr4);
3486 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003487 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003488}
3489
Avi Kivity6aa8b732006-12-10 02:21:36 -08003490static void vmx_get_segment(struct kvm_vcpu *vcpu,
3491 struct kvm_segment *var, int seg)
3492{
Avi Kivitya9179492011-01-03 14:28:52 +02003493 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003494 u32 ar;
3495
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003496 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003497 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003498 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003499 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003500 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003501 var->base = vmx_read_guest_seg_base(vmx, seg);
3502 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3503 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003504 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003505 var->base = vmx_read_guest_seg_base(vmx, seg);
3506 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3507 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3508 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003509 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003510 var->type = ar & 15;
3511 var->s = (ar >> 4) & 1;
3512 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003513 /*
3514 * Some userspaces do not preserve unusable property. Since usable
3515 * segment has to be present according to VMX spec we can use present
3516 * property to amend userspace bug by making unusable segment always
3517 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3518 * segment as unusable.
3519 */
3520 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003521 var->avl = (ar >> 12) & 1;
3522 var->l = (ar >> 13) & 1;
3523 var->db = (ar >> 14) & 1;
3524 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003525}
3526
Avi Kivitya9179492011-01-03 14:28:52 +02003527static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3528{
Avi Kivitya9179492011-01-03 14:28:52 +02003529 struct kvm_segment s;
3530
3531 if (to_vmx(vcpu)->rmode.vm86_active) {
3532 vmx_get_segment(vcpu, &s, seg);
3533 return s.base;
3534 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003535 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003536}
3537
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003538static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003539{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003540 struct vcpu_vmx *vmx = to_vmx(vcpu);
3541
Avi Kivity3eeb3282010-01-21 15:31:48 +02003542 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003543 return 0;
3544
Avi Kivityf4c63e52011-03-07 14:54:28 +02003545 if (!is_long_mode(vcpu)
3546 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003547 return 3;
3548
Avi Kivity69c73022011-03-07 15:26:44 +02003549 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3550 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003551 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003552 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003553
3554 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003555}
3556
3557
Avi Kivity653e3102007-05-07 10:55:37 +03003558static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003559{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560 u32 ar;
3561
Avi Kivityf0495f92012-06-07 17:06:10 +03003562 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003563 ar = 1 << 16;
3564 else {
3565 ar = var->type & 15;
3566 ar |= (var->s & 1) << 4;
3567 ar |= (var->dpl & 3) << 5;
3568 ar |= (var->present & 1) << 7;
3569 ar |= (var->avl & 1) << 12;
3570 ar |= (var->l & 1) << 13;
3571 ar |= (var->db & 1) << 14;
3572 ar |= (var->g & 1) << 15;
3573 }
Avi Kivity653e3102007-05-07 10:55:37 +03003574
3575 return ar;
3576}
3577
3578static void vmx_set_segment(struct kvm_vcpu *vcpu,
3579 struct kvm_segment *var, int seg)
3580{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003581 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003582 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003583
Avi Kivity2fb92db2011-04-27 19:42:18 +03003584 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003585 if (seg == VCPU_SREG_CS)
3586 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003587
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003588 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3589 vmx->rmode.segs[seg] = *var;
3590 if (seg == VCPU_SREG_TR)
3591 vmcs_write16(sf->selector, var->selector);
3592 else if (var->s)
3593 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003594 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003595 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003596
Avi Kivity653e3102007-05-07 10:55:37 +03003597 vmcs_writel(sf->base, var->base);
3598 vmcs_write32(sf->limit, var->limit);
3599 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003600
3601 /*
3602 * Fix the "Accessed" bit in AR field of segment registers for older
3603 * qemu binaries.
3604 * IA32 arch specifies that at the time of processor reset the
3605 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003606 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003607 * state vmexit when "unrestricted guest" mode is turned on.
3608 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3609 * tree. Newer qemu binaries with that qemu fix would not need this
3610 * kvm hack.
3611 */
3612 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003613 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003614
Gleb Natapovf924d662012-12-12 19:10:55 +02003615 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003616
3617out:
Gleb Natapov14168782013-01-21 15:36:49 +02003618 vmx->emulation_required |= emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003619}
3620
Avi Kivity6aa8b732006-12-10 02:21:36 -08003621static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3622{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003623 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003624
3625 *db = (ar >> 14) & 1;
3626 *l = (ar >> 13) & 1;
3627}
3628
Gleb Natapov89a27f42010-02-16 10:51:48 +02003629static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003630{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003631 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3632 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003633}
3634
Gleb Natapov89a27f42010-02-16 10:51:48 +02003635static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003636{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003637 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3638 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003639}
3640
Gleb Natapov89a27f42010-02-16 10:51:48 +02003641static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003642{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003643 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3644 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003645}
3646
Gleb Natapov89a27f42010-02-16 10:51:48 +02003647static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003648{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003649 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3650 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003651}
3652
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003653static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3654{
3655 struct kvm_segment var;
3656 u32 ar;
3657
3658 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003659 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003660 if (seg == VCPU_SREG_CS)
3661 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003662 ar = vmx_segment_access_rights(&var);
3663
3664 if (var.base != (var.selector << 4))
3665 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003666 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003667 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003668 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003669 return false;
3670
3671 return true;
3672}
3673
3674static bool code_segment_valid(struct kvm_vcpu *vcpu)
3675{
3676 struct kvm_segment cs;
3677 unsigned int cs_rpl;
3678
3679 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3680 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3681
Avi Kivity1872a3f2009-01-04 23:26:52 +02003682 if (cs.unusable)
3683 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003684 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3685 return false;
3686 if (!cs.s)
3687 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003688 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003689 if (cs.dpl > cs_rpl)
3690 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003691 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003692 if (cs.dpl != cs_rpl)
3693 return false;
3694 }
3695 if (!cs.present)
3696 return false;
3697
3698 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3699 return true;
3700}
3701
3702static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3703{
3704 struct kvm_segment ss;
3705 unsigned int ss_rpl;
3706
3707 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3708 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3709
Avi Kivity1872a3f2009-01-04 23:26:52 +02003710 if (ss.unusable)
3711 return true;
3712 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003713 return false;
3714 if (!ss.s)
3715 return false;
3716 if (ss.dpl != ss_rpl) /* DPL != RPL */
3717 return false;
3718 if (!ss.present)
3719 return false;
3720
3721 return true;
3722}
3723
3724static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3725{
3726 struct kvm_segment var;
3727 unsigned int rpl;
3728
3729 vmx_get_segment(vcpu, &var, seg);
3730 rpl = var.selector & SELECTOR_RPL_MASK;
3731
Avi Kivity1872a3f2009-01-04 23:26:52 +02003732 if (var.unusable)
3733 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003734 if (!var.s)
3735 return false;
3736 if (!var.present)
3737 return false;
3738 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3739 if (var.dpl < rpl) /* DPL < RPL */
3740 return false;
3741 }
3742
3743 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3744 * rights flags
3745 */
3746 return true;
3747}
3748
3749static bool tr_valid(struct kvm_vcpu *vcpu)
3750{
3751 struct kvm_segment tr;
3752
3753 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3754
Avi Kivity1872a3f2009-01-04 23:26:52 +02003755 if (tr.unusable)
3756 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003757 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3758 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003759 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003760 return false;
3761 if (!tr.present)
3762 return false;
3763
3764 return true;
3765}
3766
3767static bool ldtr_valid(struct kvm_vcpu *vcpu)
3768{
3769 struct kvm_segment ldtr;
3770
3771 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3772
Avi Kivity1872a3f2009-01-04 23:26:52 +02003773 if (ldtr.unusable)
3774 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003775 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3776 return false;
3777 if (ldtr.type != 2)
3778 return false;
3779 if (!ldtr.present)
3780 return false;
3781
3782 return true;
3783}
3784
3785static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3786{
3787 struct kvm_segment cs, ss;
3788
3789 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3790 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3791
3792 return ((cs.selector & SELECTOR_RPL_MASK) ==
3793 (ss.selector & SELECTOR_RPL_MASK));
3794}
3795
3796/*
3797 * Check if guest state is valid. Returns true if valid, false if
3798 * not.
3799 * We assume that registers are always usable
3800 */
3801static bool guest_state_valid(struct kvm_vcpu *vcpu)
3802{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003803 if (enable_unrestricted_guest)
3804 return true;
3805
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003806 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003807 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003808 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3809 return false;
3810 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3811 return false;
3812 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3813 return false;
3814 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3815 return false;
3816 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3817 return false;
3818 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3819 return false;
3820 } else {
3821 /* protected mode guest state checks */
3822 if (!cs_ss_rpl_check(vcpu))
3823 return false;
3824 if (!code_segment_valid(vcpu))
3825 return false;
3826 if (!stack_segment_valid(vcpu))
3827 return false;
3828 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3829 return false;
3830 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3831 return false;
3832 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3833 return false;
3834 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3835 return false;
3836 if (!tr_valid(vcpu))
3837 return false;
3838 if (!ldtr_valid(vcpu))
3839 return false;
3840 }
3841 /* TODO:
3842 * - Add checks on RIP
3843 * - Add checks on RFLAGS
3844 */
3845
3846 return true;
3847}
3848
Mike Dayd77c26f2007-10-08 09:02:08 -04003849static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003850{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003851 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003852 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003853 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003854
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003855 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003856 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003857 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3858 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003859 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003860 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003861 r = kvm_write_guest_page(kvm, fn++, &data,
3862 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003863 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003864 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003865 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3866 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003867 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003868 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3869 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003870 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003871 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003872 r = kvm_write_guest_page(kvm, fn, &data,
3873 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3874 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003875 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003876 goto out;
3877
3878 ret = 1;
3879out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003880 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003881 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003882}
3883
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003884static int init_rmode_identity_map(struct kvm *kvm)
3885{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003886 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003887 pfn_t identity_map_pfn;
3888 u32 tmp;
3889
Avi Kivity089d0342009-03-23 18:26:32 +02003890 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003891 return 1;
3892 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3893 printk(KERN_ERR "EPT: identity-mapping pagetable "
3894 "haven't been allocated!\n");
3895 return 0;
3896 }
3897 if (likely(kvm->arch.ept_identity_pagetable_done))
3898 return 1;
3899 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003900 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003901 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003902 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3903 if (r < 0)
3904 goto out;
3905 /* Set up identity-mapping pagetable for EPT in real mode */
3906 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3907 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3908 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3909 r = kvm_write_guest_page(kvm, identity_map_pfn,
3910 &tmp, i * sizeof(tmp), sizeof(tmp));
3911 if (r < 0)
3912 goto out;
3913 }
3914 kvm->arch.ept_identity_pagetable_done = true;
3915 ret = 1;
3916out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003917 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003918 return ret;
3919}
3920
Avi Kivity6aa8b732006-12-10 02:21:36 -08003921static void seg_setup(int seg)
3922{
Mathias Krause772e0312012-08-30 01:30:19 +02003923 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003924 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003925
3926 vmcs_write16(sf->selector, 0);
3927 vmcs_writel(sf->base, 0);
3928 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003929 ar = 0x93;
3930 if (seg == VCPU_SREG_CS)
3931 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003932
3933 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003934}
3935
Sheng Yangf78e0e22007-10-29 09:40:42 +08003936static int alloc_apic_access_page(struct kvm *kvm)
3937{
Xiao Guangrong44841412012-09-07 14:14:20 +08003938 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003939 struct kvm_userspace_memory_region kvm_userspace_mem;
3940 int r = 0;
3941
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003942 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003943 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003944 goto out;
3945 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3946 kvm_userspace_mem.flags = 0;
3947 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3948 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003949 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003950 if (r)
3951 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003952
Xiao Guangrong44841412012-09-07 14:14:20 +08003953 page = gfn_to_page(kvm, 0xfee00);
3954 if (is_error_page(page)) {
3955 r = -EFAULT;
3956 goto out;
3957 }
3958
3959 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003960out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003961 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003962 return r;
3963}
3964
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003965static int alloc_identity_pagetable(struct kvm *kvm)
3966{
Xiao Guangrong44841412012-09-07 14:14:20 +08003967 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003968 struct kvm_userspace_memory_region kvm_userspace_mem;
3969 int r = 0;
3970
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003971 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003972 if (kvm->arch.ept_identity_pagetable)
3973 goto out;
3974 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3975 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003976 kvm_userspace_mem.guest_phys_addr =
3977 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003978 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003979 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003980 if (r)
3981 goto out;
3982
Xiao Guangrong44841412012-09-07 14:14:20 +08003983 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3984 if (is_error_page(page)) {
3985 r = -EFAULT;
3986 goto out;
3987 }
3988
3989 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003990out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003991 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003992 return r;
3993}
3994
Sheng Yang2384d2b2008-01-17 15:14:33 +08003995static void allocate_vpid(struct vcpu_vmx *vmx)
3996{
3997 int vpid;
3998
3999 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004000 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004001 return;
4002 spin_lock(&vmx_vpid_lock);
4003 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4004 if (vpid < VMX_NR_VPIDS) {
4005 vmx->vpid = vpid;
4006 __set_bit(vpid, vmx_vpid_bitmap);
4007 }
4008 spin_unlock(&vmx_vpid_lock);
4009}
4010
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004011static void free_vpid(struct vcpu_vmx *vmx)
4012{
4013 if (!enable_vpid)
4014 return;
4015 spin_lock(&vmx_vpid_lock);
4016 if (vmx->vpid != 0)
4017 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4018 spin_unlock(&vmx_vpid_lock);
4019}
4020
Yang Zhang8d146952013-01-25 10:18:50 +08004021#define MSR_TYPE_R 1
4022#define MSR_TYPE_W 2
4023static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4024 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004025{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004026 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004027
4028 if (!cpu_has_vmx_msr_bitmap())
4029 return;
4030
4031 /*
4032 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4033 * have the write-low and read-high bitmap offsets the wrong way round.
4034 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4035 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004036 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004037 if (type & MSR_TYPE_R)
4038 /* read-low */
4039 __clear_bit(msr, msr_bitmap + 0x000 / f);
4040
4041 if (type & MSR_TYPE_W)
4042 /* write-low */
4043 __clear_bit(msr, msr_bitmap + 0x800 / f);
4044
Sheng Yang25c5f222008-03-28 13:18:56 +08004045 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4046 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004047 if (type & MSR_TYPE_R)
4048 /* read-high */
4049 __clear_bit(msr, msr_bitmap + 0x400 / f);
4050
4051 if (type & MSR_TYPE_W)
4052 /* write-high */
4053 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4054
4055 }
4056}
4057
4058static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4059 u32 msr, int type)
4060{
4061 int f = sizeof(unsigned long);
4062
4063 if (!cpu_has_vmx_msr_bitmap())
4064 return;
4065
4066 /*
4067 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4068 * have the write-low and read-high bitmap offsets the wrong way round.
4069 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4070 */
4071 if (msr <= 0x1fff) {
4072 if (type & MSR_TYPE_R)
4073 /* read-low */
4074 __set_bit(msr, msr_bitmap + 0x000 / f);
4075
4076 if (type & MSR_TYPE_W)
4077 /* write-low */
4078 __set_bit(msr, msr_bitmap + 0x800 / f);
4079
4080 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4081 msr &= 0x1fff;
4082 if (type & MSR_TYPE_R)
4083 /* read-high */
4084 __set_bit(msr, msr_bitmap + 0x400 / f);
4085
4086 if (type & MSR_TYPE_W)
4087 /* write-high */
4088 __set_bit(msr, msr_bitmap + 0xc00 / f);
4089
Sheng Yang25c5f222008-03-28 13:18:56 +08004090 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004091}
4092
Avi Kivity58972972009-02-24 22:26:47 +02004093static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4094{
4095 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004096 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4097 msr, MSR_TYPE_R | MSR_TYPE_W);
4098 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4099 msr, MSR_TYPE_R | MSR_TYPE_W);
4100}
4101
4102static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4103{
4104 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4105 msr, MSR_TYPE_R);
4106 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4107 msr, MSR_TYPE_R);
4108}
4109
4110static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4111{
4112 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4113 msr, MSR_TYPE_R);
4114 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4115 msr, MSR_TYPE_R);
4116}
4117
4118static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4119{
4120 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4121 msr, MSR_TYPE_W);
4122 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4123 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004124}
4125
Yang Zhang01e439b2013-04-11 19:25:12 +08004126static int vmx_vm_has_apicv(struct kvm *kvm)
4127{
4128 return enable_apicv && irqchip_in_kernel(kvm);
4129}
4130
Avi Kivity6aa8b732006-12-10 02:21:36 -08004131/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004132 * Send interrupt to vcpu via posted interrupt way.
4133 * 1. If target vcpu is running(non-root mode), send posted interrupt
4134 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4135 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4136 * interrupt from PIR in next vmentry.
4137 */
4138static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4139{
4140 struct vcpu_vmx *vmx = to_vmx(vcpu);
4141 int r;
4142
4143 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4144 return;
4145
4146 r = pi_test_and_set_on(&vmx->pi_desc);
4147 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004148#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004149 if (!r && (vcpu->mode == IN_GUEST_MODE))
4150 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4151 POSTED_INTR_VECTOR);
4152 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004153#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004154 kvm_vcpu_kick(vcpu);
4155}
4156
4157static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4158{
4159 struct vcpu_vmx *vmx = to_vmx(vcpu);
4160
4161 if (!pi_test_and_clear_on(&vmx->pi_desc))
4162 return;
4163
4164 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4165}
4166
4167static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4168{
4169 return;
4170}
4171
Avi Kivity6aa8b732006-12-10 02:21:36 -08004172/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004173 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4174 * will not change in the lifetime of the guest.
4175 * Note that host-state that does change is set elsewhere. E.g., host-state
4176 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4177 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004178static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004179{
4180 u32 low32, high32;
4181 unsigned long tmpl;
4182 struct desc_ptr dt;
4183
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004184 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004185 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4186 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4187
4188 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004189#ifdef CONFIG_X86_64
4190 /*
4191 * Load null selectors, so we can avoid reloading them in
4192 * __vmx_load_host_state(), in case userspace uses the null selectors
4193 * too (the expected case).
4194 */
4195 vmcs_write16(HOST_DS_SELECTOR, 0);
4196 vmcs_write16(HOST_ES_SELECTOR, 0);
4197#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004198 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4199 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004200#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004201 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4202 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4203
4204 native_store_idt(&dt);
4205 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004206 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004207
Avi Kivity83287ea422012-09-16 15:10:57 +03004208 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004209
4210 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4211 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4212 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4213 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4214
4215 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4216 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4217 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4218 }
4219}
4220
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004221static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4222{
4223 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4224 if (enable_ept)
4225 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004226 if (is_guest_mode(&vmx->vcpu))
4227 vmx->vcpu.arch.cr4_guest_owned_bits &=
4228 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004229 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4230}
4231
Yang Zhang01e439b2013-04-11 19:25:12 +08004232static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4233{
4234 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4235
4236 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4237 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4238 return pin_based_exec_ctrl;
4239}
4240
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004241static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4242{
4243 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4244 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4245 exec_control &= ~CPU_BASED_TPR_SHADOW;
4246#ifdef CONFIG_X86_64
4247 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4248 CPU_BASED_CR8_LOAD_EXITING;
4249#endif
4250 }
4251 if (!enable_ept)
4252 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4253 CPU_BASED_CR3_LOAD_EXITING |
4254 CPU_BASED_INVLPG_EXITING;
4255 return exec_control;
4256}
4257
4258static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4259{
4260 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4261 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4262 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4263 if (vmx->vpid == 0)
4264 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4265 if (!enable_ept) {
4266 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4267 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004268 /* Enable INVPCID for non-ept guests may cause performance regression. */
4269 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004270 }
4271 if (!enable_unrestricted_guest)
4272 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4273 if (!ple_gap)
4274 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004275 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4276 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4277 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004278 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004279 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4280 (handle_vmptrld).
4281 We can NOT enable shadow_vmcs here because we don't have yet
4282 a current VMCS12
4283 */
4284 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004285 return exec_control;
4286}
4287
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004288static void ept_set_mmio_spte_mask(void)
4289{
4290 /*
4291 * EPT Misconfigurations can be generated if the value of bits 2:0
4292 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004293 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004294 * spte.
4295 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004296 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004297}
4298
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004299/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004300 * Sets up the vmcs for emulated real mode.
4301 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004302static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004303{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004304#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004305 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004306#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004307 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004308
Avi Kivity6aa8b732006-12-10 02:21:36 -08004309 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004310 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4311 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004312
Abel Gordon4607c2d2013-04-18 14:35:55 +03004313 if (enable_shadow_vmcs) {
4314 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4315 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4316 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004317 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004318 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004319
Avi Kivity6aa8b732006-12-10 02:21:36 -08004320 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4321
Avi Kivity6aa8b732006-12-10 02:21:36 -08004322 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004323 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004324
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004325 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004326
Sheng Yang83ff3b92007-11-21 14:33:25 +08004327 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004328 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4329 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004330 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004331
Yang Zhang01e439b2013-04-11 19:25:12 +08004332 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004333 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4334 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4335 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4336 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4337
4338 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004339
4340 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4341 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004342 }
4343
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004344 if (ple_gap) {
4345 vmcs_write32(PLE_GAP, ple_gap);
4346 vmcs_write32(PLE_WINDOW, ple_window);
4347 }
4348
Xiao Guangrongc3707952011-07-12 03:28:04 +08004349 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4350 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004351 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4352
Avi Kivity9581d442010-10-19 16:46:55 +02004353 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4354 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004355 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004356#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004357 rdmsrl(MSR_FS_BASE, a);
4358 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4359 rdmsrl(MSR_GS_BASE, a);
4360 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4361#else
4362 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4363 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4364#endif
4365
Eddie Dong2cc51562007-05-21 07:28:09 +03004366 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4367 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004368 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004369 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004370 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004371
Sheng Yang468d4722008-10-09 16:01:55 +08004372 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004373 u32 msr_low, msr_high;
4374 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004375 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4376 host_pat = msr_low | ((u64) msr_high << 32);
4377 /* Write the default value follow host pat */
4378 vmcs_write64(GUEST_IA32_PAT, host_pat);
4379 /* Keep arch.pat sync with GUEST_IA32_PAT */
4380 vmx->vcpu.arch.pat = host_pat;
4381 }
4382
Avi Kivity6aa8b732006-12-10 02:21:36 -08004383 for (i = 0; i < NR_VMX_MSR; ++i) {
4384 u32 index = vmx_msr_index[i];
4385 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004386 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004387
4388 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4389 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004390 if (wrmsr_safe(index, data_low, data_high) < 0)
4391 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004392 vmx->guest_msrs[j].index = i;
4393 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004394 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004395 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004396 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004397
Gleb Natapov2961e8762013-11-25 15:37:13 +02004398
4399 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004400
4401 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004402 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004403
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004404 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004405 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004406
4407 return 0;
4408}
4409
Jan Kiszka57f252f2013-03-12 10:20:24 +01004410static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004411{
4412 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004413 struct msr_data apic_base_msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004414
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004415 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004416
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004417 vmx->soft_vnmi_blocked = 0;
4418
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004419 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004420 kvm_set_cr8(&vmx->vcpu, 0);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004421 apic_base_msr.data = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004422 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Jan Kiszka58cb6282014-01-24 16:48:44 +01004423 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4424 apic_base_msr.host_initiated = true;
4425 kvm_set_apic_base(&vmx->vcpu, &apic_base_msr);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004426
Avi Kivity2fb92db2011-04-27 19:42:18 +03004427 vmx_segment_cache_clear(vmx);
4428
Avi Kivity5706be02008-08-20 15:07:31 +03004429 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004430 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004431 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004432
4433 seg_setup(VCPU_SREG_DS);
4434 seg_setup(VCPU_SREG_ES);
4435 seg_setup(VCPU_SREG_FS);
4436 seg_setup(VCPU_SREG_GS);
4437 seg_setup(VCPU_SREG_SS);
4438
4439 vmcs_write16(GUEST_TR_SELECTOR, 0);
4440 vmcs_writel(GUEST_TR_BASE, 0);
4441 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4442 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4443
4444 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4445 vmcs_writel(GUEST_LDTR_BASE, 0);
4446 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4447 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4448
4449 vmcs_write32(GUEST_SYSENTER_CS, 0);
4450 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4451 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4452
4453 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004454 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004455
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004456 vmcs_writel(GUEST_GDTR_BASE, 0);
4457 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4458
4459 vmcs_writel(GUEST_IDTR_BASE, 0);
4460 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4461
Anthony Liguori443381a2010-12-06 10:53:38 -06004462 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004463 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4464 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4465
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004466 /* Special registers */
4467 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4468
4469 setup_msrs(vmx);
4470
Avi Kivity6aa8b732006-12-10 02:21:36 -08004471 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4472
Sheng Yangf78e0e22007-10-29 09:40:42 +08004473 if (cpu_has_vmx_tpr_shadow()) {
4474 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4475 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4476 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004477 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004478 vmcs_write32(TPR_THRESHOLD, 0);
4479 }
4480
4481 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4482 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004483 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484
Yang Zhang01e439b2013-04-11 19:25:12 +08004485 if (vmx_vm_has_apicv(vcpu->kvm))
4486 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4487
Sheng Yang2384d2b2008-01-17 15:14:33 +08004488 if (vmx->vpid != 0)
4489 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4490
Eduardo Habkostfa400522009-10-24 02:49:58 -02004491 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004492 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004493 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004494 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004495 vmx_fpu_activate(&vmx->vcpu);
4496 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004497
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004498 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004499}
4500
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004501/*
4502 * In nested virtualization, check if L1 asked to exit on external interrupts.
4503 * For most existing hypervisors, this will always return true.
4504 */
4505static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4506{
4507 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4508 PIN_BASED_EXT_INTR_MASK;
4509}
4510
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004511static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4512{
4513 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4514 PIN_BASED_NMI_EXITING;
4515}
4516
Jan Kiszka730dca42013-04-28 10:50:52 +02004517static int enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004518{
4519 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004520
4521 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004522 /*
4523 * We get here if vmx_interrupt_allowed() said we can't
Jan Kiszka730dca42013-04-28 10:50:52 +02004524 * inject to L1 now because L2 must run. The caller will have
4525 * to make L2 exit right after entry, so we can inject to L1
4526 * more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004527 */
Jan Kiszka730dca42013-04-28 10:50:52 +02004528 return -EBUSY;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004529
4530 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4531 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4532 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka730dca42013-04-28 10:50:52 +02004533 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004534}
4535
Jan Kiszka03b28f82013-04-29 16:46:42 +02004536static int enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004537{
4538 u32 cpu_based_vm_exec_control;
4539
Jan Kiszka03b28f82013-04-29 16:46:42 +02004540 if (!cpu_has_virtual_nmis())
4541 return enable_irq_window(vcpu);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004542
Jan Kiszka03b28f82013-04-29 16:46:42 +02004543 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI)
4544 return enable_irq_window(vcpu);
4545
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004546 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4547 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4548 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka03b28f82013-04-29 16:46:42 +02004549 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004550}
4551
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004552static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004553{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004554 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004555 uint32_t intr;
4556 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004557
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004558 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004559
Avi Kivityfa89a812008-09-01 15:57:51 +03004560 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004561 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004562 int inc_eip = 0;
4563 if (vcpu->arch.interrupt.soft)
4564 inc_eip = vcpu->arch.event_exit_inst_len;
4565 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004566 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004567 return;
4568 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004569 intr = irq | INTR_INFO_VALID_MASK;
4570 if (vcpu->arch.interrupt.soft) {
4571 intr |= INTR_TYPE_SOFT_INTR;
4572 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4573 vmx->vcpu.arch.event_exit_inst_len);
4574 } else
4575 intr |= INTR_TYPE_EXT_INTR;
4576 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004577}
4578
Sheng Yangf08864b2008-05-15 18:23:25 +08004579static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4580{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004581 struct vcpu_vmx *vmx = to_vmx(vcpu);
4582
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004583 if (is_guest_mode(vcpu))
4584 return;
4585
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004586 if (!cpu_has_virtual_nmis()) {
4587 /*
4588 * Tracking the NMI-blocked state in software is built upon
4589 * finding the next open IRQ window. This, in turn, depends on
4590 * well-behaving guests: They have to keep IRQs disabled at
4591 * least as long as the NMI handler runs. Otherwise we may
4592 * cause NMI nesting, maybe breaking the guest. But as this is
4593 * highly unlikely, we can live with the residual risk.
4594 */
4595 vmx->soft_vnmi_blocked = 1;
4596 vmx->vnmi_blocked_time = 0;
4597 }
4598
Jan Kiszka487b3912008-09-26 09:30:56 +02004599 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004600 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004601 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004602 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004603 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004604 return;
4605 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004606 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4607 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004608}
4609
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004610static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4611{
4612 if (!cpu_has_virtual_nmis())
4613 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004614 if (to_vmx(vcpu)->nmi_known_unmasked)
4615 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004616 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004617}
4618
4619static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4620{
4621 struct vcpu_vmx *vmx = to_vmx(vcpu);
4622
4623 if (!cpu_has_virtual_nmis()) {
4624 if (vmx->soft_vnmi_blocked != masked) {
4625 vmx->soft_vnmi_blocked = masked;
4626 vmx->vnmi_blocked_time = 0;
4627 }
4628 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004629 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004630 if (masked)
4631 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4632 GUEST_INTR_STATE_NMI);
4633 else
4634 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4635 GUEST_INTR_STATE_NMI);
4636 }
4637}
4638
Jan Kiszka2505dc92013-04-14 12:12:47 +02004639static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4640{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004641 if (to_vmx(vcpu)->nested.nested_run_pending)
4642 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004643
Jan Kiszka2505dc92013-04-14 12:12:47 +02004644 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4645 return 0;
4646
4647 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4648 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4649 | GUEST_INTR_STATE_NMI));
4650}
4651
Gleb Natapov78646122009-03-23 12:12:11 +02004652static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4653{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004654 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4655 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004656 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4657 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004658}
4659
Izik Eiduscbc94022007-10-25 00:29:55 +02004660static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4661{
4662 int ret;
4663 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004664 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004665 .guest_phys_addr = addr,
4666 .memory_size = PAGE_SIZE * 3,
4667 .flags = 0,
4668 };
4669
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004670 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004671 if (ret)
4672 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004673 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004674 if (!init_rmode_tss(kvm))
4675 return -ENOMEM;
4676
Izik Eiduscbc94022007-10-25 00:29:55 +02004677 return 0;
4678}
4679
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004680static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004681{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004682 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004683 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004684 /*
4685 * Update instruction length as we may reinject the exception
4686 * from user space while in guest debugging mode.
4687 */
4688 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4689 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004690 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004691 return false;
4692 /* fall through */
4693 case DB_VECTOR:
4694 if (vcpu->guest_debug &
4695 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4696 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004697 /* fall through */
4698 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004699 case OF_VECTOR:
4700 case BR_VECTOR:
4701 case UD_VECTOR:
4702 case DF_VECTOR:
4703 case SS_VECTOR:
4704 case GP_VECTOR:
4705 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004706 return true;
4707 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004708 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004709 return false;
4710}
4711
4712static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4713 int vec, u32 err_code)
4714{
4715 /*
4716 * Instruction with address size override prefix opcode 0x67
4717 * Cause the #SS fault with 0 error code in VM86 mode.
4718 */
4719 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4720 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4721 if (vcpu->arch.halt_request) {
4722 vcpu->arch.halt_request = 0;
4723 return kvm_emulate_halt(vcpu);
4724 }
4725 return 1;
4726 }
4727 return 0;
4728 }
4729
4730 /*
4731 * Forward all other exceptions that are valid in real mode.
4732 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4733 * the required debugging infrastructure rework.
4734 */
4735 kvm_queue_exception(vcpu, vec);
4736 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004737}
4738
Andi Kleena0861c02009-06-08 17:37:09 +08004739/*
4740 * Trigger machine check on the host. We assume all the MSRs are already set up
4741 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4742 * We pass a fake environment to the machine check handler because we want
4743 * the guest to be always treated like user space, no matter what context
4744 * it used internally.
4745 */
4746static void kvm_machine_check(void)
4747{
4748#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4749 struct pt_regs regs = {
4750 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4751 .flags = X86_EFLAGS_IF,
4752 };
4753
4754 do_machine_check(&regs, 0);
4755#endif
4756}
4757
Avi Kivity851ba692009-08-24 11:10:17 +03004758static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004759{
4760 /* already handled by vcpu_run */
4761 return 1;
4762}
4763
Avi Kivity851ba692009-08-24 11:10:17 +03004764static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004765{
Avi Kivity1155f762007-11-22 11:30:47 +02004766 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004767 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004768 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004769 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004770 u32 vect_info;
4771 enum emulation_result er;
4772
Avi Kivity1155f762007-11-22 11:30:47 +02004773 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004774 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004775
Andi Kleena0861c02009-06-08 17:37:09 +08004776 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004777 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004778
Jan Kiszkae4a41882008-09-26 09:30:46 +02004779 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004780 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004781
4782 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004783 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004784 return 1;
4785 }
4786
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004787 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004788 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004789 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004790 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004791 return 1;
4792 }
4793
Avi Kivity6aa8b732006-12-10 02:21:36 -08004794 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004795 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004796 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004797
4798 /*
4799 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4800 * MMIO, it is better to report an internal error.
4801 * See the comments in vmx_handle_exit.
4802 */
4803 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4804 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4805 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4806 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4807 vcpu->run->internal.ndata = 2;
4808 vcpu->run->internal.data[0] = vect_info;
4809 vcpu->run->internal.data[1] = intr_info;
4810 return 0;
4811 }
4812
Avi Kivity6aa8b732006-12-10 02:21:36 -08004813 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004814 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004815 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004816 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004817 trace_kvm_page_fault(cr2, error_code);
4818
Gleb Natapov3298b752009-05-11 13:35:46 +03004819 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004820 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004821 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004822 }
4823
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004824 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004825
4826 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4827 return handle_rmode_exception(vcpu, ex_no, error_code);
4828
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004829 switch (ex_no) {
4830 case DB_VECTOR:
4831 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4832 if (!(vcpu->guest_debug &
4833 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01004834 vcpu->arch.dr6 &= ~15;
4835 vcpu->arch.dr6 |= dr6;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004836 kvm_queue_exception(vcpu, DB_VECTOR);
4837 return 1;
4838 }
4839 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4840 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4841 /* fall through */
4842 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004843 /*
4844 * Update instruction length as we may reinject #BP from
4845 * user space while in guest debugging mode. Reading it for
4846 * #DB as well causes no harm, it is not used in that case.
4847 */
4848 vmx->vcpu.arch.event_exit_inst_len =
4849 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004850 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004851 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004852 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4853 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004854 break;
4855 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004856 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4857 kvm_run->ex.exception = ex_no;
4858 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004859 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004860 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004861 return 0;
4862}
4863
Avi Kivity851ba692009-08-24 11:10:17 +03004864static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004865{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004866 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004867 return 1;
4868}
4869
Avi Kivity851ba692009-08-24 11:10:17 +03004870static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004871{
Avi Kivity851ba692009-08-24 11:10:17 +03004872 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004873 return 0;
4874}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875
Avi Kivity851ba692009-08-24 11:10:17 +03004876static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877{
He, Qingbfdaab02007-09-12 14:18:28 +08004878 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004879 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004880 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004881
He, Qingbfdaab02007-09-12 14:18:28 +08004882 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004883 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004884 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004885
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004886 ++vcpu->stat.io_exits;
4887
4888 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004889 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004890
4891 port = exit_qualification >> 16;
4892 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004893 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004894
4895 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004896}
4897
Ingo Molnar102d8322007-02-19 14:37:47 +02004898static void
4899vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4900{
4901 /*
4902 * Patch in the VMCALL instruction:
4903 */
4904 hypercall[0] = 0x0f;
4905 hypercall[1] = 0x01;
4906 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004907}
4908
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02004909static bool nested_cr0_valid(struct vmcs12 *vmcs12, unsigned long val)
4910{
4911 unsigned long always_on = VMXON_CR0_ALWAYSON;
4912
4913 if (nested_vmx_secondary_ctls_high &
4914 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4915 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4916 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
4917 return (val & always_on) == always_on;
4918}
4919
Guo Chao0fa06072012-06-28 15:16:19 +08004920/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004921static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4922{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004923 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004924 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4925 unsigned long orig_val = val;
4926
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004927 /*
4928 * We get here when L2 changed cr0 in a way that did not change
4929 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004930 * but did change L0 shadowed bits. So we first calculate the
4931 * effective cr0 value that L1 would like to write into the
4932 * hardware. It consists of the L2-owned bits from the new
4933 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004934 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004935 val = (val & ~vmcs12->cr0_guest_host_mask) |
4936 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4937
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02004938 if (!nested_cr0_valid(vmcs12, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004939 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004940
4941 if (kvm_set_cr0(vcpu, val))
4942 return 1;
4943 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004944 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004945 } else {
4946 if (to_vmx(vcpu)->nested.vmxon &&
4947 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4948 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004949 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004950 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004951}
4952
4953static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4954{
4955 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004956 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4957 unsigned long orig_val = val;
4958
4959 /* analogously to handle_set_cr0 */
4960 val = (val & ~vmcs12->cr4_guest_host_mask) |
4961 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4962 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004963 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004964 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004965 return 0;
4966 } else
4967 return kvm_set_cr4(vcpu, val);
4968}
4969
4970/* called to set cr0 as approriate for clts instruction exit. */
4971static void handle_clts(struct kvm_vcpu *vcpu)
4972{
4973 if (is_guest_mode(vcpu)) {
4974 /*
4975 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4976 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4977 * just pretend it's off (also in arch.cr0 for fpu_activate).
4978 */
4979 vmcs_writel(CR0_READ_SHADOW,
4980 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4981 vcpu->arch.cr0 &= ~X86_CR0_TS;
4982 } else
4983 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4984}
4985
Avi Kivity851ba692009-08-24 11:10:17 +03004986static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004987{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004988 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004989 int cr;
4990 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004991 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004992
He, Qingbfdaab02007-09-12 14:18:28 +08004993 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004994 cr = exit_qualification & 15;
4995 reg = (exit_qualification >> 8) & 15;
4996 switch ((exit_qualification >> 4) & 3) {
4997 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004998 val = kvm_register_read(vcpu, reg);
4999 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005000 switch (cr) {
5001 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005002 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005003 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005004 return 1;
5005 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005006 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005007 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008 return 1;
5009 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005010 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005011 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005012 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005013 case 8: {
5014 u8 cr8_prev = kvm_get_cr8(vcpu);
5015 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005016 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005017 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005018 if (irqchip_in_kernel(vcpu->kvm))
5019 return 1;
5020 if (cr8_prev <= cr8)
5021 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005022 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005023 return 0;
5024 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005025 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005026 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005027 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005028 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005029 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005030 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005031 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005032 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005033 case 1: /*mov from cr*/
5034 switch (cr) {
5035 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005036 val = kvm_read_cr3(vcpu);
5037 kvm_register_write(vcpu, reg, val);
5038 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005039 skip_emulated_instruction(vcpu);
5040 return 1;
5041 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005042 val = kvm_get_cr8(vcpu);
5043 kvm_register_write(vcpu, reg, val);
5044 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005045 skip_emulated_instruction(vcpu);
5046 return 1;
5047 }
5048 break;
5049 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005050 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005051 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005052 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005053
5054 skip_emulated_instruction(vcpu);
5055 return 1;
5056 default:
5057 break;
5058 }
Avi Kivity851ba692009-08-24 11:10:17 +03005059 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005060 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005061 (int)(exit_qualification >> 4) & 3, cr);
5062 return 0;
5063}
5064
Avi Kivity851ba692009-08-24 11:10:17 +03005065static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005066{
He, Qingbfdaab02007-09-12 14:18:28 +08005067 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005068 int dr, reg;
5069
Jan Kiszkaf2483412010-01-20 18:20:20 +01005070 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005071 if (!kvm_require_cpl(vcpu, 0))
5072 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005073 dr = vmcs_readl(GUEST_DR7);
5074 if (dr & DR7_GD) {
5075 /*
5076 * As the vm-exit takes precedence over the debug trap, we
5077 * need to emulate the latter, either for the host or the
5078 * guest debugging itself.
5079 */
5080 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005081 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5082 vcpu->run->debug.arch.dr7 = dr;
5083 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005084 vmcs_readl(GUEST_CS_BASE) +
5085 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005086 vcpu->run->debug.arch.exception = DB_VECTOR;
5087 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005088 return 0;
5089 } else {
5090 vcpu->arch.dr7 &= ~DR7_GD;
5091 vcpu->arch.dr6 |= DR6_BD;
5092 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5093 kvm_queue_exception(vcpu, DB_VECTOR);
5094 return 1;
5095 }
5096 }
5097
He, Qingbfdaab02007-09-12 14:18:28 +08005098 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005099 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5100 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5101 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005102 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005103
5104 if (kvm_get_dr(vcpu, dr, &val))
5105 return 1;
5106 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005107 } else
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005108 if (kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]))
5109 return 1;
5110
Avi Kivity6aa8b732006-12-10 02:21:36 -08005111 skip_emulated_instruction(vcpu);
5112 return 1;
5113}
5114
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005115static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5116{
5117 return vcpu->arch.dr6;
5118}
5119
5120static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5121{
5122}
5123
Gleb Natapov020df072010-04-13 10:05:23 +03005124static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5125{
5126 vmcs_writel(GUEST_DR7, val);
5127}
5128
Avi Kivity851ba692009-08-24 11:10:17 +03005129static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005130{
Avi Kivity06465c52007-02-28 20:46:53 +02005131 kvm_emulate_cpuid(vcpu);
5132 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005133}
5134
Avi Kivity851ba692009-08-24 11:10:17 +03005135static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005136{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005137 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005138 u64 data;
5139
5140 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005141 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005142 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005143 return 1;
5144 }
5145
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005146 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005147
Avi Kivity6aa8b732006-12-10 02:21:36 -08005148 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005149 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5150 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005151 skip_emulated_instruction(vcpu);
5152 return 1;
5153}
5154
Avi Kivity851ba692009-08-24 11:10:17 +03005155static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005156{
Will Auld8fe8ab42012-11-29 12:42:12 -08005157 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005158 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5159 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5160 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005161
Will Auld8fe8ab42012-11-29 12:42:12 -08005162 msr.data = data;
5163 msr.index = ecx;
5164 msr.host_initiated = false;
5165 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005166 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005167 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005168 return 1;
5169 }
5170
Avi Kivity59200272010-01-25 19:47:02 +02005171 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005172 skip_emulated_instruction(vcpu);
5173 return 1;
5174}
5175
Avi Kivity851ba692009-08-24 11:10:17 +03005176static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005177{
Avi Kivity3842d132010-07-27 12:30:24 +03005178 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005179 return 1;
5180}
5181
Avi Kivity851ba692009-08-24 11:10:17 +03005182static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005183{
Eddie Dong85f455f2007-07-06 12:20:49 +03005184 u32 cpu_based_vm_exec_control;
5185
5186 /* clear pending irq */
5187 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5188 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5189 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005190
Avi Kivity3842d132010-07-27 12:30:24 +03005191 kvm_make_request(KVM_REQ_EVENT, vcpu);
5192
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005193 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005194
Dor Laorc1150d82007-01-05 16:36:24 -08005195 /*
5196 * If the user space waits to inject interrupts, exit as soon as
5197 * possible
5198 */
Gleb Natapov80618232009-04-21 17:44:56 +03005199 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005200 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005201 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005202 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005203 return 0;
5204 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005205 return 1;
5206}
5207
Avi Kivity851ba692009-08-24 11:10:17 +03005208static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005209{
5210 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005211 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005212}
5213
Avi Kivity851ba692009-08-24 11:10:17 +03005214static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005215{
Dor Laor510043d2007-02-19 18:25:43 +02005216 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005217 kvm_emulate_hypercall(vcpu);
5218 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005219}
5220
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005221static int handle_invd(struct kvm_vcpu *vcpu)
5222{
Andre Przywara51d8b662010-12-21 11:12:02 +01005223 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005224}
5225
Avi Kivity851ba692009-08-24 11:10:17 +03005226static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005227{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005228 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005229
5230 kvm_mmu_invlpg(vcpu, exit_qualification);
5231 skip_emulated_instruction(vcpu);
5232 return 1;
5233}
5234
Avi Kivityfee84b02011-11-10 14:57:25 +02005235static int handle_rdpmc(struct kvm_vcpu *vcpu)
5236{
5237 int err;
5238
5239 err = kvm_rdpmc(vcpu);
5240 kvm_complete_insn_gp(vcpu, err);
5241
5242 return 1;
5243}
5244
Avi Kivity851ba692009-08-24 11:10:17 +03005245static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005246{
5247 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005248 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005249 return 1;
5250}
5251
Dexuan Cui2acf9232010-06-10 11:27:12 +08005252static int handle_xsetbv(struct kvm_vcpu *vcpu)
5253{
5254 u64 new_bv = kvm_read_edx_eax(vcpu);
5255 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5256
5257 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5258 skip_emulated_instruction(vcpu);
5259 return 1;
5260}
5261
Avi Kivity851ba692009-08-24 11:10:17 +03005262static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005263{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005264 if (likely(fasteoi)) {
5265 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5266 int access_type, offset;
5267
5268 access_type = exit_qualification & APIC_ACCESS_TYPE;
5269 offset = exit_qualification & APIC_ACCESS_OFFSET;
5270 /*
5271 * Sane guest uses MOV to write EOI, with written value
5272 * not cared. So make a short-circuit here by avoiding
5273 * heavy instruction emulation.
5274 */
5275 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5276 (offset == APIC_EOI)) {
5277 kvm_lapic_set_eoi(vcpu);
5278 skip_emulated_instruction(vcpu);
5279 return 1;
5280 }
5281 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005282 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005283}
5284
Yang Zhangc7c9c562013-01-25 10:18:51 +08005285static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5286{
5287 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5288 int vector = exit_qualification & 0xff;
5289
5290 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5291 kvm_apic_set_eoi_accelerated(vcpu, vector);
5292 return 1;
5293}
5294
Yang Zhang83d4c282013-01-25 10:18:49 +08005295static int handle_apic_write(struct kvm_vcpu *vcpu)
5296{
5297 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5298 u32 offset = exit_qualification & 0xfff;
5299
5300 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5301 kvm_apic_write_nodecode(vcpu, offset);
5302 return 1;
5303}
5304
Avi Kivity851ba692009-08-24 11:10:17 +03005305static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005306{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005307 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005308 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005309 bool has_error_code = false;
5310 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005311 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005312 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005313
5314 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005315 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005316 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005317
5318 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5319
5320 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005321 if (reason == TASK_SWITCH_GATE && idt_v) {
5322 switch (type) {
5323 case INTR_TYPE_NMI_INTR:
5324 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005325 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005326 break;
5327 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005328 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005329 kvm_clear_interrupt_queue(vcpu);
5330 break;
5331 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005332 if (vmx->idt_vectoring_info &
5333 VECTORING_INFO_DELIVER_CODE_MASK) {
5334 has_error_code = true;
5335 error_code =
5336 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5337 }
5338 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005339 case INTR_TYPE_SOFT_EXCEPTION:
5340 kvm_clear_exception_queue(vcpu);
5341 break;
5342 default:
5343 break;
5344 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005345 }
Izik Eidus37817f22008-03-24 23:14:53 +02005346 tss_selector = exit_qualification;
5347
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005348 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5349 type != INTR_TYPE_EXT_INTR &&
5350 type != INTR_TYPE_NMI_INTR))
5351 skip_emulated_instruction(vcpu);
5352
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005353 if (kvm_task_switch(vcpu, tss_selector,
5354 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5355 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005356 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5357 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5358 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005359 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005360 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005361
5362 /* clear all local breakpoint enable flags */
5363 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
5364
5365 /*
5366 * TODO: What about debug traps on tss switch?
5367 * Are we supposed to inject them and update dr6?
5368 */
5369
5370 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005371}
5372
Avi Kivity851ba692009-08-24 11:10:17 +03005373static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005374{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005375 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005376 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005377 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005378 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005379
Sheng Yangf9c617f2009-03-25 10:08:52 +08005380 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005381
Sheng Yang14394422008-04-28 12:24:45 +08005382 gla_validity = (exit_qualification >> 7) & 0x3;
5383 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5384 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5385 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5386 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005387 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005388 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5389 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005390 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5391 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005392 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005393 }
5394
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005395 /*
5396 * EPT violation happened while executing iret from NMI,
5397 * "blocked by NMI" bit has to be set before next VM entry.
5398 * There are errata that may cause this bit to not be set:
5399 * AAK134, BY25.
5400 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005401 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5402 cpu_has_virtual_nmis() &&
5403 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005404 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5405
Sheng Yang14394422008-04-28 12:24:45 +08005406 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005407 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005408
5409 /* It is a write fault? */
5410 error_code = exit_qualification & (1U << 1);
Yang Zhang25d92082013-08-06 12:00:32 +03005411 /* It is a fetch fault? */
5412 error_code |= (exit_qualification & (1U << 2)) << 2;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005413 /* ept page table is present? */
5414 error_code |= (exit_qualification >> 3) & 0x1;
5415
Yang Zhang25d92082013-08-06 12:00:32 +03005416 vcpu->arch.exit_qualification = exit_qualification;
5417
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005418 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005419}
5420
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005421static u64 ept_rsvd_mask(u64 spte, int level)
5422{
5423 int i;
5424 u64 mask = 0;
5425
5426 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5427 mask |= (1ULL << i);
5428
5429 if (level > 2)
5430 /* bits 7:3 reserved */
5431 mask |= 0xf8;
5432 else if (level == 2) {
5433 if (spte & (1ULL << 7))
5434 /* 2MB ref, bits 20:12 reserved */
5435 mask |= 0x1ff000;
5436 else
5437 /* bits 6:3 reserved */
5438 mask |= 0x78;
5439 }
5440
5441 return mask;
5442}
5443
5444static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5445 int level)
5446{
5447 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5448
5449 /* 010b (write-only) */
5450 WARN_ON((spte & 0x7) == 0x2);
5451
5452 /* 110b (write/execute) */
5453 WARN_ON((spte & 0x7) == 0x6);
5454
5455 /* 100b (execute-only) and value not supported by logical processor */
5456 if (!cpu_has_vmx_ept_execute_only())
5457 WARN_ON((spte & 0x7) == 0x4);
5458
5459 /* not 000b */
5460 if ((spte & 0x7)) {
5461 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5462
5463 if (rsvd_bits != 0) {
5464 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5465 __func__, rsvd_bits);
5466 WARN_ON(1);
5467 }
5468
5469 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5470 u64 ept_mem_type = (spte & 0x38) >> 3;
5471
5472 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5473 ept_mem_type == 7) {
5474 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5475 __func__, ept_mem_type);
5476 WARN_ON(1);
5477 }
5478 }
5479 }
5480}
5481
Avi Kivity851ba692009-08-24 11:10:17 +03005482static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005483{
5484 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005485 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005486 gpa_t gpa;
5487
5488 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5489
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005490 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005491 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005492 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5493 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005494
5495 if (unlikely(ret == RET_MMIO_PF_INVALID))
5496 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5497
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005498 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005499 return 1;
5500
5501 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005502 printk(KERN_ERR "EPT: Misconfiguration.\n");
5503 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5504
5505 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5506
5507 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5508 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5509
Avi Kivity851ba692009-08-24 11:10:17 +03005510 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5511 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005512
5513 return 0;
5514}
5515
Avi Kivity851ba692009-08-24 11:10:17 +03005516static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005517{
5518 u32 cpu_based_vm_exec_control;
5519
5520 /* clear pending NMI */
5521 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5522 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5523 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5524 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005525 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005526
5527 return 1;
5528}
5529
Mohammed Gamal80ced182009-09-01 12:48:18 +02005530static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005531{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005532 struct vcpu_vmx *vmx = to_vmx(vcpu);
5533 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005534 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005535 u32 cpu_exec_ctrl;
5536 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005537 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005538
5539 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5540 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005541
Avi Kivityb8405c12012-06-07 17:08:48 +03005542 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005543 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005544 return handle_interrupt_window(&vmx->vcpu);
5545
Avi Kivityde87dcd2012-06-12 20:21:38 +03005546 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5547 return 1;
5548
Gleb Natapov991eebf2013-04-11 12:10:51 +03005549 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005550
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005551 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005552 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005553 ret = 0;
5554 goto out;
5555 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005556
Avi Kivityde5f70e2012-06-12 20:22:28 +03005557 if (err != EMULATE_DONE) {
5558 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5559 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5560 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005561 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005562 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005563
Gleb Natapov8d76c492013-05-08 18:38:44 +03005564 if (vcpu->arch.halt_request) {
5565 vcpu->arch.halt_request = 0;
5566 ret = kvm_emulate_halt(vcpu);
5567 goto out;
5568 }
5569
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005570 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005571 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005572 if (need_resched())
5573 schedule();
5574 }
5575
Gleb Natapov14168782013-01-21 15:36:49 +02005576 vmx->emulation_required = emulation_required(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005577out:
5578 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005579}
5580
Avi Kivity6aa8b732006-12-10 02:21:36 -08005581/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005582 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5583 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5584 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005585static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005586{
5587 skip_emulated_instruction(vcpu);
5588 kvm_vcpu_on_spin(vcpu);
5589
5590 return 1;
5591}
5592
Sheng Yang59708672009-12-15 13:29:54 +08005593static int handle_invalid_op(struct kvm_vcpu *vcpu)
5594{
5595 kvm_queue_exception(vcpu, UD_VECTOR);
5596 return 1;
5597}
5598
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005599/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005600 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5601 * We could reuse a single VMCS for all the L2 guests, but we also want the
5602 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5603 * allows keeping them loaded on the processor, and in the future will allow
5604 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5605 * every entry if they never change.
5606 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5607 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5608 *
5609 * The following functions allocate and free a vmcs02 in this pool.
5610 */
5611
5612/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5613static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5614{
5615 struct vmcs02_list *item;
5616 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5617 if (item->vmptr == vmx->nested.current_vmptr) {
5618 list_move(&item->list, &vmx->nested.vmcs02_pool);
5619 return &item->vmcs02;
5620 }
5621
5622 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5623 /* Recycle the least recently used VMCS. */
5624 item = list_entry(vmx->nested.vmcs02_pool.prev,
5625 struct vmcs02_list, list);
5626 item->vmptr = vmx->nested.current_vmptr;
5627 list_move(&item->list, &vmx->nested.vmcs02_pool);
5628 return &item->vmcs02;
5629 }
5630
5631 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005632 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005633 if (!item)
5634 return NULL;
5635 item->vmcs02.vmcs = alloc_vmcs();
5636 if (!item->vmcs02.vmcs) {
5637 kfree(item);
5638 return NULL;
5639 }
5640 loaded_vmcs_init(&item->vmcs02);
5641 item->vmptr = vmx->nested.current_vmptr;
5642 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5643 vmx->nested.vmcs02_num++;
5644 return &item->vmcs02;
5645}
5646
5647/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5648static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5649{
5650 struct vmcs02_list *item;
5651 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5652 if (item->vmptr == vmptr) {
5653 free_loaded_vmcs(&item->vmcs02);
5654 list_del(&item->list);
5655 kfree(item);
5656 vmx->nested.vmcs02_num--;
5657 return;
5658 }
5659}
5660
5661/*
5662 * Free all VMCSs saved for this vcpu, except the one pointed by
5663 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5664 * currently used, if running L2), and vmcs01 when running L2.
5665 */
5666static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5667{
5668 struct vmcs02_list *item, *n;
5669 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5670 if (vmx->loaded_vmcs != &item->vmcs02)
5671 free_loaded_vmcs(&item->vmcs02);
5672 list_del(&item->list);
5673 kfree(item);
5674 }
5675 vmx->nested.vmcs02_num = 0;
5676
5677 if (vmx->loaded_vmcs != &vmx->vmcs01)
5678 free_loaded_vmcs(&vmx->vmcs01);
5679}
5680
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005681/*
5682 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5683 * set the success or error code of an emulated VMX instruction, as specified
5684 * by Vol 2B, VMX Instruction Reference, "Conventions".
5685 */
5686static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5687{
5688 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5689 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5690 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5691}
5692
5693static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5694{
5695 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5696 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5697 X86_EFLAGS_SF | X86_EFLAGS_OF))
5698 | X86_EFLAGS_CF);
5699}
5700
Abel Gordon145c28d2013-04-18 14:36:55 +03005701static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005702 u32 vm_instruction_error)
5703{
5704 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5705 /*
5706 * failValid writes the error number to the current VMCS, which
5707 * can't be done there isn't a current VMCS.
5708 */
5709 nested_vmx_failInvalid(vcpu);
5710 return;
5711 }
5712 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5713 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5714 X86_EFLAGS_SF | X86_EFLAGS_OF))
5715 | X86_EFLAGS_ZF);
5716 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5717 /*
5718 * We don't need to force a shadow sync because
5719 * VM_INSTRUCTION_ERROR is not shadowed
5720 */
5721}
Abel Gordon145c28d2013-04-18 14:36:55 +03005722
Jan Kiszkaf4124502014-03-07 20:03:13 +01005723static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
5724{
5725 struct vcpu_vmx *vmx =
5726 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
5727
5728 vmx->nested.preemption_timer_expired = true;
5729 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
5730 kvm_vcpu_kick(&vmx->vcpu);
5731
5732 return HRTIMER_NORESTART;
5733}
5734
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005735/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005736 * Emulate the VMXON instruction.
5737 * Currently, we just remember that VMX is active, and do not save or even
5738 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5739 * do not currently need to store anything in that guest-allocated memory
5740 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5741 * argument is different from the VMXON pointer (which the spec says they do).
5742 */
5743static int handle_vmon(struct kvm_vcpu *vcpu)
5744{
5745 struct kvm_segment cs;
5746 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03005747 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005748 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
5749 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005750
5751 /* The Intel VMX Instruction Reference lists a bunch of bits that
5752 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5753 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5754 * Otherwise, we should fail with #UD. We test these now:
5755 */
5756 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5757 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5758 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5759 kvm_queue_exception(vcpu, UD_VECTOR);
5760 return 1;
5761 }
5762
5763 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5764 if (is_long_mode(vcpu) && !cs.l) {
5765 kvm_queue_exception(vcpu, UD_VECTOR);
5766 return 1;
5767 }
5768
5769 if (vmx_get_cpl(vcpu)) {
5770 kvm_inject_gp(vcpu, 0);
5771 return 1;
5772 }
Abel Gordon145c28d2013-04-18 14:36:55 +03005773 if (vmx->nested.vmxon) {
5774 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
5775 skip_emulated_instruction(vcpu);
5776 return 1;
5777 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005778
5779 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
5780 != VMXON_NEEDED_FEATURES) {
5781 kvm_inject_gp(vcpu, 0);
5782 return 1;
5783 }
5784
Abel Gordon8de48832013-04-18 14:37:25 +03005785 if (enable_shadow_vmcs) {
5786 shadow_vmcs = alloc_vmcs();
5787 if (!shadow_vmcs)
5788 return -ENOMEM;
5789 /* mark vmcs as shadow */
5790 shadow_vmcs->revision_id |= (1u << 31);
5791 /* init shadow vmcs */
5792 vmcs_clear(shadow_vmcs);
5793 vmx->nested.current_shadow_vmcs = shadow_vmcs;
5794 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005795
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005796 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5797 vmx->nested.vmcs02_num = 0;
5798
Jan Kiszkaf4124502014-03-07 20:03:13 +01005799 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
5800 HRTIMER_MODE_REL);
5801 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
5802
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005803 vmx->nested.vmxon = true;
5804
5805 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005806 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005807 return 1;
5808}
5809
5810/*
5811 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5812 * for running VMX instructions (except VMXON, whose prerequisites are
5813 * slightly different). It also specifies what exception to inject otherwise.
5814 */
5815static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5816{
5817 struct kvm_segment cs;
5818 struct vcpu_vmx *vmx = to_vmx(vcpu);
5819
5820 if (!vmx->nested.vmxon) {
5821 kvm_queue_exception(vcpu, UD_VECTOR);
5822 return 0;
5823 }
5824
5825 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5826 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5827 (is_long_mode(vcpu) && !cs.l)) {
5828 kvm_queue_exception(vcpu, UD_VECTOR);
5829 return 0;
5830 }
5831
5832 if (vmx_get_cpl(vcpu)) {
5833 kvm_inject_gp(vcpu, 0);
5834 return 0;
5835 }
5836
5837 return 1;
5838}
5839
Abel Gordone7953d72013-04-18 14:37:55 +03005840static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
5841{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005842 u32 exec_control;
Abel Gordon012f83c2013-04-18 14:39:25 +03005843 if (enable_shadow_vmcs) {
5844 if (vmx->nested.current_vmcs12 != NULL) {
5845 /* copy to memory all shadowed fields in case
5846 they were modified */
5847 copy_shadow_to_vmcs12(vmx);
5848 vmx->nested.sync_shadow_vmcs = false;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005849 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5850 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
5851 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
5852 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03005853 }
5854 }
Abel Gordone7953d72013-04-18 14:37:55 +03005855 kunmap(vmx->nested.current_vmcs12_page);
5856 nested_release_page(vmx->nested.current_vmcs12_page);
5857}
5858
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005859/*
5860 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5861 * just stops using VMX.
5862 */
5863static void free_nested(struct vcpu_vmx *vmx)
5864{
5865 if (!vmx->nested.vmxon)
5866 return;
5867 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005868 if (vmx->nested.current_vmptr != -1ull) {
Abel Gordone7953d72013-04-18 14:37:55 +03005869 nested_release_vmcs12(vmx);
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005870 vmx->nested.current_vmptr = -1ull;
5871 vmx->nested.current_vmcs12 = NULL;
5872 }
Abel Gordone7953d72013-04-18 14:37:55 +03005873 if (enable_shadow_vmcs)
5874 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005875 /* Unpin physical memory we referred to in current vmcs02 */
5876 if (vmx->nested.apic_access_page) {
5877 nested_release_page(vmx->nested.apic_access_page);
5878 vmx->nested.apic_access_page = 0;
5879 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005880
5881 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005882}
5883
5884/* Emulate the VMXOFF instruction */
5885static int handle_vmoff(struct kvm_vcpu *vcpu)
5886{
5887 if (!nested_vmx_check_permission(vcpu))
5888 return 1;
5889 free_nested(to_vmx(vcpu));
5890 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005891 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005892 return 1;
5893}
5894
5895/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005896 * Decode the memory-address operand of a vmx instruction, as recorded on an
5897 * exit caused by such an instruction (run by a guest hypervisor).
5898 * On success, returns 0. When the operand is invalid, returns 1 and throws
5899 * #UD or #GP.
5900 */
5901static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5902 unsigned long exit_qualification,
5903 u32 vmx_instruction_info, gva_t *ret)
5904{
5905 /*
5906 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5907 * Execution", on an exit, vmx_instruction_info holds most of the
5908 * addressing components of the operand. Only the displacement part
5909 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5910 * For how an actual address is calculated from all these components,
5911 * refer to Vol. 1, "Operand Addressing".
5912 */
5913 int scaling = vmx_instruction_info & 3;
5914 int addr_size = (vmx_instruction_info >> 7) & 7;
5915 bool is_reg = vmx_instruction_info & (1u << 10);
5916 int seg_reg = (vmx_instruction_info >> 15) & 7;
5917 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5918 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5919 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5920 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5921
5922 if (is_reg) {
5923 kvm_queue_exception(vcpu, UD_VECTOR);
5924 return 1;
5925 }
5926
5927 /* Addr = segment_base + offset */
5928 /* offset = base + [index * scale] + displacement */
5929 *ret = vmx_get_segment_base(vcpu, seg_reg);
5930 if (base_is_valid)
5931 *ret += kvm_register_read(vcpu, base_reg);
5932 if (index_is_valid)
5933 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5934 *ret += exit_qualification; /* holds the displacement */
5935
5936 if (addr_size == 1) /* 32 bit */
5937 *ret &= 0xffffffff;
5938
5939 /*
5940 * TODO: throw #GP (and return 1) in various cases that the VM*
5941 * instructions require it - e.g., offset beyond segment limit,
5942 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5943 * address, and so on. Currently these are not checked.
5944 */
5945 return 0;
5946}
5947
Nadav Har'El27d6c862011-05-25 23:06:59 +03005948/* Emulate the VMCLEAR instruction */
5949static int handle_vmclear(struct kvm_vcpu *vcpu)
5950{
5951 struct vcpu_vmx *vmx = to_vmx(vcpu);
5952 gva_t gva;
5953 gpa_t vmptr;
5954 struct vmcs12 *vmcs12;
5955 struct page *page;
5956 struct x86_exception e;
5957
5958 if (!nested_vmx_check_permission(vcpu))
5959 return 1;
5960
5961 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5962 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5963 return 1;
5964
5965 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5966 sizeof(vmptr), &e)) {
5967 kvm_inject_page_fault(vcpu, &e);
5968 return 1;
5969 }
5970
5971 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5972 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5973 skip_emulated_instruction(vcpu);
5974 return 1;
5975 }
5976
5977 if (vmptr == vmx->nested.current_vmptr) {
Abel Gordone7953d72013-04-18 14:37:55 +03005978 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03005979 vmx->nested.current_vmptr = -1ull;
5980 vmx->nested.current_vmcs12 = NULL;
5981 }
5982
5983 page = nested_get_page(vcpu, vmptr);
5984 if (page == NULL) {
5985 /*
5986 * For accurate processor emulation, VMCLEAR beyond available
5987 * physical memory should do nothing at all. However, it is
5988 * possible that a nested vmx bug, not a guest hypervisor bug,
5989 * resulted in this case, so let's shut down before doing any
5990 * more damage:
5991 */
5992 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5993 return 1;
5994 }
5995 vmcs12 = kmap(page);
5996 vmcs12->launch_state = 0;
5997 kunmap(page);
5998 nested_release_page(page);
5999
6000 nested_free_vmcs02(vmx, vmptr);
6001
6002 skip_emulated_instruction(vcpu);
6003 nested_vmx_succeed(vcpu);
6004 return 1;
6005}
6006
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006007static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6008
6009/* Emulate the VMLAUNCH instruction */
6010static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6011{
6012 return nested_vmx_run(vcpu, true);
6013}
6014
6015/* Emulate the VMRESUME instruction */
6016static int handle_vmresume(struct kvm_vcpu *vcpu)
6017{
6018
6019 return nested_vmx_run(vcpu, false);
6020}
6021
Nadav Har'El49f705c2011-05-25 23:08:30 +03006022enum vmcs_field_type {
6023 VMCS_FIELD_TYPE_U16 = 0,
6024 VMCS_FIELD_TYPE_U64 = 1,
6025 VMCS_FIELD_TYPE_U32 = 2,
6026 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6027};
6028
6029static inline int vmcs_field_type(unsigned long field)
6030{
6031 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6032 return VMCS_FIELD_TYPE_U32;
6033 return (field >> 13) & 0x3 ;
6034}
6035
6036static inline int vmcs_field_readonly(unsigned long field)
6037{
6038 return (((field >> 10) & 0x3) == 1);
6039}
6040
6041/*
6042 * Read a vmcs12 field. Since these can have varying lengths and we return
6043 * one type, we chose the biggest type (u64) and zero-extend the return value
6044 * to that size. Note that the caller, handle_vmread, might need to use only
6045 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6046 * 64-bit fields are to be returned).
6047 */
6048static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
6049 unsigned long field, u64 *ret)
6050{
6051 short offset = vmcs_field_to_offset(field);
6052 char *p;
6053
6054 if (offset < 0)
6055 return 0;
6056
6057 p = ((char *)(get_vmcs12(vcpu))) + offset;
6058
6059 switch (vmcs_field_type(field)) {
6060 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6061 *ret = *((natural_width *)p);
6062 return 1;
6063 case VMCS_FIELD_TYPE_U16:
6064 *ret = *((u16 *)p);
6065 return 1;
6066 case VMCS_FIELD_TYPE_U32:
6067 *ret = *((u32 *)p);
6068 return 1;
6069 case VMCS_FIELD_TYPE_U64:
6070 *ret = *((u64 *)p);
6071 return 1;
6072 default:
6073 return 0; /* can never happen. */
6074 }
6075}
6076
Abel Gordon20b97fe2013-04-18 14:36:25 +03006077
6078static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
6079 unsigned long field, u64 field_value){
6080 short offset = vmcs_field_to_offset(field);
6081 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6082 if (offset < 0)
6083 return false;
6084
6085 switch (vmcs_field_type(field)) {
6086 case VMCS_FIELD_TYPE_U16:
6087 *(u16 *)p = field_value;
6088 return true;
6089 case VMCS_FIELD_TYPE_U32:
6090 *(u32 *)p = field_value;
6091 return true;
6092 case VMCS_FIELD_TYPE_U64:
6093 *(u64 *)p = field_value;
6094 return true;
6095 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6096 *(natural_width *)p = field_value;
6097 return true;
6098 default:
6099 return false; /* can never happen. */
6100 }
6101
6102}
6103
Abel Gordon16f5b902013-04-18 14:38:25 +03006104static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6105{
6106 int i;
6107 unsigned long field;
6108 u64 field_value;
6109 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006110 const unsigned long *fields = shadow_read_write_fields;
6111 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006112
6113 vmcs_load(shadow_vmcs);
6114
6115 for (i = 0; i < num_fields; i++) {
6116 field = fields[i];
6117 switch (vmcs_field_type(field)) {
6118 case VMCS_FIELD_TYPE_U16:
6119 field_value = vmcs_read16(field);
6120 break;
6121 case VMCS_FIELD_TYPE_U32:
6122 field_value = vmcs_read32(field);
6123 break;
6124 case VMCS_FIELD_TYPE_U64:
6125 field_value = vmcs_read64(field);
6126 break;
6127 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6128 field_value = vmcs_readl(field);
6129 break;
6130 }
6131 vmcs12_write_any(&vmx->vcpu, field, field_value);
6132 }
6133
6134 vmcs_clear(shadow_vmcs);
6135 vmcs_load(vmx->loaded_vmcs->vmcs);
6136}
6137
Abel Gordonc3114422013-04-18 14:38:55 +03006138static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6139{
Mathias Krausec2bae892013-06-26 20:36:21 +02006140 const unsigned long *fields[] = {
6141 shadow_read_write_fields,
6142 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006143 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006144 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006145 max_shadow_read_write_fields,
6146 max_shadow_read_only_fields
6147 };
6148 int i, q;
6149 unsigned long field;
6150 u64 field_value = 0;
6151 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6152
6153 vmcs_load(shadow_vmcs);
6154
Mathias Krausec2bae892013-06-26 20:36:21 +02006155 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006156 for (i = 0; i < max_fields[q]; i++) {
6157 field = fields[q][i];
6158 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6159
6160 switch (vmcs_field_type(field)) {
6161 case VMCS_FIELD_TYPE_U16:
6162 vmcs_write16(field, (u16)field_value);
6163 break;
6164 case VMCS_FIELD_TYPE_U32:
6165 vmcs_write32(field, (u32)field_value);
6166 break;
6167 case VMCS_FIELD_TYPE_U64:
6168 vmcs_write64(field, (u64)field_value);
6169 break;
6170 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6171 vmcs_writel(field, (long)field_value);
6172 break;
6173 }
6174 }
6175 }
6176
6177 vmcs_clear(shadow_vmcs);
6178 vmcs_load(vmx->loaded_vmcs->vmcs);
6179}
6180
Nadav Har'El49f705c2011-05-25 23:08:30 +03006181/*
6182 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6183 * used before) all generate the same failure when it is missing.
6184 */
6185static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6186{
6187 struct vcpu_vmx *vmx = to_vmx(vcpu);
6188 if (vmx->nested.current_vmptr == -1ull) {
6189 nested_vmx_failInvalid(vcpu);
6190 skip_emulated_instruction(vcpu);
6191 return 0;
6192 }
6193 return 1;
6194}
6195
6196static int handle_vmread(struct kvm_vcpu *vcpu)
6197{
6198 unsigned long field;
6199 u64 field_value;
6200 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6201 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6202 gva_t gva = 0;
6203
6204 if (!nested_vmx_check_permission(vcpu) ||
6205 !nested_vmx_check_vmcs12(vcpu))
6206 return 1;
6207
6208 /* Decode instruction info and find the field to read */
6209 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6210 /* Read the field, zero-extended to a u64 field_value */
6211 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6212 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6213 skip_emulated_instruction(vcpu);
6214 return 1;
6215 }
6216 /*
6217 * Now copy part of this value to register or memory, as requested.
6218 * Note that the number of bits actually copied is 32 or 64 depending
6219 * on the guest's mode (32 or 64 bit), not on the given field's length.
6220 */
6221 if (vmx_instruction_info & (1u << 10)) {
6222 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
6223 field_value);
6224 } else {
6225 if (get_vmx_mem_address(vcpu, exit_qualification,
6226 vmx_instruction_info, &gva))
6227 return 1;
6228 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6229 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6230 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6231 }
6232
6233 nested_vmx_succeed(vcpu);
6234 skip_emulated_instruction(vcpu);
6235 return 1;
6236}
6237
6238
6239static int handle_vmwrite(struct kvm_vcpu *vcpu)
6240{
6241 unsigned long field;
6242 gva_t gva;
6243 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6244 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006245 /* The value to write might be 32 or 64 bits, depending on L1's long
6246 * mode, and eventually we need to write that into a field of several
6247 * possible lengths. The code below first zero-extends the value to 64
6248 * bit (field_value), and then copies only the approriate number of
6249 * bits into the vmcs12 field.
6250 */
6251 u64 field_value = 0;
6252 struct x86_exception e;
6253
6254 if (!nested_vmx_check_permission(vcpu) ||
6255 !nested_vmx_check_vmcs12(vcpu))
6256 return 1;
6257
6258 if (vmx_instruction_info & (1u << 10))
6259 field_value = kvm_register_read(vcpu,
6260 (((vmx_instruction_info) >> 3) & 0xf));
6261 else {
6262 if (get_vmx_mem_address(vcpu, exit_qualification,
6263 vmx_instruction_info, &gva))
6264 return 1;
6265 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
6266 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
6267 kvm_inject_page_fault(vcpu, &e);
6268 return 1;
6269 }
6270 }
6271
6272
6273 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6274 if (vmcs_field_readonly(field)) {
6275 nested_vmx_failValid(vcpu,
6276 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6277 skip_emulated_instruction(vcpu);
6278 return 1;
6279 }
6280
Abel Gordon20b97fe2013-04-18 14:36:25 +03006281 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006282 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6283 skip_emulated_instruction(vcpu);
6284 return 1;
6285 }
6286
6287 nested_vmx_succeed(vcpu);
6288 skip_emulated_instruction(vcpu);
6289 return 1;
6290}
6291
Nadav Har'El63846662011-05-25 23:07:29 +03006292/* Emulate the VMPTRLD instruction */
6293static int handle_vmptrld(struct kvm_vcpu *vcpu)
6294{
6295 struct vcpu_vmx *vmx = to_vmx(vcpu);
6296 gva_t gva;
6297 gpa_t vmptr;
6298 struct x86_exception e;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006299 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006300
6301 if (!nested_vmx_check_permission(vcpu))
6302 return 1;
6303
6304 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6305 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6306 return 1;
6307
6308 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6309 sizeof(vmptr), &e)) {
6310 kvm_inject_page_fault(vcpu, &e);
6311 return 1;
6312 }
6313
6314 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
6315 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
6316 skip_emulated_instruction(vcpu);
6317 return 1;
6318 }
6319
6320 if (vmx->nested.current_vmptr != vmptr) {
6321 struct vmcs12 *new_vmcs12;
6322 struct page *page;
6323 page = nested_get_page(vcpu, vmptr);
6324 if (page == NULL) {
6325 nested_vmx_failInvalid(vcpu);
6326 skip_emulated_instruction(vcpu);
6327 return 1;
6328 }
6329 new_vmcs12 = kmap(page);
6330 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6331 kunmap(page);
6332 nested_release_page_clean(page);
6333 nested_vmx_failValid(vcpu,
6334 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6335 skip_emulated_instruction(vcpu);
6336 return 1;
6337 }
Abel Gordone7953d72013-04-18 14:37:55 +03006338 if (vmx->nested.current_vmptr != -1ull)
6339 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006340
6341 vmx->nested.current_vmptr = vmptr;
6342 vmx->nested.current_vmcs12 = new_vmcs12;
6343 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006344 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006345 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6346 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6347 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6348 vmcs_write64(VMCS_LINK_POINTER,
6349 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006350 vmx->nested.sync_shadow_vmcs = true;
6351 }
Nadav Har'El63846662011-05-25 23:07:29 +03006352 }
6353
6354 nested_vmx_succeed(vcpu);
6355 skip_emulated_instruction(vcpu);
6356 return 1;
6357}
6358
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006359/* Emulate the VMPTRST instruction */
6360static int handle_vmptrst(struct kvm_vcpu *vcpu)
6361{
6362 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6363 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6364 gva_t vmcs_gva;
6365 struct x86_exception e;
6366
6367 if (!nested_vmx_check_permission(vcpu))
6368 return 1;
6369
6370 if (get_vmx_mem_address(vcpu, exit_qualification,
6371 vmx_instruction_info, &vmcs_gva))
6372 return 1;
6373 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6374 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6375 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6376 sizeof(u64), &e)) {
6377 kvm_inject_page_fault(vcpu, &e);
6378 return 1;
6379 }
6380 nested_vmx_succeed(vcpu);
6381 skip_emulated_instruction(vcpu);
6382 return 1;
6383}
6384
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006385/* Emulate the INVEPT instruction */
6386static int handle_invept(struct kvm_vcpu *vcpu)
6387{
6388 u32 vmx_instruction_info, types;
6389 unsigned long type;
6390 gva_t gva;
6391 struct x86_exception e;
6392 struct {
6393 u64 eptp, gpa;
6394 } operand;
6395 u64 eptp_mask = ((1ull << 51) - 1) & PAGE_MASK;
6396
6397 if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
6398 !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
6399 kvm_queue_exception(vcpu, UD_VECTOR);
6400 return 1;
6401 }
6402
6403 if (!nested_vmx_check_permission(vcpu))
6404 return 1;
6405
6406 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
6407 kvm_queue_exception(vcpu, UD_VECTOR);
6408 return 1;
6409 }
6410
6411 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6412 type = kvm_register_read(vcpu, (vmx_instruction_info >> 28) & 0xf);
6413
6414 types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
6415
6416 if (!(types & (1UL << type))) {
6417 nested_vmx_failValid(vcpu,
6418 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6419 return 1;
6420 }
6421
6422 /* According to the Intel VMX instruction reference, the memory
6423 * operand is read even if it isn't needed (e.g., for type==global)
6424 */
6425 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6426 vmx_instruction_info, &gva))
6427 return 1;
6428 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
6429 sizeof(operand), &e)) {
6430 kvm_inject_page_fault(vcpu, &e);
6431 return 1;
6432 }
6433
6434 switch (type) {
6435 case VMX_EPT_EXTENT_CONTEXT:
6436 if ((operand.eptp & eptp_mask) !=
6437 (nested_ept_get_cr3(vcpu) & eptp_mask))
6438 break;
6439 case VMX_EPT_EXTENT_GLOBAL:
6440 kvm_mmu_sync_roots(vcpu);
6441 kvm_mmu_flush_tlb(vcpu);
6442 nested_vmx_succeed(vcpu);
6443 break;
6444 default:
6445 BUG_ON(1);
6446 break;
6447 }
6448
6449 skip_emulated_instruction(vcpu);
6450 return 1;
6451}
6452
Nadav Har'El0140cae2011-05-25 23:06:28 +03006453/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006454 * The exit handlers return 1 if the exit was handled fully and guest execution
6455 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6456 * to be done to userspace and return 0.
6457 */
Mathias Krause772e0312012-08-30 01:30:19 +02006458static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006459 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6460 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006461 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006462 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006463 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006464 [EXIT_REASON_CR_ACCESS] = handle_cr,
6465 [EXIT_REASON_DR_ACCESS] = handle_dr,
6466 [EXIT_REASON_CPUID] = handle_cpuid,
6467 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6468 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6469 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6470 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006471 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006472 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006473 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006474 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006475 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006476 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006477 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006478 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006479 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006480 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006481 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006482 [EXIT_REASON_VMOFF] = handle_vmoff,
6483 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006484 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6485 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006486 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006487 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006488 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006489 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006490 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006491 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006492 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6493 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006494 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08006495 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
6496 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006497 [EXIT_REASON_INVEPT] = handle_invept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006498};
6499
6500static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006501 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006502
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006503static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6504 struct vmcs12 *vmcs12)
6505{
6506 unsigned long exit_qualification;
6507 gpa_t bitmap, last_bitmap;
6508 unsigned int port;
6509 int size;
6510 u8 b;
6511
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006512 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05006513 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006514
6515 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6516
6517 port = exit_qualification >> 16;
6518 size = (exit_qualification & 7) + 1;
6519
6520 last_bitmap = (gpa_t)-1;
6521 b = -1;
6522
6523 while (size > 0) {
6524 if (port < 0x8000)
6525 bitmap = vmcs12->io_bitmap_a;
6526 else if (port < 0x10000)
6527 bitmap = vmcs12->io_bitmap_b;
6528 else
6529 return 1;
6530 bitmap += (port & 0x7fff) / 8;
6531
6532 if (last_bitmap != bitmap)
6533 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6534 return 1;
6535 if (b & (1 << (port & 7)))
6536 return 1;
6537
6538 port++;
6539 size--;
6540 last_bitmap = bitmap;
6541 }
6542
6543 return 0;
6544}
6545
Nadav Har'El644d7112011-05-25 23:12:35 +03006546/*
6547 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6548 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6549 * disinterest in the current event (read or write a specific MSR) by using an
6550 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6551 */
6552static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6553 struct vmcs12 *vmcs12, u32 exit_reason)
6554{
6555 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6556 gpa_t bitmap;
6557
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006558 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006559 return 1;
6560
6561 /*
6562 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6563 * for the four combinations of read/write and low/high MSR numbers.
6564 * First we need to figure out which of the four to use:
6565 */
6566 bitmap = vmcs12->msr_bitmap;
6567 if (exit_reason == EXIT_REASON_MSR_WRITE)
6568 bitmap += 2048;
6569 if (msr_index >= 0xc0000000) {
6570 msr_index -= 0xc0000000;
6571 bitmap += 1024;
6572 }
6573
6574 /* Then read the msr_index'th bit from this bitmap: */
6575 if (msr_index < 1024*8) {
6576 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006577 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6578 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006579 return 1 & (b >> (msr_index & 7));
6580 } else
6581 return 1; /* let L1 handle the wrong parameter */
6582}
6583
6584/*
6585 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6586 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6587 * intercept (via guest_host_mask etc.) the current event.
6588 */
6589static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6590 struct vmcs12 *vmcs12)
6591{
6592 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6593 int cr = exit_qualification & 15;
6594 int reg = (exit_qualification >> 8) & 15;
6595 unsigned long val = kvm_register_read(vcpu, reg);
6596
6597 switch ((exit_qualification >> 4) & 3) {
6598 case 0: /* mov to cr */
6599 switch (cr) {
6600 case 0:
6601 if (vmcs12->cr0_guest_host_mask &
6602 (val ^ vmcs12->cr0_read_shadow))
6603 return 1;
6604 break;
6605 case 3:
6606 if ((vmcs12->cr3_target_count >= 1 &&
6607 vmcs12->cr3_target_value0 == val) ||
6608 (vmcs12->cr3_target_count >= 2 &&
6609 vmcs12->cr3_target_value1 == val) ||
6610 (vmcs12->cr3_target_count >= 3 &&
6611 vmcs12->cr3_target_value2 == val) ||
6612 (vmcs12->cr3_target_count >= 4 &&
6613 vmcs12->cr3_target_value3 == val))
6614 return 0;
6615 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6616 return 1;
6617 break;
6618 case 4:
6619 if (vmcs12->cr4_guest_host_mask &
6620 (vmcs12->cr4_read_shadow ^ val))
6621 return 1;
6622 break;
6623 case 8:
6624 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6625 return 1;
6626 break;
6627 }
6628 break;
6629 case 2: /* clts */
6630 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6631 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6632 return 1;
6633 break;
6634 case 1: /* mov from cr */
6635 switch (cr) {
6636 case 3:
6637 if (vmcs12->cpu_based_vm_exec_control &
6638 CPU_BASED_CR3_STORE_EXITING)
6639 return 1;
6640 break;
6641 case 8:
6642 if (vmcs12->cpu_based_vm_exec_control &
6643 CPU_BASED_CR8_STORE_EXITING)
6644 return 1;
6645 break;
6646 }
6647 break;
6648 case 3: /* lmsw */
6649 /*
6650 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6651 * cr0. Other attempted changes are ignored, with no exit.
6652 */
6653 if (vmcs12->cr0_guest_host_mask & 0xe &
6654 (val ^ vmcs12->cr0_read_shadow))
6655 return 1;
6656 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6657 !(vmcs12->cr0_read_shadow & 0x1) &&
6658 (val & 0x1))
6659 return 1;
6660 break;
6661 }
6662 return 0;
6663}
6664
6665/*
6666 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6667 * should handle it ourselves in L0 (and then continue L2). Only call this
6668 * when in is_guest_mode (L2).
6669 */
6670static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6671{
Nadav Har'El644d7112011-05-25 23:12:35 +03006672 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6673 struct vcpu_vmx *vmx = to_vmx(vcpu);
6674 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006675 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006676
Jan Kiszka542060e2014-01-04 18:47:21 +01006677 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
6678 vmcs_readl(EXIT_QUALIFICATION),
6679 vmx->idt_vectoring_info,
6680 intr_info,
6681 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
6682 KVM_ISA_VMX);
6683
Nadav Har'El644d7112011-05-25 23:12:35 +03006684 if (vmx->nested.nested_run_pending)
6685 return 0;
6686
6687 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006688 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6689 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006690 return 1;
6691 }
6692
6693 switch (exit_reason) {
6694 case EXIT_REASON_EXCEPTION_NMI:
6695 if (!is_exception(intr_info))
6696 return 0;
6697 else if (is_page_fault(intr_info))
6698 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006699 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01006700 !(vmcs12->guest_cr0 & X86_CR0_TS))
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006701 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006702 return vmcs12->exception_bitmap &
6703 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6704 case EXIT_REASON_EXTERNAL_INTERRUPT:
6705 return 0;
6706 case EXIT_REASON_TRIPLE_FAULT:
6707 return 1;
6708 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006709 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006710 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006711 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006712 case EXIT_REASON_TASK_SWITCH:
6713 return 1;
6714 case EXIT_REASON_CPUID:
6715 return 1;
6716 case EXIT_REASON_HLT:
6717 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6718 case EXIT_REASON_INVD:
6719 return 1;
6720 case EXIT_REASON_INVLPG:
6721 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6722 case EXIT_REASON_RDPMC:
6723 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6724 case EXIT_REASON_RDTSC:
6725 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6726 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6727 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6728 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6729 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6730 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006731 case EXIT_REASON_INVEPT:
Nadav Har'El644d7112011-05-25 23:12:35 +03006732 /*
6733 * VMX instructions trap unconditionally. This allows L1 to
6734 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6735 */
6736 return 1;
6737 case EXIT_REASON_CR_ACCESS:
6738 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6739 case EXIT_REASON_DR_ACCESS:
6740 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6741 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006742 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006743 case EXIT_REASON_MSR_READ:
6744 case EXIT_REASON_MSR_WRITE:
6745 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6746 case EXIT_REASON_INVALID_STATE:
6747 return 1;
6748 case EXIT_REASON_MWAIT_INSTRUCTION:
6749 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6750 case EXIT_REASON_MONITOR_INSTRUCTION:
6751 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6752 case EXIT_REASON_PAUSE_INSTRUCTION:
6753 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6754 nested_cpu_has2(vmcs12,
6755 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6756 case EXIT_REASON_MCE_DURING_VMENTRY:
6757 return 0;
6758 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6759 return 1;
6760 case EXIT_REASON_APIC_ACCESS:
6761 return nested_cpu_has2(vmcs12,
6762 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6763 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03006764 /*
6765 * L0 always deals with the EPT violation. If nested EPT is
6766 * used, and the nested mmu code discovers that the address is
6767 * missing in the guest EPT table (EPT12), the EPT violation
6768 * will be injected with nested_ept_inject_page_fault()
6769 */
6770 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006771 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03006772 /*
6773 * L2 never uses directly L1's EPT, but rather L0's own EPT
6774 * table (shadow on EPT) or a merged EPT table that L0 built
6775 * (EPT on EPT). So any problems with the structure of the
6776 * table is L0's fault.
6777 */
Nadav Har'El644d7112011-05-25 23:12:35 +03006778 return 0;
6779 case EXIT_REASON_WBINVD:
6780 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6781 case EXIT_REASON_XSETBV:
6782 return 1;
6783 default:
6784 return 1;
6785 }
6786}
6787
Avi Kivity586f9602010-11-18 13:09:54 +02006788static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6789{
6790 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6791 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6792}
6793
Avi Kivity6aa8b732006-12-10 02:21:36 -08006794/*
6795 * The guest has exited. See if we can fix it or if we need userspace
6796 * assistance.
6797 */
Avi Kivity851ba692009-08-24 11:10:17 +03006798static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006799{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006800 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006801 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006802 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006803
Mohammed Gamal80ced182009-09-01 12:48:18 +02006804 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006805 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006806 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006807
Nadav Har'El644d7112011-05-25 23:12:35 +03006808 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01006809 nested_vmx_vmexit(vcpu, exit_reason,
6810 vmcs_read32(VM_EXIT_INTR_INFO),
6811 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03006812 return 1;
6813 }
6814
Mohammed Gamal51207022010-05-31 22:40:54 +03006815 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6816 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6817 vcpu->run->fail_entry.hardware_entry_failure_reason
6818 = exit_reason;
6819 return 0;
6820 }
6821
Avi Kivity29bd8a72007-09-10 17:27:03 +03006822 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006823 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6824 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006825 = vmcs_read32(VM_INSTRUCTION_ERROR);
6826 return 0;
6827 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006828
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006829 /*
6830 * Note:
6831 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6832 * delivery event since it indicates guest is accessing MMIO.
6833 * The vm-exit can be triggered again after return to guest that
6834 * will cause infinite loop.
6835 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006836 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006837 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006838 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006839 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6840 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6841 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6842 vcpu->run->internal.ndata = 2;
6843 vcpu->run->internal.data[0] = vectoring_info;
6844 vcpu->run->internal.data[1] = exit_reason;
6845 return 0;
6846 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006847
Nadav Har'El644d7112011-05-25 23:12:35 +03006848 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6849 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03006850 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006851 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006852 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006853 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006854 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006855 /*
6856 * This CPU don't support us in finding the end of an
6857 * NMI-blocked window if the guest runs with IRQs
6858 * disabled. So we pull the trigger after 1 s of
6859 * futile waiting, but inform the user about this.
6860 */
6861 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6862 "state on VCPU %d after 1 s timeout\n",
6863 __func__, vcpu->vcpu_id);
6864 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006865 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006866 }
6867
Avi Kivity6aa8b732006-12-10 02:21:36 -08006868 if (exit_reason < kvm_vmx_max_exit_handlers
6869 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006870 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006871 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006872 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6873 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006874 }
6875 return 0;
6876}
6877
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006878static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006879{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006880 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006881 vmcs_write32(TPR_THRESHOLD, 0);
6882 return;
6883 }
6884
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006885 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006886}
6887
Yang Zhang8d146952013-01-25 10:18:50 +08006888static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
6889{
6890 u32 sec_exec_control;
6891
6892 /*
6893 * There is not point to enable virtualize x2apic without enable
6894 * apicv
6895 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08006896 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
6897 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08006898 return;
6899
6900 if (!vm_need_tpr_shadow(vcpu->kvm))
6901 return;
6902
6903 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6904
6905 if (set) {
6906 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6907 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6908 } else {
6909 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6910 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6911 }
6912 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6913
6914 vmx_set_msr_bitmap(vcpu);
6915}
6916
Yang Zhangc7c9c562013-01-25 10:18:51 +08006917static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
6918{
6919 u16 status;
6920 u8 old;
6921
6922 if (!vmx_vm_has_apicv(kvm))
6923 return;
6924
6925 if (isr == -1)
6926 isr = 0;
6927
6928 status = vmcs_read16(GUEST_INTR_STATUS);
6929 old = status >> 8;
6930 if (isr != old) {
6931 status &= 0xff;
6932 status |= isr << 8;
6933 vmcs_write16(GUEST_INTR_STATUS, status);
6934 }
6935}
6936
6937static void vmx_set_rvi(int vector)
6938{
6939 u16 status;
6940 u8 old;
6941
6942 status = vmcs_read16(GUEST_INTR_STATUS);
6943 old = (u8)status & 0xff;
6944 if ((u8)vector != old) {
6945 status &= ~0xff;
6946 status |= (u8)vector;
6947 vmcs_write16(GUEST_INTR_STATUS, status);
6948 }
6949}
6950
6951static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6952{
6953 if (max_irr == -1)
6954 return;
6955
6956 vmx_set_rvi(max_irr);
6957}
6958
6959static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
6960{
Yang Zhang3d81bc72013-04-11 19:25:13 +08006961 if (!vmx_vm_has_apicv(vcpu->kvm))
6962 return;
6963
Yang Zhangc7c9c562013-01-25 10:18:51 +08006964 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6965 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6966 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6967 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6968}
6969
Avi Kivity51aa01d2010-07-20 14:31:20 +03006970static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006971{
Avi Kivity00eba012011-03-07 17:24:54 +02006972 u32 exit_intr_info;
6973
6974 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6975 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6976 return;
6977
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006978 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006979 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006980
6981 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006982 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006983 kvm_machine_check();
6984
Gleb Natapov20f65982009-05-11 13:35:55 +03006985 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006986 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006987 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6988 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006989 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006990 kvm_after_handle_nmi(&vmx->vcpu);
6991 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006992}
Gleb Natapov20f65982009-05-11 13:35:55 +03006993
Yang Zhanga547c6d2013-04-11 19:25:10 +08006994static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
6995{
6996 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6997
6998 /*
6999 * If external interrupt exists, IF bit is set in rflags/eflags on the
7000 * interrupt stack frame, and interrupt will be enabled on a return
7001 * from interrupt handler.
7002 */
7003 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
7004 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
7005 unsigned int vector;
7006 unsigned long entry;
7007 gate_desc *desc;
7008 struct vcpu_vmx *vmx = to_vmx(vcpu);
7009#ifdef CONFIG_X86_64
7010 unsigned long tmp;
7011#endif
7012
7013 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7014 desc = (gate_desc *)vmx->host_idt_base + vector;
7015 entry = gate_offset(*desc);
7016 asm volatile(
7017#ifdef CONFIG_X86_64
7018 "mov %%" _ASM_SP ", %[sp]\n\t"
7019 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
7020 "push $%c[ss]\n\t"
7021 "push %[sp]\n\t"
7022#endif
7023 "pushf\n\t"
7024 "orl $0x200, (%%" _ASM_SP ")\n\t"
7025 __ASM_SIZE(push) " $%c[cs]\n\t"
7026 "call *%[entry]\n\t"
7027 :
7028#ifdef CONFIG_X86_64
7029 [sp]"=&r"(tmp)
7030#endif
7031 :
7032 [entry]"r"(entry),
7033 [ss]"i"(__KERNEL_DS),
7034 [cs]"i"(__KERNEL_CS)
7035 );
7036 } else
7037 local_irq_enable();
7038}
7039
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007040static bool vmx_mpx_supported(void)
7041{
7042 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
7043 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
7044}
7045
Avi Kivity51aa01d2010-07-20 14:31:20 +03007046static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
7047{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007048 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03007049 bool unblock_nmi;
7050 u8 vector;
7051 bool idtv_info_valid;
7052
7053 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03007054
Avi Kivitycf393f72008-07-01 16:20:21 +03007055 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02007056 if (vmx->nmi_known_unmasked)
7057 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007058 /*
7059 * Can't use vmx->exit_intr_info since we're not sure what
7060 * the exit reason is.
7061 */
7062 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03007063 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
7064 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7065 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007066 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03007067 * Re-set bit "block by NMI" before VM entry if vmexit caused by
7068 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007069 * SDM 3: 23.2.2 (September 2008)
7070 * Bit 12 is undefined in any of the following cases:
7071 * If the VM exit sets the valid bit in the IDT-vectoring
7072 * information field.
7073 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03007074 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007075 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
7076 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03007077 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7078 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02007079 else
7080 vmx->nmi_known_unmasked =
7081 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
7082 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007083 } else if (unlikely(vmx->soft_vnmi_blocked))
7084 vmx->vnmi_blocked_time +=
7085 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03007086}
7087
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007088static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03007089 u32 idt_vectoring_info,
7090 int instr_len_field,
7091 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03007092{
Avi Kivity51aa01d2010-07-20 14:31:20 +03007093 u8 vector;
7094 int type;
7095 bool idtv_info_valid;
7096
7097 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03007098
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007099 vcpu->arch.nmi_injected = false;
7100 kvm_clear_exception_queue(vcpu);
7101 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007102
7103 if (!idtv_info_valid)
7104 return;
7105
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007106 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03007107
Avi Kivity668f6122008-07-02 09:28:55 +03007108 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
7109 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007110
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007111 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03007112 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007113 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03007114 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007115 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03007116 * Clear bit "block by NMI" before VM entry if a NMI
7117 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03007118 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007119 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007120 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007121 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007122 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007123 /* fall through */
7124 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03007125 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03007126 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03007127 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03007128 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03007129 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007130 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007131 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007132 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007133 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03007134 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007135 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007136 break;
7137 default:
7138 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03007139 }
Avi Kivitycf393f72008-07-01 16:20:21 +03007140}
7141
Avi Kivity83422e12010-07-20 14:43:23 +03007142static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
7143{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007144 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03007145 VM_EXIT_INSTRUCTION_LEN,
7146 IDT_VECTORING_ERROR_CODE);
7147}
7148
Avi Kivityb463a6f2010-07-20 15:06:17 +03007149static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
7150{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007151 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007152 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7153 VM_ENTRY_INSTRUCTION_LEN,
7154 VM_ENTRY_EXCEPTION_ERROR_CODE);
7155
7156 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
7157}
7158
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007159static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
7160{
7161 int i, nr_msrs;
7162 struct perf_guest_switch_msr *msrs;
7163
7164 msrs = perf_guest_get_msrs(&nr_msrs);
7165
7166 if (!msrs)
7167 return;
7168
7169 for (i = 0; i < nr_msrs; i++)
7170 if (msrs[i].host == msrs[i].guest)
7171 clear_atomic_switch_msr(vmx, msrs[i].msr);
7172 else
7173 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
7174 msrs[i].host);
7175}
7176
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08007177static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007178{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007179 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007180 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02007181
7182 /* Record the guest's net vcpu time for enforced NMI injections. */
7183 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
7184 vmx->entry_time = ktime_get();
7185
7186 /* Don't enter VMX if guest state is invalid, let the exit handler
7187 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02007188 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02007189 return;
7190
Abel Gordon012f83c2013-04-18 14:39:25 +03007191 if (vmx->nested.sync_shadow_vmcs) {
7192 copy_vmcs12_to_shadow(vmx);
7193 vmx->nested.sync_shadow_vmcs = false;
7194 }
7195
Avi Kivity104f2262010-11-18 13:12:52 +02007196 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7197 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7198 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7199 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7200
7201 /* When single-stepping over STI and MOV SS, we must clear the
7202 * corresponding interruptibility bits in the guest state. Otherwise
7203 * vmentry fails as it then expects bit 14 (BS) in pending debug
7204 * exceptions being set, but that's not correct for the guest debugging
7205 * case. */
7206 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7207 vmx_set_interrupt_shadow(vcpu, 0);
7208
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007209 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007210 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007211
Nadav Har'Eld462b812011-05-24 15:26:10 +03007212 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007213 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007214 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007215 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7216 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7217 "push %%" _ASM_CX " \n\t"
7218 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007219 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007220 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007221 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007222 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007223 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007224 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7225 "mov %%cr2, %%" _ASM_DX " \n\t"
7226 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007227 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007228 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007229 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007230 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007231 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007232 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007233 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7234 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7235 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7236 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7237 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7238 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007239#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007240 "mov %c[r8](%0), %%r8 \n\t"
7241 "mov %c[r9](%0), %%r9 \n\t"
7242 "mov %c[r10](%0), %%r10 \n\t"
7243 "mov %c[r11](%0), %%r11 \n\t"
7244 "mov %c[r12](%0), %%r12 \n\t"
7245 "mov %c[r13](%0), %%r13 \n\t"
7246 "mov %c[r14](%0), %%r14 \n\t"
7247 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007248#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007249 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007250
Avi Kivity6aa8b732006-12-10 02:21:36 -08007251 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007252 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007253 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007254 "jmp 2f \n\t"
7255 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7256 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007257 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007258 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007259 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007260 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7261 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7262 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7263 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7264 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7265 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7266 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007267#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007268 "mov %%r8, %c[r8](%0) \n\t"
7269 "mov %%r9, %c[r9](%0) \n\t"
7270 "mov %%r10, %c[r10](%0) \n\t"
7271 "mov %%r11, %c[r11](%0) \n\t"
7272 "mov %%r12, %c[r12](%0) \n\t"
7273 "mov %%r13, %c[r13](%0) \n\t"
7274 "mov %%r14, %c[r14](%0) \n\t"
7275 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007276#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007277 "mov %%cr2, %%" _ASM_AX " \n\t"
7278 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007279
Avi Kivityb188c81f2012-09-16 15:10:58 +03007280 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007281 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007282 ".pushsection .rodata \n\t"
7283 ".global vmx_return \n\t"
7284 "vmx_return: " _ASM_PTR " 2b \n\t"
7285 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007286 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007287 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007288 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03007289 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007290 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7291 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7292 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7293 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7294 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7295 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7296 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007297#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007298 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7299 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7300 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7301 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7302 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7303 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7304 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7305 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007306#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007307 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7308 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007309 : "cc", "memory"
7310#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007311 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007312 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007313#else
7314 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007315#endif
7316 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007317
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007318 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7319 if (debugctlmsr)
7320 update_debugctlmsr(debugctlmsr);
7321
Avi Kivityaa67f602012-08-01 16:48:03 +03007322#ifndef CONFIG_X86_64
7323 /*
7324 * The sysexit path does not restore ds/es, so we must set them to
7325 * a reasonable value ourselves.
7326 *
7327 * We can't defer this to vmx_load_host_state() since that function
7328 * may be executed in interrupt context, which saves and restore segments
7329 * around it, nullifying its effect.
7330 */
7331 loadsegment(ds, __USER_DS);
7332 loadsegment(es, __USER_DS);
7333#endif
7334
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007335 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007336 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02007337 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007338 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007339 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007340 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007341 vcpu->arch.regs_dirty = 0;
7342
Avi Kivity1155f762007-11-22 11:30:47 +02007343 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7344
Nadav Har'Eld462b812011-05-24 15:26:10 +03007345 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007346
Avi Kivity51aa01d2010-07-20 14:31:20 +03007347 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007348 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007349
Gleb Natapove0b890d2013-09-25 12:51:33 +03007350 /*
7351 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
7352 * we did not inject a still-pending event to L1 now because of
7353 * nested_run_pending, we need to re-enable this bit.
7354 */
7355 if (vmx->nested.nested_run_pending)
7356 kvm_make_request(KVM_REQ_EVENT, vcpu);
7357
7358 vmx->nested.nested_run_pending = 0;
7359
Avi Kivity51aa01d2010-07-20 14:31:20 +03007360 vmx_complete_atomic_exit(vmx);
7361 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007362 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007363}
7364
Avi Kivity6aa8b732006-12-10 02:21:36 -08007365static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7366{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007367 struct vcpu_vmx *vmx = to_vmx(vcpu);
7368
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007369 free_vpid(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03007370 free_loaded_vmcs(vmx->loaded_vmcs);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02007371 free_nested(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007372 kfree(vmx->guest_msrs);
7373 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007374 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007375}
7376
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007377static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007378{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007379 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007380 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007381 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007382
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007383 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007384 return ERR_PTR(-ENOMEM);
7385
Sheng Yang2384d2b2008-01-17 15:14:33 +08007386 allocate_vpid(vmx);
7387
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007388 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7389 if (err)
7390 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007391
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007392 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007393 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007394 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007395 goto uninit_vcpu;
7396 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007397
Nadav Har'Eld462b812011-05-24 15:26:10 +03007398 vmx->loaded_vmcs = &vmx->vmcs01;
7399 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7400 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007401 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007402 if (!vmm_exclusive)
7403 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7404 loaded_vmcs_init(vmx->loaded_vmcs);
7405 if (!vmm_exclusive)
7406 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007407
Avi Kivity15ad7142007-07-11 18:17:21 +03007408 cpu = get_cpu();
7409 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007410 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007411 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007412 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007413 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007414 if (err)
7415 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007416 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007417 err = alloc_apic_access_page(kvm);
7418 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007419 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007420 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007421
Sheng Yangb927a3c2009-07-21 10:42:48 +08007422 if (enable_ept) {
7423 if (!kvm->arch.ept_identity_map_addr)
7424 kvm->arch.ept_identity_map_addr =
7425 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007426 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007427 if (alloc_identity_pagetable(kvm) != 0)
7428 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007429 if (!init_rmode_identity_map(kvm))
7430 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007431 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007432
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007433 vmx->nested.current_vmptr = -1ull;
7434 vmx->nested.current_vmcs12 = NULL;
7435
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007436 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007437
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007438free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007439 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007440free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007441 kfree(vmx->guest_msrs);
7442uninit_vcpu:
7443 kvm_vcpu_uninit(&vmx->vcpu);
7444free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007445 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007446 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007447 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007448}
7449
Yang, Sheng002c7f72007-07-31 14:23:01 +03007450static void __init vmx_check_processor_compat(void *rtn)
7451{
7452 struct vmcs_config vmcs_conf;
7453
7454 *(int *)rtn = 0;
7455 if (setup_vmcs_config(&vmcs_conf) < 0)
7456 *(int *)rtn = -EIO;
7457 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7458 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7459 smp_processor_id());
7460 *(int *)rtn = -EIO;
7461 }
7462}
7463
Sheng Yang67253af2008-04-25 10:20:22 +08007464static int get_ept_level(void)
7465{
7466 return VMX_EPT_DEFAULT_GAW + 1;
7467}
7468
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007469static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007470{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007471 u64 ret;
7472
Sheng Yang522c68c2009-04-27 20:35:43 +08007473 /* For VT-d and EPT combination
7474 * 1. MMIO: always map as UC
7475 * 2. EPT with VT-d:
7476 * a. VT-d without snooping control feature: can't guarantee the
7477 * result, try to trust guest.
7478 * b. VT-d with snooping control feature: snooping control feature of
7479 * VT-d engine can guarantee the cache correctness. Just set it
7480 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007481 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007482 * consistent with host MTRR
7483 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007484 if (is_mmio)
7485 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Alex Williamsone0f0bbc2013-10-30 11:02:30 -06007486 else if (kvm_arch_has_noncoherent_dma(vcpu->kvm))
Sheng Yang522c68c2009-04-27 20:35:43 +08007487 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7488 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007489 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007490 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007491 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007492
7493 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007494}
7495
Sheng Yang17cc3932010-01-05 19:02:27 +08007496static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007497{
Sheng Yang878403b2010-01-05 19:02:29 +08007498 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7499 return PT_DIRECTORY_LEVEL;
7500 else
7501 /* For shadow and EPT supported 1GB page */
7502 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007503}
7504
Sheng Yang0e851882009-12-18 16:48:46 +08007505static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7506{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007507 struct kvm_cpuid_entry2 *best;
7508 struct vcpu_vmx *vmx = to_vmx(vcpu);
7509 u32 exec_control;
7510
7511 vmx->rdtscp_enabled = false;
7512 if (vmx_rdtscp_supported()) {
7513 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7514 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7515 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7516 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7517 vmx->rdtscp_enabled = true;
7518 else {
7519 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7520 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7521 exec_control);
7522 }
7523 }
7524 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007525
Mao, Junjiead756a12012-07-02 01:18:48 +00007526 /* Exposing INVPCID only when PCID is exposed */
7527 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7528 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007529 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007530 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007531 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007532 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7533 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7534 exec_control);
7535 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007536 if (cpu_has_secondary_exec_ctrls()) {
7537 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7538 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7539 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7540 exec_control);
7541 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007542 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007543 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007544 }
Sheng Yang0e851882009-12-18 16:48:46 +08007545}
7546
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007547static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7548{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007549 if (func == 1 && nested)
7550 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007551}
7552
Yang Zhang25d92082013-08-06 12:00:32 +03007553static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
7554 struct x86_exception *fault)
7555{
Jan Kiszka533558b2014-01-04 18:47:20 +01007556 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7557 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03007558
7559 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01007560 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03007561 else
Jan Kiszka533558b2014-01-04 18:47:20 +01007562 exit_reason = EXIT_REASON_EPT_VIOLATION;
7563 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03007564 vmcs12->guest_physical_address = fault->address;
7565}
7566
Nadav Har'El155a97a2013-08-05 11:07:16 +03007567/* Callbacks for nested_ept_init_mmu_context: */
7568
7569static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
7570{
7571 /* return the page table to be shadowed - in our case, EPT12 */
7572 return get_vmcs12(vcpu)->ept_pointer;
7573}
7574
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007575static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03007576{
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007577 kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
Nadav Har'El155a97a2013-08-05 11:07:16 +03007578 nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
7579
7580 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
7581 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
7582 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
7583
7584 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03007585}
7586
7587static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
7588{
7589 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
7590}
7591
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007592static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
7593 struct x86_exception *fault)
7594{
7595 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7596
7597 WARN_ON(!is_guest_mode(vcpu));
7598
7599 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
7600 if (vmcs12->exception_bitmap & (1u << PF_VECTOR))
Jan Kiszka533558b2014-01-04 18:47:20 +01007601 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
7602 vmcs_read32(VM_EXIT_INTR_INFO),
7603 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007604 else
7605 kvm_inject_page_fault(vcpu, fault);
7606}
7607
Jan Kiszkaf4124502014-03-07 20:03:13 +01007608static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
7609{
7610 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
7611 struct vcpu_vmx *vmx = to_vmx(vcpu);
7612
7613 if (vcpu->arch.virtual_tsc_khz == 0)
7614 return;
7615
7616 /* Make sure short timeouts reliably trigger an immediate vmexit.
7617 * hrtimer_start does not guarantee this. */
7618 if (preemption_timeout <= 1) {
7619 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
7620 return;
7621 }
7622
7623 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
7624 preemption_timeout *= 1000000;
7625 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
7626 hrtimer_start(&vmx->nested.preemption_timer,
7627 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
7628}
7629
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007630/*
7631 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
7632 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
7633 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
7634 * guest in a way that will both be appropriate to L1's requests, and our
7635 * needs. In addition to modifying the active vmcs (which is vmcs02), this
7636 * function also has additional necessary side-effects, like setting various
7637 * vcpu->arch fields.
7638 */
7639static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7640{
7641 struct vcpu_vmx *vmx = to_vmx(vcpu);
7642 u32 exec_control;
7643
7644 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
7645 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
7646 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
7647 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
7648 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
7649 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
7650 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
7651 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
7652 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
7653 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
7654 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
7655 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
7656 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
7657 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
7658 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
7659 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
7660 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
7661 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
7662 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
7663 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
7664 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
7665 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
7666 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
7667 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
7668 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
7669 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
7670 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
7671 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
7672 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
7673 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
7674 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
7675 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
7676 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
7677 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
7678 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
7679 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
7680
7681 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
7682 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
7683 vmcs12->vm_entry_intr_info_field);
7684 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
7685 vmcs12->vm_entry_exception_error_code);
7686 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
7687 vmcs12->vm_entry_instruction_len);
7688 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
7689 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007690 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007691 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
Gleb Natapov63fbf592013-07-28 18:31:06 +03007692 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007693 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
7694 vmcs12->guest_pending_dbg_exceptions);
7695 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
7696 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
7697
7698 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7699
Jan Kiszkaf4124502014-03-07 20:03:13 +01007700 exec_control = vmcs12->pin_based_vm_exec_control;
7701 exec_control |= vmcs_config.pin_based_exec_ctrl;
7702 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
7703 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007704
Jan Kiszkaf4124502014-03-07 20:03:13 +01007705 vmx->nested.preemption_timer_expired = false;
7706 if (nested_cpu_has_preemption_timer(vmcs12))
7707 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01007708
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007709 /*
7710 * Whether page-faults are trapped is determined by a combination of
7711 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
7712 * If enable_ept, L0 doesn't care about page faults and we should
7713 * set all of these to L1's desires. However, if !enable_ept, L0 does
7714 * care about (at least some) page faults, and because it is not easy
7715 * (if at all possible?) to merge L0 and L1's desires, we simply ask
7716 * to exit on each and every L2 page fault. This is done by setting
7717 * MASK=MATCH=0 and (see below) EB.PF=1.
7718 * Note that below we don't need special code to set EB.PF beyond the
7719 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
7720 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
7721 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
7722 *
7723 * A problem with this approach (when !enable_ept) is that L1 may be
7724 * injected with more page faults than it asked for. This could have
7725 * caused problems, but in practice existing hypervisors don't care.
7726 * To fix this, we will need to emulate the PFEC checking (on the L1
7727 * page tables), using walk_addr(), when injecting PFs to L1.
7728 */
7729 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
7730 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
7731 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
7732 enable_ept ? vmcs12->page_fault_error_code_match : 0);
7733
7734 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01007735 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007736 if (!vmx->rdtscp_enabled)
7737 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7738 /* Take the following fields only from vmcs12 */
7739 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7740 if (nested_cpu_has(vmcs12,
7741 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7742 exec_control |= vmcs12->secondary_vm_exec_control;
7743
7744 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7745 /*
7746 * Translate L1 physical address to host physical
7747 * address for vmcs02. Keep the page pinned, so this
7748 * physical address remains valid. We keep a reference
7749 * to it so we can release it later.
7750 */
7751 if (vmx->nested.apic_access_page) /* shouldn't happen */
7752 nested_release_page(vmx->nested.apic_access_page);
7753 vmx->nested.apic_access_page =
7754 nested_get_page(vcpu, vmcs12->apic_access_addr);
7755 /*
7756 * If translation failed, no matter: This feature asks
7757 * to exit when accessing the given address, and if it
7758 * can never be accessed, this feature won't do
7759 * anything anyway.
7760 */
7761 if (!vmx->nested.apic_access_page)
7762 exec_control &=
7763 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7764 else
7765 vmcs_write64(APIC_ACCESS_ADDR,
7766 page_to_phys(vmx->nested.apic_access_page));
Jan Kiszkaca3f2572013-12-16 12:55:46 +01007767 } else if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm)) {
7768 exec_control |=
7769 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7770 vmcs_write64(APIC_ACCESS_ADDR,
7771 page_to_phys(vcpu->kvm->arch.apic_access_page));
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007772 }
7773
7774 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7775 }
7776
7777
7778 /*
7779 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
7780 * Some constant fields are set here by vmx_set_constant_host_state().
7781 * Other fields are different per CPU, and will be set later when
7782 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
7783 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08007784 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007785
7786 /*
7787 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
7788 * entry, but only if the current (host) sp changed from the value
7789 * we wrote last (vmx->host_rsp). This cache is no longer relevant
7790 * if we switch vmcs, and rather than hold a separate cache per vmcs,
7791 * here we just force the write to happen on entry.
7792 */
7793 vmx->host_rsp = 0;
7794
7795 exec_control = vmx_exec_control(vmx); /* L0's desires */
7796 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
7797 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
7798 exec_control &= ~CPU_BASED_TPR_SHADOW;
7799 exec_control |= vmcs12->cpu_based_vm_exec_control;
7800 /*
7801 * Merging of IO and MSR bitmaps not currently supported.
7802 * Rather, exit every time.
7803 */
7804 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
7805 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
7806 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
7807
7808 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
7809
7810 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
7811 * bitwise-or of what L1 wants to trap for L2, and what we want to
7812 * trap. Note that CR0.TS also needs updating - we do this later.
7813 */
7814 update_exception_bitmap(vcpu);
7815 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
7816 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7817
Nadav Har'El8049d652013-08-05 11:07:06 +03007818 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
7819 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
7820 * bits are further modified by vmx_set_efer() below.
7821 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01007822 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03007823
7824 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
7825 * emulated by vmx_set_efer(), below.
7826 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02007827 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03007828 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
7829 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007830 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
7831
Jan Kiszka44811c02013-08-04 17:17:27 +02007832 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007833 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02007834 vcpu->arch.pat = vmcs12->guest_ia32_pat;
7835 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007836 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
7837
7838
7839 set_cr4_guest_host_mask(vmx);
7840
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007841 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
7842 vmcs_write64(TSC_OFFSET,
7843 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
7844 else
7845 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007846
7847 if (enable_vpid) {
7848 /*
7849 * Trivially support vpid by letting L2s share their parent
7850 * L1's vpid. TODO: move to a more elaborate solution, giving
7851 * each L2 its own vpid and exposing the vpid feature to L1.
7852 */
7853 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
7854 vmx_flush_tlb(vcpu);
7855 }
7856
Nadav Har'El155a97a2013-08-05 11:07:16 +03007857 if (nested_cpu_has_ept(vmcs12)) {
7858 kvm_mmu_unload(vcpu);
7859 nested_ept_init_mmu_context(vcpu);
7860 }
7861
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007862 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
7863 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02007864 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007865 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7866 else
7867 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7868 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
7869 vmx_set_efer(vcpu, vcpu->arch.efer);
7870
7871 /*
7872 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
7873 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
7874 * The CR0_READ_SHADOW is what L2 should have expected to read given
7875 * the specifications by L1; It's not enough to take
7876 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
7877 * have more bits than L1 expected.
7878 */
7879 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
7880 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
7881
7882 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
7883 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
7884
7885 /* shadow page tables on either EPT or shadow page tables */
7886 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
7887 kvm_mmu_reset_context(vcpu);
7888
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007889 if (!enable_ept)
7890 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
7891
Nadav Har'El3633cfc2013-08-05 11:07:07 +03007892 /*
7893 * L1 may access the L2's PDPTR, so save them to construct vmcs12
7894 */
7895 if (enable_ept) {
7896 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
7897 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
7898 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
7899 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
7900 }
7901
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007902 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
7903 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
7904}
7905
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007906/*
7907 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
7908 * for running an L2 nested guest.
7909 */
7910static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
7911{
7912 struct vmcs12 *vmcs12;
7913 struct vcpu_vmx *vmx = to_vmx(vcpu);
7914 int cpu;
7915 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02007916 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007917
7918 if (!nested_vmx_check_permission(vcpu) ||
7919 !nested_vmx_check_vmcs12(vcpu))
7920 return 1;
7921
7922 skip_emulated_instruction(vcpu);
7923 vmcs12 = get_vmcs12(vcpu);
7924
Abel Gordon012f83c2013-04-18 14:39:25 +03007925 if (enable_shadow_vmcs)
7926 copy_shadow_to_vmcs12(vmx);
7927
Nadav Har'El7c177932011-05-25 23:12:04 +03007928 /*
7929 * The nested entry process starts with enforcing various prerequisites
7930 * on vmcs12 as required by the Intel SDM, and act appropriately when
7931 * they fail: As the SDM explains, some conditions should cause the
7932 * instruction to fail, while others will cause the instruction to seem
7933 * to succeed, but return an EXIT_REASON_INVALID_STATE.
7934 * To speed up the normal (success) code path, we should avoid checking
7935 * for misconfigurations which will anyway be caught by the processor
7936 * when using the merged vmcs02.
7937 */
7938 if (vmcs12->launch_state == launch) {
7939 nested_vmx_failValid(vcpu,
7940 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
7941 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
7942 return 1;
7943 }
7944
Jan Kiszka6dfacad2013-12-04 08:58:54 +01007945 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
7946 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02007947 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7948 return 1;
7949 }
7950
Nadav Har'El7c177932011-05-25 23:12:04 +03007951 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
7952 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
7953 /*TODO: Also verify bits beyond physical address width are 0*/
7954 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7955 return 1;
7956 }
7957
7958 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
7959 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
7960 /*TODO: Also verify bits beyond physical address width are 0*/
7961 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7962 return 1;
7963 }
7964
7965 if (vmcs12->vm_entry_msr_load_count > 0 ||
7966 vmcs12->vm_exit_msr_load_count > 0 ||
7967 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007968 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
7969 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03007970 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7971 return 1;
7972 }
7973
7974 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
7975 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
7976 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
7977 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
7978 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
7979 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
7980 !vmx_control_verify(vmcs12->vm_exit_controls,
7981 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
7982 !vmx_control_verify(vmcs12->vm_entry_controls,
7983 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
7984 {
7985 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7986 return 1;
7987 }
7988
7989 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7990 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7991 nested_vmx_failValid(vcpu,
7992 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
7993 return 1;
7994 }
7995
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02007996 if (!nested_cr0_valid(vmcs12, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03007997 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7998 nested_vmx_entry_failure(vcpu, vmcs12,
7999 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8000 return 1;
8001 }
8002 if (vmcs12->vmcs_link_pointer != -1ull) {
8003 nested_vmx_entry_failure(vcpu, vmcs12,
8004 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
8005 return 1;
8006 }
8007
8008 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02008009 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02008010 * are performed on the field for the IA32_EFER MSR:
8011 * - Bits reserved in the IA32_EFER MSR must be 0.
8012 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
8013 * the IA-32e mode guest VM-exit control. It must also be identical
8014 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
8015 * CR0.PG) is 1.
8016 */
8017 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
8018 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
8019 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
8020 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
8021 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
8022 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
8023 nested_vmx_entry_failure(vcpu, vmcs12,
8024 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8025 return 1;
8026 }
8027 }
8028
8029 /*
8030 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
8031 * IA32_EFER MSR must be 0 in the field for that register. In addition,
8032 * the values of the LMA and LME bits in the field must each be that of
8033 * the host address-space size VM-exit control.
8034 */
8035 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
8036 ia32e = (vmcs12->vm_exit_controls &
8037 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
8038 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
8039 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
8040 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
8041 nested_vmx_entry_failure(vcpu, vmcs12,
8042 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8043 return 1;
8044 }
8045 }
8046
8047 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03008048 * We're finally done with prerequisite checking, and can start with
8049 * the nested entry.
8050 */
8051
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008052 vmcs02 = nested_get_current_vmcs02(vmx);
8053 if (!vmcs02)
8054 return -ENOMEM;
8055
8056 enter_guest_mode(vcpu);
8057
8058 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
8059
8060 cpu = get_cpu();
8061 vmx->loaded_vmcs = vmcs02;
8062 vmx_vcpu_put(vcpu);
8063 vmx_vcpu_load(vcpu, cpu);
8064 vcpu->cpu = cpu;
8065 put_cpu();
8066
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008067 vmx_segment_cache_clear(vmx);
8068
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008069 vmcs12->launch_state = 1;
8070
8071 prepare_vmcs02(vcpu, vmcs12);
8072
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008073 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
8074 return kvm_emulate_halt(vcpu);
8075
Jan Kiszka7af40ad32014-01-04 18:47:23 +01008076 vmx->nested.nested_run_pending = 1;
8077
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008078 /*
8079 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
8080 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
8081 * returned as far as L1 is concerned. It will only return (and set
8082 * the success flag) when L2 exits (see nested_vmx_vmexit()).
8083 */
8084 return 1;
8085}
8086
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008087/*
8088 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
8089 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
8090 * This function returns the new value we should put in vmcs12.guest_cr0.
8091 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
8092 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
8093 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
8094 * didn't trap the bit, because if L1 did, so would L0).
8095 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
8096 * been modified by L2, and L1 knows it. So just leave the old value of
8097 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
8098 * isn't relevant, because if L0 traps this bit it can set it to anything.
8099 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
8100 * changed these bits, and therefore they need to be updated, but L0
8101 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
8102 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
8103 */
8104static inline unsigned long
8105vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8106{
8107 return
8108 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
8109 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
8110 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
8111 vcpu->arch.cr0_guest_owned_bits));
8112}
8113
8114static inline unsigned long
8115vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8116{
8117 return
8118 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
8119 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
8120 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
8121 vcpu->arch.cr4_guest_owned_bits));
8122}
8123
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008124static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
8125 struct vmcs12 *vmcs12)
8126{
8127 u32 idt_vectoring;
8128 unsigned int nr;
8129
Gleb Natapov851eb6672013-09-25 12:51:34 +03008130 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008131 nr = vcpu->arch.exception.nr;
8132 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8133
8134 if (kvm_exception_is_soft(nr)) {
8135 vmcs12->vm_exit_instruction_len =
8136 vcpu->arch.event_exit_inst_len;
8137 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
8138 } else
8139 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
8140
8141 if (vcpu->arch.exception.has_error_code) {
8142 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
8143 vmcs12->idt_vectoring_error_code =
8144 vcpu->arch.exception.error_code;
8145 }
8146
8147 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01008148 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008149 vmcs12->idt_vectoring_info_field =
8150 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
8151 } else if (vcpu->arch.interrupt.pending) {
8152 nr = vcpu->arch.interrupt.nr;
8153 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8154
8155 if (vcpu->arch.interrupt.soft) {
8156 idt_vectoring |= INTR_TYPE_SOFT_INTR;
8157 vmcs12->vm_entry_instruction_len =
8158 vcpu->arch.event_exit_inst_len;
8159 } else
8160 idt_vectoring |= INTR_TYPE_EXT_INTR;
8161
8162 vmcs12->idt_vectoring_info_field = idt_vectoring;
8163 }
8164}
8165
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008166static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
8167{
8168 struct vcpu_vmx *vmx = to_vmx(vcpu);
8169
Jan Kiszkaf4124502014-03-07 20:03:13 +01008170 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
8171 vmx->nested.preemption_timer_expired) {
8172 if (vmx->nested.nested_run_pending)
8173 return -EBUSY;
8174 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
8175 return 0;
8176 }
8177
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008178 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01008179 if (vmx->nested.nested_run_pending ||
8180 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008181 return -EBUSY;
8182 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
8183 NMI_VECTOR | INTR_TYPE_NMI_INTR |
8184 INTR_INFO_VALID_MASK, 0);
8185 /*
8186 * The NMI-triggered VM exit counts as injection:
8187 * clear this one and block further NMIs.
8188 */
8189 vcpu->arch.nmi_pending = 0;
8190 vmx_set_nmi_mask(vcpu, true);
8191 return 0;
8192 }
8193
8194 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
8195 nested_exit_on_intr(vcpu)) {
8196 if (vmx->nested.nested_run_pending)
8197 return -EBUSY;
8198 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
8199 }
8200
8201 return 0;
8202}
8203
Jan Kiszkaf4124502014-03-07 20:03:13 +01008204static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
8205{
8206 ktime_t remaining =
8207 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
8208 u64 value;
8209
8210 if (ktime_to_ns(remaining) <= 0)
8211 return 0;
8212
8213 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
8214 do_div(value, 1000000);
8215 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8216}
8217
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008218/*
8219 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
8220 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
8221 * and this function updates it to reflect the changes to the guest state while
8222 * L2 was running (and perhaps made some exits which were handled directly by L0
8223 * without going back to L1), and to reflect the exit reason.
8224 * Note that we do not have to copy here all VMCS fields, just those that
8225 * could have changed by the L2 guest or the exit - i.e., the guest-state and
8226 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
8227 * which already writes to vmcs12 directly.
8228 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008229static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
8230 u32 exit_reason, u32 exit_intr_info,
8231 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008232{
8233 /* update guest state fields: */
8234 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
8235 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
8236
8237 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
8238 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8239 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
8240 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
8241
8242 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
8243 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
8244 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
8245 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
8246 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
8247 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
8248 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
8249 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
8250 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
8251 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
8252 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
8253 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
8254 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
8255 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
8256 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
8257 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
8258 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
8259 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
8260 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
8261 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
8262 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
8263 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
8264 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
8265 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
8266 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
8267 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
8268 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
8269 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
8270 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
8271 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
8272 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
8273 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
8274 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
8275 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
8276 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
8277 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
8278
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008279 vmcs12->guest_interruptibility_info =
8280 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
8281 vmcs12->guest_pending_dbg_exceptions =
8282 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01008283 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
8284 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
8285 else
8286 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008287
Jan Kiszkaf4124502014-03-07 20:03:13 +01008288 if (nested_cpu_has_preemption_timer(vmcs12)) {
8289 if (vmcs12->vm_exit_controls &
8290 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
8291 vmcs12->vmx_preemption_timer_value =
8292 vmx_get_preemption_timer_value(vcpu);
8293 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
8294 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08008295
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008296 /*
8297 * In some cases (usually, nested EPT), L2 is allowed to change its
8298 * own CR3 without exiting. If it has changed it, we must keep it.
8299 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
8300 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
8301 *
8302 * Additionally, restore L2's PDPTR to vmcs12.
8303 */
8304 if (enable_ept) {
8305 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
8306 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
8307 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
8308 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
8309 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
8310 }
8311
Jan Kiszkac18911a2013-03-13 16:06:41 +01008312 vmcs12->vm_entry_controls =
8313 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02008314 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01008315
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008316 /* TODO: These cannot have changed unless we have MSR bitmaps and
8317 * the relevant bit asks not to trap the change */
8318 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Jan Kiszkab8c07d52013-04-06 13:51:21 +02008319 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008320 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02008321 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
8322 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008323 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
8324 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
8325 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
8326
8327 /* update exit information fields: */
8328
Jan Kiszka533558b2014-01-04 18:47:20 +01008329 vmcs12->vm_exit_reason = exit_reason;
8330 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008331
Jan Kiszka533558b2014-01-04 18:47:20 +01008332 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02008333 if ((vmcs12->vm_exit_intr_info &
8334 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8335 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
8336 vmcs12->vm_exit_intr_error_code =
8337 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008338 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008339 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
8340 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8341
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008342 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
8343 /* vm_entry_intr_info_field is cleared on exit. Emulate this
8344 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008345 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008346
8347 /*
8348 * Transfer the event that L0 or L1 may wanted to inject into
8349 * L2 to IDT_VECTORING_INFO_FIELD.
8350 */
8351 vmcs12_save_pending_event(vcpu, vmcs12);
8352 }
8353
8354 /*
8355 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
8356 * preserved above and would only end up incorrectly in L1.
8357 */
8358 vcpu->arch.nmi_injected = false;
8359 kvm_clear_exception_queue(vcpu);
8360 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008361}
8362
8363/*
8364 * A part of what we need to when the nested L2 guest exits and we want to
8365 * run its L1 parent, is to reset L1's guest state to the host state specified
8366 * in vmcs12.
8367 * This function is to be called not only on normal nested exit, but also on
8368 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
8369 * Failures During or After Loading Guest State").
8370 * This function should be called when the active VMCS is L1's (vmcs01).
8371 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008372static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
8373 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008374{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008375 struct kvm_segment seg;
8376
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008377 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
8378 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008379 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008380 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8381 else
8382 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8383 vmx_set_efer(vcpu, vcpu->arch.efer);
8384
8385 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
8386 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07008387 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008388 /*
8389 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
8390 * actually changed, because it depends on the current state of
8391 * fpu_active (which may have changed).
8392 * Note that vmx_set_cr0 refers to efer set above.
8393 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +02008394 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008395 /*
8396 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8397 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8398 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8399 */
8400 update_exception_bitmap(vcpu);
8401 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8402 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8403
8404 /*
8405 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8406 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8407 */
8408 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8409 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8410
Jan Kiszka29bf08f2013-12-28 16:31:52 +01008411 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008412
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008413 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8414 kvm_mmu_reset_context(vcpu);
8415
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008416 if (!enable_ept)
8417 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
8418
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008419 if (enable_vpid) {
8420 /*
8421 * Trivially support vpid by letting L2s share their parent
8422 * L1's vpid. TODO: move to a more elaborate solution, giving
8423 * each L2 its own vpid and exposing the vpid feature to L1.
8424 */
8425 vmx_flush_tlb(vcpu);
8426 }
8427
8428
8429 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8430 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8431 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8432 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8433 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008434
Jan Kiszka44811c02013-08-04 17:17:27 +02008435 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008436 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008437 vcpu->arch.pat = vmcs12->host_ia32_pat;
8438 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008439 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8440 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8441 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008442
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008443 /* Set L1 segment info according to Intel SDM
8444 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8445 seg = (struct kvm_segment) {
8446 .base = 0,
8447 .limit = 0xFFFFFFFF,
8448 .selector = vmcs12->host_cs_selector,
8449 .type = 11,
8450 .present = 1,
8451 .s = 1,
8452 .g = 1
8453 };
8454 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8455 seg.l = 1;
8456 else
8457 seg.db = 1;
8458 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8459 seg = (struct kvm_segment) {
8460 .base = 0,
8461 .limit = 0xFFFFFFFF,
8462 .type = 3,
8463 .present = 1,
8464 .s = 1,
8465 .db = 1,
8466 .g = 1
8467 };
8468 seg.selector = vmcs12->host_ds_selector;
8469 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8470 seg.selector = vmcs12->host_es_selector;
8471 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8472 seg.selector = vmcs12->host_ss_selector;
8473 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8474 seg.selector = vmcs12->host_fs_selector;
8475 seg.base = vmcs12->host_fs_base;
8476 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8477 seg.selector = vmcs12->host_gs_selector;
8478 seg.base = vmcs12->host_gs_base;
8479 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8480 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008481 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008482 .limit = 0x67,
8483 .selector = vmcs12->host_tr_selector,
8484 .type = 11,
8485 .present = 1
8486 };
8487 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8488
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008489 kvm_set_dr(vcpu, 7, 0x400);
8490 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008491}
8492
8493/*
8494 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8495 * and modify vmcs12 to make it see what it would expect to see there if
8496 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8497 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008498static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
8499 u32 exit_intr_info,
8500 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008501{
8502 struct vcpu_vmx *vmx = to_vmx(vcpu);
8503 int cpu;
8504 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8505
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008506 /* trying to cancel vmlaunch/vmresume is a bug */
8507 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8508
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008509 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01008510 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
8511 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008512
Jan Kiszka542060e2014-01-04 18:47:21 +01008513 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
8514 vmcs12->exit_qualification,
8515 vmcs12->idt_vectoring_info_field,
8516 vmcs12->vm_exit_intr_info,
8517 vmcs12->vm_exit_intr_error_code,
8518 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008519
8520 cpu = get_cpu();
8521 vmx->loaded_vmcs = &vmx->vmcs01;
8522 vmx_vcpu_put(vcpu);
8523 vmx_vcpu_load(vcpu, cpu);
8524 vcpu->cpu = cpu;
8525 put_cpu();
8526
Gleb Natapov2961e8762013-11-25 15:37:13 +02008527 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
8528 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008529 vmx_segment_cache_clear(vmx);
8530
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008531 /* if no vmcs02 cache requested, remove the one we used */
8532 if (VMCS02_POOL_SIZE == 0)
8533 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8534
8535 load_vmcs12_host_state(vcpu, vmcs12);
8536
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008537 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008538 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8539
8540 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8541 vmx->host_rsp = 0;
8542
8543 /* Unpin physical memory we referred to in vmcs02 */
8544 if (vmx->nested.apic_access_page) {
8545 nested_release_page(vmx->nested.apic_access_page);
8546 vmx->nested.apic_access_page = 0;
8547 }
8548
8549 /*
8550 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8551 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8552 * success or failure flag accordingly.
8553 */
8554 if (unlikely(vmx->fail)) {
8555 vmx->fail = 0;
8556 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8557 } else
8558 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008559 if (enable_shadow_vmcs)
8560 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008561
8562 /* in case we halted in L2 */
8563 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008564}
8565
Nadav Har'El7c177932011-05-25 23:12:04 +03008566/*
Jan Kiszka42124922014-01-04 18:47:19 +01008567 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
8568 */
8569static void vmx_leave_nested(struct kvm_vcpu *vcpu)
8570{
8571 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +01008572 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +01008573 free_nested(to_vmx(vcpu));
8574}
8575
8576/*
Nadav Har'El7c177932011-05-25 23:12:04 +03008577 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8578 * 23.7 "VM-entry failures during or after loading guest state" (this also
8579 * lists the acceptable exit-reason and exit-qualification parameters).
8580 * It should only be called before L2 actually succeeded to run, and when
8581 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8582 */
8583static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8584 struct vmcs12 *vmcs12,
8585 u32 reason, unsigned long qualification)
8586{
8587 load_vmcs12_host_state(vcpu, vmcs12);
8588 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
8589 vmcs12->exit_qualification = qualification;
8590 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008591 if (enable_shadow_vmcs)
8592 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03008593}
8594
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008595static int vmx_check_intercept(struct kvm_vcpu *vcpu,
8596 struct x86_instruction_info *info,
8597 enum x86_intercept_stage stage)
8598{
8599 return X86EMUL_CONTINUE;
8600}
8601
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03008602static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008603 .cpu_has_kvm_support = cpu_has_kvm_support,
8604 .disabled_by_bios = vmx_disabled_by_bios,
8605 .hardware_setup = hardware_setup,
8606 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03008607 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008608 .hardware_enable = hardware_enable,
8609 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08008610 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008611
8612 .vcpu_create = vmx_create_vcpu,
8613 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03008614 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008615
Avi Kivity04d2cc72007-09-10 18:10:54 +03008616 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008617 .vcpu_load = vmx_vcpu_load,
8618 .vcpu_put = vmx_vcpu_put,
8619
Jan Kiszkac8639012012-09-21 05:42:55 +02008620 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008621 .get_msr = vmx_get_msr,
8622 .set_msr = vmx_set_msr,
8623 .get_segment_base = vmx_get_segment_base,
8624 .get_segment = vmx_get_segment,
8625 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02008626 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008627 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02008628 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02008629 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03008630 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008631 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008632 .set_cr3 = vmx_set_cr3,
8633 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008634 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008635 .get_idt = vmx_get_idt,
8636 .set_idt = vmx_set_idt,
8637 .get_gdt = vmx_get_gdt,
8638 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01008639 .get_dr6 = vmx_get_dr6,
8640 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03008641 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008642 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008643 .get_rflags = vmx_get_rflags,
8644 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02008645 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02008646 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008647
8648 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008649
Avi Kivity6aa8b732006-12-10 02:21:36 -08008650 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02008651 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008652 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04008653 .set_interrupt_shadow = vmx_set_interrupt_shadow,
8654 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02008655 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03008656 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008657 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02008658 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008659 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02008660 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008661 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01008662 .get_nmi_mask = vmx_get_nmi_mask,
8663 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008664 .enable_nmi_window = enable_nmi_window,
8665 .enable_irq_window = enable_irq_window,
8666 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08008667 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008668 .vm_has_apicv = vmx_vm_has_apicv,
8669 .load_eoi_exitmap = vmx_load_eoi_exitmap,
8670 .hwapic_irr_update = vmx_hwapic_irr_update,
8671 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08008672 .sync_pir_to_irr = vmx_sync_pir_to_irr,
8673 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008674
Izik Eiduscbc94022007-10-25 00:29:55 +02008675 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08008676 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008677 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03008678
Avi Kivity586f9602010-11-18 13:09:54 +02008679 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02008680
Sheng Yang17cc3932010-01-05 19:02:27 +08008681 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08008682
8683 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008684
8685 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00008686 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008687
8688 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08008689
8690 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008691
Joerg Roedel4051b182011-03-25 09:44:49 +01008692 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08008693 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008694 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10008695 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01008696 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03008697 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02008698
8699 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008700
8701 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08008702 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008703 .mpx_supported = vmx_mpx_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008704
8705 .check_nested_events = vmx_check_nested_events,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008706};
8707
8708static int __init vmx_init(void)
8709{
Yang Zhang8d146952013-01-25 10:18:50 +08008710 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03008711
8712 rdmsrl_safe(MSR_EFER, &host_efer);
8713
8714 for (i = 0; i < NR_VMX_MSR; ++i)
8715 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03008716
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008717 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03008718 if (!vmx_io_bitmap_a)
8719 return -ENOMEM;
8720
Guo Chao2106a542012-06-15 11:31:56 +08008721 r = -ENOMEM;
8722
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008723 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008724 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03008725 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03008726
Avi Kivity58972972009-02-24 22:26:47 +02008727 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008728 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08008729 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08008730
Yang Zhang8d146952013-01-25 10:18:50 +08008731 vmx_msr_bitmap_legacy_x2apic =
8732 (unsigned long *)__get_free_page(GFP_KERNEL);
8733 if (!vmx_msr_bitmap_legacy_x2apic)
8734 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08008735
Avi Kivity58972972009-02-24 22:26:47 +02008736 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008737 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08008738 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08008739
Yang Zhang8d146952013-01-25 10:18:50 +08008740 vmx_msr_bitmap_longmode_x2apic =
8741 (unsigned long *)__get_free_page(GFP_KERNEL);
8742 if (!vmx_msr_bitmap_longmode_x2apic)
8743 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03008744 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8745 if (!vmx_vmread_bitmap)
8746 goto out5;
8747
8748 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8749 if (!vmx_vmwrite_bitmap)
8750 goto out6;
8751
8752 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
8753 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
8754 /* shadowed read/write fields */
8755 for (i = 0; i < max_shadow_read_write_fields; i++) {
8756 clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
8757 clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
8758 }
8759 /* shadowed read only fields */
8760 for (i = 0; i < max_shadow_read_only_fields; i++)
8761 clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
Avi Kivity58972972009-02-24 22:26:47 +02008762
He, Qingfdef3ad2007-04-30 09:45:24 +03008763 /*
8764 * Allow direct access to the PC debug port (it is often used for I/O
8765 * delays, but the vmexits simply slow things down).
8766 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008767 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
8768 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008769
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008770 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008771
Avi Kivity58972972009-02-24 22:26:47 +02008772 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
8773 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08008774
Sheng Yang2384d2b2008-01-17 15:14:33 +08008775 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8776
Avi Kivity0ee75be2010-04-28 15:39:01 +03008777 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
8778 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008779 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03008780 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08008781
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008782#ifdef CONFIG_KEXEC
8783 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8784 crash_vmclear_local_loaded_vmcss);
8785#endif
8786
Avi Kivity58972972009-02-24 22:26:47 +02008787 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
8788 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
8789 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
8790 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
8791 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
8792 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008793 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
8794
Yang Zhang8d146952013-01-25 10:18:50 +08008795 memcpy(vmx_msr_bitmap_legacy_x2apic,
8796 vmx_msr_bitmap_legacy, PAGE_SIZE);
8797 memcpy(vmx_msr_bitmap_longmode_x2apic,
8798 vmx_msr_bitmap_longmode, PAGE_SIZE);
8799
Yang Zhang01e439b2013-04-11 19:25:12 +08008800 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08008801 for (msr = 0x800; msr <= 0x8ff; msr++)
8802 vmx_disable_intercept_msr_read_x2apic(msr);
8803
8804 /* According SDM, in x2apic mode, the whole id reg is used.
8805 * But in KVM, it only use the highest eight bits. Need to
8806 * intercept it */
8807 vmx_enable_intercept_msr_read_x2apic(0x802);
8808 /* TMCCT */
8809 vmx_enable_intercept_msr_read_x2apic(0x839);
8810 /* TPR */
8811 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08008812 /* EOI */
8813 vmx_disable_intercept_msr_write_x2apic(0x80b);
8814 /* SELF-IPI */
8815 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08008816 }
He, Qingfdef3ad2007-04-30 09:45:24 +03008817
Avi Kivity089d0342009-03-23 18:26:32 +02008818 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08008819 kvm_mmu_set_mask_ptes(0ull,
8820 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
8821 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
8822 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08008823 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08008824 kvm_enable_tdp();
8825 } else
8826 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08008827
He, Qingfdef3ad2007-04-30 09:45:24 +03008828 return 0;
8829
Abel Gordon4607c2d2013-04-18 14:35:55 +03008830out7:
8831 free_page((unsigned long)vmx_vmwrite_bitmap);
8832out6:
8833 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08008834out5:
8835 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08008836out4:
Avi Kivity58972972009-02-24 22:26:47 +02008837 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08008838out3:
8839 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08008840out2:
Avi Kivity58972972009-02-24 22:26:47 +02008841 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03008842out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008843 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03008844out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008845 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008846 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008847}
8848
8849static void __exit vmx_exit(void)
8850{
Yang Zhang8d146952013-01-25 10:18:50 +08008851 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
8852 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02008853 free_page((unsigned long)vmx_msr_bitmap_legacy);
8854 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008855 free_page((unsigned long)vmx_io_bitmap_b);
8856 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03008857 free_page((unsigned long)vmx_vmwrite_bitmap);
8858 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03008859
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008860#ifdef CONFIG_KEXEC
8861 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
8862 synchronize_rcu();
8863#endif
8864
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08008865 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08008866}
8867
8868module_init(vmx_init)
8869module_exit(vmx_exit)