blob: 7509e7903c2247a808e2d5c373c91d676ea9df72 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Daniel Vetterd2acd212012-10-20 20:57:43 +020083int
84intel_pch_rawclk(struct drm_device *dev)
85{
86 struct drm_i915_private *dev_priv = dev->dev_private;
87
88 WARN_ON(!HAS_PCH_SPLIT(dev));
89
90 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
91}
92
Ma Lingd4906092009-03-18 20:13:27 +080093static bool
94intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080097static bool
98intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102static bool
103intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800104 int target, int refclk, intel_clock_t *match_clock,
105 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800106static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800108 int target, int refclk, intel_clock_t *match_clock,
109 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700111static bool
112intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
115
Chris Wilson021357a2010-09-07 20:54:59 +0100116static inline u32 /* units of 100MHz */
117intel_fdi_link_freq(struct drm_device *dev)
118{
Chris Wilson8b99e682010-10-13 09:59:17 +0100119 if (IS_GEN5(dev)) {
120 struct drm_i915_private *dev_priv = dev->dev_private;
121 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
122 } else
123 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100124}
125
Keith Packarde4b36692009-06-05 19:22:17 -0700126static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
139
140static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
Eric Anholt273e27c2011-03-30 13:01:10 -0700153
Keith Packarde4b36692009-06-05 19:22:17 -0700154static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 5, .max = 80 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 200000,
164 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
173 .m1 = { .min = 10, .max = 22 },
174 .m2 = { .min = 5, .max = 9 },
175 .p = { .min = 7, .max = 98 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 112000,
178 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
Eric Anholt273e27c2011-03-30 13:01:10 -0700182
Keith Packarde4b36692009-06-05 19:22:17 -0700183static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .dot = { .min = 25000, .max = 270000 },
185 .vco = { .min = 1750000, .max = 3500000},
186 .n = { .min = 1, .max = 4 },
187 .m = { .min = 104, .max = 138 },
188 .m1 = { .min = 17, .max = 23 },
189 .m2 = { .min = 5, .max = 11 },
190 .p = { .min = 10, .max = 30 },
191 .p1 = { .min = 1, .max = 3},
192 .p2 = { .dot_limit = 270000,
193 .p2_slow = 10,
194 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800195 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 22000, .max = 400000 },
201 .vco = { .min = 1750000, .max = 3500000},
202 .n = { .min = 1, .max = 4 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 16, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 5, .max = 80 },
207 .p1 = { .min = 1, .max = 8},
208 .p2 = { .dot_limit = 165000,
209 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 20000, .max = 115000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 28, .max = 112 },
221 .p1 = { .min = 2, .max = 8 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 80000, .max = 224000 },
230 .vco = { .min = 1750000, .max = 3500000 },
231 .n = { .min = 1, .max = 3 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 17, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 14, .max = 42 },
236 .p1 = { .min = 2, .max = 6 },
237 .p2 = { .dot_limit = 0,
238 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800239 },
Ma Lingd4906092009-03-18 20:13:27 +0800240 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 161670, .max = 227000 },
245 .vco = { .min = 1750000, .max = 3500000},
246 .n = { .min = 1, .max = 2 },
247 .m = { .min = 97, .max = 108 },
248 .m1 = { .min = 0x10, .max = 0x12 },
249 .m2 = { .min = 0x05, .max = 0x06 },
250 .p = { .min = 10, .max = 20 },
251 .p1 = { .min = 1, .max = 2},
252 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500257static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 20000, .max = 400000},
259 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 5, .max = 80 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 200000,
269 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500273static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .dot = { .min = 20000, .max = 400000 },
275 .vco = { .min = 1700000, .max = 3500000 },
276 .n = { .min = 3, .max = 6 },
277 .m = { .min = 2, .max = 256 },
278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 7, .max = 112 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 112000,
283 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Eric Anholt273e27c2011-03-30 13:01:10 -0700287/* Ironlake / Sandybridge
288 *
289 * We calculate clock using (register_value + 2) for N/M1/M2, so here
290 * the range value for them is (actual_value - 2).
291 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 5 },
296 .m = { .min = 79, .max = 127 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 5, .max = 80 },
300 .p1 = { .min = 1, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800303 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 118 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 28, .max = 112 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
Eric Anholt273e27c2011-03-30 13:01:10 -0700334/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 2 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 3 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000},
366 .n = { .min = 1, .max = 2 },
367 .m = { .min = 81, .max = 90 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 10, .max = 20 },
371 .p1 = { .min = 1, .max = 2},
372 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800375};
376
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377static const intel_limit_t intel_limits_vlv_dac = {
378 .dot = { .min = 25000, .max = 270000 },
379 .vco = { .min = 4000000, .max = 6000000 },
380 .n = { .min = 1, .max = 7 },
381 .m = { .min = 22, .max = 450 }, /* guess */
382 .m1 = { .min = 2, .max = 3 },
383 .m2 = { .min = 11, .max = 156 },
384 .p = { .min = 10, .max = 30 },
385 .p1 = { .min = 2, .max = 3 },
386 .p2 = { .dot_limit = 270000,
387 .p2_slow = 2, .p2_fast = 20 },
388 .find_pll = intel_vlv_find_best_pll,
389};
390
391static const intel_limit_t intel_limits_vlv_hdmi = {
392 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530393 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 60, .max = 300 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530406 .dot = { .min = 25000, .max = 270000 },
407 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530409 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
Jesse Barnes57f350b2012-03-28 13:39:25 -0700419u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
420{
421 unsigned long flags;
422 u32 val = 0;
423
424 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
425 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
426 DRM_ERROR("DPIO idle wait timed out\n");
427 goto out_unlock;
428 }
429
430 I915_WRITE(DPIO_REG, reg);
431 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
432 DPIO_BYTE);
433 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
434 DRM_ERROR("DPIO read wait timed out\n");
435 goto out_unlock;
436 }
437 val = I915_READ(DPIO_DATA);
438
439out_unlock:
440 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
441 return val;
442}
443
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700444static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
445 u32 val)
446{
447 unsigned long flags;
448
449 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
450 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
451 DRM_ERROR("DPIO idle wait timed out\n");
452 goto out_unlock;
453 }
454
455 I915_WRITE(DPIO_DATA, val);
456 I915_WRITE(DPIO_REG, reg);
457 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
458 DPIO_BYTE);
459 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
460 DRM_ERROR("DPIO write wait timed out\n");
461
462out_unlock:
463 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
464}
465
Jesse Barnes57f350b2012-03-28 13:39:25 -0700466static void vlv_init_dpio(struct drm_device *dev)
467{
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
470 /* Reset the DPIO config */
471 I915_WRITE(DPIO_CTL, 0);
472 POSTING_READ(DPIO_CTL);
473 I915_WRITE(DPIO_CTL, 1);
474 POSTING_READ(DPIO_CTL);
475}
476
Daniel Vetter618563e2012-04-01 13:38:50 +0200477static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
478{
479 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
480 return 1;
481}
482
483static const struct dmi_system_id intel_dual_link_lvds[] = {
484 {
485 .callback = intel_dual_link_lvds_callback,
486 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
487 .matches = {
488 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
489 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
490 },
491 },
492 { } /* terminating entry */
493};
494
Takashi Iwaib0354382012-03-20 13:07:05 +0100495static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
496 unsigned int reg)
497{
498 unsigned int val;
499
Takashi Iwai121d5272012-03-20 13:07:06 +0100500 /* use the module option value if specified */
501 if (i915_lvds_channel_mode > 0)
502 return i915_lvds_channel_mode == 2;
503
Daniel Vetter618563e2012-04-01 13:38:50 +0200504 if (dmi_check_system(intel_dual_link_lvds))
505 return true;
506
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 if (dev_priv->lvds_val)
508 val = dev_priv->lvds_val;
509 else {
510 /* BIOS should set the proper LVDS register value at boot, but
511 * in reality, it doesn't set the value when the lid is closed;
512 * we need to check "the value to be set" in VBT when LVDS
513 * register is uninitialized.
514 */
515 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500516 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100517 val = dev_priv->bios_lvds_val;
518 dev_priv->lvds_val = val;
519 }
520 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
521}
522
Chris Wilson1b894b52010-12-14 20:04:54 +0000523static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
524 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800528 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529
530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100531 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000533 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800534 limit = &intel_limits_ironlake_dual_lvds_100m;
535 else
536 limit = &intel_limits_ironlake_dual_lvds;
537 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800539 limit = &intel_limits_ironlake_single_lvds_100m;
540 else
541 limit = &intel_limits_ironlake_single_lvds;
542 }
543 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800544 HAS_eDP)
545 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800548
549 return limit;
550}
551
Ma Ling044c7c42009-03-18 20:13:23 +0800552static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
553{
554 struct drm_device *dev = crtc->dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 const intel_limit_t *limit;
557
558 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100559 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800560 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 else
563 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700564 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800565 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
566 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800572 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700573 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800574
575 return limit;
576}
577
Chris Wilson1b894b52010-12-14 20:04:54 +0000578static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 struct drm_device *dev = crtc->dev;
581 const intel_limit_t *limit;
582
Eric Anholtbad720f2009-10-22 16:11:14 -0700583 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000584 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800585 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800586 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800588 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800590 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500591 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700592 } else if (IS_VALLEYVIEW(dev)) {
593 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
594 limit = &intel_limits_vlv_dac;
595 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
596 limit = &intel_limits_vlv_hdmi;
597 else
598 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100599 } else if (!IS_GEN2(dev)) {
600 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
601 limit = &intel_limits_i9xx_lvds;
602 else
603 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 } else {
605 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 else
Keith Packarde4b36692009-06-05 19:22:17 -0700608 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 }
610 return limit;
611}
612
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613/* m1 is reserved as 0 in Pineview, n is a ring counter */
614static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
Shaohua Li21778322009-02-23 15:19:16 +0800616 clock->m = clock->m2 + 2;
617 clock->p = clock->p1 * clock->p2;
618 clock->vco = refclk * clock->m / clock->n;
619 clock->dot = clock->vco / clock->p;
620}
621
622static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
623{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500624 if (IS_PINEVIEW(dev)) {
625 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800626 return;
627 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
629 clock->p = clock->p1 * clock->p2;
630 clock->vco = refclk * clock->m / (clock->n + 2);
631 clock->dot = clock->vco / clock->p;
632}
633
Jesse Barnes79e53942008-11-07 14:24:08 -0800634/**
635 * Returns whether any output on the specified pipe is of the specified type
636 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800638{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100639 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100640 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800641
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200642 for_each_encoder_on_crtc(dev, crtc, encoder)
643 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100644 return true;
645
646 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647}
648
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800649#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650/**
651 * Returns whether the given set of divisors are valid for a given refclk with
652 * the given connectors.
653 */
654
Chris Wilson1b894b52010-12-14 20:04:54 +0000655static bool intel_PLL_is_valid(struct drm_device *dev,
656 const intel_limit_t *limit,
657 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800658{
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500667 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ma Lingd4906092009-03-18 20:13:27 +0800684static bool
685intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800686 int target, int refclk, intel_clock_t *match_clock,
687 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800688
Jesse Barnes79e53942008-11-07 14:24:08 -0800689{
690 struct drm_device *dev = crtc->dev;
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 int err = target;
694
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200695 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800696 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 /*
698 * For LVDS, if the panel is on, just rely on its current
699 * settings for dual-channel. We haven't figured out how to
700 * reliably set up different single/dual channel state, if we
701 * even can.
702 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100703 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 clock.p2 = limit->p2.p2_fast;
705 else
706 clock.p2 = limit->p2.p2_slow;
707 } else {
708 if (target < limit->p2.dot_limit)
709 clock.p2 = limit->p2.p2_slow;
710 else
711 clock.p2 = limit->p2.p2_fast;
712 }
713
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
Zhao Yakui42158662009-11-20 11:24:18 +0800716 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
717 clock.m1++) {
718 for (clock.m2 = limit->m2.min;
719 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 /* m1 is always 0 in Pineview */
721 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800722 break;
723 for (clock.n = limit->n.min;
724 clock.n <= limit->n.max; clock.n++) {
725 for (clock.p1 = limit->p1.min;
726 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 int this_err;
728
Shaohua Li21778322009-02-23 15:19:16 +0800729 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000730 if (!intel_PLL_is_valid(dev, limit,
731 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800733 if (match_clock &&
734 clock.p != match_clock->p)
735 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800736
737 this_err = abs(clock.dot - target);
738 if (this_err < err) {
739 *best_clock = clock;
740 err = this_err;
741 }
742 }
743 }
744 }
745 }
746
747 return (err != target);
748}
749
Ma Lingd4906092009-03-18 20:13:27 +0800750static bool
751intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800752 int target, int refclk, intel_clock_t *match_clock,
753 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800754{
755 struct drm_device *dev = crtc->dev;
756 struct drm_i915_private *dev_priv = dev->dev_private;
757 intel_clock_t clock;
758 int max_n;
759 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400760 /* approximately equals target * 0.00585 */
761 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800762 found = false;
763
764 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800765 int lvds_reg;
766
Eric Anholtc619eed2010-01-28 16:45:52 -0800767 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800768 lvds_reg = PCH_LVDS;
769 else
770 lvds_reg = LVDS;
771 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800772 LVDS_CLKB_POWER_UP)
773 clock.p2 = limit->p2.p2_fast;
774 else
775 clock.p2 = limit->p2.p2_slow;
776 } else {
777 if (target < limit->p2.dot_limit)
778 clock.p2 = limit->p2.p2_slow;
779 else
780 clock.p2 = limit->p2.p2_fast;
781 }
782
783 memset(best_clock, 0, sizeof(*best_clock));
784 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.m1 = limit->m1.max;
789 clock.m1 >= limit->m1.min; clock.m1--) {
790 for (clock.m2 = limit->m2.max;
791 clock.m2 >= limit->m2.min; clock.m2--) {
792 for (clock.p1 = limit->p1.max;
793 clock.p1 >= limit->p1.min; clock.p1--) {
794 int this_err;
795
Shaohua Li21778322009-02-23 15:19:16 +0800796 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800799 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000803
804 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800805 if (this_err < err_most) {
806 *best_clock = clock;
807 err_most = this_err;
808 max_n = clock.n;
809 found = true;
810 }
811 }
812 }
813 }
814 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800815 return found;
816}
Ma Lingd4906092009-03-18 20:13:27 +0800817
Zhenyu Wang2c072452009-06-05 15:38:42 +0800818static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500819intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800820 int target, int refclk, intel_clock_t *match_clock,
821 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800822{
823 struct drm_device *dev = crtc->dev;
824 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800825
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800826 if (target < 200000) {
827 clock.n = 1;
828 clock.p1 = 2;
829 clock.p2 = 10;
830 clock.m1 = 12;
831 clock.m2 = 9;
832 } else {
833 clock.n = 2;
834 clock.p1 = 1;
835 clock.p2 = 10;
836 clock.m1 = 14;
837 clock.m2 = 8;
838 }
839 intel_clock(dev, refclk, &clock);
840 memcpy(best_clock, &clock, sizeof(intel_clock_t));
841 return true;
842}
843
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844/* DisplayPort has only two frequencies, 162MHz and 270MHz */
845static bool
846intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800847 int target, int refclk, intel_clock_t *match_clock,
848 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849{
Chris Wilson5eddb702010-09-11 13:48:45 +0100850 intel_clock_t clock;
851 if (target < 200000) {
852 clock.p1 = 2;
853 clock.p2 = 10;
854 clock.n = 2;
855 clock.m1 = 23;
856 clock.m2 = 8;
857 } else {
858 clock.p1 = 1;
859 clock.p2 = 10;
860 clock.n = 1;
861 clock.m1 = 14;
862 clock.m2 = 2;
863 }
864 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
865 clock.p = (clock.p1 * clock.p2);
866 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
867 clock.vco = 0;
868 memcpy(best_clock, &clock, sizeof(intel_clock_t));
869 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700871static bool
872intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
876 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
877 u32 m, n, fastclk;
878 u32 updrate, minupdate, fracbits, p;
879 unsigned long bestppm, ppm, absppm;
880 int dotclk, flag;
881
Alan Coxaf447bd2012-07-25 13:49:18 +0100882 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700883 dotclk = target * 1000;
884 bestppm = 1000000;
885 ppm = absppm = 0;
886 fastclk = dotclk / (2*100);
887 updrate = 0;
888 minupdate = 19200;
889 fracbits = 1;
890 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
891 bestm1 = bestm2 = bestp1 = bestp2 = 0;
892
893 /* based on hardware requirement, prefer smaller n to precision */
894 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
895 updrate = refclk / n;
896 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
897 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
898 if (p2 > 10)
899 p2 = p2 - 1;
900 p = p1 * p2;
901 /* based on hardware requirement, prefer bigger m1,m2 values */
902 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
903 m2 = (((2*(fastclk * p * n / m1 )) +
904 refclk) / (2*refclk));
905 m = m1 * m2;
906 vco = updrate * m;
907 if (vco >= limit->vco.min && vco < limit->vco.max) {
908 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
909 absppm = (ppm > 0) ? ppm : (-ppm);
910 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
911 bestppm = 0;
912 flag = 1;
913 }
914 if (absppm < bestppm - 10) {
915 bestppm = absppm;
916 flag = 1;
917 }
918 if (flag) {
919 bestn = n;
920 bestm1 = m1;
921 bestm2 = m2;
922 bestp1 = p1;
923 bestp2 = p2;
924 flag = 0;
925 }
926 }
927 }
928 }
929 }
930 }
931 best_clock->n = bestn;
932 best_clock->m1 = bestm1;
933 best_clock->m2 = bestm2;
934 best_clock->p1 = bestp1;
935 best_clock->p2 = bestp2;
936
937 return true;
938}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200940enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
941 enum pipe pipe)
942{
943 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
945
946 return intel_crtc->cpu_transcoder;
947}
948
Paulo Zanonia928d532012-05-04 17:18:15 -0300949static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 frame, frame_reg = PIPEFRAME(pipe);
953
954 frame = I915_READ(frame_reg);
955
956 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
957 DRM_DEBUG_KMS("vblank wait timed out\n");
958}
959
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700960/**
961 * intel_wait_for_vblank - wait for vblank on a given pipe
962 * @dev: drm device
963 * @pipe: pipe to wait for
964 *
965 * Wait for vblank to occur on a given pipe. Needed for various bits of
966 * mode setting code.
967 */
968void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800969{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800971 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Paulo Zanonia928d532012-05-04 17:18:15 -0300973 if (INTEL_INFO(dev)->gen >= 5) {
974 ironlake_wait_for_vblank(dev, pipe);
975 return;
976 }
977
Chris Wilson300387c2010-09-05 20:25:43 +0100978 /* Clear existing vblank status. Note this will clear any other
979 * sticky status fields as well.
980 *
981 * This races with i915_driver_irq_handler() with the result
982 * that either function could miss a vblank event. Here it is not
983 * fatal, as we will either wait upon the next vblank interrupt or
984 * timeout. Generally speaking intel_wait_for_vblank() is only
985 * called during modeset at which time the GPU should be idle and
986 * should *not* be performing page flips and thus not waiting on
987 * vblanks...
988 * Currently, the result of us stealing a vblank from the irq
989 * handler is that a single frame will be skipped during swapbuffers.
990 */
991 I915_WRITE(pipestat_reg,
992 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
993
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100995 if (wait_for(I915_READ(pipestat_reg) &
996 PIPE_VBLANK_INTERRUPT_STATUS,
997 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 DRM_DEBUG_KMS("vblank wait timed out\n");
999}
1000
Keith Packardab7ad7f2010-10-03 00:33:06 -07001001/*
1002 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001003 * @dev: drm device
1004 * @pipe: pipe to wait for
1005 *
1006 * After disabling a pipe, we can't wait for vblank in the usual way,
1007 * spinning on the vblank interrupt status bit, since we won't actually
1008 * see an interrupt when the pipe is disabled.
1009 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 * On Gen4 and above:
1011 * wait for the pipe register state bit to turn off
1012 *
1013 * Otherwise:
1014 * wait for the display line value to settle (it usually
1015 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001018void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019{
1020 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001021 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1022 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001023
Keith Packardab7ad7f2010-10-03 00:33:06 -07001024 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001025 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001028 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1029 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001030 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001031 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001032 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1035
Paulo Zanoni837ba002012-05-04 17:18:14 -03001036 if (IS_GEN2(dev))
1037 line_mask = DSL_LINEMASK_GEN2;
1038 else
1039 line_mask = DSL_LINEMASK_GEN3;
1040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the display line to settle */
1042 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001045 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 time_after(timeout, jiffies));
1047 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001050}
1051
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052static const char *state_string(bool enabled)
1053{
1054 return enabled ? "on" : "off";
1055}
1056
1057/* Only for pre-ILK configs */
1058static void assert_pll(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, bool state)
1060{
1061 int reg;
1062 u32 val;
1063 bool cur_state;
1064
1065 reg = DPLL(pipe);
1066 val = I915_READ(reg);
1067 cur_state = !!(val & DPLL_VCO_ENABLE);
1068 WARN(cur_state != state,
1069 "PLL state assertion failure (expected %s, current %s)\n",
1070 state_string(state), state_string(cur_state));
1071}
1072#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1073#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1074
Jesse Barnes040484a2011-01-03 12:14:26 -08001075/* For ILK+ */
1076static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001077 struct intel_pch_pll *pll,
1078 struct intel_crtc *crtc,
1079 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 u32 val;
1082 bool cur_state;
1083
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001084 if (HAS_PCH_LPT(dev_priv->dev)) {
1085 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1086 return;
1087 }
1088
Chris Wilson92b27b02012-05-20 18:10:50 +01001089 if (WARN (!pll,
1090 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001091 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001092
Chris Wilson92b27b02012-05-20 18:10:50 +01001093 val = I915_READ(pll->pll_reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1097 pll->pll_reg, state_string(state), state_string(cur_state), val);
1098
1099 /* Make sure the selected PLL is correctly attached to the transcoder */
1100 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001101 u32 pch_dpll;
1102
1103 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001104 cur_state = pll->pll_reg == _PCH_DPLL_B;
1105 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1106 "PLL[%d] not attached to this transcoder %d: %08x\n",
1107 cur_state, crtc->pipe, pch_dpll)) {
1108 cur_state = !!(val >> (4*crtc->pipe + 3));
1109 WARN(cur_state != state,
1110 "PLL[%d] not %s on this transcoder %d: %08x\n",
1111 pll->pll_reg == _PCH_DPLL_B,
1112 state_string(state),
1113 crtc->pipe,
1114 val);
1115 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117}
Chris Wilson92b27b02012-05-20 18:10:50 +01001118#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1119#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
1121static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
1123{
1124 int reg;
1125 u32 val;
1126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 if (IS_HASWELL(dev_priv->dev)) {
1131 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001134 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 } else {
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001140 WARN(cur_state != state,
1141 "FDI TX state assertion failure (expected %s, current %s)\n",
1142 state_string(state), state_string(cur_state));
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
1150 int reg;
1151 u32 val;
1152 bool cur_state;
1153
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001154 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1155 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1156 return;
1157 } else {
1158 reg = FDI_RX_CTL(pipe);
1159 val = I915_READ(reg);
1160 cur_state = !!(val & FDI_RX_ENABLE);
1161 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001162 WARN(cur_state != state,
1163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
1176 if (dev_priv->info->gen == 5)
1177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1180 if (IS_HASWELL(dev_priv->dev))
1181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1186}
1187
1188static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int reg;
1192 u32 val;
1193
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001194 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1195 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1196 return;
1197 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001198 reg = FDI_RX_CTL(pipe);
1199 val = I915_READ(reg);
1200 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1201}
1202
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
1205{
1206 int pp_reg, lvds_reg;
1207 u32 val;
1208 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001209 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210
1211 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1212 pp_reg = PCH_PP_CONTROL;
1213 lvds_reg = PCH_LVDS;
1214 } else {
1215 pp_reg = PP_CONTROL;
1216 lvds_reg = LVDS;
1217 }
1218
1219 val = I915_READ(pp_reg);
1220 if (!(val & PANEL_POWER_ON) ||
1221 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1222 locked = false;
1223
1224 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1225 panel_pipe = PIPE_B;
1226
1227 WARN(panel_pipe == pipe && locked,
1228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001232void assert_pipe(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234{
1235 int reg;
1236 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001237 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001238 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1239 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240
Daniel Vetter8e636782012-01-22 01:36:48 +01001241 /* if we need the pipe A quirk it must be always on */
1242 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1243 state = true;
1244
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001247 cur_state = !!(val & PIPECONF_ENABLE);
1248 WARN(cur_state != state,
1249 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001250 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251}
1252
Chris Wilson931872f2012-01-16 23:01:13 +00001253static void assert_plane(struct drm_i915_private *dev_priv,
1254 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255{
1256 int reg;
1257 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001258 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
1260 reg = DSPCNTR(plane);
1261 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001262 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1263 WARN(cur_state != state,
1264 "plane %c assertion failure (expected %s, current %s)\n",
1265 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266}
1267
Chris Wilson931872f2012-01-16 23:01:13 +00001268#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1269#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1270
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
1274 int reg, i;
1275 u32 val;
1276 int cur_pipe;
1277
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001279 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1280 reg = DSPCNTR(pipe);
1281 val = I915_READ(reg);
1282 WARN((val & DISPLAY_PLANE_ENABLE),
1283 "plane %c assertion failure, should be disabled but not\n",
1284 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001285 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001286 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001287
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 /* Need to check both planes against the pipe */
1289 for (i = 0; i < 2; i++) {
1290 reg = DSPCNTR(i);
1291 val = I915_READ(reg);
1292 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1293 DISPPLANE_SEL_PIPE_SHIFT;
1294 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1296 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297 }
1298}
1299
Jesse Barnes92f25842011-01-04 15:09:34 -08001300static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1301{
1302 u32 val;
1303 bool enabled;
1304
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001305 if (HAS_PCH_LPT(dev_priv->dev)) {
1306 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1307 return;
1308 }
1309
Jesse Barnes92f25842011-01-04 15:09:34 -08001310 val = I915_READ(PCH_DREF_CONTROL);
1311 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1312 DREF_SUPERSPREAD_SOURCE_MASK));
1313 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1314}
1315
1316static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
1319 int reg;
1320 u32 val;
1321 bool enabled;
1322
1323 reg = TRANSCONF(pipe);
1324 val = I915_READ(reg);
1325 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 WARN(enabled,
1327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
1337 if (HAS_PCH_CPT(dev_priv->dev)) {
1338 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1339 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1340 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1341 return false;
1342 } else {
1343 if ((val & DP_PIPE_MASK) != (pipe << 30))
1344 return false;
1345 }
1346 return true;
1347}
1348
Keith Packard1519b992011-08-06 10:35:34 -07001349static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe, u32 val)
1351{
1352 if ((val & PORT_ENABLE) == 0)
1353 return false;
1354
1355 if (HAS_PCH_CPT(dev_priv->dev)) {
1356 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1357 return false;
1358 } else {
1359 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1360 return false;
1361 }
1362 return true;
1363}
1364
1365static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 val)
1367{
1368 if ((val & LVDS_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1373 return false;
1374 } else {
1375 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1376 return false;
1377 }
1378 return true;
1379}
1380
1381static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe, u32 val)
1383{
1384 if ((val & ADPA_DAC_ENABLE) == 0)
1385 return false;
1386 if (HAS_PCH_CPT(dev_priv->dev)) {
1387 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1388 return false;
1389 } else {
1390 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1391 return false;
1392 }
1393 return true;
1394}
1395
Jesse Barnes291906f2011-02-02 12:28:03 -08001396static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001397 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001398{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001399 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001400 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001401 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001403
Daniel Vetter75c5da22012-09-10 21:58:29 +02001404 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1405 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001406 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001407}
1408
1409static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, int reg)
1411{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001412 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001413 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001414 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001416
Daniel Vetter75c5da22012-09-10 21:58:29 +02001417 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1418 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001419 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001420}
1421
1422static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe)
1424{
1425 int reg;
1426 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001427
Keith Packardf0575e92011-07-25 22:12:43 -07001428 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1429 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1430 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
1432 reg = PCH_ADPA;
1433 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001434 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001435 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001436 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001437
1438 reg = PCH_LVDS;
1439 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001440 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001443
1444 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1445 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1446 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1447}
1448
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 * intel_enable_pll - enable a PLL
1451 * @dev_priv: i915 private structure
1452 * @pipe: pipe PLL to enable
1453 *
1454 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1455 * make sure the PLL reg is writable first though, since the panel write
1456 * protect mechanism may be enabled.
1457 *
1458 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001459 *
1460 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001461 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001462static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463{
1464 int reg;
1465 u32 val;
1466
1467 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001468 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* PLL is protected by panel, make sure we can write it */
1471 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1472 assert_panel_unlocked(dev_priv, pipe);
1473
1474 reg = DPLL(pipe);
1475 val = I915_READ(reg);
1476 val |= DPLL_VCO_ENABLE;
1477
1478 /* We do this three times for luck */
1479 I915_WRITE(reg, val);
1480 POSTING_READ(reg);
1481 udelay(150); /* wait for warmup */
1482 I915_WRITE(reg, val);
1483 POSTING_READ(reg);
1484 udelay(150); /* wait for warmup */
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487 udelay(150); /* wait for warmup */
1488}
1489
1490/**
1491 * intel_disable_pll - disable a PLL
1492 * @dev_priv: i915 private structure
1493 * @pipe: pipe PLL to disable
1494 *
1495 * Disable the PLL for @pipe, making sure the pipe is off first.
1496 *
1497 * Note! This is for pre-ILK only.
1498 */
1499static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1500{
1501 int reg;
1502 u32 val;
1503
1504 /* Don't disable pipe A or pipe A PLLs if needed */
1505 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1506 return;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
1511 reg = DPLL(pipe);
1512 val = I915_READ(reg);
1513 val &= ~DPLL_VCO_ENABLE;
1514 I915_WRITE(reg, val);
1515 POSTING_READ(reg);
1516}
1517
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001518/* SBI access */
1519static void
1520intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1521{
1522 unsigned long flags;
1523
1524 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001525 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001526 100)) {
1527 DRM_ERROR("timeout waiting for SBI to become ready\n");
1528 goto out_unlock;
1529 }
1530
1531 I915_WRITE(SBI_ADDR,
1532 (reg << 16));
1533 I915_WRITE(SBI_DATA,
1534 value);
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRWR);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1542 goto out_unlock;
1543 }
1544
1545out_unlock:
1546 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1547}
1548
1549static u32
1550intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1551{
1552 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001553 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001554
1555 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001556 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001557 100)) {
1558 DRM_ERROR("timeout waiting for SBI to become ready\n");
1559 goto out_unlock;
1560 }
1561
1562 I915_WRITE(SBI_ADDR,
1563 (reg << 16));
1564 I915_WRITE(SBI_CTL_STAT,
1565 SBI_BUSY |
1566 SBI_CTL_OP_CRRD);
1567
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001568 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001569 100)) {
1570 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1571 goto out_unlock;
1572 }
1573
1574 value = I915_READ(SBI_DATA);
1575
1576out_unlock:
1577 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1578 return value;
1579}
1580
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001581/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001582 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001583 * @dev_priv: i915 private structure
1584 * @pipe: pipe PLL to enable
1585 *
1586 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1587 * drives the transcoder clock.
1588 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001589static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001590{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001592 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001593 int reg;
1594 u32 val;
1595
Chris Wilson48da64a2012-05-13 20:16:12 +01001596 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001597 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 pll = intel_crtc->pch_pll;
1599 if (pll == NULL)
1600 return;
1601
1602 if (WARN_ON(pll->refcount == 0))
1603 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604
1605 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1606 pll->pll_reg, pll->active, pll->on,
1607 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001608
1609 /* PCH refclock must be enabled first */
1610 assert_pch_refclk_enabled(dev_priv);
1611
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001612 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001613 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 return;
1615 }
1616
1617 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1618
1619 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001620 val = I915_READ(reg);
1621 val |= DPLL_VCO_ENABLE;
1622 I915_WRITE(reg, val);
1623 POSTING_READ(reg);
1624 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001625
1626 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001627}
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001630{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1632 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001633 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001635
Jesse Barnes92f25842011-01-04 15:09:34 -08001636 /* PCH only available on ILK+ */
1637 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638 if (pll == NULL)
1639 return;
1640
Chris Wilson48da64a2012-05-13 20:16:12 +01001641 if (WARN_ON(pll->refcount == 0))
1642 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001643
1644 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1645 pll->pll_reg, pll->active, pll->on,
1646 intel_crtc->base.base.id);
1647
Chris Wilson48da64a2012-05-13 20:16:12 +01001648 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001649 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001650 return;
1651 }
1652
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001653 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001654 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001655 return;
1656 }
1657
1658 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001659
1660 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001661 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001662
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001663 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001664 val = I915_READ(reg);
1665 val &= ~DPLL_VCO_ENABLE;
1666 I915_WRITE(reg, val);
1667 POSTING_READ(reg);
1668 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001669
1670 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001671}
1672
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001673static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001675{
1676 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001678 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001679
1680 /* PCH only available on ILK+ */
1681 BUG_ON(dev_priv->info->gen < 5);
1682
1683 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001684 assert_pch_pll_enabled(dev_priv,
1685 to_intel_crtc(crtc)->pch_pll,
1686 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001687
1688 /* FDI must be feeding us bits for PCH ports */
1689 assert_fdi_tx_enabled(dev_priv, pipe);
1690 assert_fdi_rx_enabled(dev_priv, pipe);
1691
1692 reg = TRANSCONF(pipe);
1693 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001694 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695
1696 if (HAS_PCH_IBX(dev_priv->dev)) {
1697 /*
1698 * make the BPC in transcoder be consistent with
1699 * that in pipeconf reg.
1700 */
1701 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001702 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001703 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001704
1705 val &= ~TRANS_INTERLACE_MASK;
1706 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001707 if (HAS_PCH_IBX(dev_priv->dev) &&
1708 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1709 val |= TRANS_LEGACY_INTERLACED_ILK;
1710 else
1711 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001712 else
1713 val |= TRANS_PROGRESSIVE;
1714
Jesse Barnes040484a2011-01-03 12:14:26 -08001715 I915_WRITE(reg, val | TRANS_ENABLE);
1716 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1717 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1718}
1719
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001720static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001721 enum transcoder cpu_transcoder)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001722{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001723 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724
1725 /* PCH only available on ILK+ */
1726 BUG_ON(dev_priv->info->gen < 5);
1727
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728 /* FDI must be feeding us bits for PCH ports */
Paulo Zanoni937bb612012-10-31 18:12:47 -02001729 assert_fdi_tx_enabled(dev_priv, cpu_transcoder);
1730 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001732 /* Workaround: set timing override bit. */
1733 val = I915_READ(_TRANSA_CHICKEN2);
1734 val |= TRANS_AUTOTRAIN_GEN_STALL_DIS;
1735 I915_WRITE(_TRANSA_CHICKEN2, val);
1736
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001737 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001738 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001739
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001740 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1741 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001742 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001743 else
1744 val |= TRANS_PROGRESSIVE;
1745
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001746 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001747 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1748 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001749}
1750
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001751static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1752 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001753{
1754 int reg;
1755 u32 val;
1756
1757 /* FDI relies on the transcoder */
1758 assert_fdi_tx_disabled(dev_priv, pipe);
1759 assert_fdi_rx_disabled(dev_priv, pipe);
1760
Jesse Barnes291906f2011-02-02 12:28:03 -08001761 /* Ports must be off as well */
1762 assert_pch_ports_disabled(dev_priv, pipe);
1763
Jesse Barnes040484a2011-01-03 12:14:26 -08001764 reg = TRANSCONF(pipe);
1765 val = I915_READ(reg);
1766 val &= ~TRANS_ENABLE;
1767 I915_WRITE(reg, val);
1768 /* wait for PCH transcoder off, transcoder state */
1769 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001770 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001771}
1772
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001773static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001774 enum transcoder cpu_transcoder)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001775{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001776 u32 val;
1777
1778 /* FDI relies on the transcoder */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001779 assert_fdi_tx_disabled(dev_priv, cpu_transcoder);
1780 assert_fdi_rx_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001782 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001783 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001784 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001786 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1787 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001788
1789 /* Workaround: clear timing override bit. */
1790 val = I915_READ(_TRANSA_CHICKEN2);
1791 val &= ~TRANS_AUTOTRAIN_GEN_STALL_DIS;
1792 I915_WRITE(_TRANSA_CHICKEN2, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793}
1794
Jesse Barnes92f25842011-01-04 15:09:34 -08001795/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001796 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797 * @dev_priv: i915 private structure
1798 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001799 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001800 *
1801 * Enable @pipe, making sure that various hardware specific requirements
1802 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1803 *
1804 * @pipe should be %PIPE_A or %PIPE_B.
1805 *
1806 * Will wait until the pipe is actually running (i.e. first vblank) before
1807 * returning.
1808 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001809static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1810 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001812 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1813 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001814 int reg;
1815 u32 val;
1816
1817 /*
1818 * A pipe without a PLL won't actually be able to drive bits from
1819 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1820 * need the check.
1821 */
1822 if (!HAS_PCH_SPLIT(dev_priv->dev))
1823 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001824 else {
1825 if (pch_port) {
1826 /* if driving the PCH, we need FDI enabled */
1827 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1828 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1829 }
1830 /* FIXME: assert CPU port conditions for SNB+ */
1831 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001832
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001833 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001834 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001835 if (val & PIPECONF_ENABLE)
1836 return;
1837
1838 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839 intel_wait_for_vblank(dev_priv->dev, pipe);
1840}
1841
1842/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001843 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001844 * @dev_priv: i915 private structure
1845 * @pipe: pipe to disable
1846 *
1847 * Disable @pipe, making sure that various hardware specific requirements
1848 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1849 *
1850 * @pipe should be %PIPE_A or %PIPE_B.
1851 *
1852 * Will wait until the pipe has shut down before returning.
1853 */
1854static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1855 enum pipe pipe)
1856{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001857 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1858 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 int reg;
1860 u32 val;
1861
1862 /*
1863 * Make sure planes won't keep trying to pump pixels to us,
1864 * or we might hang the display.
1865 */
1866 assert_planes_disabled(dev_priv, pipe);
1867
1868 /* Don't disable pipe A or pipe A PLLs if needed */
1869 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1870 return;
1871
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001872 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001874 if ((val & PIPECONF_ENABLE) == 0)
1875 return;
1876
1877 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1879}
1880
Keith Packardd74362c2011-07-28 14:47:14 -07001881/*
1882 * Plane regs are double buffered, going from enabled->disabled needs a
1883 * trigger in order to latch. The display address reg provides this.
1884 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001885void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001886 enum plane plane)
1887{
Damien Lespiau14f86142012-10-29 15:24:49 +00001888 if (dev_priv->info->gen >= 4)
1889 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1890 else
1891 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001892}
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894/**
1895 * intel_enable_plane - enable a display plane on a given pipe
1896 * @dev_priv: i915 private structure
1897 * @plane: plane to enable
1898 * @pipe: pipe being fed
1899 *
1900 * Enable @plane on @pipe, making sure that @pipe is running first.
1901 */
1902static void intel_enable_plane(struct drm_i915_private *dev_priv,
1903 enum plane plane, enum pipe pipe)
1904{
1905 int reg;
1906 u32 val;
1907
1908 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1909 assert_pipe_enabled(dev_priv, pipe);
1910
1911 reg = DSPCNTR(plane);
1912 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001913 if (val & DISPLAY_PLANE_ENABLE)
1914 return;
1915
1916 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001917 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001918 intel_wait_for_vblank(dev_priv->dev, pipe);
1919}
1920
Jesse Barnesb24e7172011-01-04 15:09:30 -08001921/**
1922 * intel_disable_plane - disable a display plane
1923 * @dev_priv: i915 private structure
1924 * @plane: plane to disable
1925 * @pipe: pipe consuming the data
1926 *
1927 * Disable @plane; should be an independent operation.
1928 */
1929static void intel_disable_plane(struct drm_i915_private *dev_priv,
1930 enum plane plane, enum pipe pipe)
1931{
1932 int reg;
1933 u32 val;
1934
1935 reg = DSPCNTR(plane);
1936 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001937 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1938 return;
1939
1940 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 intel_flush_display_plane(dev_priv, plane);
1942 intel_wait_for_vblank(dev_priv->dev, pipe);
1943}
1944
Chris Wilson127bd2a2010-07-23 23:32:05 +01001945int
Chris Wilson48b956c2010-09-14 12:50:34 +01001946intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001947 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001948 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001949{
Chris Wilsonce453d82011-02-21 14:43:56 +00001950 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001951 u32 alignment;
1952 int ret;
1953
Chris Wilson05394f32010-11-08 19:18:58 +00001954 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001955 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001956 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1957 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001958 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001959 alignment = 4 * 1024;
1960 else
1961 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001962 break;
1963 case I915_TILING_X:
1964 /* pin() will align the object as required by fence */
1965 alignment = 0;
1966 break;
1967 case I915_TILING_Y:
1968 /* FIXME: Is this true? */
1969 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1970 return -EINVAL;
1971 default:
1972 BUG();
1973 }
1974
Chris Wilsonce453d82011-02-21 14:43:56 +00001975 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001976 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001977 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001978 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001979
1980 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1981 * fence, whereas 965+ only requires a fence if using
1982 * framebuffer compression. For simplicity, we always install
1983 * a fence as the cost is not that onerous.
1984 */
Chris Wilson06d98132012-04-17 15:31:24 +01001985 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001986 if (ret)
1987 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001988
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001989 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001992 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001993
1994err_unpin:
1995 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001996err_interruptible:
1997 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001998 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001999}
2000
Chris Wilson1690e1e2011-12-14 13:57:08 +01002001void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2002{
2003 i915_gem_object_unpin_fence(obj);
2004 i915_gem_object_unpin(obj);
2005}
2006
Daniel Vetterc2c75132012-07-05 12:17:30 +02002007/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2008 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01002009unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
2010 unsigned int bpp,
2011 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002012{
2013 int tile_rows, tiles;
2014
2015 tile_rows = *y / 8;
2016 *y %= 8;
2017 tiles = *x / (512/bpp);
2018 *x %= 512/bpp;
2019
2020 return tile_rows * pitch * 8 + tiles * 4096;
2021}
2022
Jesse Barnes17638cd2011-06-24 12:19:23 -07002023static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2024 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002025{
2026 struct drm_device *dev = crtc->dev;
2027 struct drm_i915_private *dev_priv = dev->dev_private;
2028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2029 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002030 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002031 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002032 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002033 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002034 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002035
2036 switch (plane) {
2037 case 0:
2038 case 1:
2039 break;
2040 default:
2041 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2042 return -EINVAL;
2043 }
2044
2045 intel_fb = to_intel_framebuffer(fb);
2046 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002047
Chris Wilson5eddb702010-09-11 13:48:45 +01002048 reg = DSPCNTR(plane);
2049 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002050 /* Mask out pixel format bits in case we change it */
2051 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002052 switch (fb->pixel_format) {
2053 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002054 dspcntr |= DISPPLANE_8BPP;
2055 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002056 case DRM_FORMAT_XRGB1555:
2057 case DRM_FORMAT_ARGB1555:
2058 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002059 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002060 case DRM_FORMAT_RGB565:
2061 dspcntr |= DISPPLANE_BGRX565;
2062 break;
2063 case DRM_FORMAT_XRGB8888:
2064 case DRM_FORMAT_ARGB8888:
2065 dspcntr |= DISPPLANE_BGRX888;
2066 break;
2067 case DRM_FORMAT_XBGR8888:
2068 case DRM_FORMAT_ABGR8888:
2069 dspcntr |= DISPPLANE_RGBX888;
2070 break;
2071 case DRM_FORMAT_XRGB2101010:
2072 case DRM_FORMAT_ARGB2101010:
2073 dspcntr |= DISPPLANE_BGRX101010;
2074 break;
2075 case DRM_FORMAT_XBGR2101010:
2076 case DRM_FORMAT_ABGR2101010:
2077 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002078 break;
2079 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002080 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002081 return -EINVAL;
2082 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002083
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002084 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002085 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002086 dspcntr |= DISPPLANE_TILED;
2087 else
2088 dspcntr &= ~DISPPLANE_TILED;
2089 }
2090
Chris Wilson5eddb702010-09-11 13:48:45 +01002091 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002092
Daniel Vettere506a0c2012-07-05 12:17:29 +02002093 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002094
Daniel Vetterc2c75132012-07-05 12:17:30 +02002095 if (INTEL_INFO(dev)->gen >= 4) {
2096 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002097 intel_gen4_compute_offset_xtiled(&x, &y,
2098 fb->bits_per_pixel / 8,
2099 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002100 linear_offset -= intel_crtc->dspaddr_offset;
2101 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002102 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002103 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002104
2105 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2106 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002107 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002108 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002109 I915_MODIFY_DISPBASE(DSPSURF(plane),
2110 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002111 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002112 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002113 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002114 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002115 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002116
Jesse Barnes17638cd2011-06-24 12:19:23 -07002117 return 0;
2118}
2119
2120static int ironlake_update_plane(struct drm_crtc *crtc,
2121 struct drm_framebuffer *fb, int x, int y)
2122{
2123 struct drm_device *dev = crtc->dev;
2124 struct drm_i915_private *dev_priv = dev->dev_private;
2125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2126 struct intel_framebuffer *intel_fb;
2127 struct drm_i915_gem_object *obj;
2128 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002129 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002130 u32 dspcntr;
2131 u32 reg;
2132
2133 switch (plane) {
2134 case 0:
2135 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002136 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002137 break;
2138 default:
2139 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2140 return -EINVAL;
2141 }
2142
2143 intel_fb = to_intel_framebuffer(fb);
2144 obj = intel_fb->obj;
2145
2146 reg = DSPCNTR(plane);
2147 dspcntr = I915_READ(reg);
2148 /* Mask out pixel format bits in case we change it */
2149 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002150 switch (fb->pixel_format) {
2151 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152 dspcntr |= DISPPLANE_8BPP;
2153 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002154 case DRM_FORMAT_RGB565:
2155 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002156 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002157 case DRM_FORMAT_XRGB8888:
2158 case DRM_FORMAT_ARGB8888:
2159 dspcntr |= DISPPLANE_BGRX888;
2160 break;
2161 case DRM_FORMAT_XBGR8888:
2162 case DRM_FORMAT_ABGR8888:
2163 dspcntr |= DISPPLANE_RGBX888;
2164 break;
2165 case DRM_FORMAT_XRGB2101010:
2166 case DRM_FORMAT_ARGB2101010:
2167 dspcntr |= DISPPLANE_BGRX101010;
2168 break;
2169 case DRM_FORMAT_XBGR2101010:
2170 case DRM_FORMAT_ABGR2101010:
2171 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002172 break;
2173 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002174 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002175 return -EINVAL;
2176 }
2177
2178 if (obj->tiling_mode != I915_TILING_NONE)
2179 dspcntr |= DISPPLANE_TILED;
2180 else
2181 dspcntr &= ~DISPPLANE_TILED;
2182
2183 /* must disable */
2184 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2185
2186 I915_WRITE(reg, dspcntr);
2187
Daniel Vettere506a0c2012-07-05 12:17:29 +02002188 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002189 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002190 intel_gen4_compute_offset_xtiled(&x, &y,
2191 fb->bits_per_pixel / 8,
2192 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002193 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002194
Daniel Vettere506a0c2012-07-05 12:17:29 +02002195 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2196 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002197 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002198 I915_MODIFY_DISPBASE(DSPSURF(plane),
2199 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002200 if (IS_HASWELL(dev)) {
2201 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2202 } else {
2203 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2204 I915_WRITE(DSPLINOFF(plane), linear_offset);
2205 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002206 POSTING_READ(reg);
2207
2208 return 0;
2209}
2210
2211/* Assume fb object is pinned & idle & fenced and just update base pointers */
2212static int
2213intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2214 int x, int y, enum mode_set_atomic state)
2215{
2216 struct drm_device *dev = crtc->dev;
2217 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002218
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002219 if (dev_priv->display.disable_fbc)
2220 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002221 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002222
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002223 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002224}
2225
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002226static int
Chris Wilson14667a42012-04-03 17:58:35 +01002227intel_finish_fb(struct drm_framebuffer *old_fb)
2228{
2229 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2230 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2231 bool was_interruptible = dev_priv->mm.interruptible;
2232 int ret;
2233
2234 wait_event(dev_priv->pending_flip_queue,
2235 atomic_read(&dev_priv->mm.wedged) ||
2236 atomic_read(&obj->pending_flip) == 0);
2237
2238 /* Big Hammer, we also need to ensure that any pending
2239 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2240 * current scanout is retired before unpinning the old
2241 * framebuffer.
2242 *
2243 * This should only fail upon a hung GPU, in which case we
2244 * can safely continue.
2245 */
2246 dev_priv->mm.interruptible = false;
2247 ret = i915_gem_object_finish_gpu(obj);
2248 dev_priv->mm.interruptible = was_interruptible;
2249
2250 return ret;
2251}
2252
Ville Syrjälä198598d2012-10-31 17:50:24 +02002253static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2254{
2255 struct drm_device *dev = crtc->dev;
2256 struct drm_i915_master_private *master_priv;
2257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2258
2259 if (!dev->primary->master)
2260 return;
2261
2262 master_priv = dev->primary->master->driver_priv;
2263 if (!master_priv->sarea_priv)
2264 return;
2265
2266 switch (intel_crtc->pipe) {
2267 case 0:
2268 master_priv->sarea_priv->pipeA_x = x;
2269 master_priv->sarea_priv->pipeA_y = y;
2270 break;
2271 case 1:
2272 master_priv->sarea_priv->pipeB_x = x;
2273 master_priv->sarea_priv->pipeB_y = y;
2274 break;
2275 default:
2276 break;
2277 }
2278}
2279
Chris Wilson14667a42012-04-03 17:58:35 +01002280static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002281intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002282 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002283{
2284 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002285 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002287 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002288 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002289
2290 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002291 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002292 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002293 return 0;
2294 }
2295
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002296 if(intel_crtc->plane > dev_priv->num_pipe) {
2297 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2298 intel_crtc->plane,
2299 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002300 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002301 }
2302
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002303 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002304 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002306 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002307 if (ret != 0) {
2308 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002309 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002310 return ret;
2311 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002312
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 if (crtc->fb)
2314 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002315
Daniel Vetter94352cf2012-07-05 22:51:56 +02002316 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002317 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002318 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002319 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002320 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002321 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002322 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002323
Daniel Vetter94352cf2012-07-05 22:51:56 +02002324 old_fb = crtc->fb;
2325 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002326 crtc->x = x;
2327 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002328
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002329 if (old_fb) {
2330 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002331 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002332 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002333
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002334 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002335 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002336
Ville Syrjälä198598d2012-10-31 17:50:24 +02002337 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002338
2339 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002340}
2341
Chris Wilson5eddb702010-09-11 13:48:45 +01002342static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002343{
2344 struct drm_device *dev = crtc->dev;
2345 struct drm_i915_private *dev_priv = dev->dev_private;
2346 u32 dpa_ctl;
2347
Zhao Yakui28c97732009-10-09 11:39:41 +08002348 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002349 dpa_ctl = I915_READ(DP_A);
2350 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2351
2352 if (clock < 200000) {
2353 u32 temp;
2354 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2355 /* workaround for 160Mhz:
2356 1) program 0x4600c bits 15:0 = 0x8124
2357 2) program 0x46010 bit 0 = 1
2358 3) program 0x46034 bit 24 = 1
2359 4) program 0x64000 bit 14 = 1
2360 */
2361 temp = I915_READ(0x4600c);
2362 temp &= 0xffff0000;
2363 I915_WRITE(0x4600c, temp | 0x8124);
2364
2365 temp = I915_READ(0x46010);
2366 I915_WRITE(0x46010, temp | 1);
2367
2368 temp = I915_READ(0x46034);
2369 I915_WRITE(0x46034, temp | (1 << 24));
2370 } else {
2371 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2372 }
2373 I915_WRITE(DP_A, dpa_ctl);
2374
Chris Wilson5eddb702010-09-11 13:48:45 +01002375 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002376 udelay(500);
2377}
2378
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002379static void intel_fdi_normal_train(struct drm_crtc *crtc)
2380{
2381 struct drm_device *dev = crtc->dev;
2382 struct drm_i915_private *dev_priv = dev->dev_private;
2383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2384 int pipe = intel_crtc->pipe;
2385 u32 reg, temp;
2386
2387 /* enable normal train */
2388 reg = FDI_TX_CTL(pipe);
2389 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002390 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002391 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2392 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002393 } else {
2394 temp &= ~FDI_LINK_TRAIN_NONE;
2395 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002396 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002397 I915_WRITE(reg, temp);
2398
2399 reg = FDI_RX_CTL(pipe);
2400 temp = I915_READ(reg);
2401 if (HAS_PCH_CPT(dev)) {
2402 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2403 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2404 } else {
2405 temp &= ~FDI_LINK_TRAIN_NONE;
2406 temp |= FDI_LINK_TRAIN_NONE;
2407 }
2408 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2409
2410 /* wait one idle pattern time */
2411 POSTING_READ(reg);
2412 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002413
2414 /* IVB wants error correction enabled */
2415 if (IS_IVYBRIDGE(dev))
2416 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2417 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002418}
2419
Jesse Barnes291427f2011-07-29 12:42:37 -07002420static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2421{
2422 struct drm_i915_private *dev_priv = dev->dev_private;
2423 u32 flags = I915_READ(SOUTH_CHICKEN1);
2424
2425 flags |= FDI_PHASE_SYNC_OVR(pipe);
2426 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2427 flags |= FDI_PHASE_SYNC_EN(pipe);
2428 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2429 POSTING_READ(SOUTH_CHICKEN1);
2430}
2431
Daniel Vetter01a415f2012-10-27 15:58:40 +02002432static void ivb_modeset_global_resources(struct drm_device *dev)
2433{
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *pipe_B_crtc =
2436 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2437 struct intel_crtc *pipe_C_crtc =
2438 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2439 uint32_t temp;
2440
2441 /* When everything is off disable fdi C so that we could enable fdi B
2442 * with all lanes. XXX: This misses the case where a pipe is not using
2443 * any pch resources and so doesn't need any fdi lanes. */
2444 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2445 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2446 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2447
2448 temp = I915_READ(SOUTH_CHICKEN1);
2449 temp &= ~FDI_BC_BIFURCATION_SELECT;
2450 DRM_DEBUG_KMS("disabling fdi C rx\n");
2451 I915_WRITE(SOUTH_CHICKEN1, temp);
2452 }
2453}
2454
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455/* The FDI link training functions for ILK/Ibexpeak. */
2456static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2457{
2458 struct drm_device *dev = crtc->dev;
2459 struct drm_i915_private *dev_priv = dev->dev_private;
2460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2461 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002462 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002465 /* FDI needs bits from pipe & plane first */
2466 assert_pipe_enabled(dev_priv, pipe);
2467 assert_plane_enabled(dev_priv, plane);
2468
Adam Jacksone1a44742010-06-25 15:32:14 -04002469 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2470 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_IMR(pipe);
2472 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002473 temp &= ~FDI_RX_SYMBOL_LOCK;
2474 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002477 udelay(150);
2478
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_TX_CTL(pipe);
2481 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002482 temp &= ~(7 << 19);
2483 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 temp &= ~FDI_LINK_TRAIN_NONE;
2485 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 reg = FDI_RX_CTL(pipe);
2489 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 temp &= ~FDI_LINK_TRAIN_NONE;
2491 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2493
2494 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 udelay(150);
2496
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002497 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002498 if (HAS_PCH_IBX(dev)) {
2499 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2500 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2501 FDI_RX_PHASE_SYNC_POINTER_EN);
2502 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002503
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002505 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002506 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002507 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2508
2509 if ((temp & FDI_RX_BIT_LOCK)) {
2510 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 break;
2513 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002514 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002515 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517
2518 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 reg = FDI_TX_CTL(pipe);
2520 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 temp &= ~FDI_LINK_TRAIN_NONE;
2522 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002524
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 reg = FDI_RX_CTL(pipe);
2526 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 temp &= ~FDI_LINK_TRAIN_NONE;
2528 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 I915_WRITE(reg, temp);
2530
2531 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 udelay(150);
2533
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002535 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2538
2539 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541 DRM_DEBUG_KMS("FDI train 2 done.\n");
2542 break;
2543 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002544 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002545 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002546 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547
2548 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002549
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002550}
2551
Akshay Joshi0206e352011-08-16 15:34:10 -04002552static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2554 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2555 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2556 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2557};
2558
2559/* The FDI link training functions for SNB/Cougarpoint. */
2560static void gen6_fdi_link_train(struct drm_crtc *crtc)
2561{
2562 struct drm_device *dev = crtc->dev;
2563 struct drm_i915_private *dev_priv = dev->dev_private;
2564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2565 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002566 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002567
Adam Jacksone1a44742010-06-25 15:32:14 -04002568 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2569 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 reg = FDI_RX_IMR(pipe);
2571 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002572 temp &= ~FDI_RX_SYMBOL_LOCK;
2573 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 I915_WRITE(reg, temp);
2575
2576 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002577 udelay(150);
2578
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002579 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002580 reg = FDI_TX_CTL(pipe);
2581 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002582 temp &= ~(7 << 19);
2583 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_1;
2586 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2587 /* SNB-B */
2588 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590
Daniel Vetterd74cf322012-10-26 10:58:13 +02002591 I915_WRITE(FDI_RX_MISC(pipe),
2592 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2593
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 reg = FDI_RX_CTL(pipe);
2595 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002596 if (HAS_PCH_CPT(dev)) {
2597 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2598 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2599 } else {
2600 temp &= ~FDI_LINK_TRAIN_NONE;
2601 temp |= FDI_LINK_TRAIN_PATTERN_1;
2602 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002603 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2604
2605 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002606 udelay(150);
2607
Jesse Barnes291427f2011-07-29 12:42:37 -07002608 if (HAS_PCH_CPT(dev))
2609 cpt_phase_pointer_enable(dev, pipe);
2610
Akshay Joshi0206e352011-08-16 15:34:10 -04002611 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 reg = FDI_TX_CTL(pipe);
2613 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2615 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 I915_WRITE(reg, temp);
2617
2618 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002619 udelay(500);
2620
Sean Paulfa37d392012-03-02 12:53:39 -05002621 for (retry = 0; retry < 5; retry++) {
2622 reg = FDI_RX_IIR(pipe);
2623 temp = I915_READ(reg);
2624 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2625 if (temp & FDI_RX_BIT_LOCK) {
2626 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2627 DRM_DEBUG_KMS("FDI train 1 done.\n");
2628 break;
2629 }
2630 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002631 }
Sean Paulfa37d392012-03-02 12:53:39 -05002632 if (retry < 5)
2633 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002634 }
2635 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002637
2638 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002639 reg = FDI_TX_CTL(pipe);
2640 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002641 temp &= ~FDI_LINK_TRAIN_NONE;
2642 temp |= FDI_LINK_TRAIN_PATTERN_2;
2643 if (IS_GEN6(dev)) {
2644 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2645 /* SNB-B */
2646 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2647 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002648 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002649
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 reg = FDI_RX_CTL(pipe);
2651 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002652 if (HAS_PCH_CPT(dev)) {
2653 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2654 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2655 } else {
2656 temp &= ~FDI_LINK_TRAIN_NONE;
2657 temp |= FDI_LINK_TRAIN_PATTERN_2;
2658 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 I915_WRITE(reg, temp);
2660
2661 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 udelay(150);
2663
Akshay Joshi0206e352011-08-16 15:34:10 -04002664 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 reg = FDI_TX_CTL(pipe);
2666 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2668 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002669 I915_WRITE(reg, temp);
2670
2671 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002672 udelay(500);
2673
Sean Paulfa37d392012-03-02 12:53:39 -05002674 for (retry = 0; retry < 5; retry++) {
2675 reg = FDI_RX_IIR(pipe);
2676 temp = I915_READ(reg);
2677 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2678 if (temp & FDI_RX_SYMBOL_LOCK) {
2679 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2680 DRM_DEBUG_KMS("FDI train 2 done.\n");
2681 break;
2682 }
2683 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002684 }
Sean Paulfa37d392012-03-02 12:53:39 -05002685 if (retry < 5)
2686 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002687 }
2688 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002690
2691 DRM_DEBUG_KMS("FDI train done.\n");
2692}
2693
Jesse Barnes357555c2011-04-28 15:09:55 -07002694/* Manual link training for Ivy Bridge A0 parts */
2695static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2696{
2697 struct drm_device *dev = crtc->dev;
2698 struct drm_i915_private *dev_priv = dev->dev_private;
2699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2700 int pipe = intel_crtc->pipe;
2701 u32 reg, temp, i;
2702
2703 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2704 for train result */
2705 reg = FDI_RX_IMR(pipe);
2706 temp = I915_READ(reg);
2707 temp &= ~FDI_RX_SYMBOL_LOCK;
2708 temp &= ~FDI_RX_BIT_LOCK;
2709 I915_WRITE(reg, temp);
2710
2711 POSTING_READ(reg);
2712 udelay(150);
2713
Daniel Vetter01a415f2012-10-27 15:58:40 +02002714 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2715 I915_READ(FDI_RX_IIR(pipe)));
2716
Jesse Barnes357555c2011-04-28 15:09:55 -07002717 /* enable CPU FDI TX and PCH FDI RX */
2718 reg = FDI_TX_CTL(pipe);
2719 temp = I915_READ(reg);
2720 temp &= ~(7 << 19);
2721 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2722 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2723 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2724 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2725 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002726 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002727 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2728
Daniel Vetterd74cf322012-10-26 10:58:13 +02002729 I915_WRITE(FDI_RX_MISC(pipe),
2730 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2731
Jesse Barnes357555c2011-04-28 15:09:55 -07002732 reg = FDI_RX_CTL(pipe);
2733 temp = I915_READ(reg);
2734 temp &= ~FDI_LINK_TRAIN_AUTO;
2735 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2736 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002737 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002738 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2739
2740 POSTING_READ(reg);
2741 udelay(150);
2742
Jesse Barnes291427f2011-07-29 12:42:37 -07002743 if (HAS_PCH_CPT(dev))
2744 cpt_phase_pointer_enable(dev, pipe);
2745
Akshay Joshi0206e352011-08-16 15:34:10 -04002746 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002747 reg = FDI_TX_CTL(pipe);
2748 temp = I915_READ(reg);
2749 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2750 temp |= snb_b_fdi_train_param[i];
2751 I915_WRITE(reg, temp);
2752
2753 POSTING_READ(reg);
2754 udelay(500);
2755
2756 reg = FDI_RX_IIR(pipe);
2757 temp = I915_READ(reg);
2758 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2759
2760 if (temp & FDI_RX_BIT_LOCK ||
2761 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2762 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002763 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002764 break;
2765 }
2766 }
2767 if (i == 4)
2768 DRM_ERROR("FDI train 1 fail!\n");
2769
2770 /* Train 2 */
2771 reg = FDI_TX_CTL(pipe);
2772 temp = I915_READ(reg);
2773 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2774 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2775 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2776 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2777 I915_WRITE(reg, temp);
2778
2779 reg = FDI_RX_CTL(pipe);
2780 temp = I915_READ(reg);
2781 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2782 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2783 I915_WRITE(reg, temp);
2784
2785 POSTING_READ(reg);
2786 udelay(150);
2787
Akshay Joshi0206e352011-08-16 15:34:10 -04002788 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002789 reg = FDI_TX_CTL(pipe);
2790 temp = I915_READ(reg);
2791 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2792 temp |= snb_b_fdi_train_param[i];
2793 I915_WRITE(reg, temp);
2794
2795 POSTING_READ(reg);
2796 udelay(500);
2797
2798 reg = FDI_RX_IIR(pipe);
2799 temp = I915_READ(reg);
2800 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2801
2802 if (temp & FDI_RX_SYMBOL_LOCK) {
2803 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002804 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002805 break;
2806 }
2807 }
2808 if (i == 4)
2809 DRM_ERROR("FDI train 2 fail!\n");
2810
2811 DRM_DEBUG_KMS("FDI train done.\n");
2812}
2813
Daniel Vetter88cefb62012-08-12 19:27:14 +02002814static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002815{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002816 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002817 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002818 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002819 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002820
Jesse Barnesc64e3112010-09-10 11:27:03 -07002821
Jesse Barnes0e23b992010-09-10 11:10:00 -07002822 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002823 reg = FDI_RX_CTL(pipe);
2824 temp = I915_READ(reg);
2825 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002826 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002827 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2828 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2829
2830 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002831 udelay(200);
2832
2833 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002834 temp = I915_READ(reg);
2835 I915_WRITE(reg, temp | FDI_PCDCLK);
2836
2837 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002838 udelay(200);
2839
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002840 /* On Haswell, the PLL configuration for ports and pipes is handled
2841 * separately, as part of DDI setup */
2842 if (!IS_HASWELL(dev)) {
2843 /* Enable CPU FDI TX PLL, always on for Ironlake */
2844 reg = FDI_TX_CTL(pipe);
2845 temp = I915_READ(reg);
2846 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2847 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002848
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002849 POSTING_READ(reg);
2850 udelay(100);
2851 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002852 }
2853}
2854
Daniel Vetter88cefb62012-08-12 19:27:14 +02002855static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2856{
2857 struct drm_device *dev = intel_crtc->base.dev;
2858 struct drm_i915_private *dev_priv = dev->dev_private;
2859 int pipe = intel_crtc->pipe;
2860 u32 reg, temp;
2861
2862 /* Switch from PCDclk to Rawclk */
2863 reg = FDI_RX_CTL(pipe);
2864 temp = I915_READ(reg);
2865 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2866
2867 /* Disable CPU FDI TX PLL */
2868 reg = FDI_TX_CTL(pipe);
2869 temp = I915_READ(reg);
2870 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2871
2872 POSTING_READ(reg);
2873 udelay(100);
2874
2875 reg = FDI_RX_CTL(pipe);
2876 temp = I915_READ(reg);
2877 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2878
2879 /* Wait for the clocks to turn off. */
2880 POSTING_READ(reg);
2881 udelay(100);
2882}
2883
Jesse Barnes291427f2011-07-29 12:42:37 -07002884static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2885{
2886 struct drm_i915_private *dev_priv = dev->dev_private;
2887 u32 flags = I915_READ(SOUTH_CHICKEN1);
2888
2889 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2890 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2891 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2892 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2893 POSTING_READ(SOUTH_CHICKEN1);
2894}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002895static void ironlake_fdi_disable(struct drm_crtc *crtc)
2896{
2897 struct drm_device *dev = crtc->dev;
2898 struct drm_i915_private *dev_priv = dev->dev_private;
2899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2900 int pipe = intel_crtc->pipe;
2901 u32 reg, temp;
2902
2903 /* disable CPU FDI tx and PCH FDI rx */
2904 reg = FDI_TX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2907 POSTING_READ(reg);
2908
2909 reg = FDI_RX_CTL(pipe);
2910 temp = I915_READ(reg);
2911 temp &= ~(0x7 << 16);
2912 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2913 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2914
2915 POSTING_READ(reg);
2916 udelay(100);
2917
2918 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002919 if (HAS_PCH_IBX(dev)) {
2920 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002921 I915_WRITE(FDI_RX_CHICKEN(pipe),
2922 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002923 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002924 } else if (HAS_PCH_CPT(dev)) {
2925 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002926 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002927
2928 /* still set train pattern 1 */
2929 reg = FDI_TX_CTL(pipe);
2930 temp = I915_READ(reg);
2931 temp &= ~FDI_LINK_TRAIN_NONE;
2932 temp |= FDI_LINK_TRAIN_PATTERN_1;
2933 I915_WRITE(reg, temp);
2934
2935 reg = FDI_RX_CTL(pipe);
2936 temp = I915_READ(reg);
2937 if (HAS_PCH_CPT(dev)) {
2938 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2939 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2940 } else {
2941 temp &= ~FDI_LINK_TRAIN_NONE;
2942 temp |= FDI_LINK_TRAIN_PATTERN_1;
2943 }
2944 /* BPC in FDI rx is consistent with that in PIPECONF */
2945 temp &= ~(0x07 << 16);
2946 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2947 I915_WRITE(reg, temp);
2948
2949 POSTING_READ(reg);
2950 udelay(100);
2951}
2952
Chris Wilson5bb61642012-09-27 21:25:58 +01002953static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2954{
2955 struct drm_device *dev = crtc->dev;
2956 struct drm_i915_private *dev_priv = dev->dev_private;
2957 unsigned long flags;
2958 bool pending;
2959
2960 if (atomic_read(&dev_priv->mm.wedged))
2961 return false;
2962
2963 spin_lock_irqsave(&dev->event_lock, flags);
2964 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2965 spin_unlock_irqrestore(&dev->event_lock, flags);
2966
2967 return pending;
2968}
2969
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002970static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2971{
Chris Wilson0f911282012-04-17 10:05:38 +01002972 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002973 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002974
2975 if (crtc->fb == NULL)
2976 return;
2977
Chris Wilson5bb61642012-09-27 21:25:58 +01002978 wait_event(dev_priv->pending_flip_queue,
2979 !intel_crtc_has_pending_flip(crtc));
2980
Chris Wilson0f911282012-04-17 10:05:38 +01002981 mutex_lock(&dev->struct_mutex);
2982 intel_finish_fb(crtc->fb);
2983 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002984}
2985
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002986static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002987{
2988 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002989 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002990
2991 /*
2992 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2993 * must be driven by its own crtc; no sharing is possible.
2994 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002995 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002996 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002997 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002998 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002999 return false;
3000 continue;
3001 }
3002 }
3003
3004 return true;
3005}
3006
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003007static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
3008{
3009 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
3010}
3011
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003012/* Program iCLKIP clock to the desired frequency */
3013static void lpt_program_iclkip(struct drm_crtc *crtc)
3014{
3015 struct drm_device *dev = crtc->dev;
3016 struct drm_i915_private *dev_priv = dev->dev_private;
3017 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3018 u32 temp;
3019
3020 /* It is necessary to ungate the pixclk gate prior to programming
3021 * the divisors, and gate it back when it is done.
3022 */
3023 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3024
3025 /* Disable SSCCTL */
3026 intel_sbi_write(dev_priv, SBI_SSCCTL6,
3027 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
3028 SBI_SSCCTL_DISABLE);
3029
3030 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3031 if (crtc->mode.clock == 20000) {
3032 auxdiv = 1;
3033 divsel = 0x41;
3034 phaseinc = 0x20;
3035 } else {
3036 /* The iCLK virtual clock root frequency is in MHz,
3037 * but the crtc->mode.clock in in KHz. To get the divisors,
3038 * it is necessary to divide one by another, so we
3039 * convert the virtual clock precision to KHz here for higher
3040 * precision.
3041 */
3042 u32 iclk_virtual_root_freq = 172800 * 1000;
3043 u32 iclk_pi_range = 64;
3044 u32 desired_divisor, msb_divisor_value, pi_value;
3045
3046 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3047 msb_divisor_value = desired_divisor / iclk_pi_range;
3048 pi_value = desired_divisor % iclk_pi_range;
3049
3050 auxdiv = 0;
3051 divsel = msb_divisor_value - 2;
3052 phaseinc = pi_value;
3053 }
3054
3055 /* This should not happen with any sane values */
3056 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3057 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3058 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3059 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3060
3061 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3062 crtc->mode.clock,
3063 auxdiv,
3064 divsel,
3065 phasedir,
3066 phaseinc);
3067
3068 /* Program SSCDIVINTPHASE6 */
3069 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
3070 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3071 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3072 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3073 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3074 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3075 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3076
3077 intel_sbi_write(dev_priv,
3078 SBI_SSCDIVINTPHASE6,
3079 temp);
3080
3081 /* Program SSCAUXDIV */
3082 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
3083 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3084 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3085 intel_sbi_write(dev_priv,
3086 SBI_SSCAUXDIV6,
3087 temp);
3088
3089
3090 /* Enable modulator and associated divider */
3091 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
3092 temp &= ~SBI_SSCCTL_DISABLE;
3093 intel_sbi_write(dev_priv,
3094 SBI_SSCCTL6,
3095 temp);
3096
3097 /* Wait for initialization time */
3098 udelay(24);
3099
3100 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3101}
3102
Jesse Barnesf67a5592011-01-05 10:31:48 -08003103/*
3104 * Enable PCH resources required for PCH ports:
3105 * - PCH PLLs
3106 * - FDI training & RX/TX
3107 * - update transcoder timings
3108 * - DP transcoding bits
3109 * - transcoder
3110 */
3111static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003112{
3113 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3116 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003117 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003118
Chris Wilsone7e164d2012-05-11 09:21:25 +01003119 assert_transcoder_disabled(dev_priv, pipe);
3120
Daniel Vettercd986ab2012-10-26 10:58:12 +02003121 /* Write the TU size bits before fdi link training, so that error
3122 * detection works. */
3123 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3124 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3125
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003126 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003127 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003128
Daniel Vetter572deb32012-10-27 18:46:14 +02003129 /* XXX: pch pll's can be enabled any time before we enable the PCH
3130 * transcoder, and we actually should do this to not upset any PCH
3131 * transcoder that already use the clock when we share it.
3132 *
3133 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3134 * unconditionally resets the pll - we need that to have the right LVDS
3135 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003136 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003137
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003138 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003139 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003140
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003141 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003142 switch (pipe) {
3143 default:
3144 case 0:
3145 temp |= TRANSA_DPLL_ENABLE;
3146 sel = TRANSA_DPLLB_SEL;
3147 break;
3148 case 1:
3149 temp |= TRANSB_DPLL_ENABLE;
3150 sel = TRANSB_DPLLB_SEL;
3151 break;
3152 case 2:
3153 temp |= TRANSC_DPLL_ENABLE;
3154 sel = TRANSC_DPLLB_SEL;
3155 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003156 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003157 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3158 temp |= sel;
3159 else
3160 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003161 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003162 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003163
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003164 /* set transcoder timing, panel must allow it */
3165 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003166 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3167 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3168 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3169
3170 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3171 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3172 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003173 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003174
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003175 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003176
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003177 /* For PCH DP, enable TRANS_DP_CTL */
3178 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003179 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3180 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003181 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 reg = TRANS_DP_CTL(pipe);
3183 temp = I915_READ(reg);
3184 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003185 TRANS_DP_SYNC_MASK |
3186 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 temp |= (TRANS_DP_OUTPUT_ENABLE |
3188 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003189 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003190
3191 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003192 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003193 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003195
3196 switch (intel_trans_dp_port_sel(crtc)) {
3197 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003199 break;
3200 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003202 break;
3203 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003204 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003205 break;
3206 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003207 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003208 }
3209
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003211 }
3212
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003213 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003214}
3215
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003216static void lpt_pch_enable(struct drm_crtc *crtc)
3217{
3218 struct drm_device *dev = crtc->dev;
3219 struct drm_i915_private *dev_priv = dev->dev_private;
3220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3221 int pipe = intel_crtc->pipe;
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003222 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003223
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003224 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003225
3226 /* Write the TU size bits before fdi link training, so that error
3227 * detection works. */
3228 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3229 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3230
3231 /* For PCH output, training FDI link */
3232 dev_priv->display.fdi_link_train(crtc);
3233
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003234 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003235
Paulo Zanoni0540e482012-10-31 18:12:40 -02003236 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003237 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3238 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3239 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003240
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003241 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3242 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3243 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3244 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003245
Paulo Zanoni937bb612012-10-31 18:12:47 -02003246 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003247}
3248
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003249static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3250{
3251 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3252
3253 if (pll == NULL)
3254 return;
3255
3256 if (pll->refcount == 0) {
3257 WARN(1, "bad PCH PLL refcount\n");
3258 return;
3259 }
3260
3261 --pll->refcount;
3262 intel_crtc->pch_pll = NULL;
3263}
3264
3265static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3266{
3267 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3268 struct intel_pch_pll *pll;
3269 int i;
3270
3271 pll = intel_crtc->pch_pll;
3272 if (pll) {
3273 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3274 intel_crtc->base.base.id, pll->pll_reg);
3275 goto prepare;
3276 }
3277
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003278 if (HAS_PCH_IBX(dev_priv->dev)) {
3279 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3280 i = intel_crtc->pipe;
3281 pll = &dev_priv->pch_plls[i];
3282
3283 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3284 intel_crtc->base.base.id, pll->pll_reg);
3285
3286 goto found;
3287 }
3288
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003289 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3290 pll = &dev_priv->pch_plls[i];
3291
3292 /* Only want to check enabled timings first */
3293 if (pll->refcount == 0)
3294 continue;
3295
3296 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3297 fp == I915_READ(pll->fp0_reg)) {
3298 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3299 intel_crtc->base.base.id,
3300 pll->pll_reg, pll->refcount, pll->active);
3301
3302 goto found;
3303 }
3304 }
3305
3306 /* Ok no matching timings, maybe there's a free one? */
3307 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3308 pll = &dev_priv->pch_plls[i];
3309 if (pll->refcount == 0) {
3310 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3311 intel_crtc->base.base.id, pll->pll_reg);
3312 goto found;
3313 }
3314 }
3315
3316 return NULL;
3317
3318found:
3319 intel_crtc->pch_pll = pll;
3320 pll->refcount++;
3321 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3322prepare: /* separate function? */
3323 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003324
Chris Wilsone04c7352012-05-02 20:43:56 +01003325 /* Wait for the clocks to stabilize before rewriting the regs */
3326 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003327 POSTING_READ(pll->pll_reg);
3328 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003329
3330 I915_WRITE(pll->fp0_reg, fp);
3331 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003332 pll->on = false;
3333 return pll;
3334}
3335
Jesse Barnesd4270e52011-10-11 10:43:02 -07003336void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3337{
3338 struct drm_i915_private *dev_priv = dev->dev_private;
3339 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3340 u32 temp;
3341
3342 temp = I915_READ(dslreg);
3343 udelay(500);
3344 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3345 /* Without this, mode sets may fail silently on FDI */
3346 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3347 udelay(250);
3348 I915_WRITE(tc2reg, 0);
3349 if (wait_for(I915_READ(dslreg) != temp, 5))
3350 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3351 }
3352}
3353
Jesse Barnesf67a5592011-01-05 10:31:48 -08003354static void ironlake_crtc_enable(struct drm_crtc *crtc)
3355{
3356 struct drm_device *dev = crtc->dev;
3357 struct drm_i915_private *dev_priv = dev->dev_private;
3358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003359 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003360 int pipe = intel_crtc->pipe;
3361 int plane = intel_crtc->plane;
3362 u32 temp;
3363 bool is_pch_port;
3364
Daniel Vetter08a48462012-07-02 11:43:47 +02003365 WARN_ON(!crtc->enabled);
3366
Jesse Barnesf67a5592011-01-05 10:31:48 -08003367 if (intel_crtc->active)
3368 return;
3369
3370 intel_crtc->active = true;
3371 intel_update_watermarks(dev);
3372
3373 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3374 temp = I915_READ(PCH_LVDS);
3375 if ((temp & LVDS_PORT_EN) == 0)
3376 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3377 }
3378
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003379 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003380
Daniel Vetter46b6f812012-09-06 22:08:33 +02003381 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003382 /* Note: FDI PLL enabling _must_ be done before we enable the
3383 * cpu pipes, hence this is separate from all the other fdi/pch
3384 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003385 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003386 } else {
3387 assert_fdi_tx_disabled(dev_priv, pipe);
3388 assert_fdi_rx_disabled(dev_priv, pipe);
3389 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003390
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003391 for_each_encoder_on_crtc(dev, crtc, encoder)
3392 if (encoder->pre_enable)
3393 encoder->pre_enable(encoder);
3394
Jesse Barnesf67a5592011-01-05 10:31:48 -08003395 /* Enable panel fitting for LVDS */
3396 if (dev_priv->pch_pf_size &&
3397 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3398 /* Force use of hard-coded filter coefficients
3399 * as some pre-programmed values are broken,
3400 * e.g. x201.
3401 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003402 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3403 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3404 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003405 }
3406
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003407 /*
3408 * On ILK+ LUT must be loaded before the pipe is running but with
3409 * clocks enabled
3410 */
3411 intel_crtc_load_lut(crtc);
3412
Jesse Barnesf67a5592011-01-05 10:31:48 -08003413 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3414 intel_enable_plane(dev_priv, plane, pipe);
3415
3416 if (is_pch_port)
3417 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003418
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003419 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003420 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003421 mutex_unlock(&dev->struct_mutex);
3422
Chris Wilson6b383a72010-09-13 13:54:26 +01003423 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003424
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003425 for_each_encoder_on_crtc(dev, crtc, encoder)
3426 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003427
3428 if (HAS_PCH_CPT(dev))
3429 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003430
3431 /*
3432 * There seems to be a race in PCH platform hw (at least on some
3433 * outputs) where an enabled pipe still completes any pageflip right
3434 * away (as if the pipe is off) instead of waiting for vblank. As soon
3435 * as the first vblank happend, everything works as expected. Hence just
3436 * wait for one vblank before returning to avoid strange things
3437 * happening.
3438 */
3439 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003440}
3441
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003442static void haswell_crtc_enable(struct drm_crtc *crtc)
3443{
3444 struct drm_device *dev = crtc->dev;
3445 struct drm_i915_private *dev_priv = dev->dev_private;
3446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3447 struct intel_encoder *encoder;
3448 int pipe = intel_crtc->pipe;
3449 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003450 bool is_pch_port;
3451
3452 WARN_ON(!crtc->enabled);
3453
3454 if (intel_crtc->active)
3455 return;
3456
3457 intel_crtc->active = true;
3458 intel_update_watermarks(dev);
3459
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003460 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003461
Paulo Zanoni83616632012-10-23 18:29:54 -02003462 if (is_pch_port)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003463 ironlake_fdi_pll_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003464
3465 for_each_encoder_on_crtc(dev, crtc, encoder)
3466 if (encoder->pre_enable)
3467 encoder->pre_enable(encoder);
3468
Paulo Zanoni1f544382012-10-24 11:32:00 -02003469 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003470
Paulo Zanoni1f544382012-10-24 11:32:00 -02003471 /* Enable panel fitting for eDP */
3472 if (dev_priv->pch_pf_size && HAS_eDP) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003473 /* Force use of hard-coded filter coefficients
3474 * as some pre-programmed values are broken,
3475 * e.g. x201.
3476 */
3477 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3478 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3479 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3480 }
3481
3482 /*
3483 * On ILK+ LUT must be loaded before the pipe is running but with
3484 * clocks enabled
3485 */
3486 intel_crtc_load_lut(crtc);
3487
Paulo Zanoni1f544382012-10-24 11:32:00 -02003488 intel_ddi_set_pipe_settings(crtc);
3489 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003490
3491 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3492 intel_enable_plane(dev_priv, plane, pipe);
3493
3494 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003495 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003496
3497 mutex_lock(&dev->struct_mutex);
3498 intel_update_fbc(dev);
3499 mutex_unlock(&dev->struct_mutex);
3500
3501 intel_crtc_update_cursor(crtc, true);
3502
3503 for_each_encoder_on_crtc(dev, crtc, encoder)
3504 encoder->enable(encoder);
3505
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003506 /*
3507 * There seems to be a race in PCH platform hw (at least on some
3508 * outputs) where an enabled pipe still completes any pageflip right
3509 * away (as if the pipe is off) instead of waiting for vblank. As soon
3510 * as the first vblank happend, everything works as expected. Hence just
3511 * wait for one vblank before returning to avoid strange things
3512 * happening.
3513 */
3514 intel_wait_for_vblank(dev, intel_crtc->pipe);
3515}
3516
Jesse Barnes6be4a602010-09-10 10:26:01 -07003517static void ironlake_crtc_disable(struct drm_crtc *crtc)
3518{
3519 struct drm_device *dev = crtc->dev;
3520 struct drm_i915_private *dev_priv = dev->dev_private;
3521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003522 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003523 int pipe = intel_crtc->pipe;
3524 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003525 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003526
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003527
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003528 if (!intel_crtc->active)
3529 return;
3530
Daniel Vetterea9d7582012-07-10 10:42:52 +02003531 for_each_encoder_on_crtc(dev, crtc, encoder)
3532 encoder->disable(encoder);
3533
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003534 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003535 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003536 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003537
Jesse Barnesb24e7172011-01-04 15:09:30 -08003538 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003539
Chris Wilson973d04f2011-07-08 12:22:37 +01003540 if (dev_priv->cfb_plane == plane)
3541 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003542
Jesse Barnesb24e7172011-01-04 15:09:30 -08003543 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003544
Jesse Barnes6be4a602010-09-10 10:26:01 -07003545 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003546 I915_WRITE(PF_CTL(pipe), 0);
3547 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003548
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003549 for_each_encoder_on_crtc(dev, crtc, encoder)
3550 if (encoder->post_disable)
3551 encoder->post_disable(encoder);
3552
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003553 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003554
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003555 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003556
Jesse Barnes6be4a602010-09-10 10:26:01 -07003557 if (HAS_PCH_CPT(dev)) {
3558 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 reg = TRANS_DP_CTL(pipe);
3560 temp = I915_READ(reg);
3561 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003562 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003563 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003564
3565 /* disable DPLL_SEL */
3566 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003567 switch (pipe) {
3568 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003569 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003570 break;
3571 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003572 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003573 break;
3574 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003575 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003576 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003577 break;
3578 default:
3579 BUG(); /* wtf */
3580 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003581 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003582 }
3583
3584 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003585 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003586
Daniel Vetter88cefb62012-08-12 19:27:14 +02003587 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003588
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003589 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003590 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003591
3592 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003593 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003594 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003595}
3596
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003597static void haswell_crtc_disable(struct drm_crtc *crtc)
3598{
3599 struct drm_device *dev = crtc->dev;
3600 struct drm_i915_private *dev_priv = dev->dev_private;
3601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3602 struct intel_encoder *encoder;
3603 int pipe = intel_crtc->pipe;
3604 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003605 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003606 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003607
3608 if (!intel_crtc->active)
3609 return;
3610
Paulo Zanoni83616632012-10-23 18:29:54 -02003611 is_pch_port = haswell_crtc_driving_pch(crtc);
3612
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003613 for_each_encoder_on_crtc(dev, crtc, encoder)
3614 encoder->disable(encoder);
3615
3616 intel_crtc_wait_for_pending_flips(crtc);
3617 drm_vblank_off(dev, pipe);
3618 intel_crtc_update_cursor(crtc, false);
3619
3620 intel_disable_plane(dev_priv, plane, pipe);
3621
3622 if (dev_priv->cfb_plane == plane)
3623 intel_disable_fbc(dev);
3624
3625 intel_disable_pipe(dev_priv, pipe);
3626
Paulo Zanoniad80a812012-10-24 16:06:19 -02003627 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003628
3629 /* Disable PF */
3630 I915_WRITE(PF_CTL(pipe), 0);
3631 I915_WRITE(PF_WIN_SZ(pipe), 0);
3632
Paulo Zanoni1f544382012-10-24 11:32:00 -02003633 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003634
3635 for_each_encoder_on_crtc(dev, crtc, encoder)
3636 if (encoder->post_disable)
3637 encoder->post_disable(encoder);
3638
Paulo Zanoni83616632012-10-23 18:29:54 -02003639 if (is_pch_port) {
3640 ironlake_fdi_disable(crtc);
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02003641 lpt_disable_pch_transcoder(dev_priv, cpu_transcoder);
Paulo Zanoni83616632012-10-23 18:29:54 -02003642 intel_disable_pch_pll(intel_crtc);
3643 ironlake_fdi_pll_disable(intel_crtc);
3644 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003645
3646 intel_crtc->active = false;
3647 intel_update_watermarks(dev);
3648
3649 mutex_lock(&dev->struct_mutex);
3650 intel_update_fbc(dev);
3651 mutex_unlock(&dev->struct_mutex);
3652}
3653
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003654static void ironlake_crtc_off(struct drm_crtc *crtc)
3655{
3656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3657 intel_put_pch_pll(intel_crtc);
3658}
3659
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003660static void haswell_crtc_off(struct drm_crtc *crtc)
3661{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3663
3664 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3665 * start using it. */
3666 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3667
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003668 intel_ddi_put_crtc_pll(crtc);
3669}
3670
Daniel Vetter02e792f2009-09-15 22:57:34 +02003671static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3672{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003673 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003674 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003675 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003676
Chris Wilson23f09ce2010-08-12 13:53:37 +01003677 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003678 dev_priv->mm.interruptible = false;
3679 (void) intel_overlay_switch_off(intel_crtc->overlay);
3680 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003681 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003682 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003683
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003684 /* Let userspace switch the overlay on again. In most cases userspace
3685 * has to recompute where to put it anyway.
3686 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003687}
3688
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003689static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003690{
3691 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003692 struct drm_i915_private *dev_priv = dev->dev_private;
3693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003694 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003695 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003696 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003697
Daniel Vetter08a48462012-07-02 11:43:47 +02003698 WARN_ON(!crtc->enabled);
3699
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003700 if (intel_crtc->active)
3701 return;
3702
3703 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003704 intel_update_watermarks(dev);
3705
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003706 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003707 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003708 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003709
3710 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003711 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003712
3713 /* Give the overlay scaler a chance to enable if it's on this pipe */
3714 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003715 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003716
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003717 for_each_encoder_on_crtc(dev, crtc, encoder)
3718 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003719}
3720
3721static void i9xx_crtc_disable(struct drm_crtc *crtc)
3722{
3723 struct drm_device *dev = crtc->dev;
3724 struct drm_i915_private *dev_priv = dev->dev_private;
3725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003726 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003727 int pipe = intel_crtc->pipe;
3728 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003729
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003730
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003731 if (!intel_crtc->active)
3732 return;
3733
Daniel Vetterea9d7582012-07-10 10:42:52 +02003734 for_each_encoder_on_crtc(dev, crtc, encoder)
3735 encoder->disable(encoder);
3736
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003737 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003738 intel_crtc_wait_for_pending_flips(crtc);
3739 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003740 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003741 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003742
Chris Wilson973d04f2011-07-08 12:22:37 +01003743 if (dev_priv->cfb_plane == plane)
3744 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003745
Jesse Barnesb24e7172011-01-04 15:09:30 -08003746 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003747 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003748 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003749
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003750 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003751 intel_update_fbc(dev);
3752 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003753}
3754
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003755static void i9xx_crtc_off(struct drm_crtc *crtc)
3756{
3757}
3758
Daniel Vetter976f8a22012-07-08 22:34:21 +02003759static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3760 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003761{
3762 struct drm_device *dev = crtc->dev;
3763 struct drm_i915_master_private *master_priv;
3764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3765 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003766
3767 if (!dev->primary->master)
3768 return;
3769
3770 master_priv = dev->primary->master->driver_priv;
3771 if (!master_priv->sarea_priv)
3772 return;
3773
Jesse Barnes79e53942008-11-07 14:24:08 -08003774 switch (pipe) {
3775 case 0:
3776 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3777 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3778 break;
3779 case 1:
3780 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3781 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3782 break;
3783 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003784 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003785 break;
3786 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003787}
3788
Daniel Vetter976f8a22012-07-08 22:34:21 +02003789/**
3790 * Sets the power management mode of the pipe and plane.
3791 */
3792void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003793{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003794 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003795 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003796 struct intel_encoder *intel_encoder;
3797 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003798
Daniel Vetter976f8a22012-07-08 22:34:21 +02003799 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3800 enable |= intel_encoder->connectors_active;
3801
3802 if (enable)
3803 dev_priv->display.crtc_enable(crtc);
3804 else
3805 dev_priv->display.crtc_disable(crtc);
3806
3807 intel_crtc_update_sarea(crtc, enable);
3808}
3809
3810static void intel_crtc_noop(struct drm_crtc *crtc)
3811{
3812}
3813
3814static void intel_crtc_disable(struct drm_crtc *crtc)
3815{
3816 struct drm_device *dev = crtc->dev;
3817 struct drm_connector *connector;
3818 struct drm_i915_private *dev_priv = dev->dev_private;
3819
3820 /* crtc should still be enabled when we disable it. */
3821 WARN_ON(!crtc->enabled);
3822
3823 dev_priv->display.crtc_disable(crtc);
3824 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003825 dev_priv->display.off(crtc);
3826
Chris Wilson931872f2012-01-16 23:01:13 +00003827 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3828 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003829
3830 if (crtc->fb) {
3831 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003832 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003833 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003834 crtc->fb = NULL;
3835 }
3836
3837 /* Update computed state. */
3838 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3839 if (!connector->encoder || !connector->encoder->crtc)
3840 continue;
3841
3842 if (connector->encoder->crtc != crtc)
3843 continue;
3844
3845 connector->dpms = DRM_MODE_DPMS_OFF;
3846 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003847 }
3848}
3849
Daniel Vettera261b242012-07-26 19:21:47 +02003850void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003851{
Daniel Vettera261b242012-07-26 19:21:47 +02003852 struct drm_crtc *crtc;
3853
3854 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3855 if (crtc->enabled)
3856 intel_crtc_disable(crtc);
3857 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003858}
3859
Daniel Vetter1f703852012-07-11 16:51:39 +02003860void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003861{
Jesse Barnes79e53942008-11-07 14:24:08 -08003862}
3863
Chris Wilsonea5b2132010-08-04 13:50:23 +01003864void intel_encoder_destroy(struct drm_encoder *encoder)
3865{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003866 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003867
Chris Wilsonea5b2132010-08-04 13:50:23 +01003868 drm_encoder_cleanup(encoder);
3869 kfree(intel_encoder);
3870}
3871
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003872/* Simple dpms helper for encodres with just one connector, no cloning and only
3873 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3874 * state of the entire output pipe. */
3875void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3876{
3877 if (mode == DRM_MODE_DPMS_ON) {
3878 encoder->connectors_active = true;
3879
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003880 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003881 } else {
3882 encoder->connectors_active = false;
3883
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003884 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003885 }
3886}
3887
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003888/* Cross check the actual hw state with our own modeset state tracking (and it's
3889 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003890static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003891{
3892 if (connector->get_hw_state(connector)) {
3893 struct intel_encoder *encoder = connector->encoder;
3894 struct drm_crtc *crtc;
3895 bool encoder_enabled;
3896 enum pipe pipe;
3897
3898 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3899 connector->base.base.id,
3900 drm_get_connector_name(&connector->base));
3901
3902 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3903 "wrong connector dpms state\n");
3904 WARN(connector->base.encoder != &encoder->base,
3905 "active connector not linked to encoder\n");
3906 WARN(!encoder->connectors_active,
3907 "encoder->connectors_active not set\n");
3908
3909 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3910 WARN(!encoder_enabled, "encoder not enabled\n");
3911 if (WARN_ON(!encoder->base.crtc))
3912 return;
3913
3914 crtc = encoder->base.crtc;
3915
3916 WARN(!crtc->enabled, "crtc not enabled\n");
3917 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3918 WARN(pipe != to_intel_crtc(crtc)->pipe,
3919 "encoder active on the wrong pipe\n");
3920 }
3921}
3922
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003923/* Even simpler default implementation, if there's really no special case to
3924 * consider. */
3925void intel_connector_dpms(struct drm_connector *connector, int mode)
3926{
3927 struct intel_encoder *encoder = intel_attached_encoder(connector);
3928
3929 /* All the simple cases only support two dpms states. */
3930 if (mode != DRM_MODE_DPMS_ON)
3931 mode = DRM_MODE_DPMS_OFF;
3932
3933 if (mode == connector->dpms)
3934 return;
3935
3936 connector->dpms = mode;
3937
3938 /* Only need to change hw state when actually enabled */
3939 if (encoder->base.crtc)
3940 intel_encoder_dpms(encoder, mode);
3941 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003942 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003943
Daniel Vetterb9805142012-08-31 17:37:33 +02003944 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003945}
3946
Daniel Vetterf0947c32012-07-02 13:10:34 +02003947/* Simple connector->get_hw_state implementation for encoders that support only
3948 * one connector and no cloning and hence the encoder state determines the state
3949 * of the connector. */
3950bool intel_connector_get_hw_state(struct intel_connector *connector)
3951{
Daniel Vetter24929352012-07-02 20:28:59 +02003952 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003953 struct intel_encoder *encoder = connector->encoder;
3954
3955 return encoder->get_hw_state(encoder, &pipe);
3956}
3957
Jesse Barnes79e53942008-11-07 14:24:08 -08003958static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003959 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003960 struct drm_display_mode *adjusted_mode)
3961{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003962 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003963
Eric Anholtbad720f2009-10-22 16:11:14 -07003964 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003965 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003966 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3967 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003968 }
Chris Wilson89749352010-09-12 18:25:19 +01003969
Daniel Vetterf9bef082012-04-15 19:53:19 +02003970 /* All interlaced capable intel hw wants timings in frames. Note though
3971 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3972 * timings, so we need to be careful not to clobber these.*/
3973 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3974 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003975
Chris Wilson44f46b422012-06-21 13:19:59 +03003976 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3977 * with a hsync front porch of 0.
3978 */
3979 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3980 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3981 return false;
3982
Jesse Barnes79e53942008-11-07 14:24:08 -08003983 return true;
3984}
3985
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003986static int valleyview_get_display_clock_speed(struct drm_device *dev)
3987{
3988 return 400000; /* FIXME */
3989}
3990
Jesse Barnese70236a2009-09-21 10:42:27 -07003991static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003992{
Jesse Barnese70236a2009-09-21 10:42:27 -07003993 return 400000;
3994}
Jesse Barnes79e53942008-11-07 14:24:08 -08003995
Jesse Barnese70236a2009-09-21 10:42:27 -07003996static int i915_get_display_clock_speed(struct drm_device *dev)
3997{
3998 return 333000;
3999}
Jesse Barnes79e53942008-11-07 14:24:08 -08004000
Jesse Barnese70236a2009-09-21 10:42:27 -07004001static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4002{
4003 return 200000;
4004}
Jesse Barnes79e53942008-11-07 14:24:08 -08004005
Jesse Barnese70236a2009-09-21 10:42:27 -07004006static int i915gm_get_display_clock_speed(struct drm_device *dev)
4007{
4008 u16 gcfgc = 0;
4009
4010 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4011
4012 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004013 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004014 else {
4015 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4016 case GC_DISPLAY_CLOCK_333_MHZ:
4017 return 333000;
4018 default:
4019 case GC_DISPLAY_CLOCK_190_200_MHZ:
4020 return 190000;
4021 }
4022 }
4023}
Jesse Barnes79e53942008-11-07 14:24:08 -08004024
Jesse Barnese70236a2009-09-21 10:42:27 -07004025static int i865_get_display_clock_speed(struct drm_device *dev)
4026{
4027 return 266000;
4028}
4029
4030static int i855_get_display_clock_speed(struct drm_device *dev)
4031{
4032 u16 hpllcc = 0;
4033 /* Assume that the hardware is in the high speed state. This
4034 * should be the default.
4035 */
4036 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4037 case GC_CLOCK_133_200:
4038 case GC_CLOCK_100_200:
4039 return 200000;
4040 case GC_CLOCK_166_250:
4041 return 250000;
4042 case GC_CLOCK_100_133:
4043 return 133000;
4044 }
4045
4046 /* Shouldn't happen */
4047 return 0;
4048}
4049
4050static int i830_get_display_clock_speed(struct drm_device *dev)
4051{
4052 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004053}
4054
Zhenyu Wang2c072452009-06-05 15:38:42 +08004055struct fdi_m_n {
4056 u32 tu;
4057 u32 gmch_m;
4058 u32 gmch_n;
4059 u32 link_m;
4060 u32 link_n;
4061};
4062
4063static void
4064fdi_reduce_ratio(u32 *num, u32 *den)
4065{
4066 while (*num > 0xffffff || *den > 0xffffff) {
4067 *num >>= 1;
4068 *den >>= 1;
4069 }
4070}
4071
Zhenyu Wang2c072452009-06-05 15:38:42 +08004072static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004073ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
4074 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004075{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004076 m_n->tu = 64; /* default size */
4077
Chris Wilson22ed1112010-12-04 01:01:29 +00004078 /* BUG_ON(pixel_clock > INT_MAX / 36); */
4079 m_n->gmch_m = bits_per_pixel * pixel_clock;
4080 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004081 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4082
Chris Wilson22ed1112010-12-04 01:01:29 +00004083 m_n->link_m = pixel_clock;
4084 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004085 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
4086}
4087
Chris Wilsona7615032011-01-12 17:04:08 +00004088static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4089{
Keith Packard72bbe582011-09-26 16:09:45 -07004090 if (i915_panel_use_ssc >= 0)
4091 return i915_panel_use_ssc != 0;
4092 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004093 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004094}
4095
Jesse Barnes5a354202011-06-24 12:19:22 -07004096/**
4097 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4098 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004099 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004100 *
4101 * A pipe may be connected to one or more outputs. Based on the depth of the
4102 * attached framebuffer, choose a good color depth to use on the pipe.
4103 *
4104 * If possible, match the pipe depth to the fb depth. In some cases, this
4105 * isn't ideal, because the connected output supports a lesser or restricted
4106 * set of depths. Resolve that here:
4107 * LVDS typically supports only 6bpc, so clamp down in that case
4108 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4109 * Displays may support a restricted set as well, check EDID and clamp as
4110 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004111 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004112 *
4113 * RETURNS:
4114 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4115 * true if they don't match).
4116 */
4117static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004118 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004119 unsigned int *pipe_bpp,
4120 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004121{
4122 struct drm_device *dev = crtc->dev;
4123 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004124 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004125 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004126 unsigned int display_bpc = UINT_MAX, bpc;
4127
4128 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004129 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004130
4131 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4132 unsigned int lvds_bpc;
4133
4134 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4135 LVDS_A3_POWER_UP)
4136 lvds_bpc = 8;
4137 else
4138 lvds_bpc = 6;
4139
4140 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004141 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004142 display_bpc = lvds_bpc;
4143 }
4144 continue;
4145 }
4146
Jesse Barnes5a354202011-06-24 12:19:22 -07004147 /* Not one of the known troublemakers, check the EDID */
4148 list_for_each_entry(connector, &dev->mode_config.connector_list,
4149 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004150 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004151 continue;
4152
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004153 /* Don't use an invalid EDID bpc value */
4154 if (connector->display_info.bpc &&
4155 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004156 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004157 display_bpc = connector->display_info.bpc;
4158 }
4159 }
4160
4161 /*
4162 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4163 * through, clamp it down. (Note: >12bpc will be caught below.)
4164 */
4165 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4166 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004167 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004168 display_bpc = 12;
4169 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004170 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004171 display_bpc = 8;
4172 }
4173 }
4174 }
4175
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004176 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4177 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4178 display_bpc = 6;
4179 }
4180
Jesse Barnes5a354202011-06-24 12:19:22 -07004181 /*
4182 * We could just drive the pipe at the highest bpc all the time and
4183 * enable dithering as needed, but that costs bandwidth. So choose
4184 * the minimum value that expresses the full color range of the fb but
4185 * also stays within the max display bpc discovered above.
4186 */
4187
Daniel Vetter94352cf2012-07-05 22:51:56 +02004188 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004189 case 8:
4190 bpc = 8; /* since we go through a colormap */
4191 break;
4192 case 15:
4193 case 16:
4194 bpc = 6; /* min is 18bpp */
4195 break;
4196 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004197 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004198 break;
4199 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004200 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004201 break;
4202 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004203 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004204 break;
4205 default:
4206 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4207 bpc = min((unsigned int)8, display_bpc);
4208 break;
4209 }
4210
Keith Packard578393c2011-09-05 11:53:21 -07004211 display_bpc = min(display_bpc, bpc);
4212
Adam Jackson82820492011-10-10 16:33:34 -04004213 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4214 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004215
Keith Packard578393c2011-09-05 11:53:21 -07004216 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004217
4218 return display_bpc != bpc;
4219}
4220
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004221static int vlv_get_refclk(struct drm_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
4225 int refclk = 27000; /* for DP & HDMI */
4226
4227 return 100000; /* only one validated so far */
4228
4229 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4230 refclk = 96000;
4231 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4232 if (intel_panel_use_ssc(dev_priv))
4233 refclk = 100000;
4234 else
4235 refclk = 96000;
4236 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4237 refclk = 100000;
4238 }
4239
4240 return refclk;
4241}
4242
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004243static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4244{
4245 struct drm_device *dev = crtc->dev;
4246 struct drm_i915_private *dev_priv = dev->dev_private;
4247 int refclk;
4248
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004249 if (IS_VALLEYVIEW(dev)) {
4250 refclk = vlv_get_refclk(crtc);
4251 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004252 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4253 refclk = dev_priv->lvds_ssc_freq * 1000;
4254 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4255 refclk / 1000);
4256 } else if (!IS_GEN2(dev)) {
4257 refclk = 96000;
4258 } else {
4259 refclk = 48000;
4260 }
4261
4262 return refclk;
4263}
4264
4265static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4266 intel_clock_t *clock)
4267{
4268 /* SDVO TV has fixed PLL values depend on its clock range,
4269 this mirrors vbios setting. */
4270 if (adjusted_mode->clock >= 100000
4271 && adjusted_mode->clock < 140500) {
4272 clock->p1 = 2;
4273 clock->p2 = 10;
4274 clock->n = 3;
4275 clock->m1 = 16;
4276 clock->m2 = 8;
4277 } else if (adjusted_mode->clock >= 140500
4278 && adjusted_mode->clock <= 200000) {
4279 clock->p1 = 1;
4280 clock->p2 = 10;
4281 clock->n = 6;
4282 clock->m1 = 12;
4283 clock->m2 = 8;
4284 }
4285}
4286
Jesse Barnesa7516a02011-12-15 12:30:37 -08004287static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4288 intel_clock_t *clock,
4289 intel_clock_t *reduced_clock)
4290{
4291 struct drm_device *dev = crtc->dev;
4292 struct drm_i915_private *dev_priv = dev->dev_private;
4293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4294 int pipe = intel_crtc->pipe;
4295 u32 fp, fp2 = 0;
4296
4297 if (IS_PINEVIEW(dev)) {
4298 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4299 if (reduced_clock)
4300 fp2 = (1 << reduced_clock->n) << 16 |
4301 reduced_clock->m1 << 8 | reduced_clock->m2;
4302 } else {
4303 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4304 if (reduced_clock)
4305 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4306 reduced_clock->m2;
4307 }
4308
4309 I915_WRITE(FP0(pipe), fp);
4310
4311 intel_crtc->lowfreq_avail = false;
4312 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4313 reduced_clock && i915_powersave) {
4314 I915_WRITE(FP1(pipe), fp2);
4315 intel_crtc->lowfreq_avail = true;
4316 } else {
4317 I915_WRITE(FP1(pipe), fp);
4318 }
4319}
4320
Daniel Vetter93e537a2012-03-28 23:11:26 +02004321static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4322 struct drm_display_mode *adjusted_mode)
4323{
4324 struct drm_device *dev = crtc->dev;
4325 struct drm_i915_private *dev_priv = dev->dev_private;
4326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4327 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004328 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004329
4330 temp = I915_READ(LVDS);
4331 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4332 if (pipe == 1) {
4333 temp |= LVDS_PIPEB_SELECT;
4334 } else {
4335 temp &= ~LVDS_PIPEB_SELECT;
4336 }
4337 /* set the corresponsding LVDS_BORDER bit */
4338 temp |= dev_priv->lvds_border_bits;
4339 /* Set the B0-B3 data pairs corresponding to whether we're going to
4340 * set the DPLLs for dual-channel mode or not.
4341 */
4342 if (clock->p2 == 7)
4343 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4344 else
4345 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4346
4347 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4348 * appropriately here, but we need to look more thoroughly into how
4349 * panels behave in the two modes.
4350 */
4351 /* set the dithering flag on LVDS as needed */
4352 if (INTEL_INFO(dev)->gen >= 4) {
4353 if (dev_priv->lvds_dither)
4354 temp |= LVDS_ENABLE_DITHER;
4355 else
4356 temp &= ~LVDS_ENABLE_DITHER;
4357 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004358 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004359 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004360 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004361 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004362 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004363 I915_WRITE(LVDS, temp);
4364}
4365
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004366static void vlv_update_pll(struct drm_crtc *crtc,
4367 struct drm_display_mode *mode,
4368 struct drm_display_mode *adjusted_mode,
4369 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304370 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004371{
4372 struct drm_device *dev = crtc->dev;
4373 struct drm_i915_private *dev_priv = dev->dev_private;
4374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4375 int pipe = intel_crtc->pipe;
4376 u32 dpll, mdiv, pdiv;
4377 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304378 bool is_sdvo;
4379 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004380
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304381 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4382 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4383
4384 dpll = DPLL_VGA_MODE_DIS;
4385 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4386 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4387 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4388
4389 I915_WRITE(DPLL(pipe), dpll);
4390 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004391
4392 bestn = clock->n;
4393 bestm1 = clock->m1;
4394 bestm2 = clock->m2;
4395 bestp1 = clock->p1;
4396 bestp2 = clock->p2;
4397
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304398 /*
4399 * In Valleyview PLL and program lane counter registers are exposed
4400 * through DPIO interface
4401 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004402 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4403 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4404 mdiv |= ((bestn << DPIO_N_SHIFT));
4405 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4406 mdiv |= (1 << DPIO_K_SHIFT);
4407 mdiv |= DPIO_ENABLE_CALIBRATION;
4408 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4409
4410 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4411
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304412 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004413 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304414 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4415 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004416 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4417
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304418 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004419
4420 dpll |= DPLL_VCO_ENABLE;
4421 I915_WRITE(DPLL(pipe), dpll);
4422 POSTING_READ(DPLL(pipe));
4423 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4424 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4425
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304426 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004427
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304428 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4429 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4430
4431 I915_WRITE(DPLL(pipe), dpll);
4432
4433 /* Wait for the clocks to stabilize. */
4434 POSTING_READ(DPLL(pipe));
4435 udelay(150);
4436
4437 temp = 0;
4438 if (is_sdvo) {
4439 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004440 if (temp > 1)
4441 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4442 else
4443 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004444 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304445 I915_WRITE(DPLL_MD(pipe), temp);
4446 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004447
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304448 /* Now program lane control registers */
4449 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4450 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4451 {
4452 temp = 0x1000C4;
4453 if(pipe == 1)
4454 temp |= (1 << 21);
4455 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4456 }
4457 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4458 {
4459 temp = 0x1000C4;
4460 if(pipe == 1)
4461 temp |= (1 << 21);
4462 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4463 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004464}
4465
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004466static void i9xx_update_pll(struct drm_crtc *crtc,
4467 struct drm_display_mode *mode,
4468 struct drm_display_mode *adjusted_mode,
4469 intel_clock_t *clock, intel_clock_t *reduced_clock,
4470 int num_connectors)
4471{
4472 struct drm_device *dev = crtc->dev;
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4475 int pipe = intel_crtc->pipe;
4476 u32 dpll;
4477 bool is_sdvo;
4478
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304479 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4480
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004481 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4482 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4483
4484 dpll = DPLL_VGA_MODE_DIS;
4485
4486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4487 dpll |= DPLLB_MODE_LVDS;
4488 else
4489 dpll |= DPLLB_MODE_DAC_SERIAL;
4490 if (is_sdvo) {
4491 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4492 if (pixel_multiplier > 1) {
4493 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4494 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4495 }
4496 dpll |= DPLL_DVO_HIGH_SPEED;
4497 }
4498 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4499 dpll |= DPLL_DVO_HIGH_SPEED;
4500
4501 /* compute bitmask from p1 value */
4502 if (IS_PINEVIEW(dev))
4503 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4504 else {
4505 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4506 if (IS_G4X(dev) && reduced_clock)
4507 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4508 }
4509 switch (clock->p2) {
4510 case 5:
4511 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4512 break;
4513 case 7:
4514 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4515 break;
4516 case 10:
4517 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4518 break;
4519 case 14:
4520 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4521 break;
4522 }
4523 if (INTEL_INFO(dev)->gen >= 4)
4524 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4525
4526 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4527 dpll |= PLL_REF_INPUT_TVCLKINBC;
4528 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4529 /* XXX: just matching BIOS for now */
4530 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4531 dpll |= 3;
4532 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4533 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4534 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4535 else
4536 dpll |= PLL_REF_INPUT_DREFCLK;
4537
4538 dpll |= DPLL_VCO_ENABLE;
4539 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4540 POSTING_READ(DPLL(pipe));
4541 udelay(150);
4542
4543 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4544 * This is an exception to the general rule that mode_set doesn't turn
4545 * things on.
4546 */
4547 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4548 intel_update_lvds(crtc, clock, adjusted_mode);
4549
4550 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4551 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4552
4553 I915_WRITE(DPLL(pipe), dpll);
4554
4555 /* Wait for the clocks to stabilize. */
4556 POSTING_READ(DPLL(pipe));
4557 udelay(150);
4558
4559 if (INTEL_INFO(dev)->gen >= 4) {
4560 u32 temp = 0;
4561 if (is_sdvo) {
4562 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4563 if (temp > 1)
4564 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4565 else
4566 temp = 0;
4567 }
4568 I915_WRITE(DPLL_MD(pipe), temp);
4569 } else {
4570 /* The pixel multiplier can only be updated once the
4571 * DPLL is enabled and the clocks are stable.
4572 *
4573 * So write it again.
4574 */
4575 I915_WRITE(DPLL(pipe), dpll);
4576 }
4577}
4578
4579static void i8xx_update_pll(struct drm_crtc *crtc,
4580 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304581 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004582 int num_connectors)
4583{
4584 struct drm_device *dev = crtc->dev;
4585 struct drm_i915_private *dev_priv = dev->dev_private;
4586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4587 int pipe = intel_crtc->pipe;
4588 u32 dpll;
4589
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304590 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4591
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004592 dpll = DPLL_VGA_MODE_DIS;
4593
4594 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4595 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4596 } else {
4597 if (clock->p1 == 2)
4598 dpll |= PLL_P1_DIVIDE_BY_TWO;
4599 else
4600 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4601 if (clock->p2 == 4)
4602 dpll |= PLL_P2_DIVIDE_BY_4;
4603 }
4604
4605 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4606 /* XXX: just matching BIOS for now */
4607 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4608 dpll |= 3;
4609 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4610 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4611 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4612 else
4613 dpll |= PLL_REF_INPUT_DREFCLK;
4614
4615 dpll |= DPLL_VCO_ENABLE;
4616 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4617 POSTING_READ(DPLL(pipe));
4618 udelay(150);
4619
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004620 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4621 * This is an exception to the general rule that mode_set doesn't turn
4622 * things on.
4623 */
4624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4625 intel_update_lvds(crtc, clock, adjusted_mode);
4626
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004627 I915_WRITE(DPLL(pipe), dpll);
4628
4629 /* Wait for the clocks to stabilize. */
4630 POSTING_READ(DPLL(pipe));
4631 udelay(150);
4632
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004633 /* The pixel multiplier can only be updated once the
4634 * DPLL is enabled and the clocks are stable.
4635 *
4636 * So write it again.
4637 */
4638 I915_WRITE(DPLL(pipe), dpll);
4639}
4640
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004641static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4642 struct drm_display_mode *mode,
4643 struct drm_display_mode *adjusted_mode)
4644{
4645 struct drm_device *dev = intel_crtc->base.dev;
4646 struct drm_i915_private *dev_priv = dev->dev_private;
4647 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004648 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004649 uint32_t vsyncshift;
4650
4651 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4652 /* the chip adds 2 halflines automatically */
4653 adjusted_mode->crtc_vtotal -= 1;
4654 adjusted_mode->crtc_vblank_end -= 1;
4655 vsyncshift = adjusted_mode->crtc_hsync_start
4656 - adjusted_mode->crtc_htotal / 2;
4657 } else {
4658 vsyncshift = 0;
4659 }
4660
4661 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004662 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004663
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004664 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004665 (adjusted_mode->crtc_hdisplay - 1) |
4666 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004667 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004668 (adjusted_mode->crtc_hblank_start - 1) |
4669 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004670 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004671 (adjusted_mode->crtc_hsync_start - 1) |
4672 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4673
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004674 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004675 (adjusted_mode->crtc_vdisplay - 1) |
4676 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004677 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004678 (adjusted_mode->crtc_vblank_start - 1) |
4679 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004680 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004681 (adjusted_mode->crtc_vsync_start - 1) |
4682 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4683
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004684 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4685 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4686 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4687 * bits. */
4688 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4689 (pipe == PIPE_B || pipe == PIPE_C))
4690 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4691
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004692 /* pipesrc controls the size that is scaled from, which should
4693 * always be the user's requested size.
4694 */
4695 I915_WRITE(PIPESRC(pipe),
4696 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4697}
4698
Eric Anholtf564048e2011-03-30 13:01:02 -07004699static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4700 struct drm_display_mode *mode,
4701 struct drm_display_mode *adjusted_mode,
4702 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004703 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004704{
4705 struct drm_device *dev = crtc->dev;
4706 struct drm_i915_private *dev_priv = dev->dev_private;
4707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4708 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004709 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004710 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004711 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004712 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004713 bool ok, has_reduced_clock = false, is_sdvo = false;
4714 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004715 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004716 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004717 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004718
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004719 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004720 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004721 case INTEL_OUTPUT_LVDS:
4722 is_lvds = true;
4723 break;
4724 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004725 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004726 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004727 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004728 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004729 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004730 case INTEL_OUTPUT_TVOUT:
4731 is_tv = true;
4732 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004733 case INTEL_OUTPUT_DISPLAYPORT:
4734 is_dp = true;
4735 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004736 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004737
Eric Anholtc751ce42010-03-25 11:48:48 -07004738 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004739 }
4740
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004741 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004742
Ma Lingd4906092009-03-18 20:13:27 +08004743 /*
4744 * Returns a set of divisors for the desired target clock with the given
4745 * refclk, or FALSE. The returned values represent the clock equation:
4746 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4747 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004748 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004749 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4750 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004751 if (!ok) {
4752 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004753 return -EINVAL;
4754 }
4755
4756 /* Ensure that the cursor is valid for the new mode before changing... */
4757 intel_crtc_update_cursor(crtc, true);
4758
4759 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004760 /*
4761 * Ensure we match the reduced clock's P to the target clock.
4762 * If the clocks don't match, we can't switch the display clock
4763 * by using the FP0/FP1. In such case we will disable the LVDS
4764 * downclock feature.
4765 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004766 has_reduced_clock = limit->find_pll(limit, crtc,
4767 dev_priv->lvds_downclock,
4768 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004769 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004770 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004771 }
4772
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004773 if (is_sdvo && is_tv)
4774 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004775
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004776 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304777 i8xx_update_pll(crtc, adjusted_mode, &clock,
4778 has_reduced_clock ? &reduced_clock : NULL,
4779 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004780 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304781 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4782 has_reduced_clock ? &reduced_clock : NULL,
4783 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004784 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004785 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4786 has_reduced_clock ? &reduced_clock : NULL,
4787 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004788
4789 /* setup pipeconf */
4790 pipeconf = I915_READ(PIPECONF(pipe));
4791
4792 /* Set up the display plane register */
4793 dspcntr = DISPPLANE_GAMMA_ENABLE;
4794
Eric Anholt929c77f2011-03-30 13:01:04 -07004795 if (pipe == 0)
4796 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4797 else
4798 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004799
4800 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4801 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4802 * core speed.
4803 *
4804 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4805 * pipe == 0 check?
4806 */
4807 if (mode->clock >
4808 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4809 pipeconf |= PIPECONF_DOUBLE_WIDE;
4810 else
4811 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4812 }
4813
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004814 /* default to 8bpc */
4815 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4816 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004817 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004818 pipeconf |= PIPECONF_BPP_6 |
4819 PIPECONF_DITHER_EN |
4820 PIPECONF_DITHER_TYPE_SP;
4821 }
4822 }
4823
Gajanan Bhat19c03922012-09-27 19:13:07 +05304824 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4825 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4826 pipeconf |= PIPECONF_BPP_6 |
4827 PIPECONF_ENABLE |
4828 I965_PIPECONF_ACTIVE;
4829 }
4830 }
4831
Eric Anholtf564048e2011-03-30 13:01:02 -07004832 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4833 drm_mode_debug_printmodeline(mode);
4834
Jesse Barnesa7516a02011-12-15 12:30:37 -08004835 if (HAS_PIPE_CXSR(dev)) {
4836 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004837 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4838 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004839 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004840 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4841 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4842 }
4843 }
4844
Keith Packard617cf882012-02-08 13:53:38 -08004845 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004846 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004847 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004848 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004849 else
Keith Packard617cf882012-02-08 13:53:38 -08004850 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004851
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004852 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004853
4854 /* pipesrc and dspsize control the size that is scaled from,
4855 * which should always be the user's requested size.
4856 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004857 I915_WRITE(DSPSIZE(plane),
4858 ((mode->vdisplay - 1) << 16) |
4859 (mode->hdisplay - 1));
4860 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004861
Eric Anholtf564048e2011-03-30 13:01:02 -07004862 I915_WRITE(PIPECONF(pipe), pipeconf);
4863 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004864 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004865
4866 intel_wait_for_vblank(dev, pipe);
4867
Eric Anholtf564048e2011-03-30 13:01:02 -07004868 I915_WRITE(DSPCNTR(plane), dspcntr);
4869 POSTING_READ(DSPCNTR(plane));
4870
Daniel Vetter94352cf2012-07-05 22:51:56 +02004871 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004872
4873 intel_update_watermarks(dev);
4874
Eric Anholtf564048e2011-03-30 13:01:02 -07004875 return ret;
4876}
4877
Keith Packard9fb526d2011-09-26 22:24:57 -07004878/*
4879 * Initialize reference clocks when the driver loads
4880 */
4881void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004882{
4883 struct drm_i915_private *dev_priv = dev->dev_private;
4884 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004885 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004886 u32 temp;
4887 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004888 bool has_cpu_edp = false;
4889 bool has_pch_edp = false;
4890 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004891 bool has_ck505 = false;
4892 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004893
4894 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004895 list_for_each_entry(encoder, &mode_config->encoder_list,
4896 base.head) {
4897 switch (encoder->type) {
4898 case INTEL_OUTPUT_LVDS:
4899 has_panel = true;
4900 has_lvds = true;
4901 break;
4902 case INTEL_OUTPUT_EDP:
4903 has_panel = true;
4904 if (intel_encoder_is_pch_edp(&encoder->base))
4905 has_pch_edp = true;
4906 else
4907 has_cpu_edp = true;
4908 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004909 }
4910 }
4911
Keith Packard99eb6a02011-09-26 14:29:12 -07004912 if (HAS_PCH_IBX(dev)) {
4913 has_ck505 = dev_priv->display_clock_mode;
4914 can_ssc = has_ck505;
4915 } else {
4916 has_ck505 = false;
4917 can_ssc = true;
4918 }
4919
4920 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4921 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4922 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004923
4924 /* Ironlake: try to setup display ref clock before DPLL
4925 * enabling. This is only under driver's control after
4926 * PCH B stepping, previous chipset stepping should be
4927 * ignoring this setting.
4928 */
4929 temp = I915_READ(PCH_DREF_CONTROL);
4930 /* Always enable nonspread source */
4931 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004932
Keith Packard99eb6a02011-09-26 14:29:12 -07004933 if (has_ck505)
4934 temp |= DREF_NONSPREAD_CK505_ENABLE;
4935 else
4936 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004937
Keith Packard199e5d72011-09-22 12:01:57 -07004938 if (has_panel) {
4939 temp &= ~DREF_SSC_SOURCE_MASK;
4940 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004941
Keith Packard199e5d72011-09-22 12:01:57 -07004942 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004943 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004944 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004945 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004946 } else
4947 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004948
4949 /* Get SSC going before enabling the outputs */
4950 I915_WRITE(PCH_DREF_CONTROL, temp);
4951 POSTING_READ(PCH_DREF_CONTROL);
4952 udelay(200);
4953
Jesse Barnes13d83a62011-08-03 12:59:20 -07004954 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4955
4956 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004957 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004958 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004959 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004960 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004961 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004962 else
4963 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004964 } else
4965 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4966
4967 I915_WRITE(PCH_DREF_CONTROL, temp);
4968 POSTING_READ(PCH_DREF_CONTROL);
4969 udelay(200);
4970 } else {
4971 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4972
4973 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4974
4975 /* Turn off CPU output */
4976 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4977
4978 I915_WRITE(PCH_DREF_CONTROL, temp);
4979 POSTING_READ(PCH_DREF_CONTROL);
4980 udelay(200);
4981
4982 /* Turn off the SSC source */
4983 temp &= ~DREF_SSC_SOURCE_MASK;
4984 temp |= DREF_SSC_SOURCE_DISABLE;
4985
4986 /* Turn off SSC1 */
4987 temp &= ~ DREF_SSC1_ENABLE;
4988
Jesse Barnes13d83a62011-08-03 12:59:20 -07004989 I915_WRITE(PCH_DREF_CONTROL, temp);
4990 POSTING_READ(PCH_DREF_CONTROL);
4991 udelay(200);
4992 }
4993}
4994
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004995static int ironlake_get_refclk(struct drm_crtc *crtc)
4996{
4997 struct drm_device *dev = crtc->dev;
4998 struct drm_i915_private *dev_priv = dev->dev_private;
4999 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005000 struct intel_encoder *edp_encoder = NULL;
5001 int num_connectors = 0;
5002 bool is_lvds = false;
5003
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005004 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005005 switch (encoder->type) {
5006 case INTEL_OUTPUT_LVDS:
5007 is_lvds = true;
5008 break;
5009 case INTEL_OUTPUT_EDP:
5010 edp_encoder = encoder;
5011 break;
5012 }
5013 num_connectors++;
5014 }
5015
5016 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5017 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5018 dev_priv->lvds_ssc_freq);
5019 return dev_priv->lvds_ssc_freq * 1000;
5020 }
5021
5022 return 120000;
5023}
5024
Paulo Zanonic8203562012-09-12 10:06:29 -03005025static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5026 struct drm_display_mode *adjusted_mode,
5027 bool dither)
5028{
5029 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5031 int pipe = intel_crtc->pipe;
5032 uint32_t val;
5033
5034 val = I915_READ(PIPECONF(pipe));
5035
5036 val &= ~PIPE_BPC_MASK;
5037 switch (intel_crtc->bpp) {
5038 case 18:
5039 val |= PIPE_6BPC;
5040 break;
5041 case 24:
5042 val |= PIPE_8BPC;
5043 break;
5044 case 30:
5045 val |= PIPE_10BPC;
5046 break;
5047 case 36:
5048 val |= PIPE_12BPC;
5049 break;
5050 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005051 /* Case prevented by intel_choose_pipe_bpp_dither. */
5052 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005053 }
5054
5055 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5056 if (dither)
5057 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5058
5059 val &= ~PIPECONF_INTERLACE_MASK;
5060 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5061 val |= PIPECONF_INTERLACED_ILK;
5062 else
5063 val |= PIPECONF_PROGRESSIVE;
5064
5065 I915_WRITE(PIPECONF(pipe), val);
5066 POSTING_READ(PIPECONF(pipe));
5067}
5068
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005069static void haswell_set_pipeconf(struct drm_crtc *crtc,
5070 struct drm_display_mode *adjusted_mode,
5071 bool dither)
5072{
5073 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005075 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005076 uint32_t val;
5077
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005078 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005079
5080 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5081 if (dither)
5082 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5083
5084 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5085 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5086 val |= PIPECONF_INTERLACED_ILK;
5087 else
5088 val |= PIPECONF_PROGRESSIVE;
5089
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005090 I915_WRITE(PIPECONF(cpu_transcoder), val);
5091 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005092}
5093
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005094static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5095 struct drm_display_mode *adjusted_mode,
5096 intel_clock_t *clock,
5097 bool *has_reduced_clock,
5098 intel_clock_t *reduced_clock)
5099{
5100 struct drm_device *dev = crtc->dev;
5101 struct drm_i915_private *dev_priv = dev->dev_private;
5102 struct intel_encoder *intel_encoder;
5103 int refclk;
5104 const intel_limit_t *limit;
5105 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5106
5107 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5108 switch (intel_encoder->type) {
5109 case INTEL_OUTPUT_LVDS:
5110 is_lvds = true;
5111 break;
5112 case INTEL_OUTPUT_SDVO:
5113 case INTEL_OUTPUT_HDMI:
5114 is_sdvo = true;
5115 if (intel_encoder->needs_tv_clock)
5116 is_tv = true;
5117 break;
5118 case INTEL_OUTPUT_TVOUT:
5119 is_tv = true;
5120 break;
5121 }
5122 }
5123
5124 refclk = ironlake_get_refclk(crtc);
5125
5126 /*
5127 * Returns a set of divisors for the desired target clock with the given
5128 * refclk, or FALSE. The returned values represent the clock equation:
5129 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5130 */
5131 limit = intel_limit(crtc, refclk);
5132 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5133 clock);
5134 if (!ret)
5135 return false;
5136
5137 if (is_lvds && dev_priv->lvds_downclock_avail) {
5138 /*
5139 * Ensure we match the reduced clock's P to the target clock.
5140 * If the clocks don't match, we can't switch the display clock
5141 * by using the FP0/FP1. In such case we will disable the LVDS
5142 * downclock feature.
5143 */
5144 *has_reduced_clock = limit->find_pll(limit, crtc,
5145 dev_priv->lvds_downclock,
5146 refclk,
5147 clock,
5148 reduced_clock);
5149 }
5150
5151 if (is_sdvo && is_tv)
5152 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5153
5154 return true;
5155}
5156
Daniel Vetter01a415f2012-10-27 15:58:40 +02005157static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5158{
5159 struct drm_i915_private *dev_priv = dev->dev_private;
5160 uint32_t temp;
5161
5162 temp = I915_READ(SOUTH_CHICKEN1);
5163 if (temp & FDI_BC_BIFURCATION_SELECT)
5164 return;
5165
5166 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5167 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5168
5169 temp |= FDI_BC_BIFURCATION_SELECT;
5170 DRM_DEBUG_KMS("enabling fdi C rx\n");
5171 I915_WRITE(SOUTH_CHICKEN1, temp);
5172 POSTING_READ(SOUTH_CHICKEN1);
5173}
5174
5175static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5176{
5177 struct drm_device *dev = intel_crtc->base.dev;
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 struct intel_crtc *pipe_B_crtc =
5180 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5181
5182 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5183 intel_crtc->pipe, intel_crtc->fdi_lanes);
5184 if (intel_crtc->fdi_lanes > 4) {
5185 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5186 intel_crtc->pipe, intel_crtc->fdi_lanes);
5187 /* Clamp lanes to avoid programming the hw with bogus values. */
5188 intel_crtc->fdi_lanes = 4;
5189
5190 return false;
5191 }
5192
5193 if (dev_priv->num_pipe == 2)
5194 return true;
5195
5196 switch (intel_crtc->pipe) {
5197 case PIPE_A:
5198 return true;
5199 case PIPE_B:
5200 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5201 intel_crtc->fdi_lanes > 2) {
5202 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5203 intel_crtc->pipe, intel_crtc->fdi_lanes);
5204 /* Clamp lanes to avoid programming the hw with bogus values. */
5205 intel_crtc->fdi_lanes = 2;
5206
5207 return false;
5208 }
5209
5210 if (intel_crtc->fdi_lanes > 2)
5211 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5212 else
5213 cpt_enable_fdi_bc_bifurcation(dev);
5214
5215 return true;
5216 case PIPE_C:
5217 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5218 if (intel_crtc->fdi_lanes > 2) {
5219 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5220 intel_crtc->pipe, intel_crtc->fdi_lanes);
5221 /* Clamp lanes to avoid programming the hw with bogus values. */
5222 intel_crtc->fdi_lanes = 2;
5223
5224 return false;
5225 }
5226 } else {
5227 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5228 return false;
5229 }
5230
5231 cpt_enable_fdi_bc_bifurcation(dev);
5232
5233 return true;
5234 default:
5235 BUG();
5236 }
5237}
5238
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005239static void ironlake_set_m_n(struct drm_crtc *crtc,
5240 struct drm_display_mode *mode,
5241 struct drm_display_mode *adjusted_mode)
5242{
5243 struct drm_device *dev = crtc->dev;
5244 struct drm_i915_private *dev_priv = dev->dev_private;
5245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005246 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005247 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5248 struct fdi_m_n m_n = {0};
5249 int target_clock, pixel_multiplier, lane, link_bw;
5250 bool is_dp = false, is_cpu_edp = false;
5251
5252 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5253 switch (intel_encoder->type) {
5254 case INTEL_OUTPUT_DISPLAYPORT:
5255 is_dp = true;
5256 break;
5257 case INTEL_OUTPUT_EDP:
5258 is_dp = true;
5259 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5260 is_cpu_edp = true;
5261 edp_encoder = intel_encoder;
5262 break;
5263 }
5264 }
5265
5266 /* FDI link */
5267 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5268 lane = 0;
5269 /* CPU eDP doesn't require FDI link, so just set DP M/N
5270 according to current link config */
5271 if (is_cpu_edp) {
5272 intel_edp_link_config(edp_encoder, &lane, &link_bw);
5273 } else {
5274 /* FDI is a binary signal running at ~2.7GHz, encoding
5275 * each output octet as 10 bits. The actual frequency
5276 * is stored as a divider into a 100MHz clock, and the
5277 * mode pixel clock is stored in units of 1KHz.
5278 * Hence the bw of each lane in terms of the mode signal
5279 * is:
5280 */
5281 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5282 }
5283
5284 /* [e]DP over FDI requires target mode clock instead of link clock. */
5285 if (edp_encoder)
5286 target_clock = intel_edp_target_clock(edp_encoder, mode);
5287 else if (is_dp)
5288 target_clock = mode->clock;
5289 else
5290 target_clock = adjusted_mode->clock;
5291
5292 if (!lane) {
5293 /*
5294 * Account for spread spectrum to avoid
5295 * oversubscribing the link. Max center spread
5296 * is 2.5%; use 5% for safety's sake.
5297 */
5298 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
5299 lane = bps / (link_bw * 8) + 1;
5300 }
5301
5302 intel_crtc->fdi_lanes = lane;
5303
5304 if (pixel_multiplier > 1)
5305 link_bw *= pixel_multiplier;
5306 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5307 &m_n);
5308
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005309 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5310 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5311 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5312 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005313}
5314
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005315static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5316 struct drm_display_mode *adjusted_mode,
5317 intel_clock_t *clock, u32 fp)
5318{
5319 struct drm_crtc *crtc = &intel_crtc->base;
5320 struct drm_device *dev = crtc->dev;
5321 struct drm_i915_private *dev_priv = dev->dev_private;
5322 struct intel_encoder *intel_encoder;
5323 uint32_t dpll;
5324 int factor, pixel_multiplier, num_connectors = 0;
5325 bool is_lvds = false, is_sdvo = false, is_tv = false;
5326 bool is_dp = false, is_cpu_edp = false;
5327
5328 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5329 switch (intel_encoder->type) {
5330 case INTEL_OUTPUT_LVDS:
5331 is_lvds = true;
5332 break;
5333 case INTEL_OUTPUT_SDVO:
5334 case INTEL_OUTPUT_HDMI:
5335 is_sdvo = true;
5336 if (intel_encoder->needs_tv_clock)
5337 is_tv = true;
5338 break;
5339 case INTEL_OUTPUT_TVOUT:
5340 is_tv = true;
5341 break;
5342 case INTEL_OUTPUT_DISPLAYPORT:
5343 is_dp = true;
5344 break;
5345 case INTEL_OUTPUT_EDP:
5346 is_dp = true;
5347 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5348 is_cpu_edp = true;
5349 break;
5350 }
5351
5352 num_connectors++;
5353 }
5354
5355 /* Enable autotuning of the PLL clock (if permissible) */
5356 factor = 21;
5357 if (is_lvds) {
5358 if ((intel_panel_use_ssc(dev_priv) &&
5359 dev_priv->lvds_ssc_freq == 100) ||
5360 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5361 factor = 25;
5362 } else if (is_sdvo && is_tv)
5363 factor = 20;
5364
5365 if (clock->m < factor * clock->n)
5366 fp |= FP_CB_TUNE;
5367
5368 dpll = 0;
5369
5370 if (is_lvds)
5371 dpll |= DPLLB_MODE_LVDS;
5372 else
5373 dpll |= DPLLB_MODE_DAC_SERIAL;
5374 if (is_sdvo) {
5375 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5376 if (pixel_multiplier > 1) {
5377 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5378 }
5379 dpll |= DPLL_DVO_HIGH_SPEED;
5380 }
5381 if (is_dp && !is_cpu_edp)
5382 dpll |= DPLL_DVO_HIGH_SPEED;
5383
5384 /* compute bitmask from p1 value */
5385 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5386 /* also FPA1 */
5387 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5388
5389 switch (clock->p2) {
5390 case 5:
5391 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5392 break;
5393 case 7:
5394 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5395 break;
5396 case 10:
5397 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5398 break;
5399 case 14:
5400 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5401 break;
5402 }
5403
5404 if (is_sdvo && is_tv)
5405 dpll |= PLL_REF_INPUT_TVCLKINBC;
5406 else if (is_tv)
5407 /* XXX: just matching BIOS for now */
5408 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5409 dpll |= 3;
5410 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5411 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5412 else
5413 dpll |= PLL_REF_INPUT_DREFCLK;
5414
5415 return dpll;
5416}
5417
Eric Anholtf564048e2011-03-30 13:01:02 -07005418static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5419 struct drm_display_mode *mode,
5420 struct drm_display_mode *adjusted_mode,
5421 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005422 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005423{
5424 struct drm_device *dev = crtc->dev;
5425 struct drm_i915_private *dev_priv = dev->dev_private;
5426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5427 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005428 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005429 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005430 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005431 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005432 bool ok, has_reduced_clock = false;
5433 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005434 struct intel_encoder *encoder;
Eric Anholtfae14982011-03-30 13:01:09 -07005435 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005436 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005437 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005438
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005439 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005440 switch (encoder->type) {
5441 case INTEL_OUTPUT_LVDS:
5442 is_lvds = true;
5443 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005444 case INTEL_OUTPUT_DISPLAYPORT:
5445 is_dp = true;
5446 break;
5447 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005448 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005449 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005450 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005451 break;
5452 }
5453
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005454 num_connectors++;
5455 }
5456
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005457 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5458 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5459
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005460 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5461 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005462 if (!ok) {
5463 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5464 return -EINVAL;
5465 }
5466
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005467 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005468 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005469
Eric Anholt8febb292011-03-30 13:01:07 -07005470 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005471 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5472 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005473 if (is_lvds && dev_priv->lvds_dither)
5474 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07005475
Eric Anholta07d6782011-03-30 13:01:08 -07005476 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5477 if (has_reduced_clock)
5478 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5479 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005480
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005481 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005482
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005483 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005484 drm_mode_debug_printmodeline(mode);
5485
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005486 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5487 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005488 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005489
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005490 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5491 if (pll == NULL) {
5492 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5493 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005494 return -EINVAL;
5495 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005496 } else
5497 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005498
5499 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5500 * This is an exception to the general rule that mode_set doesn't turn
5501 * things on.
5502 */
5503 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005504 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005505 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005506 if (HAS_PCH_CPT(dev)) {
5507 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005508 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005509 } else {
5510 if (pipe == 1)
5511 temp |= LVDS_PIPEB_SELECT;
5512 else
5513 temp &= ~LVDS_PIPEB_SELECT;
5514 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005515
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005516 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005517 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005518 /* Set the B0-B3 data pairs corresponding to whether we're going to
5519 * set the DPLLs for dual-channel mode or not.
5520 */
5521 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005522 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005523 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005524 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005525
5526 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5527 * appropriately here, but we need to look more thoroughly into how
5528 * panels behave in the two modes.
5529 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005530 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005531 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005532 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005533 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005534 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005535 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005536 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005537
Jesse Barnese3aef172012-04-10 11:58:03 -07005538 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005539 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005540 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005541 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005542 I915_WRITE(TRANSDATA_M1(pipe), 0);
5543 I915_WRITE(TRANSDATA_N1(pipe), 0);
5544 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5545 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005546 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005547
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005548 if (intel_crtc->pch_pll) {
5549 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005550
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005551 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005552 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005553 udelay(150);
5554
Eric Anholt8febb292011-03-30 13:01:07 -07005555 /* The pixel multiplier can only be updated once the
5556 * DPLL is enabled and the clocks are stable.
5557 *
5558 * So write it again.
5559 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005560 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005561 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005562
Chris Wilson5eddb702010-09-11 13:48:45 +01005563 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005564 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005565 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005566 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005567 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005568 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005569 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005570 }
5571 }
5572
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005573 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005574
Daniel Vetter01a415f2012-10-27 15:58:40 +02005575 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5576 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005577 ironlake_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005578
Daniel Vetter01a415f2012-10-27 15:58:40 +02005579 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
5580
Jesse Barnese3aef172012-04-10 11:58:03 -07005581 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005582 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005583
Paulo Zanonic8203562012-09-12 10:06:29 -03005584 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005585
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005586 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005587
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005588 /* Set up the display plane register */
5589 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005590 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005591
Daniel Vetter94352cf2012-07-05 22:51:56 +02005592 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005593
5594 intel_update_watermarks(dev);
5595
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005596 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5597
Daniel Vetter01a415f2012-10-27 15:58:40 +02005598 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005599}
5600
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005601static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5602 struct drm_display_mode *mode,
5603 struct drm_display_mode *adjusted_mode,
5604 int x, int y,
5605 struct drm_framebuffer *fb)
5606{
5607 struct drm_device *dev = crtc->dev;
5608 struct drm_i915_private *dev_priv = dev->dev_private;
5609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5610 int pipe = intel_crtc->pipe;
5611 int plane = intel_crtc->plane;
5612 int num_connectors = 0;
5613 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005614 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005615 bool ok, has_reduced_clock = false;
5616 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5617 struct intel_encoder *encoder;
5618 u32 temp;
5619 int ret;
5620 bool dither;
5621
5622 for_each_encoder_on_crtc(dev, crtc, encoder) {
5623 switch (encoder->type) {
5624 case INTEL_OUTPUT_LVDS:
5625 is_lvds = true;
5626 break;
5627 case INTEL_OUTPUT_DISPLAYPORT:
5628 is_dp = true;
5629 break;
5630 case INTEL_OUTPUT_EDP:
5631 is_dp = true;
5632 if (!intel_encoder_is_pch_edp(&encoder->base))
5633 is_cpu_edp = true;
5634 break;
5635 }
5636
5637 num_connectors++;
5638 }
5639
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005640 if (is_cpu_edp)
5641 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5642 else
5643 intel_crtc->cpu_transcoder = pipe;
5644
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005645 /* We are not sure yet this won't happen. */
5646 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5647 INTEL_PCH_TYPE(dev));
5648
5649 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5650 num_connectors, pipe_name(pipe));
5651
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005652 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005653 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5654
5655 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5656
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005657 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5658 return -EINVAL;
5659
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005660 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5661 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5662 &has_reduced_clock,
5663 &reduced_clock);
5664 if (!ok) {
5665 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5666 return -EINVAL;
5667 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005668 }
5669
5670 /* Ensure that the cursor is valid for the new mode before changing... */
5671 intel_crtc_update_cursor(crtc, true);
5672
5673 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005674 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5675 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005676 if (is_lvds && dev_priv->lvds_dither)
5677 dither = true;
5678
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005679 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5680 drm_mode_debug_printmodeline(mode);
5681
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005682 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5683 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5684 if (has_reduced_clock)
5685 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5686 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005687
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005688 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5689 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005690
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005691 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5692 * own on pre-Haswell/LPT generation */
5693 if (!is_cpu_edp) {
5694 struct intel_pch_pll *pll;
5695
5696 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5697 if (pll == NULL) {
5698 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5699 pipe);
5700 return -EINVAL;
5701 }
5702 } else
5703 intel_put_pch_pll(intel_crtc);
5704
5705 /* The LVDS pin pair needs to be on before the DPLLs are
5706 * enabled. This is an exception to the general rule that
5707 * mode_set doesn't turn things on.
5708 */
5709 if (is_lvds) {
5710 temp = I915_READ(PCH_LVDS);
5711 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5712 if (HAS_PCH_CPT(dev)) {
5713 temp &= ~PORT_TRANS_SEL_MASK;
5714 temp |= PORT_TRANS_SEL_CPT(pipe);
5715 } else {
5716 if (pipe == 1)
5717 temp |= LVDS_PIPEB_SELECT;
5718 else
5719 temp &= ~LVDS_PIPEB_SELECT;
5720 }
5721
5722 /* set the corresponsding LVDS_BORDER bit */
5723 temp |= dev_priv->lvds_border_bits;
5724 /* Set the B0-B3 data pairs corresponding to whether
5725 * we're going to set the DPLLs for dual-channel mode or
5726 * not.
5727 */
5728 if (clock.p2 == 7)
5729 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005730 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005731 temp &= ~(LVDS_B0B3_POWER_UP |
5732 LVDS_CLKB_POWER_UP);
5733
5734 /* It would be nice to set 24 vs 18-bit mode
5735 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5736 * look more thoroughly into how panels behave in the
5737 * two modes.
5738 */
5739 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5740 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5741 temp |= LVDS_HSYNC_POLARITY;
5742 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5743 temp |= LVDS_VSYNC_POLARITY;
5744 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005745 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005746 }
5747
5748 if (is_dp && !is_cpu_edp) {
5749 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5750 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005751 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5752 /* For non-DP output, clear any trans DP clock recovery
5753 * setting.*/
5754 I915_WRITE(TRANSDATA_M1(pipe), 0);
5755 I915_WRITE(TRANSDATA_N1(pipe), 0);
5756 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5757 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5758 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005759 }
5760
5761 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005762 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5763 if (intel_crtc->pch_pll) {
5764 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5765
5766 /* Wait for the clocks to stabilize. */
5767 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5768 udelay(150);
5769
5770 /* The pixel multiplier can only be updated once the
5771 * DPLL is enabled and the clocks are stable.
5772 *
5773 * So write it again.
5774 */
5775 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5776 }
5777
5778 if (intel_crtc->pch_pll) {
5779 if (is_lvds && has_reduced_clock && i915_powersave) {
5780 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5781 intel_crtc->lowfreq_avail = true;
5782 } else {
5783 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5784 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005785 }
5786 }
5787
5788 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5789
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005790 if (!is_dp || is_cpu_edp)
5791 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005792
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005793 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5794 if (is_cpu_edp)
5795 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005796
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005797 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005798
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005799 /* Set up the display plane register */
5800 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5801 POSTING_READ(DSPCNTR(plane));
5802
5803 ret = intel_pipe_set_base(crtc, x, y, fb);
5804
5805 intel_update_watermarks(dev);
5806
5807 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5808
5809 return ret;
5810}
5811
Eric Anholtf564048e2011-03-30 13:01:02 -07005812static int intel_crtc_mode_set(struct drm_crtc *crtc,
5813 struct drm_display_mode *mode,
5814 struct drm_display_mode *adjusted_mode,
5815 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005816 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005817{
5818 struct drm_device *dev = crtc->dev;
5819 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005820 struct drm_encoder_helper_funcs *encoder_funcs;
5821 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5823 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005824 int ret;
5825
Eric Anholt0b701d22011-03-30 13:01:03 -07005826 drm_vblank_pre_modeset(dev, pipe);
5827
Eric Anholtf564048e2011-03-30 13:01:02 -07005828 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005829 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005830 drm_vblank_post_modeset(dev, pipe);
5831
Daniel Vetter9256aa12012-10-31 19:26:13 +01005832 if (ret != 0)
5833 return ret;
5834
5835 for_each_encoder_on_crtc(dev, crtc, encoder) {
5836 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5837 encoder->base.base.id,
5838 drm_get_encoder_name(&encoder->base),
5839 mode->base.id, mode->name);
5840 encoder_funcs = encoder->base.helper_private;
5841 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5842 }
5843
5844 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005845}
5846
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005847static bool intel_eld_uptodate(struct drm_connector *connector,
5848 int reg_eldv, uint32_t bits_eldv,
5849 int reg_elda, uint32_t bits_elda,
5850 int reg_edid)
5851{
5852 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5853 uint8_t *eld = connector->eld;
5854 uint32_t i;
5855
5856 i = I915_READ(reg_eldv);
5857 i &= bits_eldv;
5858
5859 if (!eld[0])
5860 return !i;
5861
5862 if (!i)
5863 return false;
5864
5865 i = I915_READ(reg_elda);
5866 i &= ~bits_elda;
5867 I915_WRITE(reg_elda, i);
5868
5869 for (i = 0; i < eld[2]; i++)
5870 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5871 return false;
5872
5873 return true;
5874}
5875
Wu Fengguange0dac652011-09-05 14:25:34 +08005876static void g4x_write_eld(struct drm_connector *connector,
5877 struct drm_crtc *crtc)
5878{
5879 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5880 uint8_t *eld = connector->eld;
5881 uint32_t eldv;
5882 uint32_t len;
5883 uint32_t i;
5884
5885 i = I915_READ(G4X_AUD_VID_DID);
5886
5887 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5888 eldv = G4X_ELDV_DEVCL_DEVBLC;
5889 else
5890 eldv = G4X_ELDV_DEVCTG;
5891
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005892 if (intel_eld_uptodate(connector,
5893 G4X_AUD_CNTL_ST, eldv,
5894 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5895 G4X_HDMIW_HDMIEDID))
5896 return;
5897
Wu Fengguange0dac652011-09-05 14:25:34 +08005898 i = I915_READ(G4X_AUD_CNTL_ST);
5899 i &= ~(eldv | G4X_ELD_ADDR);
5900 len = (i >> 9) & 0x1f; /* ELD buffer size */
5901 I915_WRITE(G4X_AUD_CNTL_ST, i);
5902
5903 if (!eld[0])
5904 return;
5905
5906 len = min_t(uint8_t, eld[2], len);
5907 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5908 for (i = 0; i < len; i++)
5909 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5910
5911 i = I915_READ(G4X_AUD_CNTL_ST);
5912 i |= eldv;
5913 I915_WRITE(G4X_AUD_CNTL_ST, i);
5914}
5915
Wang Xingchao83358c852012-08-16 22:43:37 +08005916static void haswell_write_eld(struct drm_connector *connector,
5917 struct drm_crtc *crtc)
5918{
5919 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5920 uint8_t *eld = connector->eld;
5921 struct drm_device *dev = crtc->dev;
5922 uint32_t eldv;
5923 uint32_t i;
5924 int len;
5925 int pipe = to_intel_crtc(crtc)->pipe;
5926 int tmp;
5927
5928 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5929 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5930 int aud_config = HSW_AUD_CFG(pipe);
5931 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5932
5933
5934 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5935
5936 /* Audio output enable */
5937 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5938 tmp = I915_READ(aud_cntrl_st2);
5939 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5940 I915_WRITE(aud_cntrl_st2, tmp);
5941
5942 /* Wait for 1 vertical blank */
5943 intel_wait_for_vblank(dev, pipe);
5944
5945 /* Set ELD valid state */
5946 tmp = I915_READ(aud_cntrl_st2);
5947 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5948 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5949 I915_WRITE(aud_cntrl_st2, tmp);
5950 tmp = I915_READ(aud_cntrl_st2);
5951 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5952
5953 /* Enable HDMI mode */
5954 tmp = I915_READ(aud_config);
5955 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5956 /* clear N_programing_enable and N_value_index */
5957 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5958 I915_WRITE(aud_config, tmp);
5959
5960 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5961
5962 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5963
5964 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5965 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5966 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5967 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5968 } else
5969 I915_WRITE(aud_config, 0);
5970
5971 if (intel_eld_uptodate(connector,
5972 aud_cntrl_st2, eldv,
5973 aud_cntl_st, IBX_ELD_ADDRESS,
5974 hdmiw_hdmiedid))
5975 return;
5976
5977 i = I915_READ(aud_cntrl_st2);
5978 i &= ~eldv;
5979 I915_WRITE(aud_cntrl_st2, i);
5980
5981 if (!eld[0])
5982 return;
5983
5984 i = I915_READ(aud_cntl_st);
5985 i &= ~IBX_ELD_ADDRESS;
5986 I915_WRITE(aud_cntl_st, i);
5987 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5988 DRM_DEBUG_DRIVER("port num:%d\n", i);
5989
5990 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5991 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5992 for (i = 0; i < len; i++)
5993 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5994
5995 i = I915_READ(aud_cntrl_st2);
5996 i |= eldv;
5997 I915_WRITE(aud_cntrl_st2, i);
5998
5999}
6000
Wu Fengguange0dac652011-09-05 14:25:34 +08006001static void ironlake_write_eld(struct drm_connector *connector,
6002 struct drm_crtc *crtc)
6003{
6004 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6005 uint8_t *eld = connector->eld;
6006 uint32_t eldv;
6007 uint32_t i;
6008 int len;
6009 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006010 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006011 int aud_cntl_st;
6012 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006013 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006014
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006015 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006016 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6017 aud_config = IBX_AUD_CFG(pipe);
6018 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006019 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006020 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006021 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6022 aud_config = CPT_AUD_CFG(pipe);
6023 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006024 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006025 }
6026
Wang Xingchao9b138a82012-08-09 16:52:18 +08006027 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006028
6029 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006030 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006031 if (!i) {
6032 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6033 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006034 eldv = IBX_ELD_VALIDB;
6035 eldv |= IBX_ELD_VALIDB << 4;
6036 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006037 } else {
6038 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006039 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006040 }
6041
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006042 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6043 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6044 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006045 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6046 } else
6047 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006048
6049 if (intel_eld_uptodate(connector,
6050 aud_cntrl_st2, eldv,
6051 aud_cntl_st, IBX_ELD_ADDRESS,
6052 hdmiw_hdmiedid))
6053 return;
6054
Wu Fengguange0dac652011-09-05 14:25:34 +08006055 i = I915_READ(aud_cntrl_st2);
6056 i &= ~eldv;
6057 I915_WRITE(aud_cntrl_st2, i);
6058
6059 if (!eld[0])
6060 return;
6061
Wu Fengguange0dac652011-09-05 14:25:34 +08006062 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006063 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006064 I915_WRITE(aud_cntl_st, i);
6065
6066 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6067 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6068 for (i = 0; i < len; i++)
6069 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6070
6071 i = I915_READ(aud_cntrl_st2);
6072 i |= eldv;
6073 I915_WRITE(aud_cntrl_st2, i);
6074}
6075
6076void intel_write_eld(struct drm_encoder *encoder,
6077 struct drm_display_mode *mode)
6078{
6079 struct drm_crtc *crtc = encoder->crtc;
6080 struct drm_connector *connector;
6081 struct drm_device *dev = encoder->dev;
6082 struct drm_i915_private *dev_priv = dev->dev_private;
6083
6084 connector = drm_select_eld(encoder, mode);
6085 if (!connector)
6086 return;
6087
6088 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6089 connector->base.id,
6090 drm_get_connector_name(connector),
6091 connector->encoder->base.id,
6092 drm_get_encoder_name(connector->encoder));
6093
6094 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6095
6096 if (dev_priv->display.write_eld)
6097 dev_priv->display.write_eld(connector, crtc);
6098}
6099
Jesse Barnes79e53942008-11-07 14:24:08 -08006100/** Loads the palette/gamma unit for the CRTC with the prepared values */
6101void intel_crtc_load_lut(struct drm_crtc *crtc)
6102{
6103 struct drm_device *dev = crtc->dev;
6104 struct drm_i915_private *dev_priv = dev->dev_private;
6105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006106 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006107 int i;
6108
6109 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006110 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006111 return;
6112
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006113 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006114 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006115 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006116
Jesse Barnes79e53942008-11-07 14:24:08 -08006117 for (i = 0; i < 256; i++) {
6118 I915_WRITE(palreg + 4 * i,
6119 (intel_crtc->lut_r[i] << 16) |
6120 (intel_crtc->lut_g[i] << 8) |
6121 intel_crtc->lut_b[i]);
6122 }
6123}
6124
Chris Wilson560b85b2010-08-07 11:01:38 +01006125static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6126{
6127 struct drm_device *dev = crtc->dev;
6128 struct drm_i915_private *dev_priv = dev->dev_private;
6129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6130 bool visible = base != 0;
6131 u32 cntl;
6132
6133 if (intel_crtc->cursor_visible == visible)
6134 return;
6135
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006136 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006137 if (visible) {
6138 /* On these chipsets we can only modify the base whilst
6139 * the cursor is disabled.
6140 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006141 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006142
6143 cntl &= ~(CURSOR_FORMAT_MASK);
6144 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6145 cntl |= CURSOR_ENABLE |
6146 CURSOR_GAMMA_ENABLE |
6147 CURSOR_FORMAT_ARGB;
6148 } else
6149 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006150 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006151
6152 intel_crtc->cursor_visible = visible;
6153}
6154
6155static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6156{
6157 struct drm_device *dev = crtc->dev;
6158 struct drm_i915_private *dev_priv = dev->dev_private;
6159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6160 int pipe = intel_crtc->pipe;
6161 bool visible = base != 0;
6162
6163 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006164 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006165 if (base) {
6166 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6167 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6168 cntl |= pipe << 28; /* Connect to correct pipe */
6169 } else {
6170 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6171 cntl |= CURSOR_MODE_DISABLE;
6172 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006173 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006174
6175 intel_crtc->cursor_visible = visible;
6176 }
6177 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006178 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006179}
6180
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006181static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6182{
6183 struct drm_device *dev = crtc->dev;
6184 struct drm_i915_private *dev_priv = dev->dev_private;
6185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6186 int pipe = intel_crtc->pipe;
6187 bool visible = base != 0;
6188
6189 if (intel_crtc->cursor_visible != visible) {
6190 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6191 if (base) {
6192 cntl &= ~CURSOR_MODE;
6193 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6194 } else {
6195 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6196 cntl |= CURSOR_MODE_DISABLE;
6197 }
6198 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6199
6200 intel_crtc->cursor_visible = visible;
6201 }
6202 /* and commit changes on next vblank */
6203 I915_WRITE(CURBASE_IVB(pipe), base);
6204}
6205
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006206/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006207static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6208 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006209{
6210 struct drm_device *dev = crtc->dev;
6211 struct drm_i915_private *dev_priv = dev->dev_private;
6212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6213 int pipe = intel_crtc->pipe;
6214 int x = intel_crtc->cursor_x;
6215 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006216 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006217 bool visible;
6218
6219 pos = 0;
6220
Chris Wilson6b383a72010-09-13 13:54:26 +01006221 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006222 base = intel_crtc->cursor_addr;
6223 if (x > (int) crtc->fb->width)
6224 base = 0;
6225
6226 if (y > (int) crtc->fb->height)
6227 base = 0;
6228 } else
6229 base = 0;
6230
6231 if (x < 0) {
6232 if (x + intel_crtc->cursor_width < 0)
6233 base = 0;
6234
6235 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6236 x = -x;
6237 }
6238 pos |= x << CURSOR_X_SHIFT;
6239
6240 if (y < 0) {
6241 if (y + intel_crtc->cursor_height < 0)
6242 base = 0;
6243
6244 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6245 y = -y;
6246 }
6247 pos |= y << CURSOR_Y_SHIFT;
6248
6249 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006250 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006251 return;
6252
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006253 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006254 I915_WRITE(CURPOS_IVB(pipe), pos);
6255 ivb_update_cursor(crtc, base);
6256 } else {
6257 I915_WRITE(CURPOS(pipe), pos);
6258 if (IS_845G(dev) || IS_I865G(dev))
6259 i845_update_cursor(crtc, base);
6260 else
6261 i9xx_update_cursor(crtc, base);
6262 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006263}
6264
Jesse Barnes79e53942008-11-07 14:24:08 -08006265static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006266 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006267 uint32_t handle,
6268 uint32_t width, uint32_t height)
6269{
6270 struct drm_device *dev = crtc->dev;
6271 struct drm_i915_private *dev_priv = dev->dev_private;
6272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006273 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006274 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006275 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006276
Jesse Barnes79e53942008-11-07 14:24:08 -08006277 /* if we want to turn off the cursor ignore width and height */
6278 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006279 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006280 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006281 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006282 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006283 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006284 }
6285
6286 /* Currently we only support 64x64 cursors */
6287 if (width != 64 || height != 64) {
6288 DRM_ERROR("we currently only support 64x64 cursors\n");
6289 return -EINVAL;
6290 }
6291
Chris Wilson05394f32010-11-08 19:18:58 +00006292 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006293 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006294 return -ENOENT;
6295
Chris Wilson05394f32010-11-08 19:18:58 +00006296 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006297 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006298 ret = -ENOMEM;
6299 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006300 }
6301
Dave Airlie71acb5e2008-12-30 20:31:46 +10006302 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006303 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006304 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006305 if (obj->tiling_mode) {
6306 DRM_ERROR("cursor cannot be tiled\n");
6307 ret = -EINVAL;
6308 goto fail_locked;
6309 }
6310
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006311 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006312 if (ret) {
6313 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006314 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006315 }
6316
Chris Wilsond9e86c02010-11-10 16:40:20 +00006317 ret = i915_gem_object_put_fence(obj);
6318 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006319 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006320 goto fail_unpin;
6321 }
6322
Chris Wilson05394f32010-11-08 19:18:58 +00006323 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006324 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006325 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006326 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006327 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6328 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006329 if (ret) {
6330 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006331 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006332 }
Chris Wilson05394f32010-11-08 19:18:58 +00006333 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006334 }
6335
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006336 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006337 I915_WRITE(CURSIZE, (height << 12) | width);
6338
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006339 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006340 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006341 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006342 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006343 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6344 } else
6345 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006346 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006347 }
Jesse Barnes80824002009-09-10 15:28:06 -07006348
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006349 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006350
6351 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006352 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006353 intel_crtc->cursor_width = width;
6354 intel_crtc->cursor_height = height;
6355
Chris Wilson6b383a72010-09-13 13:54:26 +01006356 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006357
Jesse Barnes79e53942008-11-07 14:24:08 -08006358 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006359fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006360 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006361fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006362 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006363fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006364 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006365 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006366}
6367
6368static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6369{
Jesse Barnes79e53942008-11-07 14:24:08 -08006370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006371
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006372 intel_crtc->cursor_x = x;
6373 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006374
Chris Wilson6b383a72010-09-13 13:54:26 +01006375 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006376
6377 return 0;
6378}
6379
6380/** Sets the color ramps on behalf of RandR */
6381void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6382 u16 blue, int regno)
6383{
6384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6385
6386 intel_crtc->lut_r[regno] = red >> 8;
6387 intel_crtc->lut_g[regno] = green >> 8;
6388 intel_crtc->lut_b[regno] = blue >> 8;
6389}
6390
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006391void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6392 u16 *blue, int regno)
6393{
6394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6395
6396 *red = intel_crtc->lut_r[regno] << 8;
6397 *green = intel_crtc->lut_g[regno] << 8;
6398 *blue = intel_crtc->lut_b[regno] << 8;
6399}
6400
Jesse Barnes79e53942008-11-07 14:24:08 -08006401static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006402 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006403{
James Simmons72034252010-08-03 01:33:19 +01006404 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006406
James Simmons72034252010-08-03 01:33:19 +01006407 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006408 intel_crtc->lut_r[i] = red[i] >> 8;
6409 intel_crtc->lut_g[i] = green[i] >> 8;
6410 intel_crtc->lut_b[i] = blue[i] >> 8;
6411 }
6412
6413 intel_crtc_load_lut(crtc);
6414}
6415
6416/**
6417 * Get a pipe with a simple mode set on it for doing load-based monitor
6418 * detection.
6419 *
6420 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006421 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006422 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006423 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006424 * configured for it. In the future, it could choose to temporarily disable
6425 * some outputs to free up a pipe for its use.
6426 *
6427 * \return crtc, or NULL if no pipes are available.
6428 */
6429
6430/* VESA 640x480x72Hz mode to set on the pipe */
6431static struct drm_display_mode load_detect_mode = {
6432 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6433 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6434};
6435
Chris Wilsond2dff872011-04-19 08:36:26 +01006436static struct drm_framebuffer *
6437intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006438 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006439 struct drm_i915_gem_object *obj)
6440{
6441 struct intel_framebuffer *intel_fb;
6442 int ret;
6443
6444 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6445 if (!intel_fb) {
6446 drm_gem_object_unreference_unlocked(&obj->base);
6447 return ERR_PTR(-ENOMEM);
6448 }
6449
6450 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6451 if (ret) {
6452 drm_gem_object_unreference_unlocked(&obj->base);
6453 kfree(intel_fb);
6454 return ERR_PTR(ret);
6455 }
6456
6457 return &intel_fb->base;
6458}
6459
6460static u32
6461intel_framebuffer_pitch_for_width(int width, int bpp)
6462{
6463 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6464 return ALIGN(pitch, 64);
6465}
6466
6467static u32
6468intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6469{
6470 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6471 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6472}
6473
6474static struct drm_framebuffer *
6475intel_framebuffer_create_for_mode(struct drm_device *dev,
6476 struct drm_display_mode *mode,
6477 int depth, int bpp)
6478{
6479 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006480 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006481
6482 obj = i915_gem_alloc_object(dev,
6483 intel_framebuffer_size_for_mode(mode, bpp));
6484 if (obj == NULL)
6485 return ERR_PTR(-ENOMEM);
6486
6487 mode_cmd.width = mode->hdisplay;
6488 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006489 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6490 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006491 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006492
6493 return intel_framebuffer_create(dev, &mode_cmd, obj);
6494}
6495
6496static struct drm_framebuffer *
6497mode_fits_in_fbdev(struct drm_device *dev,
6498 struct drm_display_mode *mode)
6499{
6500 struct drm_i915_private *dev_priv = dev->dev_private;
6501 struct drm_i915_gem_object *obj;
6502 struct drm_framebuffer *fb;
6503
6504 if (dev_priv->fbdev == NULL)
6505 return NULL;
6506
6507 obj = dev_priv->fbdev->ifb.obj;
6508 if (obj == NULL)
6509 return NULL;
6510
6511 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006512 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6513 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006514 return NULL;
6515
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006516 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006517 return NULL;
6518
6519 return fb;
6520}
6521
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006522bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006523 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006524 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006525{
6526 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006527 struct intel_encoder *intel_encoder =
6528 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006529 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006530 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006531 struct drm_crtc *crtc = NULL;
6532 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006533 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006534 int i = -1;
6535
Chris Wilsond2dff872011-04-19 08:36:26 +01006536 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6537 connector->base.id, drm_get_connector_name(connector),
6538 encoder->base.id, drm_get_encoder_name(encoder));
6539
Jesse Barnes79e53942008-11-07 14:24:08 -08006540 /*
6541 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006542 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006543 * - if the connector already has an assigned crtc, use it (but make
6544 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006545 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006546 * - try to find the first unused crtc that can drive this connector,
6547 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006548 */
6549
6550 /* See if we already have a CRTC for this connector */
6551 if (encoder->crtc) {
6552 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006553
Daniel Vetter24218aa2012-08-12 19:27:11 +02006554 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006555 old->load_detect_temp = false;
6556
6557 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006558 if (connector->dpms != DRM_MODE_DPMS_ON)
6559 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006560
Chris Wilson71731882011-04-19 23:10:58 +01006561 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006562 }
6563
6564 /* Find an unused one (if possible) */
6565 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6566 i++;
6567 if (!(encoder->possible_crtcs & (1 << i)))
6568 continue;
6569 if (!possible_crtc->enabled) {
6570 crtc = possible_crtc;
6571 break;
6572 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006573 }
6574
6575 /*
6576 * If we didn't find an unused CRTC, don't use any.
6577 */
6578 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006579 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6580 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006581 }
6582
Daniel Vetterfc303102012-07-09 10:40:58 +02006583 intel_encoder->new_crtc = to_intel_crtc(crtc);
6584 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006585
6586 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006587 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006588 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006589 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006590
Chris Wilson64927112011-04-20 07:25:26 +01006591 if (!mode)
6592 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006593
Chris Wilsond2dff872011-04-19 08:36:26 +01006594 /* We need a framebuffer large enough to accommodate all accesses
6595 * that the plane may generate whilst we perform load detection.
6596 * We can not rely on the fbcon either being present (we get called
6597 * during its initialisation to detect all boot displays, or it may
6598 * not even exist) or that it is large enough to satisfy the
6599 * requested mode.
6600 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006601 fb = mode_fits_in_fbdev(dev, mode);
6602 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006603 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006604 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6605 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006606 } else
6607 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006608 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006609 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02006610 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006611 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006612
Daniel Vetter94352cf2012-07-05 22:51:56 +02006613 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006614 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006615 if (old->release_fb)
6616 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006617 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006618 }
Chris Wilson71731882011-04-19 23:10:58 +01006619
Jesse Barnes79e53942008-11-07 14:24:08 -08006620 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006621 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006622
Chris Wilson71731882011-04-19 23:10:58 +01006623 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006624fail:
6625 connector->encoder = NULL;
6626 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006627 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006628}
6629
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006630void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006631 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006632{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006633 struct intel_encoder *intel_encoder =
6634 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006635 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006636
Chris Wilsond2dff872011-04-19 08:36:26 +01006637 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6638 connector->base.id, drm_get_connector_name(connector),
6639 encoder->base.id, drm_get_encoder_name(encoder));
6640
Chris Wilson8261b192011-04-19 23:18:09 +01006641 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006642 struct drm_crtc *crtc = encoder->crtc;
6643
6644 to_intel_connector(connector)->new_encoder = NULL;
6645 intel_encoder->new_crtc = NULL;
6646 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006647
6648 if (old->release_fb)
6649 old->release_fb->funcs->destroy(old->release_fb);
6650
Chris Wilson0622a532011-04-21 09:32:11 +01006651 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006652 }
6653
Eric Anholtc751ce42010-03-25 11:48:48 -07006654 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006655 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6656 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006657}
6658
6659/* Returns the clock of the currently programmed mode of the given pipe. */
6660static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6661{
6662 struct drm_i915_private *dev_priv = dev->dev_private;
6663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6664 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006665 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006666 u32 fp;
6667 intel_clock_t clock;
6668
6669 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006670 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006671 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006672 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006673
6674 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006675 if (IS_PINEVIEW(dev)) {
6676 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6677 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006678 } else {
6679 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6680 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6681 }
6682
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006683 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006684 if (IS_PINEVIEW(dev))
6685 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6686 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006687 else
6688 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006689 DPLL_FPA01_P1_POST_DIV_SHIFT);
6690
6691 switch (dpll & DPLL_MODE_MASK) {
6692 case DPLLB_MODE_DAC_SERIAL:
6693 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6694 5 : 10;
6695 break;
6696 case DPLLB_MODE_LVDS:
6697 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6698 7 : 14;
6699 break;
6700 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006701 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006702 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6703 return 0;
6704 }
6705
6706 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006707 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006708 } else {
6709 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6710
6711 if (is_lvds) {
6712 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6713 DPLL_FPA01_P1_POST_DIV_SHIFT);
6714 clock.p2 = 14;
6715
6716 if ((dpll & PLL_REF_INPUT_MASK) ==
6717 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6718 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006719 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006720 } else
Shaohua Li21778322009-02-23 15:19:16 +08006721 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006722 } else {
6723 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6724 clock.p1 = 2;
6725 else {
6726 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6727 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6728 }
6729 if (dpll & PLL_P2_DIVIDE_BY_4)
6730 clock.p2 = 4;
6731 else
6732 clock.p2 = 2;
6733
Shaohua Li21778322009-02-23 15:19:16 +08006734 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006735 }
6736 }
6737
6738 /* XXX: It would be nice to validate the clocks, but we can't reuse
6739 * i830PllIsValid() because it relies on the xf86_config connector
6740 * configuration being accurate, which it isn't necessarily.
6741 */
6742
6743 return clock.dot;
6744}
6745
6746/** Returns the currently programmed mode of the given pipe. */
6747struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6748 struct drm_crtc *crtc)
6749{
Jesse Barnes548f2452011-02-17 10:40:53 -08006750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006752 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006753 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006754 int htot = I915_READ(HTOTAL(cpu_transcoder));
6755 int hsync = I915_READ(HSYNC(cpu_transcoder));
6756 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6757 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006758
6759 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6760 if (!mode)
6761 return NULL;
6762
6763 mode->clock = intel_crtc_clock_get(dev, crtc);
6764 mode->hdisplay = (htot & 0xffff) + 1;
6765 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6766 mode->hsync_start = (hsync & 0xffff) + 1;
6767 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6768 mode->vdisplay = (vtot & 0xffff) + 1;
6769 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6770 mode->vsync_start = (vsync & 0xffff) + 1;
6771 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6772
6773 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006774
6775 return mode;
6776}
6777
Daniel Vetter3dec0092010-08-20 21:40:52 +02006778static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006779{
6780 struct drm_device *dev = crtc->dev;
6781 drm_i915_private_t *dev_priv = dev->dev_private;
6782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6783 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006784 int dpll_reg = DPLL(pipe);
6785 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006786
Eric Anholtbad720f2009-10-22 16:11:14 -07006787 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006788 return;
6789
6790 if (!dev_priv->lvds_downclock_avail)
6791 return;
6792
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006793 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006794 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006795 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006796
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006797 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006798
6799 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6800 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006801 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006802
Jesse Barnes652c3932009-08-17 13:31:43 -07006803 dpll = I915_READ(dpll_reg);
6804 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006805 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006806 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006807}
6808
6809static void intel_decrease_pllclock(struct drm_crtc *crtc)
6810{
6811 struct drm_device *dev = crtc->dev;
6812 drm_i915_private_t *dev_priv = dev->dev_private;
6813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006814
Eric Anholtbad720f2009-10-22 16:11:14 -07006815 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006816 return;
6817
6818 if (!dev_priv->lvds_downclock_avail)
6819 return;
6820
6821 /*
6822 * Since this is called by a timer, we should never get here in
6823 * the manual case.
6824 */
6825 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006826 int pipe = intel_crtc->pipe;
6827 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006828 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006829
Zhao Yakui44d98a62009-10-09 11:39:40 +08006830 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006831
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006832 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006833
Chris Wilson074b5e12012-05-02 12:07:06 +01006834 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006835 dpll |= DISPLAY_RATE_SELECT_FPA1;
6836 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006837 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006838 dpll = I915_READ(dpll_reg);
6839 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006840 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006841 }
6842
6843}
6844
Chris Wilsonf047e392012-07-21 12:31:41 +01006845void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006846{
Chris Wilsonf047e392012-07-21 12:31:41 +01006847 i915_update_gfx_val(dev->dev_private);
6848}
6849
6850void intel_mark_idle(struct drm_device *dev)
6851{
Chris Wilsonf047e392012-07-21 12:31:41 +01006852}
6853
6854void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6855{
6856 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006857 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006858
6859 if (!i915_powersave)
6860 return;
6861
Jesse Barnes652c3932009-08-17 13:31:43 -07006862 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006863 if (!crtc->fb)
6864 continue;
6865
Chris Wilsonf047e392012-07-21 12:31:41 +01006866 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6867 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006868 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006869}
6870
Chris Wilsonf047e392012-07-21 12:31:41 +01006871void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006872{
Chris Wilsonf047e392012-07-21 12:31:41 +01006873 struct drm_device *dev = obj->base.dev;
6874 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006875
Chris Wilsonf047e392012-07-21 12:31:41 +01006876 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006877 return;
6878
Jesse Barnes652c3932009-08-17 13:31:43 -07006879 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6880 if (!crtc->fb)
6881 continue;
6882
Chris Wilsonf047e392012-07-21 12:31:41 +01006883 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6884 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006885 }
6886}
6887
Jesse Barnes79e53942008-11-07 14:24:08 -08006888static void intel_crtc_destroy(struct drm_crtc *crtc)
6889{
6890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006891 struct drm_device *dev = crtc->dev;
6892 struct intel_unpin_work *work;
6893 unsigned long flags;
6894
6895 spin_lock_irqsave(&dev->event_lock, flags);
6896 work = intel_crtc->unpin_work;
6897 intel_crtc->unpin_work = NULL;
6898 spin_unlock_irqrestore(&dev->event_lock, flags);
6899
6900 if (work) {
6901 cancel_work_sync(&work->work);
6902 kfree(work);
6903 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006904
6905 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006906
Jesse Barnes79e53942008-11-07 14:24:08 -08006907 kfree(intel_crtc);
6908}
6909
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006910static void intel_unpin_work_fn(struct work_struct *__work)
6911{
6912 struct intel_unpin_work *work =
6913 container_of(__work, struct intel_unpin_work, work);
6914
6915 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006916 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006917 drm_gem_object_unreference(&work->pending_flip_obj->base);
6918 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006919
Chris Wilson7782de32011-07-08 12:22:41 +01006920 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006921 mutex_unlock(&work->dev->struct_mutex);
6922 kfree(work);
6923}
6924
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006925static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006926 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006927{
6928 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6930 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006931 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006932 struct drm_pending_vblank_event *e;
Daniel Vetter95cb1b02012-10-02 20:10:37 +02006933 struct timeval tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006934 unsigned long flags;
6935
6936 /* Ignore early vblank irqs */
6937 if (intel_crtc == NULL)
6938 return;
6939
6940 spin_lock_irqsave(&dev->event_lock, flags);
6941 work = intel_crtc->unpin_work;
6942 if (work == NULL || !work->pending) {
6943 spin_unlock_irqrestore(&dev->event_lock, flags);
6944 return;
6945 }
6946
6947 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006948
6949 if (work->event) {
6950 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006951 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006952
Mario Kleiner49b14a52010-12-09 07:00:07 +01006953 e->event.tv_sec = tvbl.tv_sec;
6954 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006955
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006956 list_add_tail(&e->base.link,
6957 &e->base.file_priv->event_list);
6958 wake_up_interruptible(&e->base.file_priv->event_wait);
6959 }
6960
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006961 drm_vblank_put(dev, intel_crtc->pipe);
6962
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006963 spin_unlock_irqrestore(&dev->event_lock, flags);
6964
Chris Wilson05394f32010-11-08 19:18:58 +00006965 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006966
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006967 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006968 &obj->pending_flip.counter);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006969
Chris Wilson5bb61642012-09-27 21:25:58 +01006970 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006971 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006972
6973 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006974}
6975
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006976void intel_finish_page_flip(struct drm_device *dev, int pipe)
6977{
6978 drm_i915_private_t *dev_priv = dev->dev_private;
6979 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6980
Mario Kleiner49b14a52010-12-09 07:00:07 +01006981 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006982}
6983
6984void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6985{
6986 drm_i915_private_t *dev_priv = dev->dev_private;
6987 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6988
Mario Kleiner49b14a52010-12-09 07:00:07 +01006989 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006990}
6991
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006992void intel_prepare_page_flip(struct drm_device *dev, int plane)
6993{
6994 drm_i915_private_t *dev_priv = dev->dev_private;
6995 struct intel_crtc *intel_crtc =
6996 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6997 unsigned long flags;
6998
6999 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007000 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007001 if ((++intel_crtc->unpin_work->pending) > 1)
7002 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007003 } else {
7004 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7005 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007006 spin_unlock_irqrestore(&dev->event_lock, flags);
7007}
7008
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007009static int intel_gen2_queue_flip(struct drm_device *dev,
7010 struct drm_crtc *crtc,
7011 struct drm_framebuffer *fb,
7012 struct drm_i915_gem_object *obj)
7013{
7014 struct drm_i915_private *dev_priv = dev->dev_private;
7015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007016 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007017 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007018 int ret;
7019
Daniel Vetter6d90c952012-04-26 23:28:05 +02007020 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007021 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007022 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007023
Daniel Vetter6d90c952012-04-26 23:28:05 +02007024 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007025 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007026 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007027
7028 /* Can't queue multiple flips, so wait for the previous
7029 * one to finish before executing the next.
7030 */
7031 if (intel_crtc->plane)
7032 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7033 else
7034 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007035 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7036 intel_ring_emit(ring, MI_NOOP);
7037 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7038 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7039 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007040 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007041 intel_ring_emit(ring, 0); /* aux display base address, unused */
7042 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007043 return 0;
7044
7045err_unpin:
7046 intel_unpin_fb_obj(obj);
7047err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007048 return ret;
7049}
7050
7051static int intel_gen3_queue_flip(struct drm_device *dev,
7052 struct drm_crtc *crtc,
7053 struct drm_framebuffer *fb,
7054 struct drm_i915_gem_object *obj)
7055{
7056 struct drm_i915_private *dev_priv = dev->dev_private;
7057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007058 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007059 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007060 int ret;
7061
Daniel Vetter6d90c952012-04-26 23:28:05 +02007062 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007063 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007064 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007065
Daniel Vetter6d90c952012-04-26 23:28:05 +02007066 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007067 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007068 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007069
7070 if (intel_crtc->plane)
7071 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7072 else
7073 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007074 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7075 intel_ring_emit(ring, MI_NOOP);
7076 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7077 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7078 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007079 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007080 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007081
Daniel Vetter6d90c952012-04-26 23:28:05 +02007082 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007083 return 0;
7084
7085err_unpin:
7086 intel_unpin_fb_obj(obj);
7087err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007088 return ret;
7089}
7090
7091static int intel_gen4_queue_flip(struct drm_device *dev,
7092 struct drm_crtc *crtc,
7093 struct drm_framebuffer *fb,
7094 struct drm_i915_gem_object *obj)
7095{
7096 struct drm_i915_private *dev_priv = dev->dev_private;
7097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7098 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007099 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007100 int ret;
7101
Daniel Vetter6d90c952012-04-26 23:28:05 +02007102 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007103 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007104 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007105
Daniel Vetter6d90c952012-04-26 23:28:05 +02007106 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007107 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007108 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007109
7110 /* i965+ uses the linear or tiled offsets from the
7111 * Display Registers (which do not change across a page-flip)
7112 * so we need only reprogram the base address.
7113 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007114 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7115 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7116 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007117 intel_ring_emit(ring,
7118 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7119 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007120
7121 /* XXX Enabling the panel-fitter across page-flip is so far
7122 * untested on non-native modes, so ignore it for now.
7123 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7124 */
7125 pf = 0;
7126 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007127 intel_ring_emit(ring, pf | pipesrc);
7128 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007129 return 0;
7130
7131err_unpin:
7132 intel_unpin_fb_obj(obj);
7133err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007134 return ret;
7135}
7136
7137static int intel_gen6_queue_flip(struct drm_device *dev,
7138 struct drm_crtc *crtc,
7139 struct drm_framebuffer *fb,
7140 struct drm_i915_gem_object *obj)
7141{
7142 struct drm_i915_private *dev_priv = dev->dev_private;
7143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007144 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007145 uint32_t pf, pipesrc;
7146 int ret;
7147
Daniel Vetter6d90c952012-04-26 23:28:05 +02007148 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007149 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007150 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007151
Daniel Vetter6d90c952012-04-26 23:28:05 +02007152 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007153 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007154 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007155
Daniel Vetter6d90c952012-04-26 23:28:05 +02007156 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7157 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7158 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007159 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007160
Chris Wilson99d9acd2012-04-17 20:37:00 +01007161 /* Contrary to the suggestions in the documentation,
7162 * "Enable Panel Fitter" does not seem to be required when page
7163 * flipping with a non-native mode, and worse causes a normal
7164 * modeset to fail.
7165 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7166 */
7167 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007168 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007169 intel_ring_emit(ring, pf | pipesrc);
7170 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007171 return 0;
7172
7173err_unpin:
7174 intel_unpin_fb_obj(obj);
7175err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007176 return ret;
7177}
7178
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007179/*
7180 * On gen7 we currently use the blit ring because (in early silicon at least)
7181 * the render ring doesn't give us interrpts for page flip completion, which
7182 * means clients will hang after the first flip is queued. Fortunately the
7183 * blit ring generates interrupts properly, so use it instead.
7184 */
7185static int intel_gen7_queue_flip(struct drm_device *dev,
7186 struct drm_crtc *crtc,
7187 struct drm_framebuffer *fb,
7188 struct drm_i915_gem_object *obj)
7189{
7190 struct drm_i915_private *dev_priv = dev->dev_private;
7191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7192 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007193 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007194 int ret;
7195
7196 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7197 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007198 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007199
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007200 switch(intel_crtc->plane) {
7201 case PLANE_A:
7202 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7203 break;
7204 case PLANE_B:
7205 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7206 break;
7207 case PLANE_C:
7208 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7209 break;
7210 default:
7211 WARN_ONCE(1, "unknown plane in flip command\n");
7212 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007213 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007214 }
7215
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007216 ret = intel_ring_begin(ring, 4);
7217 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007218 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007219
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007220 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007221 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007222 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007223 intel_ring_emit(ring, (MI_NOOP));
7224 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007225 return 0;
7226
7227err_unpin:
7228 intel_unpin_fb_obj(obj);
7229err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007230 return ret;
7231}
7232
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007233static int intel_default_queue_flip(struct drm_device *dev,
7234 struct drm_crtc *crtc,
7235 struct drm_framebuffer *fb,
7236 struct drm_i915_gem_object *obj)
7237{
7238 return -ENODEV;
7239}
7240
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007241static int intel_crtc_page_flip(struct drm_crtc *crtc,
7242 struct drm_framebuffer *fb,
7243 struct drm_pending_vblank_event *event)
7244{
7245 struct drm_device *dev = crtc->dev;
7246 struct drm_i915_private *dev_priv = dev->dev_private;
7247 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007248 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7250 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007251 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007252 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007253
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007254 /* Can't change pixel format via MI display flips. */
7255 if (fb->pixel_format != crtc->fb->pixel_format)
7256 return -EINVAL;
7257
7258 /*
7259 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7260 * Note that pitch changes could also affect these register.
7261 */
7262 if (INTEL_INFO(dev)->gen > 3 &&
7263 (fb->offsets[0] != crtc->fb->offsets[0] ||
7264 fb->pitches[0] != crtc->fb->pitches[0]))
7265 return -EINVAL;
7266
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007267 work = kzalloc(sizeof *work, GFP_KERNEL);
7268 if (work == NULL)
7269 return -ENOMEM;
7270
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007271 work->event = event;
7272 work->dev = crtc->dev;
7273 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007274 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007275 INIT_WORK(&work->work, intel_unpin_work_fn);
7276
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007277 ret = drm_vblank_get(dev, intel_crtc->pipe);
7278 if (ret)
7279 goto free_work;
7280
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007281 /* We borrow the event spin lock for protecting unpin_work */
7282 spin_lock_irqsave(&dev->event_lock, flags);
7283 if (intel_crtc->unpin_work) {
7284 spin_unlock_irqrestore(&dev->event_lock, flags);
7285 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007286 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007287
7288 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007289 return -EBUSY;
7290 }
7291 intel_crtc->unpin_work = work;
7292 spin_unlock_irqrestore(&dev->event_lock, flags);
7293
7294 intel_fb = to_intel_framebuffer(fb);
7295 obj = intel_fb->obj;
7296
Chris Wilson79158102012-05-23 11:13:58 +01007297 ret = i915_mutex_lock_interruptible(dev);
7298 if (ret)
7299 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007300
Jesse Barnes75dfca82010-02-10 15:09:44 -08007301 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007302 drm_gem_object_reference(&work->old_fb_obj->base);
7303 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007304
7305 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007306
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007307 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007308
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007309 work->enable_stall_check = true;
7310
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007311 /* Block clients from rendering to the new back buffer until
7312 * the flip occurs and the object is no longer visible.
7313 */
Chris Wilson05394f32010-11-08 19:18:58 +00007314 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007315
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007316 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7317 if (ret)
7318 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007319
Chris Wilson7782de32011-07-08 12:22:41 +01007320 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007321 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007322 mutex_unlock(&dev->struct_mutex);
7323
Jesse Barnese5510fa2010-07-01 16:48:37 -07007324 trace_i915_flip_request(intel_crtc->plane, obj);
7325
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007326 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007327
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007328cleanup_pending:
7329 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007330 drm_gem_object_unreference(&work->old_fb_obj->base);
7331 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007332 mutex_unlock(&dev->struct_mutex);
7333
Chris Wilson79158102012-05-23 11:13:58 +01007334cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007335 spin_lock_irqsave(&dev->event_lock, flags);
7336 intel_crtc->unpin_work = NULL;
7337 spin_unlock_irqrestore(&dev->event_lock, flags);
7338
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007339 drm_vblank_put(dev, intel_crtc->pipe);
7340free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007341 kfree(work);
7342
7343 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007344}
7345
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007346static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007347 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7348 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007349 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007350};
7351
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007352bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7353{
7354 struct intel_encoder *other_encoder;
7355 struct drm_crtc *crtc = &encoder->new_crtc->base;
7356
7357 if (WARN_ON(!crtc))
7358 return false;
7359
7360 list_for_each_entry(other_encoder,
7361 &crtc->dev->mode_config.encoder_list,
7362 base.head) {
7363
7364 if (&other_encoder->new_crtc->base != crtc ||
7365 encoder == other_encoder)
7366 continue;
7367 else
7368 return true;
7369 }
7370
7371 return false;
7372}
7373
Daniel Vetter50f56112012-07-02 09:35:43 +02007374static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7375 struct drm_crtc *crtc)
7376{
7377 struct drm_device *dev;
7378 struct drm_crtc *tmp;
7379 int crtc_mask = 1;
7380
7381 WARN(!crtc, "checking null crtc?\n");
7382
7383 dev = crtc->dev;
7384
7385 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7386 if (tmp == crtc)
7387 break;
7388 crtc_mask <<= 1;
7389 }
7390
7391 if (encoder->possible_crtcs & crtc_mask)
7392 return true;
7393 return false;
7394}
7395
Daniel Vetter9a935852012-07-05 22:34:27 +02007396/**
7397 * intel_modeset_update_staged_output_state
7398 *
7399 * Updates the staged output configuration state, e.g. after we've read out the
7400 * current hw state.
7401 */
7402static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7403{
7404 struct intel_encoder *encoder;
7405 struct intel_connector *connector;
7406
7407 list_for_each_entry(connector, &dev->mode_config.connector_list,
7408 base.head) {
7409 connector->new_encoder =
7410 to_intel_encoder(connector->base.encoder);
7411 }
7412
7413 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7414 base.head) {
7415 encoder->new_crtc =
7416 to_intel_crtc(encoder->base.crtc);
7417 }
7418}
7419
7420/**
7421 * intel_modeset_commit_output_state
7422 *
7423 * This function copies the stage display pipe configuration to the real one.
7424 */
7425static void intel_modeset_commit_output_state(struct drm_device *dev)
7426{
7427 struct intel_encoder *encoder;
7428 struct intel_connector *connector;
7429
7430 list_for_each_entry(connector, &dev->mode_config.connector_list,
7431 base.head) {
7432 connector->base.encoder = &connector->new_encoder->base;
7433 }
7434
7435 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7436 base.head) {
7437 encoder->base.crtc = &encoder->new_crtc->base;
7438 }
7439}
7440
Daniel Vetter7758a112012-07-08 19:40:39 +02007441static struct drm_display_mode *
7442intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7443 struct drm_display_mode *mode)
7444{
7445 struct drm_device *dev = crtc->dev;
7446 struct drm_display_mode *adjusted_mode;
7447 struct drm_encoder_helper_funcs *encoder_funcs;
7448 struct intel_encoder *encoder;
7449
7450 adjusted_mode = drm_mode_duplicate(dev, mode);
7451 if (!adjusted_mode)
7452 return ERR_PTR(-ENOMEM);
7453
7454 /* Pass our mode to the connectors and the CRTC to give them a chance to
7455 * adjust it according to limitations or connector properties, and also
7456 * a chance to reject the mode entirely.
7457 */
7458 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7459 base.head) {
7460
7461 if (&encoder->new_crtc->base != crtc)
7462 continue;
7463 encoder_funcs = encoder->base.helper_private;
7464 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7465 adjusted_mode))) {
7466 DRM_DEBUG_KMS("Encoder fixup failed\n");
7467 goto fail;
7468 }
7469 }
7470
7471 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7472 DRM_DEBUG_KMS("CRTC fixup failed\n");
7473 goto fail;
7474 }
7475 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7476
7477 return adjusted_mode;
7478fail:
7479 drm_mode_destroy(dev, adjusted_mode);
7480 return ERR_PTR(-EINVAL);
7481}
7482
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007483/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7484 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7485static void
7486intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7487 unsigned *prepare_pipes, unsigned *disable_pipes)
7488{
7489 struct intel_crtc *intel_crtc;
7490 struct drm_device *dev = crtc->dev;
7491 struct intel_encoder *encoder;
7492 struct intel_connector *connector;
7493 struct drm_crtc *tmp_crtc;
7494
7495 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7496
7497 /* Check which crtcs have changed outputs connected to them, these need
7498 * to be part of the prepare_pipes mask. We don't (yet) support global
7499 * modeset across multiple crtcs, so modeset_pipes will only have one
7500 * bit set at most. */
7501 list_for_each_entry(connector, &dev->mode_config.connector_list,
7502 base.head) {
7503 if (connector->base.encoder == &connector->new_encoder->base)
7504 continue;
7505
7506 if (connector->base.encoder) {
7507 tmp_crtc = connector->base.encoder->crtc;
7508
7509 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7510 }
7511
7512 if (connector->new_encoder)
7513 *prepare_pipes |=
7514 1 << connector->new_encoder->new_crtc->pipe;
7515 }
7516
7517 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7518 base.head) {
7519 if (encoder->base.crtc == &encoder->new_crtc->base)
7520 continue;
7521
7522 if (encoder->base.crtc) {
7523 tmp_crtc = encoder->base.crtc;
7524
7525 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7526 }
7527
7528 if (encoder->new_crtc)
7529 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7530 }
7531
7532 /* Check for any pipes that will be fully disabled ... */
7533 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7534 base.head) {
7535 bool used = false;
7536
7537 /* Don't try to disable disabled crtcs. */
7538 if (!intel_crtc->base.enabled)
7539 continue;
7540
7541 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7542 base.head) {
7543 if (encoder->new_crtc == intel_crtc)
7544 used = true;
7545 }
7546
7547 if (!used)
7548 *disable_pipes |= 1 << intel_crtc->pipe;
7549 }
7550
7551
7552 /* set_mode is also used to update properties on life display pipes. */
7553 intel_crtc = to_intel_crtc(crtc);
7554 if (crtc->enabled)
7555 *prepare_pipes |= 1 << intel_crtc->pipe;
7556
7557 /* We only support modeset on one single crtc, hence we need to do that
7558 * only for the passed in crtc iff we change anything else than just
7559 * disable crtcs.
7560 *
7561 * This is actually not true, to be fully compatible with the old crtc
7562 * helper we automatically disable _any_ output (i.e. doesn't need to be
7563 * connected to the crtc we're modesetting on) if it's disconnected.
7564 * Which is a rather nutty api (since changed the output configuration
7565 * without userspace's explicit request can lead to confusion), but
7566 * alas. Hence we currently need to modeset on all pipes we prepare. */
7567 if (*prepare_pipes)
7568 *modeset_pipes = *prepare_pipes;
7569
7570 /* ... and mask these out. */
7571 *modeset_pipes &= ~(*disable_pipes);
7572 *prepare_pipes &= ~(*disable_pipes);
7573}
7574
Daniel Vetterea9d7582012-07-10 10:42:52 +02007575static bool intel_crtc_in_use(struct drm_crtc *crtc)
7576{
7577 struct drm_encoder *encoder;
7578 struct drm_device *dev = crtc->dev;
7579
7580 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7581 if (encoder->crtc == crtc)
7582 return true;
7583
7584 return false;
7585}
7586
7587static void
7588intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7589{
7590 struct intel_encoder *intel_encoder;
7591 struct intel_crtc *intel_crtc;
7592 struct drm_connector *connector;
7593
7594 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7595 base.head) {
7596 if (!intel_encoder->base.crtc)
7597 continue;
7598
7599 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7600
7601 if (prepare_pipes & (1 << intel_crtc->pipe))
7602 intel_encoder->connectors_active = false;
7603 }
7604
7605 intel_modeset_commit_output_state(dev);
7606
7607 /* Update computed state. */
7608 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7609 base.head) {
7610 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7611 }
7612
7613 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7614 if (!connector->encoder || !connector->encoder->crtc)
7615 continue;
7616
7617 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7618
7619 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007620 struct drm_property *dpms_property =
7621 dev->mode_config.dpms_property;
7622
Daniel Vetterea9d7582012-07-10 10:42:52 +02007623 connector->dpms = DRM_MODE_DPMS_ON;
Daniel Vetter68d34722012-09-06 22:08:35 +02007624 drm_connector_property_set_value(connector,
7625 dpms_property,
7626 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007627
7628 intel_encoder = to_intel_encoder(connector->encoder);
7629 intel_encoder->connectors_active = true;
7630 }
7631 }
7632
7633}
7634
Daniel Vetter25c5b262012-07-08 22:08:04 +02007635#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7636 list_for_each_entry((intel_crtc), \
7637 &(dev)->mode_config.crtc_list, \
7638 base.head) \
7639 if (mask & (1 <<(intel_crtc)->pipe)) \
7640
Daniel Vetterb9805142012-08-31 17:37:33 +02007641void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007642intel_modeset_check_state(struct drm_device *dev)
7643{
7644 struct intel_crtc *crtc;
7645 struct intel_encoder *encoder;
7646 struct intel_connector *connector;
7647
7648 list_for_each_entry(connector, &dev->mode_config.connector_list,
7649 base.head) {
7650 /* This also checks the encoder/connector hw state with the
7651 * ->get_hw_state callbacks. */
7652 intel_connector_check_state(connector);
7653
7654 WARN(&connector->new_encoder->base != connector->base.encoder,
7655 "connector's staged encoder doesn't match current encoder\n");
7656 }
7657
7658 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7659 base.head) {
7660 bool enabled = false;
7661 bool active = false;
7662 enum pipe pipe, tracked_pipe;
7663
7664 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7665 encoder->base.base.id,
7666 drm_get_encoder_name(&encoder->base));
7667
7668 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7669 "encoder's stage crtc doesn't match current crtc\n");
7670 WARN(encoder->connectors_active && !encoder->base.crtc,
7671 "encoder's active_connectors set, but no crtc\n");
7672
7673 list_for_each_entry(connector, &dev->mode_config.connector_list,
7674 base.head) {
7675 if (connector->base.encoder != &encoder->base)
7676 continue;
7677 enabled = true;
7678 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7679 active = true;
7680 }
7681 WARN(!!encoder->base.crtc != enabled,
7682 "encoder's enabled state mismatch "
7683 "(expected %i, found %i)\n",
7684 !!encoder->base.crtc, enabled);
7685 WARN(active && !encoder->base.crtc,
7686 "active encoder with no crtc\n");
7687
7688 WARN(encoder->connectors_active != active,
7689 "encoder's computed active state doesn't match tracked active state "
7690 "(expected %i, found %i)\n", active, encoder->connectors_active);
7691
7692 active = encoder->get_hw_state(encoder, &pipe);
7693 WARN(active != encoder->connectors_active,
7694 "encoder's hw state doesn't match sw tracking "
7695 "(expected %i, found %i)\n",
7696 encoder->connectors_active, active);
7697
7698 if (!encoder->base.crtc)
7699 continue;
7700
7701 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7702 WARN(active && pipe != tracked_pipe,
7703 "active encoder's pipe doesn't match"
7704 "(expected %i, found %i)\n",
7705 tracked_pipe, pipe);
7706
7707 }
7708
7709 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7710 base.head) {
7711 bool enabled = false;
7712 bool active = false;
7713
7714 DRM_DEBUG_KMS("[CRTC:%d]\n",
7715 crtc->base.base.id);
7716
7717 WARN(crtc->active && !crtc->base.enabled,
7718 "active crtc, but not enabled in sw tracking\n");
7719
7720 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7721 base.head) {
7722 if (encoder->base.crtc != &crtc->base)
7723 continue;
7724 enabled = true;
7725 if (encoder->connectors_active)
7726 active = true;
7727 }
7728 WARN(active != crtc->active,
7729 "crtc's computed active state doesn't match tracked active state "
7730 "(expected %i, found %i)\n", active, crtc->active);
7731 WARN(enabled != crtc->base.enabled,
7732 "crtc's computed enabled state doesn't match tracked enabled state "
7733 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7734
7735 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7736 }
7737}
7738
Daniel Vettera6778b32012-07-02 09:56:42 +02007739bool intel_set_mode(struct drm_crtc *crtc,
7740 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007741 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007742{
7743 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007744 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007745 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007746 struct intel_crtc *intel_crtc;
7747 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007748 bool ret = true;
7749
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007750 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007751 &prepare_pipes, &disable_pipes);
7752
7753 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7754 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007755
Daniel Vetter976f8a22012-07-08 22:34:21 +02007756 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7757 intel_crtc_disable(&intel_crtc->base);
7758
Daniel Vettera6778b32012-07-02 09:56:42 +02007759 saved_hwmode = crtc->hwmode;
7760 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007761
Daniel Vetter25c5b262012-07-08 22:08:04 +02007762 /* Hack: Because we don't (yet) support global modeset on multiple
7763 * crtcs, we don't keep track of the new mode for more than one crtc.
7764 * Hence simply check whether any bit is set in modeset_pipes in all the
7765 * pieces of code that are not yet converted to deal with mutliple crtcs
7766 * changing their mode at the same time. */
7767 adjusted_mode = NULL;
7768 if (modeset_pipes) {
7769 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7770 if (IS_ERR(adjusted_mode)) {
7771 return false;
7772 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007773 }
7774
Daniel Vetterea9d7582012-07-10 10:42:52 +02007775 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7776 if (intel_crtc->base.enabled)
7777 dev_priv->display.crtc_disable(&intel_crtc->base);
7778 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007779
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007780 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7781 * to set it here already despite that we pass it down the callchain.
7782 */
7783 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007784 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007785
Daniel Vetterea9d7582012-07-10 10:42:52 +02007786 /* Only after disabling all output pipelines that will be changed can we
7787 * update the the output configuration. */
7788 intel_modeset_update_state(dev, prepare_pipes);
7789
Daniel Vetter47fab732012-10-26 10:58:18 +02007790 if (dev_priv->display.modeset_global_resources)
7791 dev_priv->display.modeset_global_resources(dev);
7792
Daniel Vettera6778b32012-07-02 09:56:42 +02007793 /* Set up the DPLL and any encoders state that needs to adjust or depend
7794 * on the DPLL.
7795 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007796 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7797 ret = !intel_crtc_mode_set(&intel_crtc->base,
7798 mode, adjusted_mode,
7799 x, y, fb);
7800 if (!ret)
7801 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007802 }
7803
7804 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007805 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7806 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007807
Daniel Vetter25c5b262012-07-08 22:08:04 +02007808 if (modeset_pipes) {
7809 /* Store real post-adjustment hardware mode. */
7810 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007811
Daniel Vetter25c5b262012-07-08 22:08:04 +02007812 /* Calculate and store various constants which
7813 * are later needed by vblank and swap-completion
7814 * timestamping. They are derived from true hwmode.
7815 */
7816 drm_calc_timestamping_constants(crtc);
7817 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007818
7819 /* FIXME: add subpixel order */
7820done:
7821 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007822 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007823 crtc->hwmode = saved_hwmode;
7824 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007825 } else {
7826 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007827 }
7828
7829 return ret;
7830}
7831
Daniel Vetter25c5b262012-07-08 22:08:04 +02007832#undef for_each_intel_crtc_masked
7833
Daniel Vetterd9e55602012-07-04 22:16:09 +02007834static void intel_set_config_free(struct intel_set_config *config)
7835{
7836 if (!config)
7837 return;
7838
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007839 kfree(config->save_connector_encoders);
7840 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007841 kfree(config);
7842}
7843
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007844static int intel_set_config_save_state(struct drm_device *dev,
7845 struct intel_set_config *config)
7846{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007847 struct drm_encoder *encoder;
7848 struct drm_connector *connector;
7849 int count;
7850
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007851 config->save_encoder_crtcs =
7852 kcalloc(dev->mode_config.num_encoder,
7853 sizeof(struct drm_crtc *), GFP_KERNEL);
7854 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007855 return -ENOMEM;
7856
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007857 config->save_connector_encoders =
7858 kcalloc(dev->mode_config.num_connector,
7859 sizeof(struct drm_encoder *), GFP_KERNEL);
7860 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007861 return -ENOMEM;
7862
7863 /* Copy data. Note that driver private data is not affected.
7864 * Should anything bad happen only the expected state is
7865 * restored, not the drivers personal bookkeeping.
7866 */
7867 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007868 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007869 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007870 }
7871
7872 count = 0;
7873 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007874 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007875 }
7876
7877 return 0;
7878}
7879
7880static void intel_set_config_restore_state(struct drm_device *dev,
7881 struct intel_set_config *config)
7882{
Daniel Vetter9a935852012-07-05 22:34:27 +02007883 struct intel_encoder *encoder;
7884 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007885 int count;
7886
7887 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007888 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7889 encoder->new_crtc =
7890 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007891 }
7892
7893 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007894 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7895 connector->new_encoder =
7896 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007897 }
7898}
7899
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007900static void
7901intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7902 struct intel_set_config *config)
7903{
7904
7905 /* We should be able to check here if the fb has the same properties
7906 * and then just flip_or_move it */
7907 if (set->crtc->fb != set->fb) {
7908 /* If we have no fb then treat it as a full mode set */
7909 if (set->crtc->fb == NULL) {
7910 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7911 config->mode_changed = true;
7912 } else if (set->fb == NULL) {
7913 config->mode_changed = true;
7914 } else if (set->fb->depth != set->crtc->fb->depth) {
7915 config->mode_changed = true;
7916 } else if (set->fb->bits_per_pixel !=
7917 set->crtc->fb->bits_per_pixel) {
7918 config->mode_changed = true;
7919 } else
7920 config->fb_changed = true;
7921 }
7922
Daniel Vetter835c5872012-07-10 18:11:08 +02007923 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007924 config->fb_changed = true;
7925
7926 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7927 DRM_DEBUG_KMS("modes are different, full mode set\n");
7928 drm_mode_debug_printmodeline(&set->crtc->mode);
7929 drm_mode_debug_printmodeline(set->mode);
7930 config->mode_changed = true;
7931 }
7932}
7933
Daniel Vetter2e431052012-07-04 22:42:15 +02007934static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007935intel_modeset_stage_output_state(struct drm_device *dev,
7936 struct drm_mode_set *set,
7937 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007938{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007939 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007940 struct intel_connector *connector;
7941 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007942 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007943
Daniel Vetter9a935852012-07-05 22:34:27 +02007944 /* The upper layers ensure that we either disabl a crtc or have a list
7945 * of connectors. For paranoia, double-check this. */
7946 WARN_ON(!set->fb && (set->num_connectors != 0));
7947 WARN_ON(set->fb && (set->num_connectors == 0));
7948
Daniel Vetter50f56112012-07-02 09:35:43 +02007949 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007950 list_for_each_entry(connector, &dev->mode_config.connector_list,
7951 base.head) {
7952 /* Otherwise traverse passed in connector list and get encoders
7953 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007954 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007955 if (set->connectors[ro] == &connector->base) {
7956 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007957 break;
7958 }
7959 }
7960
Daniel Vetter9a935852012-07-05 22:34:27 +02007961 /* If we disable the crtc, disable all its connectors. Also, if
7962 * the connector is on the changing crtc but not on the new
7963 * connector list, disable it. */
7964 if ((!set->fb || ro == set->num_connectors) &&
7965 connector->base.encoder &&
7966 connector->base.encoder->crtc == set->crtc) {
7967 connector->new_encoder = NULL;
7968
7969 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7970 connector->base.base.id,
7971 drm_get_connector_name(&connector->base));
7972 }
7973
7974
7975 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007976 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007977 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007978 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007979
Daniel Vetter9a935852012-07-05 22:34:27 +02007980 /* Disable all disconnected encoders. */
7981 if (connector->base.status == connector_status_disconnected)
7982 connector->new_encoder = NULL;
7983 }
7984 /* connector->new_encoder is now updated for all connectors. */
7985
7986 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007987 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007988 list_for_each_entry(connector, &dev->mode_config.connector_list,
7989 base.head) {
7990 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007991 continue;
7992
Daniel Vetter9a935852012-07-05 22:34:27 +02007993 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007994
7995 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007996 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007997 new_crtc = set->crtc;
7998 }
7999
8000 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008001 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8002 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008003 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008004 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008005 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8006
8007 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8008 connector->base.base.id,
8009 drm_get_connector_name(&connector->base),
8010 new_crtc->base.id);
8011 }
8012
8013 /* Check for any encoders that needs to be disabled. */
8014 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8015 base.head) {
8016 list_for_each_entry(connector,
8017 &dev->mode_config.connector_list,
8018 base.head) {
8019 if (connector->new_encoder == encoder) {
8020 WARN_ON(!connector->new_encoder->new_crtc);
8021
8022 goto next_encoder;
8023 }
8024 }
8025 encoder->new_crtc = NULL;
8026next_encoder:
8027 /* Only now check for crtc changes so we don't miss encoders
8028 * that will be disabled. */
8029 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008030 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008031 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008032 }
8033 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008034 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008035
Daniel Vetter2e431052012-07-04 22:42:15 +02008036 return 0;
8037}
8038
8039static int intel_crtc_set_config(struct drm_mode_set *set)
8040{
8041 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008042 struct drm_mode_set save_set;
8043 struct intel_set_config *config;
8044 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008045
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008046 BUG_ON(!set);
8047 BUG_ON(!set->crtc);
8048 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008049
8050 if (!set->mode)
8051 set->fb = NULL;
8052
Daniel Vetter431e50f2012-07-10 17:53:42 +02008053 /* The fb helper likes to play gross jokes with ->mode_set_config.
8054 * Unfortunately the crtc helper doesn't do much at all for this case,
8055 * so we have to cope with this madness until the fb helper is fixed up. */
8056 if (set->fb && set->num_connectors == 0)
8057 return 0;
8058
Daniel Vetter2e431052012-07-04 22:42:15 +02008059 if (set->fb) {
8060 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8061 set->crtc->base.id, set->fb->base.id,
8062 (int)set->num_connectors, set->x, set->y);
8063 } else {
8064 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008065 }
8066
8067 dev = set->crtc->dev;
8068
8069 ret = -ENOMEM;
8070 config = kzalloc(sizeof(*config), GFP_KERNEL);
8071 if (!config)
8072 goto out_config;
8073
8074 ret = intel_set_config_save_state(dev, config);
8075 if (ret)
8076 goto out_config;
8077
8078 save_set.crtc = set->crtc;
8079 save_set.mode = &set->crtc->mode;
8080 save_set.x = set->crtc->x;
8081 save_set.y = set->crtc->y;
8082 save_set.fb = set->crtc->fb;
8083
8084 /* Compute whether we need a full modeset, only an fb base update or no
8085 * change at all. In the future we might also check whether only the
8086 * mode changed, e.g. for LVDS where we only change the panel fitter in
8087 * such cases. */
8088 intel_set_config_compute_mode_changes(set, config);
8089
Daniel Vetter9a935852012-07-05 22:34:27 +02008090 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008091 if (ret)
8092 goto fail;
8093
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008094 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008095 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008096 DRM_DEBUG_KMS("attempting to set mode from"
8097 " userspace\n");
8098 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008099 }
8100
8101 if (!intel_set_mode(set->crtc, set->mode,
8102 set->x, set->y, set->fb)) {
8103 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
8104 set->crtc->base.id);
8105 ret = -EINVAL;
8106 goto fail;
8107 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008108 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008109 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008110 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008111 }
8112
Daniel Vetterd9e55602012-07-04 22:16:09 +02008113 intel_set_config_free(config);
8114
Daniel Vetter50f56112012-07-02 09:35:43 +02008115 return 0;
8116
8117fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008118 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008119
8120 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008121 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02008122 !intel_set_mode(save_set.crtc, save_set.mode,
8123 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008124 DRM_ERROR("failed to restore config after modeset failure\n");
8125
Daniel Vetterd9e55602012-07-04 22:16:09 +02008126out_config:
8127 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008128 return ret;
8129}
8130
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008131static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008132 .cursor_set = intel_crtc_cursor_set,
8133 .cursor_move = intel_crtc_cursor_move,
8134 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008135 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008136 .destroy = intel_crtc_destroy,
8137 .page_flip = intel_crtc_page_flip,
8138};
8139
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008140static void intel_cpu_pll_init(struct drm_device *dev)
8141{
8142 if (IS_HASWELL(dev))
8143 intel_ddi_pll_init(dev);
8144}
8145
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008146static void intel_pch_pll_init(struct drm_device *dev)
8147{
8148 drm_i915_private_t *dev_priv = dev->dev_private;
8149 int i;
8150
8151 if (dev_priv->num_pch_pll == 0) {
8152 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8153 return;
8154 }
8155
8156 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8157 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8158 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8159 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8160 }
8161}
8162
Hannes Ederb358d0a2008-12-18 21:18:47 +01008163static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008164{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008165 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008166 struct intel_crtc *intel_crtc;
8167 int i;
8168
8169 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8170 if (intel_crtc == NULL)
8171 return;
8172
8173 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8174
8175 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008176 for (i = 0; i < 256; i++) {
8177 intel_crtc->lut_r[i] = i;
8178 intel_crtc->lut_g[i] = i;
8179 intel_crtc->lut_b[i] = i;
8180 }
8181
Jesse Barnes80824002009-09-10 15:28:06 -07008182 /* Swap pipes & planes for FBC on pre-965 */
8183 intel_crtc->pipe = pipe;
8184 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008185 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008186 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008187 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008188 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008189 }
8190
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008191 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8192 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8193 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8194 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8195
Jesse Barnes5a354202011-06-24 12:19:22 -07008196 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008197
Jesse Barnes79e53942008-11-07 14:24:08 -08008198 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008199}
8200
Carl Worth08d7b3d2009-04-29 14:43:54 -07008201int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008202 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008203{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008204 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008205 struct drm_mode_object *drmmode_obj;
8206 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008207
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008208 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8209 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008210
Daniel Vetterc05422d2009-08-11 16:05:30 +02008211 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8212 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008213
Daniel Vetterc05422d2009-08-11 16:05:30 +02008214 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008215 DRM_ERROR("no such CRTC id\n");
8216 return -EINVAL;
8217 }
8218
Daniel Vetterc05422d2009-08-11 16:05:30 +02008219 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8220 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008221
Daniel Vetterc05422d2009-08-11 16:05:30 +02008222 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008223}
8224
Daniel Vetter66a92782012-07-12 20:08:18 +02008225static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008226{
Daniel Vetter66a92782012-07-12 20:08:18 +02008227 struct drm_device *dev = encoder->base.dev;
8228 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008229 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008230 int entry = 0;
8231
Daniel Vetter66a92782012-07-12 20:08:18 +02008232 list_for_each_entry(source_encoder,
8233 &dev->mode_config.encoder_list, base.head) {
8234
8235 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008237
8238 /* Intel hw has only one MUX where enocoders could be cloned. */
8239 if (encoder->cloneable && source_encoder->cloneable)
8240 index_mask |= (1 << entry);
8241
Jesse Barnes79e53942008-11-07 14:24:08 -08008242 entry++;
8243 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008244
Jesse Barnes79e53942008-11-07 14:24:08 -08008245 return index_mask;
8246}
8247
Chris Wilson4d302442010-12-14 19:21:29 +00008248static bool has_edp_a(struct drm_device *dev)
8249{
8250 struct drm_i915_private *dev_priv = dev->dev_private;
8251
8252 if (!IS_MOBILE(dev))
8253 return false;
8254
8255 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8256 return false;
8257
8258 if (IS_GEN5(dev) &&
8259 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8260 return false;
8261
8262 return true;
8263}
8264
Jesse Barnes79e53942008-11-07 14:24:08 -08008265static void intel_setup_outputs(struct drm_device *dev)
8266{
Eric Anholt725e30a2009-01-22 13:01:02 -08008267 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008268 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008269 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008270 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008271
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008272 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008273 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8274 /* disable the panel fitter on everything but LVDS */
8275 I915_WRITE(PFIT_CONTROL, 0);
8276 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008277
Eric Anholtbad720f2009-10-22 16:11:14 -07008278 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008279 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008280
Chris Wilson4d302442010-12-14 19:21:29 +00008281 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008282 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08008283
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008284 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008285 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008286 }
8287
8288 intel_crt_init(dev);
8289
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008290 if (IS_HASWELL(dev)) {
8291 int found;
8292
8293 /* Haswell uses DDI functions to detect digital outputs */
8294 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8295 /* DDI A only supports eDP */
8296 if (found)
8297 intel_ddi_init(dev, PORT_A);
8298
8299 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8300 * register */
8301 found = I915_READ(SFUSE_STRAP);
8302
8303 if (found & SFUSE_STRAP_DDIB_DETECTED)
8304 intel_ddi_init(dev, PORT_B);
8305 if (found & SFUSE_STRAP_DDIC_DETECTED)
8306 intel_ddi_init(dev, PORT_C);
8307 if (found & SFUSE_STRAP_DDID_DETECTED)
8308 intel_ddi_init(dev, PORT_D);
8309 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008310 int found;
8311
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008312 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008313 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008314 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008315 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008316 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008317 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008318 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008319 }
8320
8321 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008322 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008323
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008324 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008325 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008326
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008327 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008328 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008329
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008330 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008331 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008332 } else if (IS_VALLEYVIEW(dev)) {
8333 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008334
Gajanan Bhat19c03922012-09-27 19:13:07 +05308335 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8336 if (I915_READ(DP_C) & DP_DETECTED)
8337 intel_dp_init(dev, DP_C, PORT_C);
8338
Jesse Barnes4a87d652012-06-15 11:55:16 -07008339 if (I915_READ(SDVOB) & PORT_DETECTED) {
8340 /* SDVOB multiplex with HDMIB */
8341 found = intel_sdvo_init(dev, SDVOB, true);
8342 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008343 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008344 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008345 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008346 }
8347
8348 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008349 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008350
Zhenyu Wang103a1962009-11-27 11:44:36 +08008351 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008352 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008353
Eric Anholt725e30a2009-01-22 13:01:02 -08008354 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008355 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008356 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008357 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8358 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008359 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008360 }
Ma Ling27185ae2009-08-24 13:50:23 +08008361
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008362 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8363 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008364 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008365 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008366 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008367
8368 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008369
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008370 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8371 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008372 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008373 }
Ma Ling27185ae2009-08-24 13:50:23 +08008374
8375 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8376
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008377 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8378 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008379 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008380 }
8381 if (SUPPORTS_INTEGRATED_DP(dev)) {
8382 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008383 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008384 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008385 }
Ma Ling27185ae2009-08-24 13:50:23 +08008386
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008387 if (SUPPORTS_INTEGRATED_DP(dev) &&
8388 (I915_READ(DP_D) & DP_DETECTED)) {
8389 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008390 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008391 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008392 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008393 intel_dvo_init(dev);
8394
Zhenyu Wang103a1962009-11-27 11:44:36 +08008395 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008396 intel_tv_init(dev);
8397
Chris Wilson4ef69c72010-09-09 15:14:28 +01008398 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8399 encoder->base.possible_crtcs = encoder->crtc_mask;
8400 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008401 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008402 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008403
Paulo Zanoni40579ab2012-07-03 15:57:33 -03008404 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07008405 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008406}
8407
8408static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8409{
8410 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008411
8412 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008413 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008414
8415 kfree(intel_fb);
8416}
8417
8418static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008419 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008420 unsigned int *handle)
8421{
8422 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008423 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008424
Chris Wilson05394f32010-11-08 19:18:58 +00008425 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008426}
8427
8428static const struct drm_framebuffer_funcs intel_fb_funcs = {
8429 .destroy = intel_user_framebuffer_destroy,
8430 .create_handle = intel_user_framebuffer_create_handle,
8431};
8432
Dave Airlie38651672010-03-30 05:34:13 +00008433int intel_framebuffer_init(struct drm_device *dev,
8434 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008435 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008436 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008437{
Jesse Barnes79e53942008-11-07 14:24:08 -08008438 int ret;
8439
Chris Wilson05394f32010-11-08 19:18:58 +00008440 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008441 return -EINVAL;
8442
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008443 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008444 return -EINVAL;
8445
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008446 /* FIXME <= Gen4 stride limits are bit unclear */
8447 if (mode_cmd->pitches[0] > 32768)
8448 return -EINVAL;
8449
8450 if (obj->tiling_mode != I915_TILING_NONE &&
8451 mode_cmd->pitches[0] != obj->stride)
8452 return -EINVAL;
8453
Ville Syrjälä57779d02012-10-31 17:50:14 +02008454 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008455 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008456 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008457 case DRM_FORMAT_RGB565:
8458 case DRM_FORMAT_XRGB8888:
8459 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008460 break;
8461 case DRM_FORMAT_XRGB1555:
8462 case DRM_FORMAT_ARGB1555:
8463 if (INTEL_INFO(dev)->gen > 3)
8464 return -EINVAL;
8465 break;
8466 case DRM_FORMAT_XBGR8888:
8467 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008468 case DRM_FORMAT_XRGB2101010:
8469 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008470 case DRM_FORMAT_XBGR2101010:
8471 case DRM_FORMAT_ABGR2101010:
8472 if (INTEL_INFO(dev)->gen < 4)
8473 return -EINVAL;
Jesse Barnesb5626742011-06-24 12:19:27 -07008474 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008475 case DRM_FORMAT_YUYV:
8476 case DRM_FORMAT_UYVY:
8477 case DRM_FORMAT_YVYU:
8478 case DRM_FORMAT_VYUY:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008479 if (INTEL_INFO(dev)->gen < 6)
8480 return -EINVAL;
Chris Wilson57cd6502010-08-08 12:34:44 +01008481 break;
8482 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008483 DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008484 return -EINVAL;
8485 }
8486
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008487 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8488 if (mode_cmd->offsets[0] != 0)
8489 return -EINVAL;
8490
Jesse Barnes79e53942008-11-07 14:24:08 -08008491 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8492 if (ret) {
8493 DRM_ERROR("framebuffer init failed %d\n", ret);
8494 return ret;
8495 }
8496
8497 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008498 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008499 return 0;
8500}
8501
Jesse Barnes79e53942008-11-07 14:24:08 -08008502static struct drm_framebuffer *
8503intel_user_framebuffer_create(struct drm_device *dev,
8504 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008505 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008506{
Chris Wilson05394f32010-11-08 19:18:58 +00008507 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008508
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008509 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8510 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008511 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008512 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008513
Chris Wilsond2dff872011-04-19 08:36:26 +01008514 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008515}
8516
Jesse Barnes79e53942008-11-07 14:24:08 -08008517static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008518 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008519 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008520};
8521
Jesse Barnese70236a2009-09-21 10:42:27 -07008522/* Set up chip specific display functions */
8523static void intel_init_display(struct drm_device *dev)
8524{
8525 struct drm_i915_private *dev_priv = dev->dev_private;
8526
8527 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008528 if (IS_HASWELL(dev)) {
8529 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008530 dev_priv->display.crtc_enable = haswell_crtc_enable;
8531 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008532 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008533 dev_priv->display.update_plane = ironlake_update_plane;
8534 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008535 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008536 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8537 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008538 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008539 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008540 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008541 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008542 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8543 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008544 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008545 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008546 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008547
Jesse Barnese70236a2009-09-21 10:42:27 -07008548 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008549 if (IS_VALLEYVIEW(dev))
8550 dev_priv->display.get_display_clock_speed =
8551 valleyview_get_display_clock_speed;
8552 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008553 dev_priv->display.get_display_clock_speed =
8554 i945_get_display_clock_speed;
8555 else if (IS_I915G(dev))
8556 dev_priv->display.get_display_clock_speed =
8557 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008558 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008559 dev_priv->display.get_display_clock_speed =
8560 i9xx_misc_get_display_clock_speed;
8561 else if (IS_I915GM(dev))
8562 dev_priv->display.get_display_clock_speed =
8563 i915gm_get_display_clock_speed;
8564 else if (IS_I865G(dev))
8565 dev_priv->display.get_display_clock_speed =
8566 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008567 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008568 dev_priv->display.get_display_clock_speed =
8569 i855_get_display_clock_speed;
8570 else /* 852, 830 */
8571 dev_priv->display.get_display_clock_speed =
8572 i830_get_display_clock_speed;
8573
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008574 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008575 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008576 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008577 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008578 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008579 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008580 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008581 } else if (IS_IVYBRIDGE(dev)) {
8582 /* FIXME: detect B0+ stepping and use auto training */
8583 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008584 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008585 dev_priv->display.modeset_global_resources =
8586 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008587 } else if (IS_HASWELL(dev)) {
8588 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008589 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008590 } else
8591 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008592 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008593 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008594 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008595
8596 /* Default just returns -ENODEV to indicate unsupported */
8597 dev_priv->display.queue_flip = intel_default_queue_flip;
8598
8599 switch (INTEL_INFO(dev)->gen) {
8600 case 2:
8601 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8602 break;
8603
8604 case 3:
8605 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8606 break;
8607
8608 case 4:
8609 case 5:
8610 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8611 break;
8612
8613 case 6:
8614 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8615 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008616 case 7:
8617 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8618 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008619 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008620}
8621
Jesse Barnesb690e962010-07-19 13:53:12 -07008622/*
8623 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8624 * resume, or other times. This quirk makes sure that's the case for
8625 * affected systems.
8626 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008627static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008628{
8629 struct drm_i915_private *dev_priv = dev->dev_private;
8630
8631 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008632 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008633}
8634
Keith Packard435793d2011-07-12 14:56:22 -07008635/*
8636 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8637 */
8638static void quirk_ssc_force_disable(struct drm_device *dev)
8639{
8640 struct drm_i915_private *dev_priv = dev->dev_private;
8641 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008642 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008643}
8644
Carsten Emde4dca20e2012-03-15 15:56:26 +01008645/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008646 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8647 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008648 */
8649static void quirk_invert_brightness(struct drm_device *dev)
8650{
8651 struct drm_i915_private *dev_priv = dev->dev_private;
8652 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008653 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008654}
8655
8656struct intel_quirk {
8657 int device;
8658 int subsystem_vendor;
8659 int subsystem_device;
8660 void (*hook)(struct drm_device *dev);
8661};
8662
Ben Widawskyc43b5632012-04-16 14:07:40 -07008663static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008664 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008665 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008666
Jesse Barnesb690e962010-07-19 13:53:12 -07008667 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8668 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8669
Jesse Barnesb690e962010-07-19 13:53:12 -07008670 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8671 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8672
Daniel Vetterccd0d362012-10-10 23:13:59 +02008673 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008674 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008675 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008676
8677 /* Lenovo U160 cannot use SSC on LVDS */
8678 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008679
8680 /* Sony Vaio Y cannot use SSC on LVDS */
8681 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008682
8683 /* Acer Aspire 5734Z must invert backlight brightness */
8684 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008685};
8686
8687static void intel_init_quirks(struct drm_device *dev)
8688{
8689 struct pci_dev *d = dev->pdev;
8690 int i;
8691
8692 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8693 struct intel_quirk *q = &intel_quirks[i];
8694
8695 if (d->device == q->device &&
8696 (d->subsystem_vendor == q->subsystem_vendor ||
8697 q->subsystem_vendor == PCI_ANY_ID) &&
8698 (d->subsystem_device == q->subsystem_device ||
8699 q->subsystem_device == PCI_ANY_ID))
8700 q->hook(dev);
8701 }
8702}
8703
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008704/* Disable the VGA plane that we never use */
8705static void i915_disable_vga(struct drm_device *dev)
8706{
8707 struct drm_i915_private *dev_priv = dev->dev_private;
8708 u8 sr1;
8709 u32 vga_reg;
8710
8711 if (HAS_PCH_SPLIT(dev))
8712 vga_reg = CPU_VGACNTRL;
8713 else
8714 vga_reg = VGACNTRL;
8715
8716 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008717 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008718 sr1 = inb(VGA_SR_DATA);
8719 outb(sr1 | 1<<5, VGA_SR_DATA);
8720 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8721 udelay(300);
8722
8723 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8724 POSTING_READ(vga_reg);
8725}
8726
Daniel Vetterf8175862012-04-10 15:50:11 +02008727void intel_modeset_init_hw(struct drm_device *dev)
8728{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008729 /* We attempt to init the necessary power wells early in the initialization
8730 * time, so the subsystems that expect power to be enabled can work.
8731 */
8732 intel_init_power_wells(dev);
8733
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008734 intel_prepare_ddi(dev);
8735
Daniel Vetterf8175862012-04-10 15:50:11 +02008736 intel_init_clock_gating(dev);
8737
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008738 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008739 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008740 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008741}
8742
Jesse Barnes79e53942008-11-07 14:24:08 -08008743void intel_modeset_init(struct drm_device *dev)
8744{
Jesse Barnes652c3932009-08-17 13:31:43 -07008745 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008746 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008747
8748 drm_mode_config_init(dev);
8749
8750 dev->mode_config.min_width = 0;
8751 dev->mode_config.min_height = 0;
8752
Dave Airlie019d96c2011-09-29 16:20:42 +01008753 dev->mode_config.preferred_depth = 24;
8754 dev->mode_config.prefer_shadow = 1;
8755
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008756 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008757
Jesse Barnesb690e962010-07-19 13:53:12 -07008758 intel_init_quirks(dev);
8759
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008760 intel_init_pm(dev);
8761
Jesse Barnese70236a2009-09-21 10:42:27 -07008762 intel_init_display(dev);
8763
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008764 if (IS_GEN2(dev)) {
8765 dev->mode_config.max_width = 2048;
8766 dev->mode_config.max_height = 2048;
8767 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008768 dev->mode_config.max_width = 4096;
8769 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008771 dev->mode_config.max_width = 8192;
8772 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008773 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008774 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008775
Zhao Yakui28c97732009-10-09 11:39:41 +08008776 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008777 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008778
Dave Airliea3524f12010-06-06 18:59:41 +10008779 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008780 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008781 ret = intel_plane_init(dev, i);
8782 if (ret)
8783 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008784 }
8785
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008786 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008787 intel_pch_pll_init(dev);
8788
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008789 /* Just disable it once at startup */
8790 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008791 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008792}
8793
Daniel Vetter24929352012-07-02 20:28:59 +02008794static void
8795intel_connector_break_all_links(struct intel_connector *connector)
8796{
8797 connector->base.dpms = DRM_MODE_DPMS_OFF;
8798 connector->base.encoder = NULL;
8799 connector->encoder->connectors_active = false;
8800 connector->encoder->base.crtc = NULL;
8801}
8802
Daniel Vetter7fad7982012-07-04 17:51:47 +02008803static void intel_enable_pipe_a(struct drm_device *dev)
8804{
8805 struct intel_connector *connector;
8806 struct drm_connector *crt = NULL;
8807 struct intel_load_detect_pipe load_detect_temp;
8808
8809 /* We can't just switch on the pipe A, we need to set things up with a
8810 * proper mode and output configuration. As a gross hack, enable pipe A
8811 * by enabling the load detect pipe once. */
8812 list_for_each_entry(connector,
8813 &dev->mode_config.connector_list,
8814 base.head) {
8815 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8816 crt = &connector->base;
8817 break;
8818 }
8819 }
8820
8821 if (!crt)
8822 return;
8823
8824 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8825 intel_release_load_detect_pipe(crt, &load_detect_temp);
8826
8827
8828}
8829
Daniel Vetterfa555832012-10-10 23:14:00 +02008830static bool
8831intel_check_plane_mapping(struct intel_crtc *crtc)
8832{
8833 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8834 u32 reg, val;
8835
8836 if (dev_priv->num_pipe == 1)
8837 return true;
8838
8839 reg = DSPCNTR(!crtc->plane);
8840 val = I915_READ(reg);
8841
8842 if ((val & DISPLAY_PLANE_ENABLE) &&
8843 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8844 return false;
8845
8846 return true;
8847}
8848
Daniel Vetter24929352012-07-02 20:28:59 +02008849static void intel_sanitize_crtc(struct intel_crtc *crtc)
8850{
8851 struct drm_device *dev = crtc->base.dev;
8852 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008853 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008854
Daniel Vetter24929352012-07-02 20:28:59 +02008855 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008856 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008857 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8858
8859 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008860 * disable the crtc (and hence change the state) if it is wrong. Note
8861 * that gen4+ has a fixed plane -> pipe mapping. */
8862 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008863 struct intel_connector *connector;
8864 bool plane;
8865
Daniel Vetter24929352012-07-02 20:28:59 +02008866 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8867 crtc->base.base.id);
8868
8869 /* Pipe has the wrong plane attached and the plane is active.
8870 * Temporarily change the plane mapping and disable everything
8871 * ... */
8872 plane = crtc->plane;
8873 crtc->plane = !plane;
8874 dev_priv->display.crtc_disable(&crtc->base);
8875 crtc->plane = plane;
8876
8877 /* ... and break all links. */
8878 list_for_each_entry(connector, &dev->mode_config.connector_list,
8879 base.head) {
8880 if (connector->encoder->base.crtc != &crtc->base)
8881 continue;
8882
8883 intel_connector_break_all_links(connector);
8884 }
8885
8886 WARN_ON(crtc->active);
8887 crtc->base.enabled = false;
8888 }
Daniel Vetter24929352012-07-02 20:28:59 +02008889
Daniel Vetter7fad7982012-07-04 17:51:47 +02008890 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8891 crtc->pipe == PIPE_A && !crtc->active) {
8892 /* BIOS forgot to enable pipe A, this mostly happens after
8893 * resume. Force-enable the pipe to fix this, the update_dpms
8894 * call below we restore the pipe to the right state, but leave
8895 * the required bits on. */
8896 intel_enable_pipe_a(dev);
8897 }
8898
Daniel Vetter24929352012-07-02 20:28:59 +02008899 /* Adjust the state of the output pipe according to whether we
8900 * have active connectors/encoders. */
8901 intel_crtc_update_dpms(&crtc->base);
8902
8903 if (crtc->active != crtc->base.enabled) {
8904 struct intel_encoder *encoder;
8905
8906 /* This can happen either due to bugs in the get_hw_state
8907 * functions or because the pipe is force-enabled due to the
8908 * pipe A quirk. */
8909 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8910 crtc->base.base.id,
8911 crtc->base.enabled ? "enabled" : "disabled",
8912 crtc->active ? "enabled" : "disabled");
8913
8914 crtc->base.enabled = crtc->active;
8915
8916 /* Because we only establish the connector -> encoder ->
8917 * crtc links if something is active, this means the
8918 * crtc is now deactivated. Break the links. connector
8919 * -> encoder links are only establish when things are
8920 * actually up, hence no need to break them. */
8921 WARN_ON(crtc->active);
8922
8923 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8924 WARN_ON(encoder->connectors_active);
8925 encoder->base.crtc = NULL;
8926 }
8927 }
8928}
8929
8930static void intel_sanitize_encoder(struct intel_encoder *encoder)
8931{
8932 struct intel_connector *connector;
8933 struct drm_device *dev = encoder->base.dev;
8934
8935 /* We need to check both for a crtc link (meaning that the
8936 * encoder is active and trying to read from a pipe) and the
8937 * pipe itself being active. */
8938 bool has_active_crtc = encoder->base.crtc &&
8939 to_intel_crtc(encoder->base.crtc)->active;
8940
8941 if (encoder->connectors_active && !has_active_crtc) {
8942 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8943 encoder->base.base.id,
8944 drm_get_encoder_name(&encoder->base));
8945
8946 /* Connector is active, but has no active pipe. This is
8947 * fallout from our resume register restoring. Disable
8948 * the encoder manually again. */
8949 if (encoder->base.crtc) {
8950 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8951 encoder->base.base.id,
8952 drm_get_encoder_name(&encoder->base));
8953 encoder->disable(encoder);
8954 }
8955
8956 /* Inconsistent output/port/pipe state happens presumably due to
8957 * a bug in one of the get_hw_state functions. Or someplace else
8958 * in our code, like the register restore mess on resume. Clamp
8959 * things to off as a safer default. */
8960 list_for_each_entry(connector,
8961 &dev->mode_config.connector_list,
8962 base.head) {
8963 if (connector->encoder != encoder)
8964 continue;
8965
8966 intel_connector_break_all_links(connector);
8967 }
8968 }
8969 /* Enabled encoders without active connectors will be fixed in
8970 * the crtc fixup. */
8971}
8972
8973/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8974 * and i915 state tracking structures. */
8975void intel_modeset_setup_hw_state(struct drm_device *dev)
8976{
8977 struct drm_i915_private *dev_priv = dev->dev_private;
8978 enum pipe pipe;
8979 u32 tmp;
8980 struct intel_crtc *crtc;
8981 struct intel_encoder *encoder;
8982 struct intel_connector *connector;
8983
Paulo Zanonie28d54c2012-10-24 16:09:25 -02008984 if (IS_HASWELL(dev)) {
8985 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8986
8987 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8988 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8989 case TRANS_DDI_EDP_INPUT_A_ON:
8990 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8991 pipe = PIPE_A;
8992 break;
8993 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8994 pipe = PIPE_B;
8995 break;
8996 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8997 pipe = PIPE_C;
8998 break;
8999 }
9000
9001 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9002 crtc->cpu_transcoder = TRANSCODER_EDP;
9003
9004 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9005 pipe_name(pipe));
9006 }
9007 }
9008
Daniel Vetter24929352012-07-02 20:28:59 +02009009 for_each_pipe(pipe) {
9010 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9011
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009012 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009013 if (tmp & PIPECONF_ENABLE)
9014 crtc->active = true;
9015 else
9016 crtc->active = false;
9017
9018 crtc->base.enabled = crtc->active;
9019
9020 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9021 crtc->base.base.id,
9022 crtc->active ? "enabled" : "disabled");
9023 }
9024
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009025 if (IS_HASWELL(dev))
9026 intel_ddi_setup_hw_pll_state(dev);
9027
Daniel Vetter24929352012-07-02 20:28:59 +02009028 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9029 base.head) {
9030 pipe = 0;
9031
9032 if (encoder->get_hw_state(encoder, &pipe)) {
9033 encoder->base.crtc =
9034 dev_priv->pipe_to_crtc_mapping[pipe];
9035 } else {
9036 encoder->base.crtc = NULL;
9037 }
9038
9039 encoder->connectors_active = false;
9040 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9041 encoder->base.base.id,
9042 drm_get_encoder_name(&encoder->base),
9043 encoder->base.crtc ? "enabled" : "disabled",
9044 pipe);
9045 }
9046
9047 list_for_each_entry(connector, &dev->mode_config.connector_list,
9048 base.head) {
9049 if (connector->get_hw_state(connector)) {
9050 connector->base.dpms = DRM_MODE_DPMS_ON;
9051 connector->encoder->connectors_active = true;
9052 connector->base.encoder = &connector->encoder->base;
9053 } else {
9054 connector->base.dpms = DRM_MODE_DPMS_OFF;
9055 connector->base.encoder = NULL;
9056 }
9057 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9058 connector->base.base.id,
9059 drm_get_connector_name(&connector->base),
9060 connector->base.encoder ? "enabled" : "disabled");
9061 }
9062
9063 /* HW state is read out, now we need to sanitize this mess. */
9064 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9065 base.head) {
9066 intel_sanitize_encoder(encoder);
9067 }
9068
9069 for_each_pipe(pipe) {
9070 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9071 intel_sanitize_crtc(crtc);
9072 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009073
9074 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009075
9076 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009077
9078 drm_mode_config_reset(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009079}
9080
Chris Wilson2c7111d2011-03-29 10:40:27 +01009081void intel_modeset_gem_init(struct drm_device *dev)
9082{
Chris Wilson1833b132012-05-09 11:56:28 +01009083 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009084
9085 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009086
9087 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009088}
9089
9090void intel_modeset_cleanup(struct drm_device *dev)
9091{
Jesse Barnes652c3932009-08-17 13:31:43 -07009092 struct drm_i915_private *dev_priv = dev->dev_private;
9093 struct drm_crtc *crtc;
9094 struct intel_crtc *intel_crtc;
9095
Keith Packardf87ea762010-10-03 19:36:26 -07009096 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009097 mutex_lock(&dev->struct_mutex);
9098
Jesse Barnes723bfd72010-10-07 16:01:13 -07009099 intel_unregister_dsm_handler();
9100
9101
Jesse Barnes652c3932009-08-17 13:31:43 -07009102 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9103 /* Skip inactive CRTCs */
9104 if (!crtc->fb)
9105 continue;
9106
9107 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009108 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009109 }
9110
Chris Wilson973d04f2011-07-08 12:22:37 +01009111 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009112
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009113 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009114
Daniel Vetter930ebb42012-06-29 23:32:16 +02009115 ironlake_teardown_rc6(dev);
9116
Jesse Barnes57f350b2012-03-28 13:39:25 -07009117 if (IS_VALLEYVIEW(dev))
9118 vlv_init_dpio(dev);
9119
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009120 mutex_unlock(&dev->struct_mutex);
9121
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009122 /* Disable the irq before mode object teardown, for the irq might
9123 * enqueue unpin/hotplug work. */
9124 drm_irq_uninstall(dev);
9125 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009126 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009127
Chris Wilson1630fe72011-07-08 12:22:42 +01009128 /* flush any delayed tasks or pending work */
9129 flush_scheduled_work();
9130
Jesse Barnes79e53942008-11-07 14:24:08 -08009131 drm_mode_config_cleanup(dev);
9132}
9133
Dave Airlie28d52042009-09-21 14:33:58 +10009134/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009135 * Return which encoder is currently attached for connector.
9136 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009137struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009138{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009139 return &intel_attached_encoder(connector)->base;
9140}
Jesse Barnes79e53942008-11-07 14:24:08 -08009141
Chris Wilsondf0e9242010-09-09 16:20:55 +01009142void intel_connector_attach_encoder(struct intel_connector *connector,
9143 struct intel_encoder *encoder)
9144{
9145 connector->encoder = encoder;
9146 drm_mode_connector_attach_encoder(&connector->base,
9147 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009148}
Dave Airlie28d52042009-09-21 14:33:58 +10009149
9150/*
9151 * set vga decode state - true == enable VGA decode
9152 */
9153int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9154{
9155 struct drm_i915_private *dev_priv = dev->dev_private;
9156 u16 gmch_ctrl;
9157
9158 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9159 if (state)
9160 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9161 else
9162 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9163 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9164 return 0;
9165}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009166
9167#ifdef CONFIG_DEBUG_FS
9168#include <linux/seq_file.h>
9169
9170struct intel_display_error_state {
9171 struct intel_cursor_error_state {
9172 u32 control;
9173 u32 position;
9174 u32 base;
9175 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009176 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009177
9178 struct intel_pipe_error_state {
9179 u32 conf;
9180 u32 source;
9181
9182 u32 htotal;
9183 u32 hblank;
9184 u32 hsync;
9185 u32 vtotal;
9186 u32 vblank;
9187 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009188 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009189
9190 struct intel_plane_error_state {
9191 u32 control;
9192 u32 stride;
9193 u32 size;
9194 u32 pos;
9195 u32 addr;
9196 u32 surface;
9197 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009198 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009199};
9200
9201struct intel_display_error_state *
9202intel_display_capture_error_state(struct drm_device *dev)
9203{
Akshay Joshi0206e352011-08-16 15:34:10 -04009204 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009205 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009206 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009207 int i;
9208
9209 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9210 if (error == NULL)
9211 return NULL;
9212
Damien Lespiau52331302012-08-15 19:23:25 +01009213 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009214 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9215
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009216 error->cursor[i].control = I915_READ(CURCNTR(i));
9217 error->cursor[i].position = I915_READ(CURPOS(i));
9218 error->cursor[i].base = I915_READ(CURBASE(i));
9219
9220 error->plane[i].control = I915_READ(DSPCNTR(i));
9221 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9222 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009223 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009224 error->plane[i].addr = I915_READ(DSPADDR(i));
9225 if (INTEL_INFO(dev)->gen >= 4) {
9226 error->plane[i].surface = I915_READ(DSPSURF(i));
9227 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9228 }
9229
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009230 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009231 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009232 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9233 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9234 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9235 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9236 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9237 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009238 }
9239
9240 return error;
9241}
9242
9243void
9244intel_display_print_error_state(struct seq_file *m,
9245 struct drm_device *dev,
9246 struct intel_display_error_state *error)
9247{
Damien Lespiau52331302012-08-15 19:23:25 +01009248 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009249 int i;
9250
Damien Lespiau52331302012-08-15 19:23:25 +01009251 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9252 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009253 seq_printf(m, "Pipe [%d]:\n", i);
9254 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9255 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9256 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9257 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9258 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9259 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9260 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9261 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9262
9263 seq_printf(m, "Plane [%d]:\n", i);
9264 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9265 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9266 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9267 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9268 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9269 if (INTEL_INFO(dev)->gen >= 4) {
9270 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9271 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9272 }
9273
9274 seq_printf(m, "Cursor [%d]:\n", i);
9275 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9276 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9277 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9278 }
9279}
9280#endif