blob: de400365bc495b91df3a0381c1bc7316e04c757a [file] [log] [blame]
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001/*
2 * Copyright (C) 2007, 2008, Marvell International Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
11 * for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software Foundation,
15 * Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
16 */
17
18#ifndef MV_XOR_H
19#define MV_XOR_H
20
21#include <linux/types.h>
22#include <linux/io.h>
23#include <linux/dmaengine.h>
24#include <linux/interrupt.h>
25
Thomas Petazzonib503fa02012-11-15 15:55:30 +010026#define MV_XOR_POOL_SIZE PAGE_SIZE
Saeed Bisharaff7b0472008-07-08 11:58:36 -070027#define MV_XOR_SLOT_SIZE 64
28#define MV_XOR_THRESHOLD 1
Thomas Petazzoni60d151f2012-10-29 16:54:49 +010029#define MV_XOR_MAX_CHANNELS 2
Saeed Bisharaff7b0472008-07-08 11:58:36 -070030
Thomas Petazzonie03bc652013-07-29 17:42:14 +020031/* Values for the XOR_CONFIG register */
Saeed Bisharaff7b0472008-07-08 11:58:36 -070032#define XOR_OPERATION_MODE_XOR 0
33#define XOR_OPERATION_MODE_MEMCPY 2
Thomas Petazzonie03bc652013-07-29 17:42:14 +020034#define XOR_DESCRIPTOR_SWAP BIT(14)
Saeed Bisharaff7b0472008-07-08 11:58:36 -070035
Ezequiel Garcia0e7488e2014-08-27 10:52:52 -030036#define XOR_DESC_DMA_OWNED BIT(31)
37#define XOR_DESC_EOD_INT_EN BIT(31)
38
Ezequiel Garcia82a14022013-10-30 12:01:43 -030039#define XOR_CURR_DESC(chan) (chan->mmr_high_base + 0x10 + (chan->idx * 4))
40#define XOR_NEXT_DESC(chan) (chan->mmr_high_base + 0x00 + (chan->idx * 4))
41#define XOR_BYTE_COUNT(chan) (chan->mmr_high_base + 0x20 + (chan->idx * 4))
42#define XOR_DEST_POINTER(chan) (chan->mmr_high_base + 0xB0 + (chan->idx * 4))
43#define XOR_BLOCK_SIZE(chan) (chan->mmr_high_base + 0xC0 + (chan->idx * 4))
44#define XOR_INIT_VALUE_LOW(chan) (chan->mmr_high_base + 0xE0)
45#define XOR_INIT_VALUE_HIGH(chan) (chan->mmr_high_base + 0xE4)
Saeed Bisharaff7b0472008-07-08 11:58:36 -070046
47#define XOR_CONFIG(chan) (chan->mmr_base + 0x10 + (chan->idx * 4))
48#define XOR_ACTIVATION(chan) (chan->mmr_base + 0x20 + (chan->idx * 4))
49#define XOR_INTR_CAUSE(chan) (chan->mmr_base + 0x30)
50#define XOR_INTR_MASK(chan) (chan->mmr_base + 0x40)
51#define XOR_ERROR_CAUSE(chan) (chan->mmr_base + 0x50)
52#define XOR_ERROR_ADDR(chan) (chan->mmr_base + 0x60)
Ezequiel Garcia0e7488e2014-08-27 10:52:52 -030053
54#define XOR_INT_END_OF_DESC BIT(0)
55#define XOR_INT_END_OF_CHAIN BIT(1)
56#define XOR_INT_STOPPED BIT(2)
57#define XOR_INT_PAUSED BIT(3)
58#define XOR_INT_ERR_DECODE BIT(4)
59#define XOR_INT_ERR_RDPROT BIT(5)
60#define XOR_INT_ERR_WRPROT BIT(6)
61#define XOR_INT_ERR_OWN BIT(7)
62#define XOR_INT_ERR_PAR BIT(8)
63#define XOR_INT_ERR_MBUS BIT(9)
64
65#define XOR_INTR_ERRORS (XOR_INT_ERR_DECODE | XOR_INT_ERR_RDPROT | \
66 XOR_INT_ERR_WRPROT | XOR_INT_ERR_OWN | \
67 XOR_INT_ERR_PAR | XOR_INT_ERR_MBUS)
68
Lior Amsalemba87d132014-08-27 10:52:53 -030069#define XOR_INTR_MASK_VALUE (XOR_INT_END_OF_DESC | XOR_INT_END_OF_CHAIN | \
Ezequiel Garcia0e7488e2014-08-27 10:52:52 -030070 XOR_INT_STOPPED | XOR_INTR_ERRORS)
Saeed Bisharaff7b0472008-07-08 11:58:36 -070071
Ezequiel Garcia82a14022013-10-30 12:01:43 -030072#define WINDOW_BASE(w) (0x50 + ((w) << 2))
73#define WINDOW_SIZE(w) (0x70 + ((w) << 2))
74#define WINDOW_REMAP_HIGH(w) (0x90 + ((w) << 2))
75#define WINDOW_BAR_ENABLE(chan) (0x40 + ((chan) << 2))
76#define WINDOW_OVERRIDE_CTRL(chan) (0xA0 + ((chan) << 2))
Saeed Bisharaff7b0472008-07-08 11:58:36 -070077
Thomas Petazzoni297eedb2012-11-15 15:29:53 +010078struct mv_xor_device {
Thomas Petazzoni60d151f2012-10-29 16:54:49 +010079 void __iomem *xor_base;
80 void __iomem *xor_high_base;
81 struct clk *clk;
Thomas Petazzoni1ef48a22012-11-15 15:17:05 +010082 struct mv_xor_chan *channels[MV_XOR_MAX_CHANNELS];
Saeed Bisharaff7b0472008-07-08 11:58:36 -070083};
84
85/**
86 * struct mv_xor_chan - internal representation of a XOR channel
87 * @pending: allows batching of hardware operations
Saeed Bisharaff7b0472008-07-08 11:58:36 -070088 * @lock: serializes enqueue/dequeue operations to the descriptors pool
89 * @mmr_base: memory mapped register base
90 * @idx: the index of the xor channel
91 * @chain: device chain view of the descriptors
92 * @completed_slots: slots completed by HW but still need to be acked
93 * @device: parent device
94 * @common: common dmaengine channel object members
95 * @last_used: place holder for allocation to continue from where it left off
96 * @all_slots: complete domain of slots usable by the channel
97 * @slots_allocated: records the actual size of the descriptor slot pool
98 * @irq_tasklet: bottom half where mv_xor_slot_cleanup runs
99 */
100struct mv_xor_chan {
101 int pending;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700102 spinlock_t lock; /* protects the descriptor slot pool */
103 void __iomem *mmr_base;
Ezequiel Garcia82a14022013-10-30 12:01:43 -0300104 void __iomem *mmr_high_base;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700105 unsigned int idx;
Thomas Petazzoni88eb92c2012-11-15 16:11:18 +0100106 int irq;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700107 enum dma_transaction_type current_type;
108 struct list_head chain;
109 struct list_head completed_slots;
Thomas Petazzoni1ef48a22012-11-15 15:17:05 +0100110 dma_addr_t dma_desc_pool;
111 void *dma_desc_pool_virt;
112 size_t pool_size;
113 struct dma_device dmadev;
Thomas Petazzoni98817b92012-11-15 14:57:44 +0100114 struct dma_chan dmachan;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700115 struct mv_xor_desc_slot *last_used;
116 struct list_head all_slots;
117 int slots_allocated;
118 struct tasklet_struct irq_tasklet;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700119};
120
121/**
122 * struct mv_xor_desc_slot - software descriptor
123 * @slot_node: node on the mv_xor_chan.all_slots list
124 * @chain_node: node on the mv_xor_chan.chain list
125 * @completed_node: node on the mv_xor_chan.completed_slots list
126 * @hw_desc: virtual address of the hardware descriptor chain
127 * @phys: hardware address of the hardware descriptor chain
Lior Amsalemdfc97662014-08-27 10:52:51 -0300128 * @slot_used: slot in use or not
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700129 * @idx: pool index
Dan Williams64203b62009-09-08 17:53:03 -0700130 * @tx_list: list of slots that make up a multi-descriptor transaction
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700131 * @async_tx: support for the async_tx api
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700132 */
133struct mv_xor_desc_slot {
134 struct list_head slot_node;
135 struct list_head chain_node;
136 struct list_head completed_node;
137 enum dma_transaction_type type;
138 void *hw_desc;
Lior Amsalemdfc97662014-08-27 10:52:51 -0300139 u16 slot_used;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700140 u16 idx;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700141 struct dma_async_tx_descriptor async_tx;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700142};
143
Thomas Petazzonie03bc652013-07-29 17:42:14 +0200144/*
145 * This structure describes XOR descriptor size 64bytes. The
146 * mv_phy_src_idx() macro must be used when indexing the values of the
147 * phy_src_addr[] array. This is due to the fact that the 'descriptor
148 * swap' feature, used on big endian systems, swaps descriptors data
149 * within blocks of 8 bytes. So two consecutive values of the
150 * phy_src_addr[] array are actually swapped in big-endian, which
151 * explains the different mv_phy_src_idx() implementation.
152 */
153#if defined(__LITTLE_ENDIAN)
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700154struct mv_xor_desc {
155 u32 status; /* descriptor execution status */
156 u32 crc32_result; /* result of CRC-32 calculation */
157 u32 desc_command; /* type of operation to be carried out */
158 u32 phy_next_desc; /* next descriptor address pointer */
159 u32 byte_count; /* size of src/dst blocks in bytes */
160 u32 phy_dest_addr; /* destination block address */
161 u32 phy_src_addr[8]; /* source block addresses */
162 u32 reserved0;
163 u32 reserved1;
164};
Thomas Petazzonie03bc652013-07-29 17:42:14 +0200165#define mv_phy_src_idx(src_idx) (src_idx)
166#else
167struct mv_xor_desc {
168 u32 crc32_result; /* result of CRC-32 calculation */
169 u32 status; /* descriptor execution status */
170 u32 phy_next_desc; /* next descriptor address pointer */
171 u32 desc_command; /* type of operation to be carried out */
172 u32 phy_dest_addr; /* destination block address */
173 u32 byte_count; /* size of src/dst blocks in bytes */
174 u32 phy_src_addr[8]; /* source block addresses */
175 u32 reserved1;
176 u32 reserved0;
177};
178#define mv_phy_src_idx(src_idx) (src_idx ^ 1)
179#endif
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700180
181#define to_mv_sw_desc(addr_hw_desc) \
182 container_of(addr_hw_desc, struct mv_xor_desc_slot, hw_desc)
183
184#define mv_hw_desc_slot_idx(hw_desc, idx) \
185 ((void *)(((unsigned long)hw_desc) + ((idx) << 5)))
186
187#define MV_XOR_MIN_BYTE_COUNT (128)
188#define XOR_MAX_BYTE_COUNT ((16 * 1024 * 1024) - 1)
189#define MV_XOR_MAX_BYTE_COUNT XOR_MAX_BYTE_COUNT
190
191
192#endif