blob: 2ffe8dd9ce991408acf8269179a9c2f65028ff5a [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059
60/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062static int watchdog = TX_TIMEO;
63module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070065
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000068MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070069
stephen hemminger47d1f712013-12-30 10:38:57 -080070static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070071module_param(phyaddr, int, S_IRUGO);
72MODULE_PARM_DESC(phyaddr, "Physical device address");
73
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010074#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070075
76static int flow_ctrl = FLOW_OFF;
77module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
78MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
79
80static int pause = PAUSE_TIME;
81module_param(pause, int, S_IRUGO | S_IWUSR);
82MODULE_PARM_DESC(pause, "Flow Control Pause Time");
83
84#define TC_DEFAULT 64
85static int tc = TC_DEFAULT;
86module_param(tc, int, S_IRUGO | S_IWUSR);
87MODULE_PARM_DESC(tc, "DMA threshold control value");
88
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010089#define DEFAULT_BUFSIZE 1536
90static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091module_param(buf_sz, int, S_IRUGO | S_IWUSR);
92MODULE_PARM_DESC(buf_sz, "DMA buffer size");
93
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010094#define STMMAC_RX_COPYBREAK 256
95
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070096static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
97 NETIF_MSG_LINK | NETIF_MSG_IFUP |
98 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
99
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000100#define STMMAC_DEFAULT_LPI_TIMER 1000
101static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
102module_param(eee_timer, int, S_IRUGO | S_IWUSR);
103MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200104#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106/* By default the driver will use the ring mode to manage tx and rx descriptors
107 * but passing this value so user can force to use the chain instead of the ring
108 */
109static unsigned int chain_mode;
110module_param(chain_mode, int, S_IRUGO);
111MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
112
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700114
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100115#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700117static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118#endif
119
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000120#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
121
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700122/**
123 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100124 * Description: it checks the driver parameters and set a default in case of
125 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700126 */
127static void stmmac_verify_args(void)
128{
129 if (unlikely(watchdog < 0))
130 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100131 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
132 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700133 if (unlikely(flow_ctrl > 1))
134 flow_ctrl = FLOW_AUTO;
135 else if (likely(flow_ctrl < 0))
136 flow_ctrl = FLOW_OFF;
137 if (unlikely((pause < 0) || (pause > 0xffff)))
138 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000139 if (eee_timer < 0)
140 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700141}
142
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000143/**
144 * stmmac_clk_csr_set - dynamically set the MDC clock
145 * @priv: driver private structure
146 * Description: this is to dynamically set the MDC clock according to the csr
147 * clock input.
148 * Note:
149 * If a specific clk_csr value is passed from the platform
150 * this means that the CSR Clock Range selection cannot be
151 * changed at run-time and it is fixed (as reported in the driver
152 * documentation). Viceversa the driver will try to set the MDC
153 * clock dynamically according to the actual clock input.
154 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155static void stmmac_clk_csr_set(struct stmmac_priv *priv)
156{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157 u32 clk_rate;
158
159 clk_rate = clk_get_rate(priv->stmmac_clk);
160
161 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000162 * for all other cases except for the below mentioned ones.
163 * For values higher than the IEEE 802.3 specified frequency
164 * we can not estimate the proper divider as it is not known
165 * the frequency of clk_csr_i. So we do not change the default
166 * divider.
167 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000168 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
169 if (clk_rate < CSR_F_35M)
170 priv->clk_csr = STMMAC_CSR_20_35M;
171 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
172 priv->clk_csr = STMMAC_CSR_35_60M;
173 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
174 priv->clk_csr = STMMAC_CSR_60_100M;
175 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
176 priv->clk_csr = STMMAC_CSR_100_150M;
177 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
178 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800179 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000181 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182}
183
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700184static void print_pkt(unsigned char *buf, int len)
185{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200186 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
187 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700189
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
191{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100192 unsigned avail;
193
194 if (priv->dirty_tx > priv->cur_tx)
195 avail = priv->dirty_tx - priv->cur_tx - 1;
196 else
197 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
198
199 return avail;
200}
201
202static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
203{
204 unsigned dirty;
205
206 if (priv->dirty_rx <= priv->cur_rx)
207 dirty = priv->cur_rx - priv->dirty_rx;
208 else
209 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
210
211 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700212}
213
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100215 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * @priv: driver private structure
217 * Description: on some platforms (e.g. ST), some HW system configuraton
218 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000219 */
220static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
221{
222 struct phy_device *phydev = priv->phydev;
223
224 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000225 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000226}
227
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000228/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100229 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000230 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100231 * Description: this function is to verify and enter in LPI mode in case of
232 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000233 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000234static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
235{
236 /* Check and enter in LPI mode */
237 if ((priv->dirty_tx == priv->cur_tx) &&
238 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500239 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000240}
241
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100243 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244 * @priv: driver private structure
245 * Description: this function is to exit and disable EEE in case of
246 * LPI state is true. This is called by the xmit.
247 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248void stmmac_disable_eee_mode(struct stmmac_priv *priv)
249{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500250 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251 del_timer_sync(&priv->eee_ctrl_timer);
252 priv->tx_path_in_lpi_mode = false;
253}
254
255/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100256 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * @arg : data hook
258 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000259 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * then MAC Transmitter can be moved to LPI state.
261 */
262static void stmmac_eee_ctrl_timer(unsigned long arg)
263{
264 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
265
266 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200267 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000268}
269
270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100271 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000272 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000273 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
275 * can also manage EEE, this function enable the LPI state and start related
276 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 */
278bool stmmac_eee_init(struct stmmac_priv *priv)
279{
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200280 char *phy_bus_name = priv->plat->phy_bus_name;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100281 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000282 bool ret = false;
283
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200284 /* Using PCS we cannot dial with the phy registers at this stage
285 * so we do not support extra feature like EEE.
286 */
287 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
288 (priv->pcs == STMMAC_PCS_RTBI))
289 goto out;
290
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200291 /* Never init EEE in case of a switch is attached */
292 if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
293 goto out;
294
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295 /* MAC core supports the EEE feature. */
296 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000298
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100299 /* Check if the PHY supports EEE */
300 if (phy_init_eee(priv->phydev, 1)) {
301 /* To manage at run-time if the EEE cannot be supported
302 * anymore (for example because the lp caps have been
303 * changed).
304 * In that case the driver disable own timers.
305 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100306 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100307 if (priv->eee_active) {
308 pr_debug("stmmac: disable EEE\n");
309 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500310 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100311 tx_lpi_timer);
312 }
313 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100314 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100315 goto out;
316 }
317 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100318 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200319 if (!priv->eee_active) {
320 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530321 setup_timer(&priv->eee_ctrl_timer,
322 stmmac_eee_ctrl_timer,
323 (unsigned long)priv);
324 mod_timer(&priv->eee_ctrl_timer,
325 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500327 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200328 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100329 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200330 }
331 /* Set HW EEE according to the speed */
332 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000333
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100335 spin_unlock_irqrestore(&priv->lock, flags);
336
337 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 }
339out:
340 return ret;
341}
342
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100343/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000345 * @entry : descriptor index to be used.
346 * @skb : the socket buffer
347 * Description :
348 * This function will read timestamp from the descriptor & pass it to stack.
349 * and also perform some sanity checks.
350 */
351static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000352 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353{
354 struct skb_shared_hwtstamps shhwtstamp;
355 u64 ns;
356 void *desc = NULL;
357
358 if (!priv->hwts_tx_en)
359 return;
360
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000361 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800362 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000363 return;
364
365 if (priv->adv_ts)
366 desc = (priv->dma_etx + entry);
367 else
368 desc = (priv->dma_tx + entry);
369
370 /* check tx tstamp status */
371 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
372 return;
373
374 /* get the valid tstamp */
375 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
376
377 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
378 shhwtstamp.hwtstamp = ns_to_ktime(ns);
379 /* pass tstamp to stack */
380 skb_tstamp_tx(skb, &shhwtstamp);
381
382 return;
383}
384
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100385/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000386 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000387 * @entry : descriptor index to be used.
388 * @skb : the socket buffer
389 * Description :
390 * This function will read received packet's timestamp from the descriptor
391 * and pass it to stack. It also perform some sanity checks.
392 */
393static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000394 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000395{
396 struct skb_shared_hwtstamps *shhwtstamp = NULL;
397 u64 ns;
398 void *desc = NULL;
399
400 if (!priv->hwts_rx_en)
401 return;
402
403 if (priv->adv_ts)
404 desc = (priv->dma_erx + entry);
405 else
406 desc = (priv->dma_rx + entry);
407
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000408 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000409 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
410 return;
411
412 /* get valid tstamp */
413 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
414 shhwtstamp = skb_hwtstamps(skb);
415 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
416 shhwtstamp->hwtstamp = ns_to_ktime(ns);
417}
418
419/**
420 * stmmac_hwtstamp_ioctl - control hardware timestamping.
421 * @dev: device pointer.
422 * @ifr: An IOCTL specefic structure, that can contain a pointer to
423 * a proprietary structure used to pass information to the driver.
424 * Description:
425 * This function configures the MAC to enable/disable both outgoing(TX)
426 * and incoming(RX) packets time stamping based on user input.
427 * Return Value:
428 * 0 on success and an appropriate -ve integer on failure.
429 */
430static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
431{
432 struct stmmac_priv *priv = netdev_priv(dev);
433 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200434 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000435 u64 temp = 0;
436 u32 ptp_v2 = 0;
437 u32 tstamp_all = 0;
438 u32 ptp_over_ipv4_udp = 0;
439 u32 ptp_over_ipv6_udp = 0;
440 u32 ptp_over_ethernet = 0;
441 u32 snap_type_sel = 0;
442 u32 ts_master_en = 0;
443 u32 ts_event_en = 0;
444 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800445 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000446
447 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
448 netdev_alert(priv->dev, "No support for HW time stamping\n");
449 priv->hwts_tx_en = 0;
450 priv->hwts_rx_en = 0;
451
452 return -EOPNOTSUPP;
453 }
454
455 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000456 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000457 return -EFAULT;
458
459 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
460 __func__, config.flags, config.tx_type, config.rx_filter);
461
462 /* reserved for future extensions */
463 if (config.flags)
464 return -EINVAL;
465
Ben Hutchings5f3da322013-11-14 00:43:41 +0000466 if (config.tx_type != HWTSTAMP_TX_OFF &&
467 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000468 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469
470 if (priv->adv_ts) {
471 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000473 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474 config.rx_filter = HWTSTAMP_FILTER_NONE;
475 break;
476
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000478 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
480 /* take time stamp for all event messages */
481 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
482
483 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
484 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
485 break;
486
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000488 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
490 /* take time stamp for SYNC messages only */
491 ts_event_en = PTP_TCR_TSEVNTENA;
492
493 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
494 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
495 break;
496
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000498 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000499 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
500 /* take time stamp for Delay_Req messages only */
501 ts_master_en = PTP_TCR_TSMSTRENA;
502 ts_event_en = PTP_TCR_TSEVNTENA;
503
504 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
505 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
506 break;
507
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000508 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000509 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000510 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
511 ptp_v2 = PTP_TCR_TSVER2ENA;
512 /* take time stamp for all event messages */
513 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
514
515 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
516 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
517 break;
518
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000519 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000520 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000521 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
522 ptp_v2 = PTP_TCR_TSVER2ENA;
523 /* take time stamp for SYNC messages only */
524 ts_event_en = PTP_TCR_TSEVNTENA;
525
526 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
527 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
528 break;
529
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000530 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000531 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
533 ptp_v2 = PTP_TCR_TSVER2ENA;
534 /* take time stamp for Delay_Req messages only */
535 ts_master_en = PTP_TCR_TSMSTRENA;
536 ts_event_en = PTP_TCR_TSEVNTENA;
537
538 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
539 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
540 break;
541
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000543 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
545 ptp_v2 = PTP_TCR_TSVER2ENA;
546 /* take time stamp for all event messages */
547 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
548
549 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
550 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
551 ptp_over_ethernet = PTP_TCR_TSIPENA;
552 break;
553
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000555 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000556 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
557 ptp_v2 = PTP_TCR_TSVER2ENA;
558 /* take time stamp for SYNC messages only */
559 ts_event_en = PTP_TCR_TSEVNTENA;
560
561 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
562 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
563 ptp_over_ethernet = PTP_TCR_TSIPENA;
564 break;
565
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000567 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000568 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
569 ptp_v2 = PTP_TCR_TSVER2ENA;
570 /* take time stamp for Delay_Req messages only */
571 ts_master_en = PTP_TCR_TSMSTRENA;
572 ts_event_en = PTP_TCR_TSEVNTENA;
573
574 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
575 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
576 ptp_over_ethernet = PTP_TCR_TSIPENA;
577 break;
578
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000580 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581 config.rx_filter = HWTSTAMP_FILTER_ALL;
582 tstamp_all = PTP_TCR_TSENALL;
583 break;
584
585 default:
586 return -ERANGE;
587 }
588 } else {
589 switch (config.rx_filter) {
590 case HWTSTAMP_FILTER_NONE:
591 config.rx_filter = HWTSTAMP_FILTER_NONE;
592 break;
593 default:
594 /* PTP v1, UDP, any kind of event packet */
595 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
596 break;
597 }
598 }
599 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000600 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601
602 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
603 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
604 else {
605 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000606 tstamp_all | ptp_v2 | ptp_over_ethernet |
607 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
608 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
610
611 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800612 sec_inc = priv->hw->ptp->config_sub_second_increment(
613 priv->ioaddr, priv->clk_ptp_rate);
614 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000615
616 /* calculate default added value:
617 * formula is :
618 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800619 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000620 */
Phil Reid19d857c2015-12-14 11:32:01 +0800621 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200622 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000623 priv->hw->ptp->config_addend(priv->ioaddr,
624 priv->default_addend);
625
626 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200627 ktime_get_real_ts64(&now);
628
629 /* lower 32 bits of tv_sec are safe until y2106 */
630 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000631 now.tv_nsec);
632 }
633
634 return copy_to_user(ifr->ifr_data, &config,
635 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
636}
637
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100643 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000644 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000647 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
648 return -EOPNOTSUPP;
649
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200650 /* Fall-back to main clock in case of no PTP ref is passed */
651 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
652 if (IS_ERR(priv->clk_ptp_ref)) {
653 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
654 priv->clk_ptp_ref = NULL;
655 } else {
656 clk_prepare_enable(priv->clk_ptp_ref);
657 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
658 }
659
Vince Bridgers7cd01392013-12-20 11:19:34 -0600660 priv->adv_ts = 0;
661 if (priv->dma_cap.atime_stamp && priv->extend_desc)
662 priv->adv_ts = 1;
663
664 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
665 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
666
667 if (netif_msg_hw(priv) && priv->adv_ts)
668 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000669
670 priv->hw->ptp = &stmmac_ptp;
671 priv->hwts_tx_en = 0;
672 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000673
674 return stmmac_ptp_register(priv);
675}
676
677static void stmmac_release_ptp(struct stmmac_priv *priv)
678{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200679 if (priv->clk_ptp_ref)
680 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000681 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000682}
683
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700684/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100685 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700686 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100687 * Description: this is the helper called by the physical abstraction layer
688 * drivers to communicate the phy link status. According the speed and duplex
689 * this driver can invoke registered glue-logic as well.
690 * It also invoke the eee initialization because it could happen when switch
691 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700692 */
693static void stmmac_adjust_link(struct net_device *dev)
694{
695 struct stmmac_priv *priv = netdev_priv(dev);
696 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697 unsigned long flags;
698 int new_state = 0;
699 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
700
701 if (phydev == NULL)
702 return;
703
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000705
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000707 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700708
709 /* Now we make sure that we can be in full duplex mode.
710 * If not, we operate in half-duplex mode. */
711 if (phydev->duplex != priv->oldduplex) {
712 new_state = 1;
713 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000714 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000716 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700717 priv->oldduplex = phydev->duplex;
718 }
719 /* Flow Control operation */
720 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500721 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000722 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700723
724 if (phydev->speed != priv->speed) {
725 new_state = 1;
726 switch (phydev->speed) {
727 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000728 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000729 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000730 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700731 break;
732 case 100:
733 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000734 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000735 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000737 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000739 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700740 }
741 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000742 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000744 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700745 break;
746 default:
747 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000748 pr_warn("%s: Speed (%d) not 10/100\n",
749 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700750 break;
751 }
752
753 priv->speed = phydev->speed;
754 }
755
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000756 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700757
758 if (!priv->oldlink) {
759 new_state = 1;
760 priv->oldlink = 1;
761 }
762 } else if (priv->oldlink) {
763 new_state = 1;
764 priv->oldlink = 0;
765 priv->speed = 0;
766 priv->oldduplex = -1;
767 }
768
769 if (new_state && netif_msg_link(priv))
770 phy_print_status(phydev);
771
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100772 spin_unlock_irqrestore(&priv->lock, flags);
773
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200774 /* At this stage, it could be needed to setup the EEE or adjust some
775 * MAC related HW registers.
776 */
777 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700778}
779
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000780/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100781 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000782 * @priv: driver private structure
783 * Description: this is to verify if the HW supports the PCS.
784 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
785 * configured for the TBI, RTBI, or SGMII PHY interface.
786 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000787static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
788{
789 int interface = priv->plat->interface;
790
791 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900792 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
793 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
794 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
795 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000796 pr_debug("STMMAC: PCS RGMII support enable\n");
797 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900798 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000799 pr_debug("STMMAC: PCS SGMII support enable\n");
800 priv->pcs = STMMAC_PCS_SGMII;
801 }
802 }
803}
804
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700805/**
806 * stmmac_init_phy - PHY initialization
807 * @dev: net device structure
808 * Description: it initializes the driver's PHY state, and attaches the PHY
809 * to the mac driver.
810 * Return value:
811 * 0 on success
812 */
813static int stmmac_init_phy(struct net_device *dev)
814{
815 struct stmmac_priv *priv = netdev_priv(dev);
816 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000817 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000818 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000819 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000820 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700821 priv->oldlink = 0;
822 priv->speed = 0;
823 priv->oldduplex = -1;
824
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700825 if (priv->plat->phy_node) {
826 phydev = of_phy_connect(dev, priv->plat->phy_node,
827 &stmmac_adjust_link, 0, interface);
828 } else {
829 if (priv->plat->phy_bus_name)
830 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
831 priv->plat->phy_bus_name, priv->plat->bus_id);
832 else
833 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
834 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000835
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700836 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
837 priv->plat->phy_addr);
838 pr_debug("stmmac_init_phy: trying to attach to %s\n",
839 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700840
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700841 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
842 interface);
843 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300845 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700846 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300847 if (!phydev)
848 return -ENODEV;
849
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700850 return PTR_ERR(phydev);
851 }
852
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000853 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000854 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000855 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200856 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000857 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
858 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000859
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700860 /*
861 * Broken HW is sometimes missing the pull-up resistor on the
862 * MDIO line, which results in reads to non-existent devices returning
863 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
864 * device as well.
865 * Note: phydev->phy_id is the result of reading the UID PHY registers.
866 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700867 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700868 phy_disconnect(phydev);
869 return -ENODEV;
870 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100871
872 /* If attached to a switch, there is no reason to poll phy handler */
Fabrice Gasnier8ecd80a2016-02-29 14:27:40 +0100873 if (priv->plat->phy_bus_name)
874 if (!strcmp(priv->plat->phy_bus_name, "fixed"))
875 phydev->irq = PHY_IGNORE_INTERRUPT;
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100876
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700877 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000878 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700879
880 priv->phydev = phydev;
881
882 return 0;
883}
884
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700885/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100886 * stmmac_display_ring - display ring
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000887 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700888 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000889 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000890 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700891 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000892static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700893{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700894 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000895 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
896 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000897
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700898 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000899 u64 x;
900 if (extend_desc) {
901 x = *(u64 *) ep;
902 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000903 i, (unsigned int)virt_to_phys(ep),
904 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000905 ep->basic.des2, ep->basic.des3);
906 ep++;
907 } else {
908 x = *(u64 *) p;
909 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000910 i, (unsigned int)virt_to_phys(p),
911 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000912 p->des2, p->des3);
913 p++;
914 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700915 pr_info("\n");
916 }
917}
918
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000919static void stmmac_display_rings(struct stmmac_priv *priv)
920{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000921 if (priv->extend_desc) {
922 pr_info("Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100923 stmmac_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000924 pr_info("Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100925 stmmac_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000926 } else {
927 pr_info("RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100928 stmmac_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000929 pr_info("TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100930 stmmac_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000931 }
932}
933
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000934static int stmmac_set_bfsize(int mtu, int bufsize)
935{
936 int ret = bufsize;
937
938 if (mtu >= BUF_SIZE_4KiB)
939 ret = BUF_SIZE_8KiB;
940 else if (mtu >= BUF_SIZE_2KiB)
941 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100942 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000943 ret = BUF_SIZE_2KiB;
944 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100945 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000946
947 return ret;
948}
949
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000950/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100951 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000952 * @priv: driver private structure
953 * Description: this function is called to clear the tx and rx descriptors
954 * in case of both basic and extended descriptors are used.
955 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000956static void stmmac_clear_descriptors(struct stmmac_priv *priv)
957{
958 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000959
960 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100961 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000962 if (priv->extend_desc)
963 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
964 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100965 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000966 else
967 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
968 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100969 (i == DMA_RX_SIZE - 1));
970 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000971 if (priv->extend_desc)
972 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
973 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100974 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000975 else
976 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
977 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100978 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000979}
980
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100981/**
982 * stmmac_init_rx_buffers - init the RX descriptor buffer.
983 * @priv: driver private structure
984 * @p: descriptor pointer
985 * @i: descriptor index
986 * @flags: gfp flag.
987 * Description: this function is called to allocate a receive buffer, perform
988 * the DMA mapping and init the descriptor.
989 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000990static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100991 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000992{
993 struct sk_buff *skb;
994
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530995 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200996 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000997 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200998 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000999 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001000 priv->rx_skbuff[i] = skb;
1001 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1002 priv->dma_buf_sz,
1003 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001004 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
1005 pr_err("%s: DMA mapping error\n", __func__);
1006 dev_kfree_skb_any(skb);
1007 return -EINVAL;
1008 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001009
1010 p->des2 = priv->rx_skbuff_dma[i];
1011
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001012 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001013 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001014 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001015
1016 return 0;
1017}
1018
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001019static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1020{
1021 if (priv->rx_skbuff[i]) {
1022 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1023 priv->dma_buf_sz, DMA_FROM_DEVICE);
1024 dev_kfree_skb_any(priv->rx_skbuff[i]);
1025 }
1026 priv->rx_skbuff[i] = NULL;
1027}
1028
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001029/**
1030 * init_dma_desc_rings - init the RX/TX descriptor rings
1031 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001032 * @flags: gfp flag.
1033 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001034 * and allocates the socket buffers. It suppors the chained and ring
1035 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001036 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001037static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001038{
1039 int i;
1040 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001041 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001042 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001043
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001044 if (priv->hw->mode->set_16kib_bfsize)
1045 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001046
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001047 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001048 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001049
Vince Bridgers2618abb2014-01-20 05:39:01 -06001050 priv->dma_buf_sz = bfsize;
1051
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001052 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001053 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1054 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001055
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001056 /* RX INITIALIZATION */
1057 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1058 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001059 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001060 struct dma_desc *p;
1061 if (priv->extend_desc)
1062 p = &((priv->dma_erx + i)->basic);
1063 else
1064 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001065
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001066 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001067 if (ret)
1068 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001069
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001070 if (netif_msg_probe(priv))
1071 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1072 priv->rx_skbuff[i]->data,
1073 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001074 }
1075 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001076 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001077 buf_sz = bfsize;
1078
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001079 /* Setup the chained descriptor addresses */
1080 if (priv->mode == STMMAC_CHAIN_MODE) {
1081 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001082 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001083 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001084 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001085 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001086 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001087 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001088 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001089 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001090 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001091 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001092 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001093
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001094 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001095 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001096 struct dma_desc *p;
1097 if (priv->extend_desc)
1098 p = &((priv->dma_etx + i)->basic);
1099 else
1100 p = priv->dma_tx + i;
1101 p->des2 = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001102 priv->tx_skbuff_dma[i].buf = 0;
1103 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001104 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001105 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001106 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001107 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001108
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001109 priv->dirty_tx = 0;
1110 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001111 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001113 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001114
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001115 if (netif_msg_hw(priv))
1116 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001117
1118 return 0;
1119err_init_rx_buffers:
1120 while (--i >= 0)
1121 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001122 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001123}
1124
1125static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1126{
1127 int i;
1128
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001129 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001130 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001131}
1132
1133static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1134{
1135 int i;
1136
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001137 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001138 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001139
damuzi00075e43642014-01-17 23:47:59 +08001140 if (priv->extend_desc)
1141 p = &((priv->dma_etx + i)->basic);
1142 else
1143 p = priv->dma_tx + i;
1144
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001145 if (priv->tx_skbuff_dma[i].buf) {
1146 if (priv->tx_skbuff_dma[i].map_as_page)
1147 dma_unmap_page(priv->device,
1148 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001149 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001150 DMA_TO_DEVICE);
1151 else
1152 dma_unmap_single(priv->device,
1153 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001154 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001155 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001156 }
1157
1158 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001159 dev_kfree_skb_any(priv->tx_skbuff[i]);
1160 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001161 priv->tx_skbuff_dma[i].buf = 0;
1162 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001163 }
1164 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001165}
1166
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001167/**
1168 * alloc_dma_desc_resources - alloc TX/RX resources.
1169 * @priv: private structure
1170 * Description: according to which descriptor can be used (extend or basic)
1171 * this function allocates the resources for TX and RX paths. In case of
1172 * reception, for example, it pre-allocated the RX socket buffer in order to
1173 * allow zero-copy mechanism.
1174 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001175static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1176{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001177 int ret = -ENOMEM;
1178
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001179 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001180 GFP_KERNEL);
1181 if (!priv->rx_skbuff_dma)
1182 return -ENOMEM;
1183
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001184 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001185 GFP_KERNEL);
1186 if (!priv->rx_skbuff)
1187 goto err_rx_skbuff;
1188
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001189 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001190 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001191 GFP_KERNEL);
1192 if (!priv->tx_skbuff_dma)
1193 goto err_tx_skbuff_dma;
1194
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001195 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001196 GFP_KERNEL);
1197 if (!priv->tx_skbuff)
1198 goto err_tx_skbuff;
1199
1200 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001201 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001202 sizeof(struct
1203 dma_extended_desc),
1204 &priv->dma_rx_phy,
1205 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001206 if (!priv->dma_erx)
1207 goto err_dma;
1208
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001209 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001210 sizeof(struct
1211 dma_extended_desc),
1212 &priv->dma_tx_phy,
1213 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001214 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001215 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001216 sizeof(struct dma_extended_desc),
1217 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001218 goto err_dma;
1219 }
1220 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001221 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001222 sizeof(struct dma_desc),
1223 &priv->dma_rx_phy,
1224 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001225 if (!priv->dma_rx)
1226 goto err_dma;
1227
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001228 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001229 sizeof(struct dma_desc),
1230 &priv->dma_tx_phy,
1231 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001232 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001233 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001234 sizeof(struct dma_desc),
1235 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001236 goto err_dma;
1237 }
1238 }
1239
1240 return 0;
1241
1242err_dma:
1243 kfree(priv->tx_skbuff);
1244err_tx_skbuff:
1245 kfree(priv->tx_skbuff_dma);
1246err_tx_skbuff_dma:
1247 kfree(priv->rx_skbuff);
1248err_rx_skbuff:
1249 kfree(priv->rx_skbuff_dma);
1250 return ret;
1251}
1252
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001253static void free_dma_desc_resources(struct stmmac_priv *priv)
1254{
1255 /* Release the DMA TX/RX socket buffers */
1256 dma_free_rx_skbufs(priv);
1257 dma_free_tx_skbufs(priv);
1258
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001259 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001260 if (!priv->extend_desc) {
1261 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001262 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001263 priv->dma_tx, priv->dma_tx_phy);
1264 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001265 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001266 priv->dma_rx, priv->dma_rx_phy);
1267 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001268 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001269 sizeof(struct dma_extended_desc),
1270 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001271 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001272 sizeof(struct dma_extended_desc),
1273 priv->dma_erx, priv->dma_rx_phy);
1274 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001275 kfree(priv->rx_skbuff_dma);
1276 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001277 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001278 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001279}
1280
1281/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001282 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001283 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001284 * Description: it is used for configuring the DMA operation mode register in
1285 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001286 */
1287static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1288{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001289 int rxfifosz = priv->plat->rx_fifo_size;
1290
Sonic Zhange2a240c2013-08-28 18:55:39 +08001291 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001292 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001293 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001294 /*
1295 * In case of GMAC, SF mode can be enabled
1296 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001297 * 1) TX COE if actually supported
1298 * 2) There is no bugged Jumbo frame support
1299 * that needs to not insert csum in the TDES.
1300 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001301 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1302 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001303 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001304 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001305 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1306 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307}
1308
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001309/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001310 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001311 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001312 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001313 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001314static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001315{
Beniamino Galvani38979572015-01-21 19:07:27 +01001316 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001317 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001318
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001319 spin_lock(&priv->tx_lock);
1320
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001321 priv->xstats.tx_clean++;
1322
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001323 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001324 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001325 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001326 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001327
1328 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001329 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001330 else
1331 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001332
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001333 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001334 &priv->xstats, p,
1335 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001336 /* Check if the descriptor is owned by the DMA */
1337 if (unlikely(status & tx_dma_own))
1338 break;
1339
1340 /* Just consider the last segment and ...*/
1341 if (likely(!(status & tx_not_ls))) {
1342 /* ... verify the status error condition */
1343 if (unlikely(status & tx_err)) {
1344 priv->dev->stats.tx_errors++;
1345 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001346 priv->dev->stats.tx_packets++;
1347 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001348 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001349 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001350 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001351
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001352 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1353 if (priv->tx_skbuff_dma[entry].map_as_page)
1354 dma_unmap_page(priv->device,
1355 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001356 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001357 DMA_TO_DEVICE);
1358 else
1359 dma_unmap_single(priv->device,
1360 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001361 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001362 DMA_TO_DEVICE);
1363 priv->tx_skbuff_dma[entry].buf = 0;
1364 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001365 }
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001366 priv->hw->mode->clean_desc3(priv, p);
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001367 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001368 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001369
1370 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001371 pkts_compl++;
1372 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001373 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001374 priv->tx_skbuff[entry] = NULL;
1375 }
1376
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001377 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001378
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001379 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001380 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001381 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001382
1383 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1384
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001386 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387 netif_tx_lock(priv->dev);
1388 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001389 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001390 if (netif_msg_tx_done(priv))
1391 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001392 netif_wake_queue(priv->dev);
1393 }
1394 netif_tx_unlock(priv->dev);
1395 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001396
1397 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1398 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001399 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001400 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001401 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001402}
1403
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001404static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001406 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001407}
1408
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001409static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001411 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001412}
1413
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001414/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001415 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001416 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001417 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001418 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001419 */
1420static void stmmac_tx_err(struct stmmac_priv *priv)
1421{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001422 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001423 netif_stop_queue(priv->dev);
1424
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001425 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001426 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001427 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001428 if (priv->extend_desc)
1429 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1430 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001431 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001432 else
1433 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1434 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001435 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001436 priv->dirty_tx = 0;
1437 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001438 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001439 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001440
1441 priv->dev->stats.tx_errors++;
1442 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001443}
1444
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001445/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001446 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001447 * @priv: driver private structure
1448 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001449 * It calls the dwmac dma routine and schedule poll method in case of some
1450 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001451 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001452static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001453{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001454 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001455 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001456
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001457 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001458 if (likely((status & handle_rx)) || (status & handle_tx)) {
1459 if (likely(napi_schedule_prep(&priv->napi))) {
1460 stmmac_disable_dma_irq(priv);
1461 __napi_schedule(&priv->napi);
1462 }
1463 }
1464 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001465 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001466 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1467 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001468 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001469 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001470 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1471 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001472 else
1473 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001474 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001475 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001476 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001477 } else if (unlikely(status == tx_hard_error))
1478 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001479}
1480
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001481/**
1482 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1483 * @priv: driver private structure
1484 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1485 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001486static void stmmac_mmc_setup(struct stmmac_priv *priv)
1487{
1488 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001489 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001490
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001491 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001492
1493 if (priv->dma_cap.rmon) {
1494 dwmac_mmc_ctrl(priv->ioaddr, mode);
1495 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1496 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001497 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001498}
1499
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001500/**
1501 * stmmac_get_synopsys_id - return the SYINID.
1502 * @priv: driver private structure
1503 * Description: this simple function is to decode and return the SYINID
1504 * starting from the HW core register.
1505 */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001506static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1507{
1508 u32 hwid = priv->hw->synopsys_uid;
1509
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001510 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001511 if (likely(hwid)) {
1512 u32 uid = ((hwid & 0x0000ff00) >> 8);
1513 u32 synid = (hwid & 0x000000ff);
1514
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001515 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001516 uid, synid);
1517
1518 return synid;
1519 }
1520 return 0;
1521}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001522
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001523/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001524 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001525 * @priv: driver private structure
1526 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001527 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1528 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001529 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001530static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1531{
1532 if (priv->plat->enh_desc) {
1533 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001534
1535 /* GMAC older than 3.50 has no extended descriptors */
1536 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1537 pr_info("\tEnabled extended descriptors\n");
1538 priv->extend_desc = 1;
1539 } else
1540 pr_warn("Extended descriptors not supported\n");
1541
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001542 priv->hw->desc = &enh_desc_ops;
1543 } else {
1544 pr_info(" Normal descriptors\n");
1545 priv->hw->desc = &ndesc_ops;
1546 }
1547}
1548
1549/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001550 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001551 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001552 * Description:
1553 * new GMAC chip generations have a new register to indicate the
1554 * presence of the optional feature/functions.
1555 * This can be also used to override the value passed through the
1556 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001557 */
1558static int stmmac_get_hw_features(struct stmmac_priv *priv)
1559{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001560 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001561
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001562 if (priv->hw->dma->get_hw_feature) {
1563 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001564
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001565 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1566 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1567 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1568 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001569 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001570 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1571 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1572 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001573 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001574 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001575 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001576 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001577 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001578 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001579 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001580 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1581 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001582 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001583 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001584 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001585 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1586 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001587 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001588 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1589 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001590 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001591 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001592 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001593 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001594 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001595 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001596 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001597 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001598 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001599 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1600 /* Alternate (enhanced) DESC mode */
1601 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001602 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001603
1604 return hw_cap;
1605}
1606
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001607/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001608 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001609 * @priv: driver private structure
1610 * Description:
1611 * it is to verify if the MAC address is valid, in case of failures it
1612 * generates a random MAC address
1613 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001614static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1615{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001616 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001617 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001618 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001619 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001620 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001621 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1622 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001623 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001624}
1625
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001626/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001627 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001628 * @priv: driver private structure
1629 * Description:
1630 * It inits the DMA invoking the specific MAC/GMAC callback.
1631 * Some DMA parameters can be passed from the platform;
1632 * in case of these are not passed a default is kept for the MAC or GMAC.
1633 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001634static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1635{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001636 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001637 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001638 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001639 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001640
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001641 if (priv->plat->dma_cfg) {
1642 pbl = priv->plat->dma_cfg->pbl;
1643 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001644 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001645 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001646 }
1647
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001648 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1649 atds = 1;
1650
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001651 ret = priv->hw->dma->reset(priv->ioaddr);
1652 if (ret) {
1653 dev_err(priv->device, "Failed to reset the dma\n");
1654 return ret;
1655 }
1656
1657 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001658 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1659
1660 if ((priv->synopsys_id >= DWMAC_CORE_3_50) &&
1661 (priv->plat->axi && priv->hw->dma->axi))
1662 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1663
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001664 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001665}
1666
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001667/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001668 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001669 * @data: data pointer
1670 * Description:
1671 * This is the timer handler to directly invoke the stmmac_tx_clean.
1672 */
1673static void stmmac_tx_timer(unsigned long data)
1674{
1675 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1676
1677 stmmac_tx_clean(priv);
1678}
1679
1680/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001681 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001682 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001683 * Description:
1684 * This inits the transmit coalesce parameters: i.e. timer rate,
1685 * timer handler and default threshold used for enabling the
1686 * interrupt on completion bit.
1687 */
1688static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1689{
1690 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1691 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1692 init_timer(&priv->txtimer);
1693 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1694 priv->txtimer.data = (unsigned long)priv;
1695 priv->txtimer.function = stmmac_tx_timer;
1696 add_timer(&priv->txtimer);
1697}
1698
1699/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001700 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001701 * @dev : pointer to the device structure.
1702 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001703 * this is the main function to setup the HW in a usable state because the
1704 * dma engine is reset, the core registers are configured (e.g. AXI,
1705 * Checksum features, timers). The DMA is ready to start receiving and
1706 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001707 * Return value:
1708 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1709 * file on failure.
1710 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001711static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001712{
1713 struct stmmac_priv *priv = netdev_priv(dev);
1714 int ret;
1715
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001716 /* DMA initialization and SW reset */
1717 ret = stmmac_init_dma_engine(priv);
1718 if (ret < 0) {
1719 pr_err("%s: DMA engine initialization failed\n", __func__);
1720 return ret;
1721 }
1722
1723 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001724 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001725
1726 /* If required, perform hw setup of the bus. */
1727 if (priv->plat->bus_setup)
1728 priv->plat->bus_setup(priv->ioaddr);
1729
1730 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001731 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001732
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001733 ret = priv->hw->mac->rx_ipc(priv->hw);
1734 if (!ret) {
1735 pr_warn(" RX IPC Checksum Offload disabled\n");
1736 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001737 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001738 }
1739
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001740 /* Enable the MAC Rx/Tx */
1741 stmmac_set_mac(priv->ioaddr, true);
1742
1743 /* Set the HW DMA mode and the COE */
1744 stmmac_dma_operation_mode(priv);
1745
1746 stmmac_mmc_setup(priv);
1747
Huacai Chenfe1319292014-12-19 22:38:18 +08001748 if (init_ptp) {
1749 ret = stmmac_init_ptp(priv);
1750 if (ret && ret != -EOPNOTSUPP)
1751 pr_warn("%s: failed PTP initialisation\n", __func__);
1752 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001753
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001754#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001755 ret = stmmac_init_fs(dev);
1756 if (ret < 0)
1757 pr_warn("%s: failed debugFS registration\n", __func__);
1758#endif
1759 /* Start the ball rolling... */
1760 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1761 priv->hw->dma->start_tx(priv->ioaddr);
1762 priv->hw->dma->start_rx(priv->ioaddr);
1763
1764 /* Dump DMA/MAC registers */
1765 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001766 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001767 priv->hw->dma->dump_regs(priv->ioaddr);
1768 }
1769 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1770
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001771 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1772 priv->rx_riwt = MAX_DMA_RIWT;
1773 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1774 }
1775
1776 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001777 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001778
1779 return 0;
1780}
1781
1782/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001783 * stmmac_open - open entry point of the driver
1784 * @dev : pointer to the device structure.
1785 * Description:
1786 * This function is the open entry point of the driver.
1787 * Return value:
1788 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1789 * file on failure.
1790 */
1791static int stmmac_open(struct net_device *dev)
1792{
1793 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001794 int ret;
1795
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001796 stmmac_check_ether_addr(priv);
1797
Byungho An4d8f0822013-04-07 17:56:16 +00001798 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1799 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001800 ret = stmmac_init_phy(dev);
1801 if (ret) {
1802 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1803 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001804 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001805 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001806 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001807
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001808 /* Extra statistics */
1809 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1810 priv->xstats.threshold = tc;
1811
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001812 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001813 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001814
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001815 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001816 if (ret < 0) {
1817 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1818 goto dma_desc_error;
1819 }
1820
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001821 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1822 if (ret < 0) {
1823 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1824 goto init_error;
1825 }
1826
Huacai Chenfe1319292014-12-19 22:38:18 +08001827 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001828 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001829 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001830 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001831 }
1832
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001833 stmmac_init_tx_coalesce(priv);
1834
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001835 if (priv->phydev)
1836 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001837
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001838 /* Request the IRQ lines */
1839 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001840 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001841 if (unlikely(ret < 0)) {
1842 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1843 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001844 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001845 }
1846
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001847 /* Request the Wake IRQ in case of another line is used for WoL */
1848 if (priv->wol_irq != dev->irq) {
1849 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1850 IRQF_SHARED, dev->name, dev);
1851 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001852 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1853 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001854 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001855 }
1856 }
1857
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001858 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001859 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001860 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1861 dev->name, dev);
1862 if (unlikely(ret < 0)) {
1863 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1864 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001865 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001866 }
1867 }
1868
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001869 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001871
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001872 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001873
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001874lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001875 if (priv->wol_irq != dev->irq)
1876 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001877wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001878 free_irq(dev->irq, dev);
1879
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001880init_error:
1881 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001882dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001883 if (priv->phydev)
1884 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001885
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001886 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001887}
1888
1889/**
1890 * stmmac_release - close entry point of the driver
1891 * @dev : device pointer.
1892 * Description:
1893 * This is the stop entry point of the driver.
1894 */
1895static int stmmac_release(struct net_device *dev)
1896{
1897 struct stmmac_priv *priv = netdev_priv(dev);
1898
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001899 if (priv->eee_enabled)
1900 del_timer_sync(&priv->eee_ctrl_timer);
1901
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001902 /* Stop and disconnect the PHY */
1903 if (priv->phydev) {
1904 phy_stop(priv->phydev);
1905 phy_disconnect(priv->phydev);
1906 priv->phydev = NULL;
1907 }
1908
1909 netif_stop_queue(dev);
1910
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001913 del_timer_sync(&priv->txtimer);
1914
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001915 /* Free the IRQ lines */
1916 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001917 if (priv->wol_irq != dev->irq)
1918 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001919 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001920 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921
1922 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001923 priv->hw->dma->stop_tx(priv->ioaddr);
1924 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925
1926 /* Release and free the Rx/Tx resources */
1927 free_dma_desc_resources(priv);
1928
avisconti19449bf2010-10-25 18:58:14 +00001929 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001930 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001931
1932 netif_carrier_off(dev);
1933
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001934#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001935 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001936#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001937
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001938 stmmac_release_ptp(priv);
1939
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001940 return 0;
1941}
1942
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001943/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001944 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001945 * @skb : the socket buffer
1946 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001947 * Description : this is the tx entry point of the driver.
1948 * It programs the chain or the ring and supports oversized frames
1949 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001950 */
1951static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1952{
1953 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001954 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001955 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001956 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001957 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001958 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001959 unsigned int enh_desc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001960
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001961 spin_lock(&priv->tx_lock);
1962
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001963 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001964 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001965 if (!netif_queue_stopped(dev)) {
1966 netif_stop_queue(dev);
1967 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001968 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001969 }
1970 return NETDEV_TX_BUSY;
1971 }
1972
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001973 if (priv->tx_path_in_lpi_mode)
1974 stmmac_disable_eee_mode(priv);
1975
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001976 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001977 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001978
Michał Mirosław5e982f32011-04-09 02:46:55 +00001979 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001980
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001981 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001982 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001983 else
1984 desc = priv->dma_tx + entry;
1985
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001986 first = desc;
1987
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001988 priv->tx_skbuff[first_entry] = skb;
1989
1990 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001991 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001992 if (enh_desc)
1993 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
1994
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001995 if (unlikely(is_jumbo)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001996 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001997 if (unlikely(entry < 0))
1998 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001999 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002000
2001 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002002 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2003 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002004 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002005
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002006 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2007
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002008 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002009 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002010 else
2011 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002012
Ian Campbellf7223802011-09-21 21:53:20 +00002013 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
2014 DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002015 if (dma_mapping_error(priv->device, desc->des2))
2016 goto dma_map_err; /* should reuse desc w/o issues */
2017
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002018 priv->tx_skbuff[entry] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002019 priv->tx_skbuff_dma[entry].buf = desc->des2;
2020 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002021 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002022 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2023
2024 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002025 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002026 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002027 }
2028
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002029 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2030
2031 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002032
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002033 if (netif_msg_pktdata(priv)) {
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002034 pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2035 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2036 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002037
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002038 if (priv->extend_desc)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002039 stmmac_display_ring((void *)priv->dma_etx,
2040 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002041 else
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002042 stmmac_display_ring((void *)priv->dma_tx,
2043 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002044
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002045 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002046 print_pkt(skb->data, skb->len);
2047 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002048
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002049 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002050 if (netif_msg_hw(priv))
2051 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002052 netif_stop_queue(dev);
2053 }
2054
2055 dev->stats.tx_bytes += skb->len;
2056
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002057 /* According to the coalesce parameter the IC bit for the latest
2058 * segment is reset and the timer re-started to clean the tx status.
2059 * This approach takes care about the fragments: desc is the first
2060 * element in case of no SG.
2061 */
2062 priv->tx_count_frames += nfrags + 1;
2063 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2064 mod_timer(&priv->txtimer,
2065 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2066 } else {
2067 priv->tx_count_frames = 0;
2068 priv->hw->desc->set_tx_ic(desc);
2069 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002070 }
2071
2072 if (!priv->hwts_tx_en)
2073 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002074
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002075 /* Ready to fill the first descriptor and set the OWN bit w/o any
2076 * problems because all the descriptors are actually ready to be
2077 * passed to the DMA engine.
2078 */
2079 if (likely(!is_jumbo)) {
2080 bool last_segment = (nfrags == 0);
2081
2082 first->des2 = dma_map_single(priv->device, skb->data,
2083 nopaged_len, DMA_TO_DEVICE);
2084 if (dma_mapping_error(priv->device, first->des2))
2085 goto dma_map_err;
2086
2087 priv->tx_skbuff_dma[first_entry].buf = first->des2;
2088 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2089 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2090
2091 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2092 priv->hwts_tx_en)) {
2093 /* declare that device is doing timestamping */
2094 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2095 priv->hw->desc->enable_tx_timestamp(first);
2096 }
2097
2098 /* Prepare the first descriptor setting the OWN bit too */
2099 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2100 csum_insertion, priv->mode, 1,
2101 last_segment);
2102
2103 /* The own bit must be the latest setting done when prepare the
2104 * descriptor and then barrier is needed to make sure that
2105 * all is coherent before granting the DMA engine.
2106 */
2107 smp_wmb();
2108 }
2109
Beniamino Galvani38979572015-01-21 19:07:27 +01002110 netdev_sent_queue(dev, skb->len);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002111 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2112
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002113 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002114 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002115
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002116dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002117 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002118 dev_err(priv->device, "Tx dma map failed\n");
2119 dev_kfree_skb(skb);
2120 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002121 return NETDEV_TX_OK;
2122}
2123
Vince Bridgersb9381982014-01-14 13:42:05 -06002124static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2125{
2126 struct ethhdr *ehdr;
2127 u16 vlanid;
2128
2129 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2130 NETIF_F_HW_VLAN_CTAG_RX &&
2131 !__vlan_get_tag(skb, &vlanid)) {
2132 /* pop the vlan tag */
2133 ehdr = (struct ethhdr *)skb->data;
2134 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2135 skb_pull(skb, VLAN_HLEN);
2136 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2137 }
2138}
2139
2140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002141/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002142 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002143 * @priv: driver private structure
2144 * Description : this is to reallocate the skb for the reception process
2145 * that is based on zero-copy.
2146 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002147static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2148{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002149 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002150 unsigned int entry = priv->dirty_rx;
2151 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002152
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002153 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002154 struct dma_desc *p;
2155
2156 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002157 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002158 else
2159 p = priv->dma_rx + entry;
2160
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002161 if (likely(priv->rx_skbuff[entry] == NULL)) {
2162 struct sk_buff *skb;
2163
Eric Dumazetacb600d2012-10-05 06:23:55 +00002164 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002165 if (unlikely(!skb))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166 break;
2167
2168 priv->rx_skbuff[entry] = skb;
2169 priv->rx_skbuff_dma[entry] =
2170 dma_map_single(priv->device, skb->data, bfsize,
2171 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002172 if (dma_mapping_error(priv->device,
2173 priv->rx_skbuff_dma[entry])) {
2174 dev_err(priv->device, "Rx dma map failed\n");
2175 dev_kfree_skb(skb);
2176 break;
2177 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002178 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002179
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002180 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002181
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002182 if (netif_msg_rx_status(priv))
2183 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002184 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002185 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002186 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002187 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002188
2189 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002190 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002191 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002192}
2193
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002194/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002195 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002196 * @priv: driver private structure
2197 * @limit: napi bugget.
2198 * Description : this the function called by the napi poll method.
2199 * It gets all the frames inside the ring.
2200 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002201static int stmmac_rx(struct stmmac_priv *priv, int limit)
2202{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002203 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002204 unsigned int next_entry;
2205 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002206 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002207
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002208 if (netif_msg_rx_status(priv)) {
2209 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002210 if (priv->extend_desc)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002211 stmmac_display_ring((void *)priv->dma_erx,
2212 DMA_RX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002213 else
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002214 stmmac_display_ring((void *)priv->dma_rx,
2215 DMA_RX_SIZE, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002216 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002217 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002218 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002219 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002220
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002221 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002222 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002223 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002224 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002225
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002226 /* read the status of the incoming frame */
2227 status = priv->hw->desc->rx_status(&priv->dev->stats,
2228 &priv->xstats, p);
2229 /* check if managed by the DMA otherwise go ahead */
2230 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002231 break;
2232
2233 count++;
2234
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002235 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2236 next_entry = priv->cur_rx;
2237
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002238 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002239 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002240 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002241 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002242
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002243 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2244 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2245 &priv->xstats,
2246 priv->dma_erx +
2247 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002248 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002249 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002250 if (priv->hwts_rx_en && !priv->extend_desc) {
2251 /* DESC2 & DESC3 will be overwitten by device
2252 * with timestamp value, hence reinitialize
2253 * them in stmmac_rx_refill() function so that
2254 * device can reuse it.
2255 */
2256 priv->rx_skbuff[entry] = NULL;
2257 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002258 priv->rx_skbuff_dma[entry],
2259 priv->dma_buf_sz,
2260 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002261 }
2262 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002263 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002264 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002265
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002266 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2267
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002268 /* check if frame_len fits the preallocated memory */
2269 if (frame_len > priv->dma_buf_sz) {
2270 priv->dev->stats.rx_length_errors++;
2271 break;
2272 }
2273
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002274 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002275 * Type frames (LLC/LLC-SNAP)
2276 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002277 if (unlikely(status != llc_snap))
2278 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002279
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002280 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002281 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002282 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002283 if (frame_len > ETH_FRAME_LEN)
2284 pr_debug("\tframe size %d, COE: %d\n",
2285 frame_len, status);
2286 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002287
2288 if (unlikely(frame_len < priv->rx_copybreak)) {
2289 skb = netdev_alloc_skb_ip_align(priv->dev,
2290 frame_len);
2291 if (unlikely(!skb)) {
2292 if (net_ratelimit())
2293 dev_warn(priv->device,
2294 "packet dropped\n");
2295 priv->dev->stats.rx_dropped++;
2296 break;
2297 }
2298
2299 dma_sync_single_for_cpu(priv->device,
2300 priv->rx_skbuff_dma
2301 [entry], frame_len,
2302 DMA_FROM_DEVICE);
2303 skb_copy_to_linear_data(skb,
2304 priv->
2305 rx_skbuff[entry]->data,
2306 frame_len);
2307
2308 skb_put(skb, frame_len);
2309 dma_sync_single_for_device(priv->device,
2310 priv->rx_skbuff_dma
2311 [entry], frame_len,
2312 DMA_FROM_DEVICE);
2313 } else {
2314 skb = priv->rx_skbuff[entry];
2315 if (unlikely(!skb)) {
2316 pr_err("%s: Inconsistent Rx chain\n",
2317 priv->dev->name);
2318 priv->dev->stats.rx_dropped++;
2319 break;
2320 }
2321 prefetch(skb->data - NET_IP_ALIGN);
2322 priv->rx_skbuff[entry] = NULL;
2323
2324 skb_put(skb, frame_len);
2325 dma_unmap_single(priv->device,
2326 priv->rx_skbuff_dma[entry],
2327 priv->dma_buf_sz,
2328 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002329 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002330
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002331 stmmac_get_rx_hwtstamp(priv, entry, skb);
2332
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002333 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002334 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002335 print_pkt(skb->data, frame_len);
2336 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002337
Vince Bridgersb9381982014-01-14 13:42:05 -06002338 stmmac_rx_vlan(priv->dev, skb);
2339
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002340 skb->protocol = eth_type_trans(skb, priv->dev);
2341
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002342 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002343 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002344 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002345 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002346
2347 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002348
2349 priv->dev->stats.rx_packets++;
2350 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002351 }
2352 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002353 }
2354
2355 stmmac_rx_refill(priv);
2356
2357 priv->xstats.rx_pkt_n += count;
2358
2359 return count;
2360}
2361
2362/**
2363 * stmmac_poll - stmmac poll method (NAPI)
2364 * @napi : pointer to the napi structure.
2365 * @budget : maximum number of packets that the current CPU can receive from
2366 * all interfaces.
2367 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002368 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002369 */
2370static int stmmac_poll(struct napi_struct *napi, int budget)
2371{
2372 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2373 int work_done = 0;
2374
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002375 priv->xstats.napi_poll++;
2376 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002377
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002378 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002379 if (work_done < budget) {
2380 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002381 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002382 }
2383 return work_done;
2384}
2385
2386/**
2387 * stmmac_tx_timeout
2388 * @dev : Pointer to net device structure
2389 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002390 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002391 * netdev structure and arrange for the device to be reset to a sane state
2392 * in order to transmit a new packet.
2393 */
2394static void stmmac_tx_timeout(struct net_device *dev)
2395{
2396 struct stmmac_priv *priv = netdev_priv(dev);
2397
2398 /* Clear Tx resources and restart transmitting again */
2399 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002400}
2401
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002402/**
Jiri Pirko01789342011-08-16 06:29:00 +00002403 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002404 * @dev : pointer to the device structure
2405 * Description:
2406 * This function is a driver entry point which gets called by the kernel
2407 * whenever multicast addresses must be enabled/disabled.
2408 * Return value:
2409 * void.
2410 */
Jiri Pirko01789342011-08-16 06:29:00 +00002411static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002412{
2413 struct stmmac_priv *priv = netdev_priv(dev);
2414
Vince Bridgers3b57de92014-07-31 15:49:17 -05002415 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002416}
2417
2418/**
2419 * stmmac_change_mtu - entry point to change MTU size for the device.
2420 * @dev : device pointer.
2421 * @new_mtu : the new MTU size for the device.
2422 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2423 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2424 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2425 * Return value:
2426 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2427 * file on failure.
2428 */
2429static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2430{
2431 struct stmmac_priv *priv = netdev_priv(dev);
2432 int max_mtu;
2433
2434 if (netif_running(dev)) {
2435 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2436 return -EBUSY;
2437 }
2438
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002439 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002440 max_mtu = JUMBO_LEN;
2441 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002442 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002443
Vince Bridgers2618abb2014-01-20 05:39:01 -06002444 if (priv->plat->maxmtu < max_mtu)
2445 max_mtu = priv->plat->maxmtu;
2446
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002447 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2448 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2449 return -EINVAL;
2450 }
2451
Michał Mirosław5e982f32011-04-09 02:46:55 +00002452 dev->mtu = new_mtu;
2453 netdev_update_features(dev);
2454
2455 return 0;
2456}
2457
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002458static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002459 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002460{
2461 struct stmmac_priv *priv = netdev_priv(dev);
2462
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002463 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002464 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002465
Michał Mirosław5e982f32011-04-09 02:46:55 +00002466 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002467 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002468
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002469 /* Some GMAC devices have a bugged Jumbo frame support that
2470 * needs to have the Tx COE disabled for oversized frames
2471 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002472 * the TX csum insertionin the TDES and not use SF.
2473 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002474 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002475 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002476
Michał Mirosław5e982f32011-04-09 02:46:55 +00002477 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002478}
2479
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002480static int stmmac_set_features(struct net_device *netdev,
2481 netdev_features_t features)
2482{
2483 struct stmmac_priv *priv = netdev_priv(netdev);
2484
2485 /* Keep the COE Type in case of csum is supporting */
2486 if (features & NETIF_F_RXCSUM)
2487 priv->hw->rx_csum = priv->plat->rx_coe;
2488 else
2489 priv->hw->rx_csum = 0;
2490 /* No check needed because rx_coe has been set before and it will be
2491 * fixed in case of issue.
2492 */
2493 priv->hw->mac->rx_ipc(priv->hw);
2494
2495 return 0;
2496}
2497
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002498/**
2499 * stmmac_interrupt - main ISR
2500 * @irq: interrupt number.
2501 * @dev_id: to pass the net device pointer.
2502 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002503 * It can call:
2504 * o DMA service routine (to manage incoming frame reception and transmission
2505 * status)
2506 * o Core interrupts to manage: remote wake-up, management counter, LPI
2507 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002508 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002509static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2510{
2511 struct net_device *dev = (struct net_device *)dev_id;
2512 struct stmmac_priv *priv = netdev_priv(dev);
2513
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002514 if (priv->irq_wake)
2515 pm_wakeup_event(priv->device, 0);
2516
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002517 if (unlikely(!dev)) {
2518 pr_err("%s: invalid dev pointer\n", __func__);
2519 return IRQ_NONE;
2520 }
2521
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002522 /* To handle GMAC own interrupts */
2523 if (priv->plat->has_gmac) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002524 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002525 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002526 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002527 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002528 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002529 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002530 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002531 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002532 }
2533 }
2534
2535 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002536 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002537
2538 return IRQ_HANDLED;
2539}
2540
2541#ifdef CONFIG_NET_POLL_CONTROLLER
2542/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002543 * to allow network I/O with interrupts disabled.
2544 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002545static void stmmac_poll_controller(struct net_device *dev)
2546{
2547 disable_irq(dev->irq);
2548 stmmac_interrupt(dev->irq, dev);
2549 enable_irq(dev->irq);
2550}
2551#endif
2552
2553/**
2554 * stmmac_ioctl - Entry point for the Ioctl
2555 * @dev: Device pointer.
2556 * @rq: An IOCTL specefic structure, that can contain a pointer to
2557 * a proprietary structure used to pass information to the driver.
2558 * @cmd: IOCTL command
2559 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002560 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002561 */
2562static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2563{
2564 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002565 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002566
2567 if (!netif_running(dev))
2568 return -EINVAL;
2569
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002570 switch (cmd) {
2571 case SIOCGMIIPHY:
2572 case SIOCGMIIREG:
2573 case SIOCSMIIREG:
2574 if (!priv->phydev)
2575 return -EINVAL;
2576 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2577 break;
2578 case SIOCSHWTSTAMP:
2579 ret = stmmac_hwtstamp_ioctl(dev, rq);
2580 break;
2581 default:
2582 break;
2583 }
Richard Cochran28b04112010-07-17 08:48:55 +00002584
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002585 return ret;
2586}
2587
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002588#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002589static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002590
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002591static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002592 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002593{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002594 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002595 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2596 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002597
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002598 for (i = 0; i < size; i++) {
2599 u64 x;
2600 if (extend_desc) {
2601 x = *(u64 *) ep;
2602 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002603 i, (unsigned int)virt_to_phys(ep),
2604 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002605 ep->basic.des2, ep->basic.des3);
2606 ep++;
2607 } else {
2608 x = *(u64 *) p;
2609 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002610 i, (unsigned int)virt_to_phys(ep),
2611 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002612 p->des2, p->des3);
2613 p++;
2614 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002615 seq_printf(seq, "\n");
2616 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002617}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002618
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002619static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2620{
2621 struct net_device *dev = seq->private;
2622 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002623
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002624 if (priv->extend_desc) {
2625 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002626 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002627 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002628 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002629 } else {
2630 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002631 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002632 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002633 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002634 }
2635
2636 return 0;
2637}
2638
2639static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2640{
2641 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2642}
2643
2644static const struct file_operations stmmac_rings_status_fops = {
2645 .owner = THIS_MODULE,
2646 .open = stmmac_sysfs_ring_open,
2647 .read = seq_read,
2648 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002649 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002650};
2651
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002652static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2653{
2654 struct net_device *dev = seq->private;
2655 struct stmmac_priv *priv = netdev_priv(dev);
2656
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002657 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002658 seq_printf(seq, "DMA HW features not supported\n");
2659 return 0;
2660 }
2661
2662 seq_printf(seq, "==============================\n");
2663 seq_printf(seq, "\tDMA HW features\n");
2664 seq_printf(seq, "==============================\n");
2665
2666 seq_printf(seq, "\t10/100 Mbps %s\n",
2667 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2668 seq_printf(seq, "\t1000 Mbps %s\n",
2669 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2670 seq_printf(seq, "\tHalf duple %s\n",
2671 (priv->dma_cap.half_duplex) ? "Y" : "N");
2672 seq_printf(seq, "\tHash Filter: %s\n",
2673 (priv->dma_cap.hash_filter) ? "Y" : "N");
2674 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2675 (priv->dma_cap.multi_addr) ? "Y" : "N");
2676 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2677 (priv->dma_cap.pcs) ? "Y" : "N");
2678 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2679 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2680 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2681 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2682 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2683 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2684 seq_printf(seq, "\tRMON module: %s\n",
2685 (priv->dma_cap.rmon) ? "Y" : "N");
2686 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2687 (priv->dma_cap.time_stamp) ? "Y" : "N");
2688 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2689 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2690 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2691 (priv->dma_cap.eee) ? "Y" : "N");
2692 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2693 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2694 (priv->dma_cap.tx_coe) ? "Y" : "N");
2695 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2696 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2697 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2698 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2699 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2700 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2701 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2702 priv->dma_cap.number_rx_channel);
2703 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2704 priv->dma_cap.number_tx_channel);
2705 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2706 (priv->dma_cap.enh_desc) ? "Y" : "N");
2707
2708 return 0;
2709}
2710
2711static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2712{
2713 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2714}
2715
2716static const struct file_operations stmmac_dma_cap_fops = {
2717 .owner = THIS_MODULE,
2718 .open = stmmac_sysfs_dma_cap_open,
2719 .read = seq_read,
2720 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002721 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002722};
2723
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002724static int stmmac_init_fs(struct net_device *dev)
2725{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002726 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002727
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002728 /* Create per netdev entries */
2729 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2730
2731 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
2732 pr_err("ERROR %s/%s, debugfs create directory failed\n",
2733 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002734
2735 return -ENOMEM;
2736 }
2737
2738 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002739 priv->dbgfs_rings_status =
2740 debugfs_create_file("descriptors_status", S_IRUGO,
2741 priv->dbgfs_dir, dev,
2742 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002743
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002744 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002745 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002746 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002747
2748 return -ENOMEM;
2749 }
2750
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002751 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002752 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
2753 priv->dbgfs_dir,
2754 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002755
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002756 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002757 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002758 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002759
2760 return -ENOMEM;
2761 }
2762
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002763 return 0;
2764}
2765
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002766static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002767{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002768 struct stmmac_priv *priv = netdev_priv(dev);
2769
2770 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002771}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002772#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002773
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002774static const struct net_device_ops stmmac_netdev_ops = {
2775 .ndo_open = stmmac_open,
2776 .ndo_start_xmit = stmmac_xmit,
2777 .ndo_stop = stmmac_release,
2778 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002779 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002780 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002781 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002782 .ndo_tx_timeout = stmmac_tx_timeout,
2783 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002784#ifdef CONFIG_NET_POLL_CONTROLLER
2785 .ndo_poll_controller = stmmac_poll_controller,
2786#endif
2787 .ndo_set_mac_address = eth_mac_addr,
2788};
2789
2790/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002791 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002792 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002793 * Description: this function is to configure the MAC device according to
2794 * some platform parameters or the HW capability register. It prepares the
2795 * driver to use either ring or chain modes and to setup either enhanced or
2796 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002797 */
2798static int stmmac_hw_init(struct stmmac_priv *priv)
2799{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002800 struct mac_device_info *mac;
2801
2802 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002803 if (priv->plat->has_gmac) {
2804 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05002805 mac = dwmac1000_setup(priv->ioaddr,
2806 priv->plat->multicast_filter_bins,
2807 priv->plat->unicast_filter_entries);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002808 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002809 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002810 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002811 if (!mac)
2812 return -ENOMEM;
2813
2814 priv->hw = mac;
2815
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002816 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002817 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002818
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002819 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002820 if (chain_mode) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002821 priv->hw->mode = &chain_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002822 pr_info(" Chain mode enabled\n");
2823 priv->mode = STMMAC_CHAIN_MODE;
2824 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002825 priv->hw->mode = &ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002826 pr_info(" Ring mode enabled\n");
2827 priv->mode = STMMAC_RING_MODE;
2828 }
2829
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002830 /* Get the HW capability (new GMAC newer than 3.50a) */
2831 priv->hw_cap_support = stmmac_get_hw_features(priv);
2832 if (priv->hw_cap_support) {
2833 pr_info(" DMA HW capability register supported");
2834
2835 /* We can override some gmac/dma configuration fields: e.g.
2836 * enh_desc, tx_coe (e.g. that are passed through the
2837 * platform) with the values from the HW capability
2838 * register (if supported).
2839 */
2840 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002841 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002842
Sonic Zhangdec21652015-01-22 14:55:57 +08002843 /* TXCOE doesn't work in thresh DMA mode */
2844 if (priv->plat->force_thresh_dma_mode)
2845 priv->plat->tx_coe = 0;
2846 else
2847 priv->plat->tx_coe = priv->dma_cap.tx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002848
2849 if (priv->dma_cap.rx_coe_type2)
2850 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2851 else if (priv->dma_cap.rx_coe_type1)
2852 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2853
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002854 } else
2855 pr_info(" No HW DMA feature register supported");
2856
Byungho An61369d02013-06-28 16:35:32 +09002857 /* To use alternate (extended) or normal descriptor structures */
2858 stmmac_selec_desc_mode(priv);
2859
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002860 if (priv->plat->rx_coe) {
2861 priv->hw->rx_csum = priv->plat->rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002862 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2863 priv->plat->rx_coe);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002864 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002865 if (priv->plat->tx_coe)
2866 pr_info(" TX Checksum insertion supported\n");
2867
2868 if (priv->plat->pmt) {
2869 pr_info(" Wake-Up On Lan supported\n");
2870 device_set_wakeup_capable(priv->device, 1);
2871 }
2872
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002873 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002874}
2875
2876/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002877 * stmmac_dvr_probe
2878 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002879 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002880 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002881 * Description: this is the main probe function used to
2882 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02002883 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002884 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002885 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002886int stmmac_dvr_probe(struct device *device,
2887 struct plat_stmmacenet_data *plat_dat,
2888 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002889{
2890 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002891 struct net_device *ndev = NULL;
2892 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002893
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002894 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002895 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002896 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002897
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002898 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002899
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002900 priv = netdev_priv(ndev);
2901 priv->device = device;
2902 priv->dev = ndev;
2903
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002904 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002905 priv->pause = pause;
2906 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002907 priv->ioaddr = res->addr;
2908 priv->dev->base_addr = (unsigned long)res->addr;
2909
2910 priv->dev->irq = res->irq;
2911 priv->wol_irq = res->wol_irq;
2912 priv->lpi_irq = res->lpi_irq;
2913
2914 if (res->mac)
2915 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002916
Joachim Eastwooda7a62682015-07-17 23:48:17 +02002917 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02002918
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002919 /* Verify driver arguments */
2920 stmmac_verify_args();
2921
2922 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002923 * this needs to have multiple instances
2924 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002925 if ((phyaddr >= 0) && (phyaddr <= 31))
2926 priv->plat->phy_addr = phyaddr;
2927
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002928 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
2929 if (IS_ERR(priv->stmmac_clk)) {
2930 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
2931 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08002932 /* If failed to obtain stmmac_clk and specific clk_csr value
2933 * is NOT passed from the platform, probe fail.
2934 */
2935 if (!priv->plat->clk_csr) {
2936 ret = PTR_ERR(priv->stmmac_clk);
2937 goto error_clk_get;
2938 } else {
2939 priv->stmmac_clk = NULL;
2940 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002941 }
2942 clk_prepare_enable(priv->stmmac_clk);
2943
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002944 priv->pclk = devm_clk_get(priv->device, "pclk");
2945 if (IS_ERR(priv->pclk)) {
2946 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
2947 ret = -EPROBE_DEFER;
2948 goto error_pclk_get;
2949 }
2950 priv->pclk = NULL;
2951 }
2952 clk_prepare_enable(priv->pclk);
2953
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002954 priv->stmmac_rst = devm_reset_control_get(priv->device,
2955 STMMAC_RESOURCE_NAME);
2956 if (IS_ERR(priv->stmmac_rst)) {
2957 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
2958 ret = -EPROBE_DEFER;
2959 goto error_hw_init;
2960 }
2961 dev_info(priv->device, "no reset control found\n");
2962 priv->stmmac_rst = NULL;
2963 }
2964 if (priv->stmmac_rst)
2965 reset_control_deassert(priv->stmmac_rst);
2966
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002967 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002968 ret = stmmac_hw_init(priv);
2969 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002970 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002971
2972 ndev->netdev_ops = &stmmac_netdev_ops;
2973
2974 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2975 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002976 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2977 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002978#ifdef STMMAC_VLAN_TAG_USED
2979 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002980 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002981#endif
2982 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2983
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002984 if (flow_ctrl)
2985 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2986
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002987 /* Rx Watchdog is available in the COREs newer than the 3.40.
2988 * In some case, for example on bugged HW this feature
2989 * has to be disable and this can be done by passing the
2990 * riwt_off field from the platform.
2991 */
2992 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2993 priv->use_riwt = 1;
2994 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2995 }
2996
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002997 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002998
Vlad Lunguf8e96162010-11-29 22:52:52 +00002999 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003000 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003001
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003002 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003003 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003004 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003005 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003006 }
3007
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003008 /* If a specific clk_csr value is passed from the platform
3009 * this means that the CSR Clock Range selection cannot be
3010 * changed at run-time and it is fixed. Viceversa the driver'll try to
3011 * set the MDC clock dynamically according to the csr actual
3012 * clock input.
3013 */
3014 if (!priv->plat->clk_csr)
3015 stmmac_clk_csr_set(priv);
3016 else
3017 priv->clk_csr = priv->plat->clk_csr;
3018
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003019 stmmac_check_pcs_mode(priv);
3020
Byungho An4d8f0822013-04-07 17:56:16 +00003021 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3022 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003023 /* MDIO bus Registration */
3024 ret = stmmac_mdio_register(ndev);
3025 if (ret < 0) {
3026 pr_debug("%s: MDIO bus (id: %d) registration failed",
3027 __func__, priv->plat->bus_id);
3028 goto error_mdio_register;
3029 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003030 }
3031
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003032 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003033
Viresh Kumar6a81c262012-07-30 14:39:41 -07003034error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003035 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003036error_netdev_register:
3037 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003038error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003039 clk_disable_unprepare(priv->pclk);
3040error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003041 clk_disable_unprepare(priv->stmmac_clk);
3042error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003043 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003044
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003045 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003046}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003047EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003048
3049/**
3050 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003051 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003052 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003053 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003054 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003055int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003056{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003057 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003058
3059 pr_info("%s:\n\tremoving driver", __func__);
3060
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003061 priv->hw->dma->stop_rx(priv->ioaddr);
3062 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003063
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003064 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003065 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003066 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003067 if (priv->stmmac_rst)
3068 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003069 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003070 clk_disable_unprepare(priv->stmmac_clk);
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003071 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3072 priv->pcs != STMMAC_PCS_RTBI)
3073 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003074 free_netdev(ndev);
3075
3076 return 0;
3077}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003078EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003079
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003080/**
3081 * stmmac_suspend - suspend callback
3082 * @ndev: net device pointer
3083 * Description: this is the function to suspend the device and it is called
3084 * by the platform driver to stop the network queue, release the resources,
3085 * program the PMT register (for WoL), clean and release driver resources.
3086 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003087int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003088{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003089 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003090 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003091
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003092 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003093 return 0;
3094
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003095 if (priv->phydev)
3096 phy_stop(priv->phydev);
3097
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003098 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003099
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003100 netif_device_detach(ndev);
3101 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003102
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003103 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003104
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003105 /* Stop TX/RX DMA */
3106 priv->hw->dma->stop_tx(priv->ioaddr);
3107 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003108
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003109 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003110 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003111 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003112 priv->irq_wake = 1;
3113 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003114 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003115 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003116 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003117 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003118 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003119 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003120 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003121
3122 priv->oldlink = 0;
3123 priv->speed = 0;
3124 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003125 return 0;
3126}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003127EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003128
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003129/**
3130 * stmmac_resume - resume callback
3131 * @ndev: net device pointer
3132 * Description: when resume this function is invoked to setup the DMA and CORE
3133 * in a usable state.
3134 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003135int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003136{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003137 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003138 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003139
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003140 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003141 return 0;
3142
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003143 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02003144
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003145 /* Power Down bit, into the PM register, is cleared
3146 * automatically as soon as a magic packet or a Wake-up frame
3147 * is received. Anyway, it's better to manually clear
3148 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003149 * from another devices (e.g. serial console).
3150 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003151 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003152 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003153 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003154 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003155 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003156 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003157 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003158 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003159 /* reset the phy so that it's ready */
3160 if (priv->mii)
3161 stmmac_mdio_reset(priv->mii);
3162 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003163
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003164 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003165
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003166 priv->cur_rx = 0;
3167 priv->dirty_rx = 0;
3168 priv->dirty_tx = 0;
3169 priv->cur_tx = 0;
3170 stmmac_clear_descriptors(priv);
3171
Huacai Chenfe1319292014-12-19 22:38:18 +08003172 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003173 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003174 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003175
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003176 napi_enable(&priv->napi);
3177
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003178 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003179
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003180 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003181
3182 if (priv->phydev)
3183 phy_start(priv->phydev);
3184
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003185 return 0;
3186}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003187EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003188
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003189#ifndef MODULE
3190static int __init stmmac_cmdline_opt(char *str)
3191{
3192 char *opt;
3193
3194 if (!str || !*str)
3195 return -EINVAL;
3196 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003197 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003198 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003199 goto err;
3200 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003201 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003202 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003203 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003204 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003205 goto err;
3206 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003207 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003208 goto err;
3209 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003210 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003211 goto err;
3212 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003213 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003214 goto err;
3215 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003216 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003217 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003218 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003219 if (kstrtoint(opt + 10, 0, &eee_timer))
3220 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003221 } else if (!strncmp(opt, "chain_mode:", 11)) {
3222 if (kstrtoint(opt + 11, 0, &chain_mode))
3223 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003224 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003225 }
3226 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003227
3228err:
3229 pr_err("%s: ERROR broken module parameter conversion", __func__);
3230 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003231}
3232
3233__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003234#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003235
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003236static int __init stmmac_init(void)
3237{
3238#ifdef CONFIG_DEBUG_FS
3239 /* Create debugfs main directory if it doesn't exist yet */
3240 if (!stmmac_fs_dir) {
3241 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3242
3243 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3244 pr_err("ERROR %s, debugfs create directory failed\n",
3245 STMMAC_RESOURCE_NAME);
3246
3247 return -ENOMEM;
3248 }
3249 }
3250#endif
3251
3252 return 0;
3253}
3254
3255static void __exit stmmac_exit(void)
3256{
3257#ifdef CONFIG_DEBUG_FS
3258 debugfs_remove_recursive(stmmac_fs_dir);
3259#endif
3260}
3261
3262module_init(stmmac_init)
3263module_exit(stmmac_exit)
3264
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003265MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3266MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3267MODULE_LICENSE("GPL");