blob: f54839fa50b19371fdb873cb240d2209b36f7944 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020037
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030038#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020039#include <plat/clock.h>
40
41#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053042#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
44/*#define VERBOSE_IRQ*/
45#define DSI_CATCH_MISSING_TE
46
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047struct dsi_reg { u16 idx; };
48
49#define DSI_REG(idx) ((const struct dsi_reg) { idx })
50
51#define DSI_SZ_REGS SZ_1K
52/* DSI Protocol Engine */
53
54#define DSI_REVISION DSI_REG(0x0000)
55#define DSI_SYSCONFIG DSI_REG(0x0010)
56#define DSI_SYSSTATUS DSI_REG(0x0014)
57#define DSI_IRQSTATUS DSI_REG(0x0018)
58#define DSI_IRQENABLE DSI_REG(0x001C)
59#define DSI_CTRL DSI_REG(0x0040)
60#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
61#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
62#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
63#define DSI_CLK_CTRL DSI_REG(0x0054)
64#define DSI_TIMING1 DSI_REG(0x0058)
65#define DSI_TIMING2 DSI_REG(0x005C)
66#define DSI_VM_TIMING1 DSI_REG(0x0060)
67#define DSI_VM_TIMING2 DSI_REG(0x0064)
68#define DSI_VM_TIMING3 DSI_REG(0x0068)
69#define DSI_CLK_TIMING DSI_REG(0x006C)
70#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
71#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
72#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
73#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
74#define DSI_VM_TIMING4 DSI_REG(0x0080)
75#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
76#define DSI_VM_TIMING5 DSI_REG(0x0088)
77#define DSI_VM_TIMING6 DSI_REG(0x008C)
78#define DSI_VM_TIMING7 DSI_REG(0x0090)
79#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
80#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
81#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
82#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
83#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
84#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
85#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
86#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
87
88/* DSIPHY_SCP */
89
90#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
91#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
92#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
93#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030094#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSI_PLL_CTRL_SCP */
97
98#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
99#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
100#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
101#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
102#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
103
104#define REG_GET(idx, start, end) \
105 FLD_GET(dsi_read_reg(idx), start, end)
106
107#define REG_FLD_MOD(idx, val, start, end) \
108 dsi_write_reg(idx, FLD_MOD(dsi_read_reg(idx), val, start, end))
109
110/* Global interrupts */
111#define DSI_IRQ_VC0 (1 << 0)
112#define DSI_IRQ_VC1 (1 << 1)
113#define DSI_IRQ_VC2 (1 << 2)
114#define DSI_IRQ_VC3 (1 << 3)
115#define DSI_IRQ_WAKEUP (1 << 4)
116#define DSI_IRQ_RESYNC (1 << 5)
117#define DSI_IRQ_PLL_LOCK (1 << 7)
118#define DSI_IRQ_PLL_UNLOCK (1 << 8)
119#define DSI_IRQ_PLL_RECALL (1 << 9)
120#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
121#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
122#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
123#define DSI_IRQ_TE_TRIGGER (1 << 16)
124#define DSI_IRQ_ACK_TRIGGER (1 << 17)
125#define DSI_IRQ_SYNC_LOST (1 << 18)
126#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
127#define DSI_IRQ_TA_TIMEOUT (1 << 20)
128#define DSI_IRQ_ERROR_MASK \
129 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
130 DSI_IRQ_TA_TIMEOUT)
131#define DSI_IRQ_CHANNEL_MASK 0xf
132
133/* Virtual channel interrupts */
134#define DSI_VC_IRQ_CS (1 << 0)
135#define DSI_VC_IRQ_ECC_CORR (1 << 1)
136#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
137#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
138#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
139#define DSI_VC_IRQ_BTA (1 << 5)
140#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
141#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
142#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
143#define DSI_VC_IRQ_ERROR_MASK \
144 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
145 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
146 DSI_VC_IRQ_FIFO_TX_UDF)
147
148/* ComplexIO interrupts */
149#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
150#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
151#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
152#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
153#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
154#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
155#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
156#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
157#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
158#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
159#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
160#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
161#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
162#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
163#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
164#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
165#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
166#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
167#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
168#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300169#define DSI_CIO_IRQ_ERROR_MASK \
170 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
171 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
172 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRCONTROL1 | \
173 DSI_CIO_IRQ_ERRCONTROL2 | DSI_CIO_IRQ_ERRCONTROL3 | \
174 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
175 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
176 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200177
178#define DSI_DT_DCS_SHORT_WRITE_0 0x05
179#define DSI_DT_DCS_SHORT_WRITE_1 0x15
180#define DSI_DT_DCS_READ 0x06
181#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
182#define DSI_DT_NULL_PACKET 0x09
183#define DSI_DT_DCS_LONG_WRITE 0x39
184
185#define DSI_DT_RX_ACK_WITH_ERR 0x02
186#define DSI_DT_RX_DCS_LONG_READ 0x1c
187#define DSI_DT_RX_SHORT_READ_1 0x21
188#define DSI_DT_RX_SHORT_READ_2 0x22
189
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200190typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
191
192#define DSI_MAX_NR_ISRS 2
193
194struct dsi_isr_data {
195 omap_dsi_isr_t isr;
196 void *arg;
197 u32 mask;
198};
199
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200enum fifo_size {
201 DSI_FIFO_SIZE_0 = 0,
202 DSI_FIFO_SIZE_32 = 1,
203 DSI_FIFO_SIZE_64 = 2,
204 DSI_FIFO_SIZE_96 = 3,
205 DSI_FIFO_SIZE_128 = 4,
206};
207
208enum dsi_vc_mode {
209 DSI_VC_MODE_L4 = 0,
210 DSI_VC_MODE_VP,
211};
212
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300213enum dsi_lane {
214 DSI_CLK_P = 1 << 0,
215 DSI_CLK_N = 1 << 1,
216 DSI_DATA1_P = 1 << 2,
217 DSI_DATA1_N = 1 << 3,
218 DSI_DATA2_P = 1 << 4,
219 DSI_DATA2_N = 1 << 5,
220};
221
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200222struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200223 u16 x, y, w, h;
224 struct omap_dss_device *device;
225};
226
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200227struct dsi_irq_stats {
228 unsigned long last_reset;
229 unsigned irq_count;
230 unsigned dsi_irqs[32];
231 unsigned vc_irqs[4][32];
232 unsigned cio_irqs[32];
233};
234
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200235struct dsi_isr_tables {
236 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
237 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
238 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
239};
240
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200241static struct
242{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000243 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200244 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000245 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200246
247 struct dsi_clock_info current_cinfo;
248
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300249 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200250 struct regulator *vdds_dsi_reg;
251
252 struct {
253 enum dsi_vc_mode mode;
254 struct omap_dss_device *dssdev;
255 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530256 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 } vc[4];
258
259 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200260 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200261
262 unsigned pll_locked;
263
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200264 spinlock_t irq_lock;
265 struct dsi_isr_tables isr_tables;
266 /* space for a copy used by the interrupt handler */
267 struct dsi_isr_tables isr_tables_copy;
268
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200269 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300273 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +0300275 struct workqueue_struct *workqueue;
276
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200277 void (*framedone_callback)(int, void *);
278 void *framedone_data;
279
280 struct delayed_work framedone_timeout_work;
281
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200282#ifdef DSI_CATCH_MISSING_TE
283 struct timer_list te_timer;
284#endif
285
286 unsigned long cache_req_pck;
287 unsigned long cache_clk_freq;
288 struct dsi_clock_info cache_cinfo;
289
290 u32 errors;
291 spinlock_t errors_lock;
292#ifdef DEBUG
293 ktime_t perf_setup_time;
294 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295#endif
296 int debug_read;
297 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200298
299#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
300 spinlock_t irq_stats_lock;
301 struct dsi_irq_stats irq_stats;
302#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500303 /* DSI PLL Parameter Ranges */
304 unsigned long regm_max, regn_max;
305 unsigned long regm_dispc_max, regm_dsi_max;
306 unsigned long fint_min, fint_max;
307 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300308
309 unsigned scp_clk_refcount;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200310} dsi;
311
312#ifdef DEBUG
313static unsigned int dsi_perf;
314module_param_named(dsi_perf, dsi_perf, bool, 0644);
315#endif
316
317static inline void dsi_write_reg(const struct dsi_reg idx, u32 val)
318{
319 __raw_writel(val, dsi.base + idx.idx);
320}
321
322static inline u32 dsi_read_reg(const struct dsi_reg idx)
323{
324 return __raw_readl(dsi.base + idx.idx);
325}
326
327
328void dsi_save_context(void)
329{
330}
331
332void dsi_restore_context(void)
333{
334}
335
336void dsi_bus_lock(void)
337{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200338 down(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200339}
340EXPORT_SYMBOL(dsi_bus_lock);
341
342void dsi_bus_unlock(void)
343{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200344 up(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200345}
346EXPORT_SYMBOL(dsi_bus_unlock);
347
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200348static bool dsi_bus_is_locked(void)
349{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200350 return dsi.bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200351}
352
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200353static void dsi_completion_handler(void *data, u32 mask)
354{
355 complete((struct completion *)data);
356}
357
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200358static inline int wait_for_bit_change(const struct dsi_reg idx, int bitnum,
359 int value)
360{
361 int t = 100000;
362
363 while (REG_GET(idx, bitnum, bitnum) != value) {
364 if (--t == 0)
365 return !value;
366 }
367
368 return value;
369}
370
371#ifdef DEBUG
372static void dsi_perf_mark_setup(void)
373{
374 dsi.perf_setup_time = ktime_get();
375}
376
377static void dsi_perf_mark_start(void)
378{
379 dsi.perf_start_time = ktime_get();
380}
381
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382static void dsi_perf_show(const char *name)
383{
384 ktime_t t, setup_time, trans_time;
385 u32 total_bytes;
386 u32 setup_us, trans_us, total_us;
387
388 if (!dsi_perf)
389 return;
390
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391 t = ktime_get();
392
393 setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
394 setup_us = (u32)ktime_to_us(setup_time);
395 if (setup_us == 0)
396 setup_us = 1;
397
398 trans_time = ktime_sub(t, dsi.perf_start_time);
399 trans_us = (u32)ktime_to_us(trans_time);
400 if (trans_us == 0)
401 trans_us = 1;
402
403 total_us = setup_us + trans_us;
404
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200405 total_bytes = dsi.update_region.w *
406 dsi.update_region.h *
407 dsi.update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200408
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200409 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
410 "%u bytes, %u kbytes/sec\n",
411 name,
412 setup_us,
413 trans_us,
414 total_us,
415 1000*1000 / total_us,
416 total_bytes,
417 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200418}
419#else
420#define dsi_perf_mark_setup()
421#define dsi_perf_mark_start()
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200422#define dsi_perf_show(x)
423#endif
424
425static void print_irq_status(u32 status)
426{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200427 if (status == 0)
428 return;
429
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200430#ifndef VERBOSE_IRQ
431 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
432 return;
433#endif
434 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
435
436#define PIS(x) \
437 if (status & DSI_IRQ_##x) \
438 printk(#x " ");
439#ifdef VERBOSE_IRQ
440 PIS(VC0);
441 PIS(VC1);
442 PIS(VC2);
443 PIS(VC3);
444#endif
445 PIS(WAKEUP);
446 PIS(RESYNC);
447 PIS(PLL_LOCK);
448 PIS(PLL_UNLOCK);
449 PIS(PLL_RECALL);
450 PIS(COMPLEXIO_ERR);
451 PIS(HS_TX_TIMEOUT);
452 PIS(LP_RX_TIMEOUT);
453 PIS(TE_TRIGGER);
454 PIS(ACK_TRIGGER);
455 PIS(SYNC_LOST);
456 PIS(LDO_POWER_GOOD);
457 PIS(TA_TIMEOUT);
458#undef PIS
459
460 printk("\n");
461}
462
463static void print_irq_status_vc(int channel, u32 status)
464{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200465 if (status == 0)
466 return;
467
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200468#ifndef VERBOSE_IRQ
469 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
470 return;
471#endif
472 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
473
474#define PIS(x) \
475 if (status & DSI_VC_IRQ_##x) \
476 printk(#x " ");
477 PIS(CS);
478 PIS(ECC_CORR);
479#ifdef VERBOSE_IRQ
480 PIS(PACKET_SENT);
481#endif
482 PIS(FIFO_TX_OVF);
483 PIS(FIFO_RX_OVF);
484 PIS(BTA);
485 PIS(ECC_NO_CORR);
486 PIS(FIFO_TX_UDF);
487 PIS(PP_BUSY_CHANGE);
488#undef PIS
489 printk("\n");
490}
491
492static void print_irq_status_cio(u32 status)
493{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200494 if (status == 0)
495 return;
496
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200497 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
498
499#define PIS(x) \
500 if (status & DSI_CIO_IRQ_##x) \
501 printk(#x " ");
502 PIS(ERRSYNCESC1);
503 PIS(ERRSYNCESC2);
504 PIS(ERRSYNCESC3);
505 PIS(ERRESC1);
506 PIS(ERRESC2);
507 PIS(ERRESC3);
508 PIS(ERRCONTROL1);
509 PIS(ERRCONTROL2);
510 PIS(ERRCONTROL3);
511 PIS(STATEULPS1);
512 PIS(STATEULPS2);
513 PIS(STATEULPS3);
514 PIS(ERRCONTENTIONLP0_1);
515 PIS(ERRCONTENTIONLP1_1);
516 PIS(ERRCONTENTIONLP0_2);
517 PIS(ERRCONTENTIONLP1_2);
518 PIS(ERRCONTENTIONLP0_3);
519 PIS(ERRCONTENTIONLP1_3);
520 PIS(ULPSACTIVENOT_ALL0);
521 PIS(ULPSACTIVENOT_ALL1);
522#undef PIS
523
524 printk("\n");
525}
526
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200527#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
528static void dsi_collect_irq_stats(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200529{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200530 int i;
531
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200532 spin_lock(&dsi.irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200533
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200534 dsi.irq_stats.irq_count++;
535 dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200536
537 for (i = 0; i < 4; ++i)
538 dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]);
539
540 dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
541
542 spin_unlock(&dsi.irq_stats_lock);
543}
544#else
545#define dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200546#endif
547
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200548static int debug_irq;
549
550static void dsi_handle_irq_errors(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
551{
552 int i;
553
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554 if (irqstatus & DSI_IRQ_ERROR_MASK) {
555 DSSERR("DSI error, irqstatus %x\n", irqstatus);
556 print_irq_status(irqstatus);
557 spin_lock(&dsi.errors_lock);
558 dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
559 spin_unlock(&dsi.errors_lock);
560 } else if (debug_irq) {
561 print_irq_status(irqstatus);
562 }
563
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200564 for (i = 0; i < 4; ++i) {
565 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
566 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
567 i, vcstatus[i]);
568 print_irq_status_vc(i, vcstatus[i]);
569 } else if (debug_irq) {
570 print_irq_status_vc(i, vcstatus[i]);
571 }
572 }
573
574 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
575 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
576 print_irq_status_cio(ciostatus);
577 } else if (debug_irq) {
578 print_irq_status_cio(ciostatus);
579 }
580}
581
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200582static void dsi_call_isrs(struct dsi_isr_data *isr_array,
583 unsigned isr_array_size, u32 irqstatus)
584{
585 struct dsi_isr_data *isr_data;
586 int i;
587
588 for (i = 0; i < isr_array_size; i++) {
589 isr_data = &isr_array[i];
590 if (isr_data->isr && isr_data->mask & irqstatus)
591 isr_data->isr(isr_data->arg, irqstatus);
592 }
593}
594
595static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
596 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
597{
598 int i;
599
600 dsi_call_isrs(isr_tables->isr_table,
601 ARRAY_SIZE(isr_tables->isr_table),
602 irqstatus);
603
604 for (i = 0; i < 4; ++i) {
605 if (vcstatus[i] == 0)
606 continue;
607 dsi_call_isrs(isr_tables->isr_table_vc[i],
608 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
609 vcstatus[i]);
610 }
611
612 if (ciostatus != 0)
613 dsi_call_isrs(isr_tables->isr_table_cio,
614 ARRAY_SIZE(isr_tables->isr_table_cio),
615 ciostatus);
616}
617
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200618static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
619{
620 u32 irqstatus, vcstatus[4], ciostatus;
621 int i;
622
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200623 spin_lock(&dsi.irq_lock);
624
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200625 irqstatus = dsi_read_reg(DSI_IRQSTATUS);
626
627 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200628 if (!irqstatus) {
629 spin_unlock(&dsi.irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200630 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200631 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632
633 dsi_write_reg(DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
634 /* flush posted write */
635 dsi_read_reg(DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200636
637 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638 if ((irqstatus & (1 << i)) == 0) {
639 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200640 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300641 }
642
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200643 vcstatus[i] = dsi_read_reg(DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200645 dsi_write_reg(DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200646 /* flush posted write */
647 dsi_read_reg(DSI_VC_IRQSTATUS(i));
648 }
649
650 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
651 ciostatus = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
652
653 dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
654 /* flush posted write */
655 dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200656 } else {
657 ciostatus = 0;
658 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200659
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200660#ifdef DSI_CATCH_MISSING_TE
661 if (irqstatus & DSI_IRQ_TE_TRIGGER)
662 del_timer(&dsi.te_timer);
663#endif
664
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200665 /* make a copy and unlock, so that isrs can unregister
666 * themselves */
667 memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables));
668
669 spin_unlock(&dsi.irq_lock);
670
671 dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus);
672
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200673 dsi_handle_irq_errors(irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200674
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200675 dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus);
676
archit tanejaaffe3602011-02-23 08:41:03 +0000677 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200678}
679
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200680/* dsi.irq_lock has to be locked by the caller */
681static void _omap_dsi_configure_irqs(struct dsi_isr_data *isr_array,
682 unsigned isr_array_size, u32 default_mask,
683 const struct dsi_reg enable_reg,
684 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200685{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200686 struct dsi_isr_data *isr_data;
687 u32 mask;
688 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200689 int i;
690
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200691 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200692
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200693 for (i = 0; i < isr_array_size; i++) {
694 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200695
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200696 if (isr_data->isr == NULL)
697 continue;
698
699 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200700 }
701
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200702 old_mask = dsi_read_reg(enable_reg);
703 /* clear the irqstatus for newly enabled irqs */
704 dsi_write_reg(status_reg, (mask ^ old_mask) & mask);
705 dsi_write_reg(enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200706
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200707 /* flush posted writes */
708 dsi_read_reg(enable_reg);
709 dsi_read_reg(status_reg);
710}
711
712/* dsi.irq_lock has to be locked by the caller */
713static void _omap_dsi_set_irqs(void)
714{
715 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200716#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200717 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200718#endif
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200719 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table,
720 ARRAY_SIZE(dsi.isr_tables.isr_table), mask,
721 DSI_IRQENABLE, DSI_IRQSTATUS);
722}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200723
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200724/* dsi.irq_lock has to be locked by the caller */
725static void _omap_dsi_set_irqs_vc(int vc)
726{
727 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_vc[vc],
728 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]),
729 DSI_VC_IRQ_ERROR_MASK,
730 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
731}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200733/* dsi.irq_lock has to be locked by the caller */
734static void _omap_dsi_set_irqs_cio(void)
735{
736 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_cio,
737 ARRAY_SIZE(dsi.isr_tables.isr_table_cio),
738 DSI_CIO_IRQ_ERROR_MASK,
739 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
740}
741
742static void _dsi_initialize_irq(void)
743{
744 unsigned long flags;
745 int vc;
746
747 spin_lock_irqsave(&dsi.irq_lock, flags);
748
749 memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables));
750
751 _omap_dsi_set_irqs();
752 for (vc = 0; vc < 4; ++vc)
753 _omap_dsi_set_irqs_vc(vc);
754 _omap_dsi_set_irqs_cio();
755
756 spin_unlock_irqrestore(&dsi.irq_lock, flags);
757}
758
759static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
760 struct dsi_isr_data *isr_array, unsigned isr_array_size)
761{
762 struct dsi_isr_data *isr_data;
763 int free_idx;
764 int i;
765
766 BUG_ON(isr == NULL);
767
768 /* check for duplicate entry and find a free slot */
769 free_idx = -1;
770 for (i = 0; i < isr_array_size; i++) {
771 isr_data = &isr_array[i];
772
773 if (isr_data->isr == isr && isr_data->arg == arg &&
774 isr_data->mask == mask) {
775 return -EINVAL;
776 }
777
778 if (isr_data->isr == NULL && free_idx == -1)
779 free_idx = i;
780 }
781
782 if (free_idx == -1)
783 return -EBUSY;
784
785 isr_data = &isr_array[free_idx];
786 isr_data->isr = isr;
787 isr_data->arg = arg;
788 isr_data->mask = mask;
789
790 return 0;
791}
792
793static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
794 struct dsi_isr_data *isr_array, unsigned isr_array_size)
795{
796 struct dsi_isr_data *isr_data;
797 int i;
798
799 for (i = 0; i < isr_array_size; i++) {
800 isr_data = &isr_array[i];
801 if (isr_data->isr != isr || isr_data->arg != arg ||
802 isr_data->mask != mask)
803 continue;
804
805 isr_data->isr = NULL;
806 isr_data->arg = NULL;
807 isr_data->mask = 0;
808
809 return 0;
810 }
811
812 return -EINVAL;
813}
814
815static int dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
816{
817 unsigned long flags;
818 int r;
819
820 spin_lock_irqsave(&dsi.irq_lock, flags);
821
822 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table,
823 ARRAY_SIZE(dsi.isr_tables.isr_table));
824
825 if (r == 0)
826 _omap_dsi_set_irqs();
827
828 spin_unlock_irqrestore(&dsi.irq_lock, flags);
829
830 return r;
831}
832
833static int dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
834{
835 unsigned long flags;
836 int r;
837
838 spin_lock_irqsave(&dsi.irq_lock, flags);
839
840 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table,
841 ARRAY_SIZE(dsi.isr_tables.isr_table));
842
843 if (r == 0)
844 _omap_dsi_set_irqs();
845
846 spin_unlock_irqrestore(&dsi.irq_lock, flags);
847
848 return r;
849}
850
851static int dsi_register_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
852 u32 mask)
853{
854 unsigned long flags;
855 int r;
856
857 spin_lock_irqsave(&dsi.irq_lock, flags);
858
859 r = _dsi_register_isr(isr, arg, mask,
860 dsi.isr_tables.isr_table_vc[channel],
861 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
862
863 if (r == 0)
864 _omap_dsi_set_irqs_vc(channel);
865
866 spin_unlock_irqrestore(&dsi.irq_lock, flags);
867
868 return r;
869}
870
871static int dsi_unregister_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
872 u32 mask)
873{
874 unsigned long flags;
875 int r;
876
877 spin_lock_irqsave(&dsi.irq_lock, flags);
878
879 r = _dsi_unregister_isr(isr, arg, mask,
880 dsi.isr_tables.isr_table_vc[channel],
881 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
882
883 if (r == 0)
884 _omap_dsi_set_irqs_vc(channel);
885
886 spin_unlock_irqrestore(&dsi.irq_lock, flags);
887
888 return r;
889}
890
891static int dsi_register_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
892{
893 unsigned long flags;
894 int r;
895
896 spin_lock_irqsave(&dsi.irq_lock, flags);
897
898 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
899 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
900
901 if (r == 0)
902 _omap_dsi_set_irqs_cio();
903
904 spin_unlock_irqrestore(&dsi.irq_lock, flags);
905
906 return r;
907}
908
909static int dsi_unregister_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
910{
911 unsigned long flags;
912 int r;
913
914 spin_lock_irqsave(&dsi.irq_lock, flags);
915
916 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
917 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
918
919 if (r == 0)
920 _omap_dsi_set_irqs_cio();
921
922 spin_unlock_irqrestore(&dsi.irq_lock, flags);
923
924 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200925}
926
927static u32 dsi_get_errors(void)
928{
929 unsigned long flags;
930 u32 e;
931 spin_lock_irqsave(&dsi.errors_lock, flags);
932 e = dsi.errors;
933 dsi.errors = 0;
934 spin_unlock_irqrestore(&dsi.errors_lock, flags);
935 return e;
936}
937
Archit Taneja1bb47832011-02-24 14:17:30 +0530938/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200939static inline void enable_clocks(bool enable)
940{
941 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000942 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200943 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000944 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200945}
946
947/* source clock for DSI PLL. this could also be PCLKFREE */
948static inline void dsi_enable_pll_clock(bool enable)
949{
950 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000951 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200952 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000953 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200954
955 if (enable && dsi.pll_locked) {
956 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1)
957 DSSERR("cannot lock PLL when enabling clocks\n");
958 }
959}
960
961#ifdef DEBUG
962static void _dsi_print_reset_status(void)
963{
964 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300965 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200966
967 if (!dss_debug)
968 return;
969
970 /* A dummy read using the SCP interface to any DSIPHY register is
971 * required after DSIPHY reset to complete the reset of the DSI complex
972 * I/O. */
973 l = dsi_read_reg(DSI_DSIPHY_CFG5);
974
975 printk(KERN_DEBUG "DSI resets: ");
976
977 l = dsi_read_reg(DSI_PLL_STATUS);
978 printk("PLL (%d) ", FLD_GET(l, 0, 0));
979
980 l = dsi_read_reg(DSI_COMPLEXIO_CFG1);
981 printk("CIO (%d) ", FLD_GET(l, 29, 29));
982
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300983 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
984 b0 = 28;
985 b1 = 27;
986 b2 = 26;
987 } else {
988 b0 = 24;
989 b1 = 25;
990 b2 = 26;
991 }
992
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200993 l = dsi_read_reg(DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300994 printk("PHY (%x%x%x, %d, %d, %d)\n",
995 FLD_GET(l, b0, b0),
996 FLD_GET(l, b1, b1),
997 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200998 FLD_GET(l, 29, 29),
999 FLD_GET(l, 30, 30),
1000 FLD_GET(l, 31, 31));
1001}
1002#else
1003#define _dsi_print_reset_status()
1004#endif
1005
1006static inline int dsi_if_enable(bool enable)
1007{
1008 DSSDBG("dsi_if_enable(%d)\n", enable);
1009
1010 enable = enable ? 1 : 0;
1011 REG_FLD_MOD(DSI_CTRL, enable, 0, 0); /* IF_EN */
1012
1013 if (wait_for_bit_change(DSI_CTRL, 0, enable) != enable) {
1014 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1015 return -EIO;
1016 }
1017
1018 return 0;
1019}
1020
Archit Taneja1bb47832011-02-24 14:17:30 +05301021unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001022{
Archit Taneja1bb47832011-02-24 14:17:30 +05301023 return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001024}
1025
Archit Taneja1bb47832011-02-24 14:17:30 +05301026static unsigned long dsi_get_pll_hsdiv_dsi_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001027{
Archit Taneja1bb47832011-02-24 14:17:30 +05301028 return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001029}
1030
1031static unsigned long dsi_get_txbyteclkhs(void)
1032{
1033 return dsi.current_cinfo.clkin4ddr / 16;
1034}
1035
1036static unsigned long dsi_fclk_rate(void)
1037{
1038 unsigned long r;
1039
Archit Taneja89a35e52011-04-12 13:52:23 +05301040 if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301041 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +00001042 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001043 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301044 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1045 r = dsi_get_pll_hsdiv_dsi_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001046 }
1047
1048 return r;
1049}
1050
1051static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1052{
1053 unsigned long dsi_fclk;
1054 unsigned lp_clk_div;
1055 unsigned long lp_clk;
1056
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001057 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058
Taneja, Archit49641112011-03-14 23:28:23 -05001059 if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060 return -EINVAL;
1061
1062 dsi_fclk = dsi_fclk_rate();
1063
1064 lp_clk = dsi_fclk / 2 / lp_clk_div;
1065
1066 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1067 dsi.current_cinfo.lp_clk = lp_clk;
1068 dsi.current_cinfo.lp_clk_div = lp_clk_div;
1069
1070 REG_FLD_MOD(DSI_CLK_CTRL, lp_clk_div, 12, 0); /* LP_CLK_DIVISOR */
1071
1072 REG_FLD_MOD(DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0,
1073 21, 21); /* LP_RX_SYNCHRO_ENABLE */
1074
1075 return 0;
1076}
1077
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001078static void dsi_enable_scp_clk(void)
1079{
1080 if (dsi.scp_clk_refcount++ == 0)
1081 REG_FLD_MOD(DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1082}
1083
1084static void dsi_disable_scp_clk(void)
1085{
1086 WARN_ON(dsi.scp_clk_refcount == 0);
1087 if (--dsi.scp_clk_refcount == 0)
1088 REG_FLD_MOD(DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1089}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001090
1091enum dsi_pll_power_state {
1092 DSI_PLL_POWER_OFF = 0x0,
1093 DSI_PLL_POWER_ON_HSCLK = 0x1,
1094 DSI_PLL_POWER_ON_ALL = 0x2,
1095 DSI_PLL_POWER_ON_DIV = 0x3,
1096};
1097
1098static int dsi_pll_power(enum dsi_pll_power_state state)
1099{
1100 int t = 0;
1101
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001102 /* DSI-PLL power command 0x3 is not working */
1103 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1104 state == DSI_PLL_POWER_ON_DIV)
1105 state = DSI_PLL_POWER_ON_ALL;
1106
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001107 REG_FLD_MOD(DSI_CLK_CTRL, state, 31, 30); /* PLL_PWR_CMD */
1108
1109 /* PLL_PWR_STATUS */
1110 while (FLD_GET(dsi_read_reg(DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001111 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112 DSSERR("Failed to set DSI PLL power mode to %d\n",
1113 state);
1114 return -ENODEV;
1115 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001116 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001117 }
1118
1119 return 0;
1120}
1121
1122/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001123static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1124 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001125{
Taneja, Archit49641112011-03-14 23:28:23 -05001126 if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001127 return -EINVAL;
1128
Taneja, Archit49641112011-03-14 23:28:23 -05001129 if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001130 return -EINVAL;
1131
Taneja, Archit49641112011-03-14 23:28:23 -05001132 if (cinfo->regm_dispc > dsi.regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001133 return -EINVAL;
1134
Taneja, Archit49641112011-03-14 23:28:23 -05001135 if (cinfo->regm_dsi > dsi.regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001136 return -EINVAL;
1137
Archit Taneja1bb47832011-02-24 14:17:30 +05301138 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +00001139 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301141 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142 cinfo->highfreq = 0;
1143 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001144 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001145
1146 if (cinfo->clkin < 32000000)
1147 cinfo->highfreq = 0;
1148 else
1149 cinfo->highfreq = 1;
1150 }
1151
1152 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1153
Taneja, Archit49641112011-03-14 23:28:23 -05001154 if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155 return -EINVAL;
1156
1157 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1158
1159 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1160 return -EINVAL;
1161
Archit Taneja1bb47832011-02-24 14:17:30 +05301162 if (cinfo->regm_dispc > 0)
1163 cinfo->dsi_pll_hsdiv_dispc_clk =
1164 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001165 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301166 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001167
Archit Taneja1bb47832011-02-24 14:17:30 +05301168 if (cinfo->regm_dsi > 0)
1169 cinfo->dsi_pll_hsdiv_dsi_clk =
1170 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301172 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001173
1174 return 0;
1175}
1176
1177int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
1178 struct dsi_clock_info *dsi_cinfo,
1179 struct dispc_clock_info *dispc_cinfo)
1180{
1181 struct dsi_clock_info cur, best;
1182 struct dispc_clock_info best_dispc;
1183 int min_fck_per_pck;
1184 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301185 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186
Archit Taneja1bb47832011-02-24 14:17:30 +05301187 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188
Taneja, Archit31ef8232011-03-14 23:28:22 -05001189 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301190
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191 if (req_pck == dsi.cache_req_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301192 dsi.cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193 DSSDBG("DSI clock info found from cache\n");
1194 *dsi_cinfo = dsi.cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301195 dispc_find_clk_divs(is_tft, req_pck,
1196 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197 return 0;
1198 }
1199
1200 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1201
1202 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301203 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204 DSSERR("Requested pixel clock not possible with the current "
1205 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1206 "the constraint off.\n");
1207 min_fck_per_pck = 0;
1208 }
1209
1210 DSSDBG("dsi_pll_calc\n");
1211
1212retry:
1213 memset(&best, 0, sizeof(best));
1214 memset(&best_dispc, 0, sizeof(best_dispc));
1215
1216 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301217 cur.clkin = dss_sys_clk;
1218 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001219 cur.highfreq = 0;
1220
1221 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1222 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1223 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Taneja, Archit49641112011-03-14 23:28:23 -05001224 for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225 if (cur.highfreq == 0)
1226 cur.fint = cur.clkin / cur.regn;
1227 else
1228 cur.fint = cur.clkin / (2 * cur.regn);
1229
Taneja, Archit49641112011-03-14 23:28:23 -05001230 if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001231 continue;
1232
1233 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Taneja, Archit49641112011-03-14 23:28:23 -05001234 for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001235 unsigned long a, b;
1236
1237 a = 2 * cur.regm * (cur.clkin/1000);
1238 b = cur.regn * (cur.highfreq + 1);
1239 cur.clkin4ddr = a / b * 1000;
1240
1241 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1242 break;
1243
Archit Taneja1bb47832011-02-24 14:17:30 +05301244 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1245 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Taneja, Archit49641112011-03-14 23:28:23 -05001246 for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max;
Archit Taneja1bb47832011-02-24 14:17:30 +05301247 ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001248 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301249 cur.dsi_pll_hsdiv_dispc_clk =
1250 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251
1252 /* this will narrow down the search a bit,
1253 * but still give pixclocks below what was
1254 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301255 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256 break;
1257
Archit Taneja1bb47832011-02-24 14:17:30 +05301258 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259 continue;
1260
1261 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301262 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263 req_pck * min_fck_per_pck)
1264 continue;
1265
1266 match = 1;
1267
1268 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301269 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 &cur_dispc);
1271
1272 if (abs(cur_dispc.pck - req_pck) <
1273 abs(best_dispc.pck - req_pck)) {
1274 best = cur;
1275 best_dispc = cur_dispc;
1276
1277 if (cur_dispc.pck == req_pck)
1278 goto found;
1279 }
1280 }
1281 }
1282 }
1283found:
1284 if (!match) {
1285 if (min_fck_per_pck) {
1286 DSSERR("Could not find suitable clock settings.\n"
1287 "Turning FCK/PCK constraint off and"
1288 "trying again.\n");
1289 min_fck_per_pck = 0;
1290 goto retry;
1291 }
1292
1293 DSSERR("Could not find suitable clock settings.\n");
1294
1295 return -EINVAL;
1296 }
1297
Archit Taneja1bb47832011-02-24 14:17:30 +05301298 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1299 best.regm_dsi = 0;
1300 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301
1302 if (dsi_cinfo)
1303 *dsi_cinfo = best;
1304 if (dispc_cinfo)
1305 *dispc_cinfo = best_dispc;
1306
1307 dsi.cache_req_pck = req_pck;
1308 dsi.cache_clk_freq = 0;
1309 dsi.cache_cinfo = best;
1310
1311 return 0;
1312}
1313
1314int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo)
1315{
1316 int r = 0;
1317 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001318 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001319 u8 regn_start, regn_end, regm_start, regm_end;
1320 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
1322 DSSDBGF();
1323
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001324 dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1325 dsi.current_cinfo.highfreq = cinfo->highfreq;
1326
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327 dsi.current_cinfo.fint = cinfo->fint;
1328 dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
Archit Taneja1bb47832011-02-24 14:17:30 +05301329 dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
1330 cinfo->dsi_pll_hsdiv_dispc_clk;
1331 dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
1332 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333
1334 dsi.current_cinfo.regn = cinfo->regn;
1335 dsi.current_cinfo.regm = cinfo->regm;
Archit Taneja1bb47832011-02-24 14:17:30 +05301336 dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
1337 dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001338
1339 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1340
1341 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301342 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001343 cinfo->clkin,
1344 cinfo->highfreq);
1345
1346 /* DSIPHY == CLKIN4DDR */
1347 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1348 cinfo->regm,
1349 cinfo->regn,
1350 cinfo->clkin,
1351 cinfo->highfreq + 1,
1352 cinfo->clkin4ddr);
1353
1354 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1355 cinfo->clkin4ddr / 1000 / 1000 / 2);
1356
1357 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1358
Archit Taneja1bb47832011-02-24 14:17:30 +05301359 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301360 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1361 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301362 cinfo->dsi_pll_hsdiv_dispc_clk);
1363 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301364 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1365 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301366 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367
Taneja, Archit49641112011-03-14 23:28:23 -05001368 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1369 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1370 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1371 &regm_dispc_end);
1372 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1373 &regm_dsi_end);
1374
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375 REG_FLD_MOD(DSI_PLL_CONTROL, 0, 0, 0); /* DSI_PLL_AUTOMODE = manual */
1376
1377 l = dsi_read_reg(DSI_PLL_CONFIGURATION1);
1378 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001379 /* DSI_PLL_REGN */
1380 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1381 /* DSI_PLL_REGM */
1382 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1383 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301384 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001385 regm_dispc_start, regm_dispc_end);
1386 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301387 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001388 regm_dsi_start, regm_dsi_end);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389 dsi_write_reg(DSI_PLL_CONFIGURATION1, l);
1390
Taneja, Archit49641112011-03-14 23:28:23 -05001391 BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001392
1393 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1394 f = cinfo->fint < 1000000 ? 0x3 :
1395 cinfo->fint < 1250000 ? 0x4 :
1396 cinfo->fint < 1500000 ? 0x5 :
1397 cinfo->fint < 1750000 ? 0x6 :
1398 0x7;
1399 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001400
1401 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001402
1403 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1404 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 11, 11); /* DSI_PLL_CLKSEL */
1407 l = FLD_MOD(l, cinfo->highfreq,
1408 12, 12); /* DSI_PLL_HIGHFREQ */
1409 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1410 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1411 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
1412 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1413
1414 REG_FLD_MOD(DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
1415
1416 if (wait_for_bit_change(DSI_PLL_GO, 0, 0) != 0) {
1417 DSSERR("dsi pll go bit not going down.\n");
1418 r = -EIO;
1419 goto err;
1420 }
1421
1422 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1) {
1423 DSSERR("cannot lock PLL\n");
1424 r = -EIO;
1425 goto err;
1426 }
1427
1428 dsi.pll_locked = 1;
1429
1430 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
1431 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1432 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1433 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1434 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1435 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1436 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1437 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1438 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1439 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1440 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1441 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1442 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1443 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1444 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
1445 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1446
1447 DSSDBG("PLL config done\n");
1448err:
1449 return r;
1450}
1451
1452int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
1453 bool enable_hsdiv)
1454{
1455 int r = 0;
1456 enum dsi_pll_power_state pwstate;
1457
1458 DSSDBG("PLL init\n");
1459
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001460 if (dsi.vdds_dsi_reg == NULL) {
1461 struct regulator *vdds_dsi;
1462
1463 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
1464
1465 if (IS_ERR(vdds_dsi)) {
1466 DSSERR("can't get VDDS_DSI regulator\n");
1467 return PTR_ERR(vdds_dsi);
1468 }
1469
1470 dsi.vdds_dsi_reg = vdds_dsi;
1471 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001472
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473 enable_clocks(1);
1474 dsi_enable_pll_clock(1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001475 /*
1476 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1477 */
1478 dsi_enable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001479
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001480 if (!dsi.vdds_dsi_enabled) {
1481 r = regulator_enable(dsi.vdds_dsi_reg);
1482 if (r)
1483 goto err0;
1484 dsi.vdds_dsi_enabled = true;
1485 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001486
1487 /* XXX PLL does not come out of reset without this... */
1488 dispc_pck_free_enable(1);
1489
1490 if (wait_for_bit_change(DSI_PLL_STATUS, 0, 1) != 1) {
1491 DSSERR("PLL not coming out of reset.\n");
1492 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001493 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001494 goto err1;
1495 }
1496
1497 /* XXX ... but if left on, we get problems when planes do not
1498 * fill the whole display. No idea about this */
1499 dispc_pck_free_enable(0);
1500
1501 if (enable_hsclk && enable_hsdiv)
1502 pwstate = DSI_PLL_POWER_ON_ALL;
1503 else if (enable_hsclk)
1504 pwstate = DSI_PLL_POWER_ON_HSCLK;
1505 else if (enable_hsdiv)
1506 pwstate = DSI_PLL_POWER_ON_DIV;
1507 else
1508 pwstate = DSI_PLL_POWER_OFF;
1509
1510 r = dsi_pll_power(pwstate);
1511
1512 if (r)
1513 goto err1;
1514
1515 DSSDBG("PLL init done\n");
1516
1517 return 0;
1518err1:
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001519 if (dsi.vdds_dsi_enabled) {
1520 regulator_disable(dsi.vdds_dsi_reg);
1521 dsi.vdds_dsi_enabled = false;
1522 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001523err0:
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001524 dsi_disable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001525 enable_clocks(0);
1526 dsi_enable_pll_clock(0);
1527 return r;
1528}
1529
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001530void dsi_pll_uninit(bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001531{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001532 dsi.pll_locked = 0;
1533 dsi_pll_power(DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001534 if (disconnect_lanes) {
1535 WARN_ON(!dsi.vdds_dsi_enabled);
1536 regulator_disable(dsi.vdds_dsi_reg);
1537 dsi.vdds_dsi_enabled = false;
1538 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001539
1540 dsi_disable_scp_clk();
1541 enable_clocks(0);
1542 dsi_enable_pll_clock(0);
1543
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544 DSSDBG("PLL uninit done\n");
1545}
1546
1547void dsi_dump_clocks(struct seq_file *s)
1548{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001549 struct dsi_clock_info *cinfo = &dsi.current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301550 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja067a57e2011-03-02 11:57:25 +05301551
1552 dispc_clk_src = dss_get_dispc_clk_source();
1553 dsi_clk_src = dss_get_dsi_clk_source();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001554
1555 enable_clocks(1);
1556
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001557 seq_printf(s, "- DSI PLL -\n");
1558
1559 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001560 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001561
1562 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1563
1564 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1565 cinfo->clkin4ddr, cinfo->regm);
1566
Archit Taneja1bb47832011-02-24 14:17:30 +05301567 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301568 dss_get_generic_clk_source_name(dispc_clk_src),
1569 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301570 cinfo->dsi_pll_hsdiv_dispc_clk,
1571 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301572 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001573 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001574
Archit Taneja1bb47832011-02-24 14:17:30 +05301575 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301576 dss_get_generic_clk_source_name(dsi_clk_src),
1577 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301578 cinfo->dsi_pll_hsdiv_dsi_clk,
1579 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301580 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001581 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001582
1583 seq_printf(s, "- DSI -\n");
1584
Archit Taneja067a57e2011-03-02 11:57:25 +05301585 seq_printf(s, "dsi fclk source = %s (%s)\n",
1586 dss_get_generic_clk_source_name(dsi_clk_src),
1587 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001588
1589 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate());
1590
1591 seq_printf(s, "DDR_CLK\t\t%lu\n",
1592 cinfo->clkin4ddr / 4);
1593
1594 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs());
1595
1596 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1597
1598 seq_printf(s, "VP_CLK\t\t%lu\n"
1599 "VP_PCLK\t\t%lu\n",
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001600 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
1601 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001602
1603 enable_clocks(0);
1604}
1605
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001606#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1607void dsi_dump_irqs(struct seq_file *s)
1608{
1609 unsigned long flags;
1610 struct dsi_irq_stats stats;
1611
1612 spin_lock_irqsave(&dsi.irq_stats_lock, flags);
1613
1614 stats = dsi.irq_stats;
1615 memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
1616 dsi.irq_stats.last_reset = jiffies;
1617
1618 spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
1619
1620 seq_printf(s, "period %u ms\n",
1621 jiffies_to_msecs(jiffies - stats.last_reset));
1622
1623 seq_printf(s, "irqs %d\n", stats.irq_count);
1624#define PIS(x) \
1625 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1626
1627 seq_printf(s, "-- DSI interrupts --\n");
1628 PIS(VC0);
1629 PIS(VC1);
1630 PIS(VC2);
1631 PIS(VC3);
1632 PIS(WAKEUP);
1633 PIS(RESYNC);
1634 PIS(PLL_LOCK);
1635 PIS(PLL_UNLOCK);
1636 PIS(PLL_RECALL);
1637 PIS(COMPLEXIO_ERR);
1638 PIS(HS_TX_TIMEOUT);
1639 PIS(LP_RX_TIMEOUT);
1640 PIS(TE_TRIGGER);
1641 PIS(ACK_TRIGGER);
1642 PIS(SYNC_LOST);
1643 PIS(LDO_POWER_GOOD);
1644 PIS(TA_TIMEOUT);
1645#undef PIS
1646
1647#define PIS(x) \
1648 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1649 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1650 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1651 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1652 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1653
1654 seq_printf(s, "-- VC interrupts --\n");
1655 PIS(CS);
1656 PIS(ECC_CORR);
1657 PIS(PACKET_SENT);
1658 PIS(FIFO_TX_OVF);
1659 PIS(FIFO_RX_OVF);
1660 PIS(BTA);
1661 PIS(ECC_NO_CORR);
1662 PIS(FIFO_TX_UDF);
1663 PIS(PP_BUSY_CHANGE);
1664#undef PIS
1665
1666#define PIS(x) \
1667 seq_printf(s, "%-20s %10d\n", #x, \
1668 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1669
1670 seq_printf(s, "-- CIO interrupts --\n");
1671 PIS(ERRSYNCESC1);
1672 PIS(ERRSYNCESC2);
1673 PIS(ERRSYNCESC3);
1674 PIS(ERRESC1);
1675 PIS(ERRESC2);
1676 PIS(ERRESC3);
1677 PIS(ERRCONTROL1);
1678 PIS(ERRCONTROL2);
1679 PIS(ERRCONTROL3);
1680 PIS(STATEULPS1);
1681 PIS(STATEULPS2);
1682 PIS(STATEULPS3);
1683 PIS(ERRCONTENTIONLP0_1);
1684 PIS(ERRCONTENTIONLP1_1);
1685 PIS(ERRCONTENTIONLP0_2);
1686 PIS(ERRCONTENTIONLP1_2);
1687 PIS(ERRCONTENTIONLP0_3);
1688 PIS(ERRCONTENTIONLP1_3);
1689 PIS(ULPSACTIVENOT_ALL0);
1690 PIS(ULPSACTIVENOT_ALL1);
1691#undef PIS
1692}
1693#endif
1694
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001695void dsi_dump_regs(struct seq_file *s)
1696{
1697#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(r))
1698
Archit Taneja6af9cd12011-01-31 16:27:44 +00001699 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001700
1701 DUMPREG(DSI_REVISION);
1702 DUMPREG(DSI_SYSCONFIG);
1703 DUMPREG(DSI_SYSSTATUS);
1704 DUMPREG(DSI_IRQSTATUS);
1705 DUMPREG(DSI_IRQENABLE);
1706 DUMPREG(DSI_CTRL);
1707 DUMPREG(DSI_COMPLEXIO_CFG1);
1708 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1709 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1710 DUMPREG(DSI_CLK_CTRL);
1711 DUMPREG(DSI_TIMING1);
1712 DUMPREG(DSI_TIMING2);
1713 DUMPREG(DSI_VM_TIMING1);
1714 DUMPREG(DSI_VM_TIMING2);
1715 DUMPREG(DSI_VM_TIMING3);
1716 DUMPREG(DSI_CLK_TIMING);
1717 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1718 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1719 DUMPREG(DSI_COMPLEXIO_CFG2);
1720 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1721 DUMPREG(DSI_VM_TIMING4);
1722 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1723 DUMPREG(DSI_VM_TIMING5);
1724 DUMPREG(DSI_VM_TIMING6);
1725 DUMPREG(DSI_VM_TIMING7);
1726 DUMPREG(DSI_STOPCLK_TIMING);
1727
1728 DUMPREG(DSI_VC_CTRL(0));
1729 DUMPREG(DSI_VC_TE(0));
1730 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1731 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1732 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1733 DUMPREG(DSI_VC_IRQSTATUS(0));
1734 DUMPREG(DSI_VC_IRQENABLE(0));
1735
1736 DUMPREG(DSI_VC_CTRL(1));
1737 DUMPREG(DSI_VC_TE(1));
1738 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1739 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1740 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1741 DUMPREG(DSI_VC_IRQSTATUS(1));
1742 DUMPREG(DSI_VC_IRQENABLE(1));
1743
1744 DUMPREG(DSI_VC_CTRL(2));
1745 DUMPREG(DSI_VC_TE(2));
1746 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1747 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1748 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1749 DUMPREG(DSI_VC_IRQSTATUS(2));
1750 DUMPREG(DSI_VC_IRQENABLE(2));
1751
1752 DUMPREG(DSI_VC_CTRL(3));
1753 DUMPREG(DSI_VC_TE(3));
1754 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1755 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1756 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1757 DUMPREG(DSI_VC_IRQSTATUS(3));
1758 DUMPREG(DSI_VC_IRQENABLE(3));
1759
1760 DUMPREG(DSI_DSIPHY_CFG0);
1761 DUMPREG(DSI_DSIPHY_CFG1);
1762 DUMPREG(DSI_DSIPHY_CFG2);
1763 DUMPREG(DSI_DSIPHY_CFG5);
1764
1765 DUMPREG(DSI_PLL_CONTROL);
1766 DUMPREG(DSI_PLL_STATUS);
1767 DUMPREG(DSI_PLL_GO);
1768 DUMPREG(DSI_PLL_CONFIGURATION1);
1769 DUMPREG(DSI_PLL_CONFIGURATION2);
1770
Archit Taneja6af9cd12011-01-31 16:27:44 +00001771 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001772#undef DUMPREG
1773}
1774
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001775enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001776 DSI_COMPLEXIO_POWER_OFF = 0x0,
1777 DSI_COMPLEXIO_POWER_ON = 0x1,
1778 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1779};
1780
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001781static int dsi_cio_power(enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001782{
1783 int t = 0;
1784
1785 /* PWR_CMD */
1786 REG_FLD_MOD(DSI_COMPLEXIO_CFG1, state, 28, 27);
1787
1788 /* PWR_STATUS */
1789 while (FLD_GET(dsi_read_reg(DSI_COMPLEXIO_CFG1), 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001790 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001791 DSSERR("failed to set complexio power state to "
1792 "%d\n", state);
1793 return -ENODEV;
1794 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001795 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001796 }
1797
1798 return 0;
1799}
1800
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001801static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001802{
1803 u32 r;
1804
1805 int clk_lane = dssdev->phy.dsi.clk_lane;
1806 int data1_lane = dssdev->phy.dsi.data1_lane;
1807 int data2_lane = dssdev->phy.dsi.data2_lane;
1808 int clk_pol = dssdev->phy.dsi.clk_pol;
1809 int data1_pol = dssdev->phy.dsi.data1_pol;
1810 int data2_pol = dssdev->phy.dsi.data2_pol;
1811
1812 r = dsi_read_reg(DSI_COMPLEXIO_CFG1);
1813 r = FLD_MOD(r, clk_lane, 2, 0);
1814 r = FLD_MOD(r, clk_pol, 3, 3);
1815 r = FLD_MOD(r, data1_lane, 6, 4);
1816 r = FLD_MOD(r, data1_pol, 7, 7);
1817 r = FLD_MOD(r, data2_lane, 10, 8);
1818 r = FLD_MOD(r, data2_pol, 11, 11);
1819 dsi_write_reg(DSI_COMPLEXIO_CFG1, r);
1820
1821 /* The configuration of the DSI complex I/O (number of data lanes,
1822 position, differential order) should not be changed while
1823 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
1824 the hardware to take into account a new configuration of the complex
1825 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
1826 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
1827 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
1828 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
1829 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
1830 DSI complex I/O configuration is unknown. */
1831
1832 /*
1833 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1834 REG_FLD_MOD(DSI_CTRL, 0, 0, 0);
1835 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20);
1836 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1837 */
1838}
1839
1840static inline unsigned ns2ddr(unsigned ns)
1841{
1842 /* convert time in ns to ddr ticks, rounding up */
1843 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1844 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1845}
1846
1847static inline unsigned ddr2ns(unsigned ddr)
1848{
1849 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1850 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1851}
1852
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001853static void dsi_cio_timings(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001854{
1855 u32 r;
1856 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1857 u32 tlpx_half, tclk_trail, tclk_zero;
1858 u32 tclk_prepare;
1859
1860 /* calculate timings */
1861
1862 /* 1 * DDR_CLK = 2 * UI */
1863
1864 /* min 40ns + 4*UI max 85ns + 6*UI */
1865 ths_prepare = ns2ddr(70) + 2;
1866
1867 /* min 145ns + 10*UI */
1868 ths_prepare_ths_zero = ns2ddr(175) + 2;
1869
1870 /* min max(8*UI, 60ns+4*UI) */
1871 ths_trail = ns2ddr(60) + 5;
1872
1873 /* min 100ns */
1874 ths_exit = ns2ddr(145);
1875
1876 /* tlpx min 50n */
1877 tlpx_half = ns2ddr(25);
1878
1879 /* min 60ns */
1880 tclk_trail = ns2ddr(60) + 2;
1881
1882 /* min 38ns, max 95ns */
1883 tclk_prepare = ns2ddr(65);
1884
1885 /* min tclk-prepare + tclk-zero = 300ns */
1886 tclk_zero = ns2ddr(260);
1887
1888 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1889 ths_prepare, ddr2ns(ths_prepare),
1890 ths_prepare_ths_zero, ddr2ns(ths_prepare_ths_zero));
1891 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1892 ths_trail, ddr2ns(ths_trail),
1893 ths_exit, ddr2ns(ths_exit));
1894
1895 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1896 "tclk_zero %u (%uns)\n",
1897 tlpx_half, ddr2ns(tlpx_half),
1898 tclk_trail, ddr2ns(tclk_trail),
1899 tclk_zero, ddr2ns(tclk_zero));
1900 DSSDBG("tclk_prepare %u (%uns)\n",
1901 tclk_prepare, ddr2ns(tclk_prepare));
1902
1903 /* program timings */
1904
1905 r = dsi_read_reg(DSI_DSIPHY_CFG0);
1906 r = FLD_MOD(r, ths_prepare, 31, 24);
1907 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1908 r = FLD_MOD(r, ths_trail, 15, 8);
1909 r = FLD_MOD(r, ths_exit, 7, 0);
1910 dsi_write_reg(DSI_DSIPHY_CFG0, r);
1911
1912 r = dsi_read_reg(DSI_DSIPHY_CFG1);
1913 r = FLD_MOD(r, tlpx_half, 22, 16);
1914 r = FLD_MOD(r, tclk_trail, 15, 8);
1915 r = FLD_MOD(r, tclk_zero, 7, 0);
1916 dsi_write_reg(DSI_DSIPHY_CFG1, r);
1917
1918 r = dsi_read_reg(DSI_DSIPHY_CFG2);
1919 r = FLD_MOD(r, tclk_prepare, 7, 0);
1920 dsi_write_reg(DSI_DSIPHY_CFG2, r);
1921}
1922
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001923static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001924 enum dsi_lane lanes)
1925{
1926 int clk_lane = dssdev->phy.dsi.clk_lane;
1927 int data1_lane = dssdev->phy.dsi.data1_lane;
1928 int data2_lane = dssdev->phy.dsi.data2_lane;
1929 int clk_pol = dssdev->phy.dsi.clk_pol;
1930 int data1_pol = dssdev->phy.dsi.data1_pol;
1931 int data2_pol = dssdev->phy.dsi.data2_pol;
1932
1933 u32 l = 0;
1934
1935 if (lanes & DSI_CLK_P)
1936 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
1937 if (lanes & DSI_CLK_N)
1938 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
1939
1940 if (lanes & DSI_DATA1_P)
1941 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
1942 if (lanes & DSI_DATA1_N)
1943 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
1944
1945 if (lanes & DSI_DATA2_P)
1946 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
1947 if (lanes & DSI_DATA2_N)
1948 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
1949
1950 /*
1951 * Bits in REGLPTXSCPDAT4TO0DXDY:
1952 * 17: DY0 18: DX0
1953 * 19: DY1 20: DX1
1954 * 21: DY2 22: DX2
1955 */
1956
1957 /* Set the lane override configuration */
1958 REG_FLD_MOD(DSI_DSIPHY_CFG10, l, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
1959
1960 /* Enable lane override */
1961 REG_FLD_MOD(DSI_DSIPHY_CFG10, 1, 27, 27); /* ENLPTXSCPDAT */
1962}
1963
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001964static void dsi_cio_disable_lane_override(void)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001965{
1966 /* Disable lane override */
1967 REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
1968 /* Reset the lane override configuration */
1969 REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
1970}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001971
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03001972static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
1973{
1974 int t;
1975 int bits[3];
1976 bool in_use[3];
1977
1978 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1979 bits[0] = 28;
1980 bits[1] = 27;
1981 bits[2] = 26;
1982 } else {
1983 bits[0] = 24;
1984 bits[1] = 25;
1985 bits[2] = 26;
1986 }
1987
1988 in_use[0] = false;
1989 in_use[1] = false;
1990 in_use[2] = false;
1991
1992 if (dssdev->phy.dsi.clk_lane != 0)
1993 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
1994 if (dssdev->phy.dsi.data1_lane != 0)
1995 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
1996 if (dssdev->phy.dsi.data2_lane != 0)
1997 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
1998
1999 t = 100000;
2000 while (true) {
2001 u32 l;
2002 int i;
2003 int ok;
2004
2005 l = dsi_read_reg(DSI_DSIPHY_CFG5);
2006
2007 ok = 0;
2008 for (i = 0; i < 3; ++i) {
2009 if (!in_use[i] || (l & (1 << bits[i])))
2010 ok++;
2011 }
2012
2013 if (ok == 3)
2014 break;
2015
2016 if (--t == 0) {
2017 for (i = 0; i < 3; ++i) {
2018 if (!in_use[i] || (l & (1 << bits[i])))
2019 continue;
2020
2021 DSSERR("CIO TXCLKESC%d domain not coming " \
2022 "out of reset\n", i);
2023 }
2024 return -EIO;
2025 }
2026 }
2027
2028 return 0;
2029}
2030
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002031static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002032{
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002033 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002034 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002035
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002036 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002037
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002038 dsi_enable_scp_clk();
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002039
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002040 /* A dummy read using the SCP interface to any DSIPHY register is
2041 * required after DSIPHY reset to complete the reset of the DSI complex
2042 * I/O. */
2043 dsi_read_reg(DSI_DSIPHY_CFG5);
2044
2045 if (wait_for_bit_change(DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002046 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2047 r = -EIO;
2048 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002049 }
2050
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002051 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002052
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002053 /* set TX STOP MODE timer to maximum for this operation */
2054 l = dsi_read_reg(DSI_TIMING1);
2055 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2056 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2057 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2058 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
2059 dsi_write_reg(DSI_TIMING1, l);
2060
2061 if (dsi.ulps_enabled) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002062 DSSDBG("manual ulps exit\n");
2063
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002064 /* ULPS is exited by Mark-1 state for 1ms, followed by
2065 * stop state. DSS HW cannot do this via the normal
2066 * ULPS exit sequence, as after reset the DSS HW thinks
2067 * that we are not in ULPS mode, and refuses to send the
2068 * sequence. So we need to send the ULPS exit sequence
2069 * manually.
2070 */
2071
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002072 dsi_cio_enable_lane_override(dssdev,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002073 DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P);
2074 }
2075
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002076 r = dsi_cio_power(DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002077 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002078 goto err_cio_pwr;
2079
2080 if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
2081 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2082 r = -ENODEV;
2083 goto err_cio_pwr_dom;
2084 }
2085
2086 dsi_if_enable(true);
2087 dsi_if_enable(false);
2088 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002089
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002090 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2091 if (r)
2092 goto err_tx_clk_esc_rst;
2093
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002094 if (dsi.ulps_enabled) {
2095 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2096 ktime_t wait = ns_to_ktime(1000 * 1000);
2097 set_current_state(TASK_UNINTERRUPTIBLE);
2098 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2099
2100 /* Disable the override. The lanes should be set to Mark-11
2101 * state by the HW */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002102 dsi_cio_disable_lane_override();
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002103 }
2104
2105 /* FORCE_TX_STOP_MODE_IO */
2106 REG_FLD_MOD(DSI_TIMING1, 0, 15, 15);
2107
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002108 dsi_cio_timings();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002109
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002110 dsi.ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002111
2112 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002113
2114 return 0;
2115
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002116err_tx_clk_esc_rst:
2117 REG_FLD_MOD(DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002118err_cio_pwr_dom:
2119 dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
2120err_cio_pwr:
2121 if (dsi.ulps_enabled)
2122 dsi_cio_disable_lane_override();
2123err_scp_clk_dom:
2124 dsi_disable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002125 return r;
2126}
2127
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002128static void dsi_cio_uninit(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129{
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002130 dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002131 dsi_disable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002132}
2133
2134static int _dsi_wait_reset(void)
2135{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002136 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002137
2138 while (REG_GET(DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002139 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140 DSSERR("soft reset failed\n");
2141 return -ENODEV;
2142 }
2143 udelay(1);
2144 }
2145
2146 return 0;
2147}
2148
2149static int _dsi_reset(void)
2150{
2151 /* Soft reset */
2152 REG_FLD_MOD(DSI_SYSCONFIG, 1, 1, 1);
2153 return _dsi_wait_reset();
2154}
2155
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002156static void dsi_config_tx_fifo(enum fifo_size size1, enum fifo_size size2,
2157 enum fifo_size size3, enum fifo_size size4)
2158{
2159 u32 r = 0;
2160 int add = 0;
2161 int i;
2162
2163 dsi.vc[0].fifo_size = size1;
2164 dsi.vc[1].fifo_size = size2;
2165 dsi.vc[2].fifo_size = size3;
2166 dsi.vc[3].fifo_size = size4;
2167
2168 for (i = 0; i < 4; i++) {
2169 u8 v;
2170 int size = dsi.vc[i].fifo_size;
2171
2172 if (add + size > 4) {
2173 DSSERR("Illegal FIFO configuration\n");
2174 BUG();
2175 }
2176
2177 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2178 r |= v << (8 * i);
2179 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2180 add += size;
2181 }
2182
2183 dsi_write_reg(DSI_TX_FIFO_VC_SIZE, r);
2184}
2185
2186static void dsi_config_rx_fifo(enum fifo_size size1, enum fifo_size size2,
2187 enum fifo_size size3, enum fifo_size size4)
2188{
2189 u32 r = 0;
2190 int add = 0;
2191 int i;
2192
2193 dsi.vc[0].fifo_size = size1;
2194 dsi.vc[1].fifo_size = size2;
2195 dsi.vc[2].fifo_size = size3;
2196 dsi.vc[3].fifo_size = size4;
2197
2198 for (i = 0; i < 4; i++) {
2199 u8 v;
2200 int size = dsi.vc[i].fifo_size;
2201
2202 if (add + size > 4) {
2203 DSSERR("Illegal FIFO configuration\n");
2204 BUG();
2205 }
2206
2207 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2208 r |= v << (8 * i);
2209 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2210 add += size;
2211 }
2212
2213 dsi_write_reg(DSI_RX_FIFO_VC_SIZE, r);
2214}
2215
2216static int dsi_force_tx_stop_mode_io(void)
2217{
2218 u32 r;
2219
2220 r = dsi_read_reg(DSI_TIMING1);
2221 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2222 dsi_write_reg(DSI_TIMING1, r);
2223
2224 if (wait_for_bit_change(DSI_TIMING1, 15, 0) != 0) {
2225 DSSERR("TX_STOP bit not going down\n");
2226 return -EIO;
2227 }
2228
2229 return 0;
2230}
2231
Archit Tanejacf398fb2011-03-23 09:59:34 +00002232static bool dsi_vc_is_enabled(int channel)
2233{
2234 return REG_GET(DSI_VC_CTRL(channel), 0, 0);
2235}
2236
2237static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2238{
2239 const int channel = dsi.update_channel;
2240 u8 bit = dsi.te_enabled ? 30 : 31;
2241
2242 if (REG_GET(DSI_VC_TE(channel), bit, bit) == 0)
2243 complete((struct completion *)data);
2244}
2245
2246static int dsi_sync_vc_vp(int channel)
2247{
2248 int r = 0;
2249 u8 bit;
2250
2251 DECLARE_COMPLETION_ONSTACK(completion);
2252
2253 bit = dsi.te_enabled ? 30 : 31;
2254
2255 r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_vp,
2256 &completion, DSI_VC_IRQ_PACKET_SENT);
2257 if (r)
2258 goto err0;
2259
2260 /* Wait for completion only if TE_EN/TE_START is still set */
2261 if (REG_GET(DSI_VC_TE(channel), bit, bit)) {
2262 if (wait_for_completion_timeout(&completion,
2263 msecs_to_jiffies(10)) == 0) {
2264 DSSERR("Failed to complete previous frame transfer\n");
2265 r = -EIO;
2266 goto err1;
2267 }
2268 }
2269
2270 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp,
2271 &completion, DSI_VC_IRQ_PACKET_SENT);
2272
2273 return 0;
2274err1:
2275 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp, &completion,
2276 DSI_VC_IRQ_PACKET_SENT);
2277err0:
2278 return r;
2279}
2280
2281static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2282{
2283 const int channel = dsi.update_channel;
2284
2285 if (REG_GET(DSI_VC_CTRL(channel), 5, 5) == 0)
2286 complete((struct completion *)data);
2287}
2288
2289static int dsi_sync_vc_l4(int channel)
2290{
2291 int r = 0;
2292
2293 DECLARE_COMPLETION_ONSTACK(completion);
2294
2295 r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_l4,
2296 &completion, DSI_VC_IRQ_PACKET_SENT);
2297 if (r)
2298 goto err0;
2299
2300 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2301 if (REG_GET(DSI_VC_CTRL(channel), 5, 5)) {
2302 if (wait_for_completion_timeout(&completion,
2303 msecs_to_jiffies(10)) == 0) {
2304 DSSERR("Failed to complete previous l4 transfer\n");
2305 r = -EIO;
2306 goto err1;
2307 }
2308 }
2309
2310 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
2311 &completion, DSI_VC_IRQ_PACKET_SENT);
2312
2313 return 0;
2314err1:
2315 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
2316 &completion, DSI_VC_IRQ_PACKET_SENT);
2317err0:
2318 return r;
2319}
2320
2321static int dsi_sync_vc(int channel)
2322{
2323 WARN_ON(!dsi_bus_is_locked());
2324
2325 WARN_ON(in_interrupt());
2326
2327 if (!dsi_vc_is_enabled(channel))
2328 return 0;
2329
2330 switch (dsi.vc[channel].mode) {
2331 case DSI_VC_MODE_VP:
2332 return dsi_sync_vc_vp(channel);
2333 case DSI_VC_MODE_L4:
2334 return dsi_sync_vc_l4(channel);
2335 default:
2336 BUG();
2337 }
2338}
2339
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002340static int dsi_vc_enable(int channel, bool enable)
2341{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002342 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2343 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002344
2345 enable = enable ? 1 : 0;
2346
2347 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 0, 0);
2348
2349 if (wait_for_bit_change(DSI_VC_CTRL(channel), 0, enable) != enable) {
2350 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2351 return -EIO;
2352 }
2353
2354 return 0;
2355}
2356
2357static void dsi_vc_initial_config(int channel)
2358{
2359 u32 r;
2360
2361 DSSDBGF("%d", channel);
2362
2363 r = dsi_read_reg(DSI_VC_CTRL(channel));
2364
2365 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2366 DSSERR("VC(%d) busy when trying to configure it!\n",
2367 channel);
2368
2369 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2370 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2371 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2372 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2373 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2374 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2375 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002376 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2377 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002378
2379 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2380 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2381
2382 dsi_write_reg(DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002383}
2384
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002385static int dsi_vc_config_l4(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002386{
2387 if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002388 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002389
2390 DSSDBGF("%d", channel);
2391
Archit Tanejacf398fb2011-03-23 09:59:34 +00002392 dsi_sync_vc(channel);
2393
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002394 dsi_vc_enable(channel, 0);
2395
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002396 /* VC_BUSY */
2397 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002398 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002399 return -EIO;
2400 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002401
2402 REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
2403
Archit Taneja9613c022011-03-22 06:33:36 -05002404 /* DCS_CMD_ENABLE */
2405 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
2406 REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 30, 30);
2407
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002408 dsi_vc_enable(channel, 1);
2409
2410 dsi.vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002411
2412 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002413}
2414
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002415static int dsi_vc_config_vp(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002416{
2417 if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002418 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002419
2420 DSSDBGF("%d", channel);
2421
Archit Tanejacf398fb2011-03-23 09:59:34 +00002422 dsi_sync_vc(channel);
2423
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002424 dsi_vc_enable(channel, 0);
2425
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002426 /* VC_BUSY */
2427 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002428 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002429 return -EIO;
2430 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002431
2432 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 1, 1); /* SOURCE, 1 = video port */
2433
Archit Taneja9613c022011-03-22 06:33:36 -05002434 /* DCS_CMD_ENABLE */
2435 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
2436 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 30, 30);
2437
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002438 dsi_vc_enable(channel, 1);
2439
2440 dsi.vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002441
2442 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002443}
2444
2445
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002446void omapdss_dsi_vc_enable_hs(int channel, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002447{
2448 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2449
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002450 WARN_ON(!dsi_bus_is_locked());
2451
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002452 dsi_vc_enable(channel, 0);
2453 dsi_if_enable(0);
2454
2455 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 9, 9);
2456
2457 dsi_vc_enable(channel, 1);
2458 dsi_if_enable(1);
2459
2460 dsi_force_tx_stop_mode_io();
2461}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002462EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002463
2464static void dsi_vc_flush_long_data(int channel)
2465{
2466 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
2467 u32 val;
2468 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2469 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2470 (val >> 0) & 0xff,
2471 (val >> 8) & 0xff,
2472 (val >> 16) & 0xff,
2473 (val >> 24) & 0xff);
2474 }
2475}
2476
2477static void dsi_show_rx_ack_with_err(u16 err)
2478{
2479 DSSERR("\tACK with ERROR (%#x):\n", err);
2480 if (err & (1 << 0))
2481 DSSERR("\t\tSoT Error\n");
2482 if (err & (1 << 1))
2483 DSSERR("\t\tSoT Sync Error\n");
2484 if (err & (1 << 2))
2485 DSSERR("\t\tEoT Sync Error\n");
2486 if (err & (1 << 3))
2487 DSSERR("\t\tEscape Mode Entry Command Error\n");
2488 if (err & (1 << 4))
2489 DSSERR("\t\tLP Transmit Sync Error\n");
2490 if (err & (1 << 5))
2491 DSSERR("\t\tHS Receive Timeout Error\n");
2492 if (err & (1 << 6))
2493 DSSERR("\t\tFalse Control Error\n");
2494 if (err & (1 << 7))
2495 DSSERR("\t\t(reserved7)\n");
2496 if (err & (1 << 8))
2497 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2498 if (err & (1 << 9))
2499 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2500 if (err & (1 << 10))
2501 DSSERR("\t\tChecksum Error\n");
2502 if (err & (1 << 11))
2503 DSSERR("\t\tData type not recognized\n");
2504 if (err & (1 << 12))
2505 DSSERR("\t\tInvalid VC ID\n");
2506 if (err & (1 << 13))
2507 DSSERR("\t\tInvalid Transmission Length\n");
2508 if (err & (1 << 14))
2509 DSSERR("\t\t(reserved14)\n");
2510 if (err & (1 << 15))
2511 DSSERR("\t\tDSI Protocol Violation\n");
2512}
2513
2514static u16 dsi_vc_flush_receive_data(int channel)
2515{
2516 /* RX_FIFO_NOT_EMPTY */
2517 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
2518 u32 val;
2519 u8 dt;
2520 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002521 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002522 dt = FLD_GET(val, 5, 0);
2523 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2524 u16 err = FLD_GET(val, 23, 8);
2525 dsi_show_rx_ack_with_err(err);
2526 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002527 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002528 FLD_GET(val, 23, 8));
2529 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002530 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002531 FLD_GET(val, 23, 8));
2532 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002533 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002534 FLD_GET(val, 23, 8));
2535 dsi_vc_flush_long_data(channel);
2536 } else {
2537 DSSERR("\tunknown datatype 0x%02x\n", dt);
2538 }
2539 }
2540 return 0;
2541}
2542
2543static int dsi_vc_send_bta(int channel)
2544{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002545 if (dsi.debug_write || dsi.debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002546 DSSDBG("dsi_vc_send_bta %d\n", channel);
2547
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002548 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002549
2550 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
2551 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2552 dsi_vc_flush_receive_data(channel);
2553 }
2554
2555 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
2556
2557 return 0;
2558}
2559
2560int dsi_vc_send_bta_sync(int channel)
2561{
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002562 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002563 int r = 0;
2564 u32 err;
2565
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002566 r = dsi_register_isr_vc(channel, dsi_completion_handler,
2567 &completion, DSI_VC_IRQ_BTA);
2568 if (r)
2569 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002570
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002571 r = dsi_register_isr(dsi_completion_handler, &completion,
2572 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002573 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002574 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002575
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002576 r = dsi_vc_send_bta(channel);
2577 if (r)
2578 goto err2;
2579
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002580 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002581 msecs_to_jiffies(500)) == 0) {
2582 DSSERR("Failed to receive BTA\n");
2583 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002584 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002585 }
2586
2587 err = dsi_get_errors();
2588 if (err) {
2589 DSSERR("Error while sending BTA: %x\n", err);
2590 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002591 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002592 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002593err2:
2594 dsi_unregister_isr(dsi_completion_handler, &completion,
2595 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002596err1:
2597 dsi_unregister_isr_vc(channel, dsi_completion_handler,
2598 &completion, DSI_VC_IRQ_BTA);
2599err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002600 return r;
2601}
2602EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2603
2604static inline void dsi_vc_write_long_header(int channel, u8 data_type,
2605 u16 len, u8 ecc)
2606{
2607 u32 val;
2608 u8 data_id;
2609
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002610 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002611
Archit Taneja5ee3c142011-03-02 12:35:53 +05302612 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002613
2614 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2615 FLD_VAL(ecc, 31, 24);
2616
2617 dsi_write_reg(DSI_VC_LONG_PACKET_HEADER(channel), val);
2618}
2619
2620static inline void dsi_vc_write_long_payload(int channel,
2621 u8 b1, u8 b2, u8 b3, u8 b4)
2622{
2623 u32 val;
2624
2625 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2626
2627/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2628 b1, b2, b3, b4, val); */
2629
2630 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
2631}
2632
2633static int dsi_vc_send_long(int channel, u8 data_type, u8 *data, u16 len,
2634 u8 ecc)
2635{
2636 /*u32 val; */
2637 int i;
2638 u8 *p;
2639 int r = 0;
2640 u8 b1, b2, b3, b4;
2641
2642 if (dsi.debug_write)
2643 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2644
2645 /* len + header */
2646 if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
2647 DSSERR("unable to send long packet: packet too long.\n");
2648 return -EINVAL;
2649 }
2650
2651 dsi_vc_config_l4(channel);
2652
2653 dsi_vc_write_long_header(channel, data_type, len, ecc);
2654
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002655 p = data;
2656 for (i = 0; i < len >> 2; i++) {
2657 if (dsi.debug_write)
2658 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659
2660 b1 = *p++;
2661 b2 = *p++;
2662 b3 = *p++;
2663 b4 = *p++;
2664
2665 dsi_vc_write_long_payload(channel, b1, b2, b3, b4);
2666 }
2667
2668 i = len % 4;
2669 if (i) {
2670 b1 = 0; b2 = 0; b3 = 0;
2671
2672 if (dsi.debug_write)
2673 DSSDBG("\tsending remainder bytes %d\n", i);
2674
2675 switch (i) {
2676 case 3:
2677 b1 = *p++;
2678 b2 = *p++;
2679 b3 = *p++;
2680 break;
2681 case 2:
2682 b1 = *p++;
2683 b2 = *p++;
2684 break;
2685 case 1:
2686 b1 = *p++;
2687 break;
2688 }
2689
2690 dsi_vc_write_long_payload(channel, b1, b2, b3, 0);
2691 }
2692
2693 return r;
2694}
2695
2696static int dsi_vc_send_short(int channel, u8 data_type, u16 data, u8 ecc)
2697{
2698 u32 r;
2699 u8 data_id;
2700
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002701 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002702
2703 if (dsi.debug_write)
2704 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2705 channel,
2706 data_type, data & 0xff, (data >> 8) & 0xff);
2707
2708 dsi_vc_config_l4(channel);
2709
2710 if (FLD_GET(dsi_read_reg(DSI_VC_CTRL(channel)), 16, 16)) {
2711 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2712 return -EINVAL;
2713 }
2714
Archit Taneja5ee3c142011-03-02 12:35:53 +05302715 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002716
2717 r = (data_id << 0) | (data << 8) | (ecc << 24);
2718
2719 dsi_write_reg(DSI_VC_SHORT_PACKET_HEADER(channel), r);
2720
2721 return 0;
2722}
2723
2724int dsi_vc_send_null(int channel)
2725{
2726 u8 nullpkg[] = {0, 0, 0, 0};
Tomi Valkeinen397bb3c2009-12-03 13:37:31 +02002727 return dsi_vc_send_long(channel, DSI_DT_NULL_PACKET, nullpkg, 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002728}
2729EXPORT_SYMBOL(dsi_vc_send_null);
2730
2731int dsi_vc_dcs_write_nosync(int channel, u8 *data, int len)
2732{
2733 int r;
2734
2735 BUG_ON(len == 0);
2736
2737 if (len == 1) {
2738 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_0,
2739 data[0], 0);
2740 } else if (len == 2) {
2741 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_1,
2742 data[0] | (data[1] << 8), 0);
2743 } else {
2744 /* 0x39 = DCS Long Write */
2745 r = dsi_vc_send_long(channel, DSI_DT_DCS_LONG_WRITE,
2746 data, len, 0);
2747 }
2748
2749 return r;
2750}
2751EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
2752
2753int dsi_vc_dcs_write(int channel, u8 *data, int len)
2754{
2755 int r;
2756
2757 r = dsi_vc_dcs_write_nosync(channel, data, len);
2758 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002759 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002760
2761 r = dsi_vc_send_bta_sync(channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002762 if (r)
2763 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002764
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002765 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
2766 DSSERR("rx fifo not empty after write, dumping data:\n");
2767 dsi_vc_flush_receive_data(channel);
2768 r = -EIO;
2769 goto err;
2770 }
2771
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002772 return 0;
2773err:
2774 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
2775 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776 return r;
2777}
2778EXPORT_SYMBOL(dsi_vc_dcs_write);
2779
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002780int dsi_vc_dcs_write_0(int channel, u8 dcs_cmd)
2781{
2782 return dsi_vc_dcs_write(channel, &dcs_cmd, 1);
2783}
2784EXPORT_SYMBOL(dsi_vc_dcs_write_0);
2785
2786int dsi_vc_dcs_write_1(int channel, u8 dcs_cmd, u8 param)
2787{
2788 u8 buf[2];
2789 buf[0] = dcs_cmd;
2790 buf[1] = param;
2791 return dsi_vc_dcs_write(channel, buf, 2);
2792}
2793EXPORT_SYMBOL(dsi_vc_dcs_write_1);
2794
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795int dsi_vc_dcs_read(int channel, u8 dcs_cmd, u8 *buf, int buflen)
2796{
2797 u32 val;
2798 u8 dt;
2799 int r;
2800
2801 if (dsi.debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02002802 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803
2804 r = dsi_vc_send_short(channel, DSI_DT_DCS_READ, dcs_cmd, 0);
2805 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002806 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002807
2808 r = dsi_vc_send_bta_sync(channel);
2809 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002810 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002811
2812 /* RX_FIFO_NOT_EMPTY */
2813 if (REG_GET(DSI_VC_CTRL(channel), 20, 20) == 0) {
2814 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002815 r = -EIO;
2816 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817 }
2818
2819 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2820 if (dsi.debug_read)
2821 DSSDBG("\theader: %08x\n", val);
2822 dt = FLD_GET(val, 5, 0);
2823 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2824 u16 err = FLD_GET(val, 23, 8);
2825 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002826 r = -EIO;
2827 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002828
2829 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
2830 u8 data = FLD_GET(val, 15, 8);
2831 if (dsi.debug_read)
2832 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
2833
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002834 if (buflen < 1) {
2835 r = -EIO;
2836 goto err;
2837 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002838
2839 buf[0] = data;
2840
2841 return 1;
2842 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
2843 u16 data = FLD_GET(val, 23, 8);
2844 if (dsi.debug_read)
2845 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
2846
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002847 if (buflen < 2) {
2848 r = -EIO;
2849 goto err;
2850 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002851
2852 buf[0] = data & 0xff;
2853 buf[1] = (data >> 8) & 0xff;
2854
2855 return 2;
2856 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
2857 int w;
2858 int len = FLD_GET(val, 23, 8);
2859 if (dsi.debug_read)
2860 DSSDBG("\tDCS long response, len %d\n", len);
2861
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002862 if (len > buflen) {
2863 r = -EIO;
2864 goto err;
2865 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866
2867 /* two byte checksum ends the packet, not included in len */
2868 for (w = 0; w < len + 2;) {
2869 int b;
2870 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2871 if (dsi.debug_read)
2872 DSSDBG("\t\t%02x %02x %02x %02x\n",
2873 (val >> 0) & 0xff,
2874 (val >> 8) & 0xff,
2875 (val >> 16) & 0xff,
2876 (val >> 24) & 0xff);
2877
2878 for (b = 0; b < 4; ++b) {
2879 if (w < len)
2880 buf[w] = (val >> (b * 8)) & 0xff;
2881 /* we discard the 2 byte checksum */
2882 ++w;
2883 }
2884 }
2885
2886 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002887 } else {
2888 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002889 r = -EIO;
2890 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002891 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002892
2893 BUG();
2894err:
2895 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
2896 channel, dcs_cmd);
2897 return r;
2898
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899}
2900EXPORT_SYMBOL(dsi_vc_dcs_read);
2901
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002902int dsi_vc_dcs_read_1(int channel, u8 dcs_cmd, u8 *data)
2903{
2904 int r;
2905
2906 r = dsi_vc_dcs_read(channel, dcs_cmd, data, 1);
2907
2908 if (r < 0)
2909 return r;
2910
2911 if (r != 1)
2912 return -EIO;
2913
2914 return 0;
2915}
2916EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002917
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002918int dsi_vc_dcs_read_2(int channel, u8 dcs_cmd, u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002919{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002920 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002921 int r;
2922
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002923 r = dsi_vc_dcs_read(channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002924
2925 if (r < 0)
2926 return r;
2927
2928 if (r != 2)
2929 return -EIO;
2930
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002931 *data1 = buf[0];
2932 *data2 = buf[1];
2933
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002934 return 0;
2935}
2936EXPORT_SYMBOL(dsi_vc_dcs_read_2);
2937
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002938int dsi_vc_set_max_rx_packet_size(int channel, u16 len)
2939{
Tomi Valkeinenfa15c792010-05-14 17:42:07 +03002940 return dsi_vc_send_short(channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002942}
2943EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
2944
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002945static int dsi_enter_ulps(void)
2946{
2947 DECLARE_COMPLETION_ONSTACK(completion);
2948 int r;
2949
2950 DSSDBGF();
2951
2952 WARN_ON(!dsi_bus_is_locked());
2953
2954 WARN_ON(dsi.ulps_enabled);
2955
2956 if (dsi.ulps_enabled)
2957 return 0;
2958
2959 if (REG_GET(DSI_CLK_CTRL, 13, 13)) {
2960 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
2961 return -EIO;
2962 }
2963
2964 dsi_sync_vc(0);
2965 dsi_sync_vc(1);
2966 dsi_sync_vc(2);
2967 dsi_sync_vc(3);
2968
2969 dsi_force_tx_stop_mode_io();
2970
2971 dsi_vc_enable(0, false);
2972 dsi_vc_enable(1, false);
2973 dsi_vc_enable(2, false);
2974 dsi_vc_enable(3, false);
2975
2976 if (REG_GET(DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
2977 DSSERR("HS busy when enabling ULPS\n");
2978 return -EIO;
2979 }
2980
2981 if (REG_GET(DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
2982 DSSERR("LP busy when enabling ULPS\n");
2983 return -EIO;
2984 }
2985
2986 r = dsi_register_isr_cio(dsi_completion_handler, &completion,
2987 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
2988 if (r)
2989 return r;
2990
2991 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
2992 /* LANEx_ULPS_SIG2 */
2993 REG_FLD_MOD(DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2), 7, 5);
2994
2995 if (wait_for_completion_timeout(&completion,
2996 msecs_to_jiffies(1000)) == 0) {
2997 DSSERR("ULPS enable timeout\n");
2998 r = -EIO;
2999 goto err;
3000 }
3001
3002 dsi_unregister_isr_cio(dsi_completion_handler, &completion,
3003 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3004
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003005 dsi_cio_power(DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003006
3007 dsi_if_enable(false);
3008
3009 dsi.ulps_enabled = true;
3010
3011 return 0;
3012
3013err:
3014 dsi_unregister_isr_cio(dsi_completion_handler, &completion,
3015 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3016 return r;
3017}
3018
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003019static void dsi_set_lp_rx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003022 unsigned long total_ticks;
3023 u32 r;
3024
3025 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003026
3027 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003028 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029
3030 r = dsi_read_reg(DSI_TIMING2);
3031 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003032 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3033 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3035 dsi_write_reg(DSI_TIMING2, r);
3036
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003037 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3038
3039 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3040 total_ticks,
3041 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3042 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043}
3044
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003045static void dsi_set_ta_timeout(unsigned ticks, bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003046{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003048 unsigned long total_ticks;
3049 u32 r;
3050
3051 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003052
3053 /* ticks in DSI_FCK */
3054 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003055
3056 r = dsi_read_reg(DSI_TIMING1);
3057 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003058 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3059 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3061 dsi_write_reg(DSI_TIMING1, r);
3062
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003063 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3064
3065 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3066 total_ticks,
3067 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3068 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069}
3070
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003071static void dsi_set_stop_state_counter(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003074 unsigned long total_ticks;
3075 u32 r;
3076
3077 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078
3079 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081
3082 r = dsi_read_reg(DSI_TIMING1);
3083 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003084 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3085 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3087 dsi_write_reg(DSI_TIMING1, r);
3088
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003089 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3090
3091 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3092 total_ticks,
3093 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3094 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003095}
3096
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003097static void dsi_set_hs_tx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003099 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003100 unsigned long total_ticks;
3101 u32 r;
3102
3103 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104
3105 /* ticks in TxByteClkHS */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003106 fck = dsi_get_txbyteclkhs();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107
3108 r = dsi_read_reg(DSI_TIMING2);
3109 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003110 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3111 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003112 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3113 dsi_write_reg(DSI_TIMING2, r);
3114
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003115 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3116
3117 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3118 total_ticks,
3119 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3120 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003121}
3122static int dsi_proto_config(struct omap_dss_device *dssdev)
3123{
3124 u32 r;
3125 int buswidth = 0;
3126
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003127 dsi_config_tx_fifo(DSI_FIFO_SIZE_32,
3128 DSI_FIFO_SIZE_32,
3129 DSI_FIFO_SIZE_32,
3130 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003131
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003132 dsi_config_rx_fifo(DSI_FIFO_SIZE_32,
3133 DSI_FIFO_SIZE_32,
3134 DSI_FIFO_SIZE_32,
3135 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003136
3137 /* XXX what values for the timeouts? */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003138 dsi_set_stop_state_counter(0x1000, false, false);
3139 dsi_set_ta_timeout(0x1fff, true, true);
3140 dsi_set_lp_rx_timeout(0x1fff, true, true);
3141 dsi_set_hs_tx_timeout(0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003142
3143 switch (dssdev->ctrl.pixel_size) {
3144 case 16:
3145 buswidth = 0;
3146 break;
3147 case 18:
3148 buswidth = 1;
3149 break;
3150 case 24:
3151 buswidth = 2;
3152 break;
3153 default:
3154 BUG();
3155 }
3156
3157 r = dsi_read_reg(DSI_CTRL);
3158 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3159 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3160 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3161 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3162 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3163 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3164 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3165 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3166 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003167 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3168 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3169 /* DCS_CMD_CODE, 1=start, 0=continue */
3170 r = FLD_MOD(r, 0, 25, 25);
3171 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003172
3173 dsi_write_reg(DSI_CTRL, r);
3174
3175 dsi_vc_initial_config(0);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003176 dsi_vc_initial_config(1);
3177 dsi_vc_initial_config(2);
3178 dsi_vc_initial_config(3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003179
3180 return 0;
3181}
3182
3183static void dsi_proto_timings(struct omap_dss_device *dssdev)
3184{
3185 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3186 unsigned tclk_pre, tclk_post;
3187 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3188 unsigned ths_trail, ths_exit;
3189 unsigned ddr_clk_pre, ddr_clk_post;
3190 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3191 unsigned ths_eot;
3192 u32 r;
3193
3194 r = dsi_read_reg(DSI_DSIPHY_CFG0);
3195 ths_prepare = FLD_GET(r, 31, 24);
3196 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3197 ths_zero = ths_prepare_ths_zero - ths_prepare;
3198 ths_trail = FLD_GET(r, 15, 8);
3199 ths_exit = FLD_GET(r, 7, 0);
3200
3201 r = dsi_read_reg(DSI_DSIPHY_CFG1);
3202 tlpx = FLD_GET(r, 22, 16) * 2;
3203 tclk_trail = FLD_GET(r, 15, 8);
3204 tclk_zero = FLD_GET(r, 7, 0);
3205
3206 r = dsi_read_reg(DSI_DSIPHY_CFG2);
3207 tclk_prepare = FLD_GET(r, 7, 0);
3208
3209 /* min 8*UI */
3210 tclk_pre = 20;
3211 /* min 60ns + 52*UI */
3212 tclk_post = ns2ddr(60) + 26;
3213
3214 /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
3215 if (dssdev->phy.dsi.data1_lane != 0 &&
3216 dssdev->phy.dsi.data2_lane != 0)
3217 ths_eot = 2;
3218 else
3219 ths_eot = 4;
3220
3221 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3222 4);
3223 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3224
3225 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3226 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3227
3228 r = dsi_read_reg(DSI_CLK_TIMING);
3229 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3230 r = FLD_MOD(r, ddr_clk_post, 7, 0);
3231 dsi_write_reg(DSI_CLK_TIMING, r);
3232
3233 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3234 ddr_clk_pre,
3235 ddr_clk_post);
3236
3237 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3238 DIV_ROUND_UP(ths_prepare, 4) +
3239 DIV_ROUND_UP(ths_zero + 3, 4);
3240
3241 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3242
3243 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3244 FLD_VAL(exit_hs_mode_lat, 15, 0);
3245 dsi_write_reg(DSI_VM_TIMING7, r);
3246
3247 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3248 enter_hs_mode_lat, exit_hs_mode_lat);
3249}
3250
3251
3252#define DSI_DECL_VARS \
3253 int __dsi_cb = 0; u32 __dsi_cv = 0;
3254
3255#define DSI_FLUSH(ch) \
3256 if (__dsi_cb > 0) { \
3257 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
3258 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
3259 __dsi_cb = __dsi_cv = 0; \
3260 }
3261
3262#define DSI_PUSH(ch, data) \
3263 do { \
3264 __dsi_cv |= (data) << (__dsi_cb * 8); \
3265 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3266 if (++__dsi_cb > 3) \
3267 DSI_FLUSH(ch); \
3268 } while (0)
3269
3270static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3271 int x, int y, int w, int h)
3272{
3273 /* Note: supports only 24bit colors in 32bit container */
3274 int first = 1;
3275 int fifo_stalls = 0;
3276 int max_dsi_packet_size;
3277 int max_data_per_packet;
3278 int max_pixels_per_packet;
3279 int pixels_left;
3280 int bytespp = dssdev->ctrl.pixel_size / 8;
3281 int scr_width;
3282 u32 __iomem *data;
3283 int start_offset;
3284 int horiz_inc;
3285 int current_x;
3286 struct omap_overlay *ovl;
3287
3288 debug_irq = 0;
3289
3290 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3291 x, y, w, h);
3292
3293 ovl = dssdev->manager->overlays[0];
3294
3295 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3296 return -EINVAL;
3297
3298 if (dssdev->ctrl.pixel_size != 24)
3299 return -EINVAL;
3300
3301 scr_width = ovl->info.screen_width;
3302 data = ovl->info.vaddr;
3303
3304 start_offset = scr_width * y + x;
3305 horiz_inc = scr_width - w;
3306 current_x = x;
3307
3308 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3309 * in fifo */
3310
3311 /* When using CPU, max long packet size is TX buffer size */
3312 max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
3313
3314 /* we seem to get better perf if we divide the tx fifo to half,
3315 and while the other half is being sent, we fill the other half
3316 max_dsi_packet_size /= 2; */
3317
3318 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3319
3320 max_pixels_per_packet = max_data_per_packet / bytespp;
3321
3322 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3323
3324 pixels_left = w * h;
3325
3326 DSSDBG("total pixels %d\n", pixels_left);
3327
3328 data += start_offset;
3329
3330 while (pixels_left > 0) {
3331 /* 0x2c = write_memory_start */
3332 /* 0x3c = write_memory_continue */
3333 u8 dcs_cmd = first ? 0x2c : 0x3c;
3334 int pixels;
3335 DSI_DECL_VARS;
3336 first = 0;
3337
3338#if 1
3339 /* using fifo not empty */
3340 /* TX_FIFO_NOT_EMPTY */
3341 while (FLD_GET(dsi_read_reg(DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003342 fifo_stalls++;
3343 if (fifo_stalls > 0xfffff) {
3344 DSSERR("fifo stalls overflow, pixels left %d\n",
3345 pixels_left);
3346 dsi_if_enable(0);
3347 return -EIO;
3348 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003349 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003350 }
3351#elif 1
3352 /* using fifo emptiness */
3353 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
3354 max_dsi_packet_size) {
3355 fifo_stalls++;
3356 if (fifo_stalls > 0xfffff) {
3357 DSSERR("fifo stalls overflow, pixels left %d\n",
3358 pixels_left);
3359 dsi_if_enable(0);
3360 return -EIO;
3361 }
3362 }
3363#else
3364 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 == 0) {
3365 fifo_stalls++;
3366 if (fifo_stalls > 0xfffff) {
3367 DSSERR("fifo stalls overflow, pixels left %d\n",
3368 pixels_left);
3369 dsi_if_enable(0);
3370 return -EIO;
3371 }
3372 }
3373#endif
3374 pixels = min(max_pixels_per_packet, pixels_left);
3375
3376 pixels_left -= pixels;
3377
3378 dsi_vc_write_long_header(0, DSI_DT_DCS_LONG_WRITE,
3379 1 + pixels * bytespp, 0);
3380
3381 DSI_PUSH(0, dcs_cmd);
3382
3383 while (pixels-- > 0) {
3384 u32 pix = __raw_readl(data++);
3385
3386 DSI_PUSH(0, (pix >> 16) & 0xff);
3387 DSI_PUSH(0, (pix >> 8) & 0xff);
3388 DSI_PUSH(0, (pix >> 0) & 0xff);
3389
3390 current_x++;
3391 if (current_x == x+w) {
3392 current_x = x;
3393 data += horiz_inc;
3394 }
3395 }
3396
3397 DSI_FLUSH(0);
3398 }
3399
3400 return 0;
3401}
3402
3403static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3404 u16 x, u16 y, u16 w, u16 h)
3405{
3406 unsigned bytespp;
3407 unsigned bytespl;
3408 unsigned bytespf;
3409 unsigned total_len;
3410 unsigned packet_payload;
3411 unsigned packet_len;
3412 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003413 int r;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003414 const unsigned channel = dsi.update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003415 /* line buffer is 1024 x 24bits */
3416 /* XXX: for some reason using full buffer size causes considerable TX
3417 * slowdown with update sizes that fill the whole buffer */
3418 const unsigned line_buf_size = 1023 * 3;
3419
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003420 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3421 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003422
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003423 dsi_vc_config_vp(channel);
3424
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003425 bytespp = dssdev->ctrl.pixel_size / 8;
3426 bytespl = w * bytespp;
3427 bytespf = bytespl * h;
3428
3429 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3430 * number of lines in a packet. See errata about VP_CLK_RATIO */
3431
3432 if (bytespf < line_buf_size)
3433 packet_payload = bytespf;
3434 else
3435 packet_payload = (line_buf_size) / bytespl * bytespl;
3436
3437 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3438 total_len = (bytespf / packet_payload) * packet_len;
3439
3440 if (bytespf % packet_payload)
3441 total_len += (bytespf % packet_payload) + 1;
3442
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003443 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
3444 dsi_write_reg(DSI_VC_TE(channel), l);
3445
3446 dsi_vc_write_long_header(channel, DSI_DT_DCS_LONG_WRITE, packet_len, 0);
3447
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003448 if (dsi.te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003449 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3450 else
3451 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
3452 dsi_write_reg(DSI_VC_TE(channel), l);
3453
3454 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3455 * because DSS interrupts are not capable of waking up the CPU and the
3456 * framedone interrupt could be delayed for quite a long time. I think
3457 * the same goes for any DSS interrupts, but for some reason I have not
3458 * seen the problem anywhere else than here.
3459 */
3460 dispc_disable_sidle();
3461
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003462 dsi_perf_mark_start();
3463
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003464 r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003465 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003466 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003467
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003468 dss_start_update(dssdev);
3469
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003470 if (dsi.te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003471 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3472 * for TE is longer than the timer allows */
3473 REG_FLD_MOD(DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
3474
3475 dsi_vc_send_bta(channel);
3476
3477#ifdef DSI_CATCH_MISSING_TE
3478 mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
3479#endif
3480 }
3481}
3482
3483#ifdef DSI_CATCH_MISSING_TE
3484static void dsi_te_timeout(unsigned long arg)
3485{
3486 DSSERR("TE not received for 250ms!\n");
3487}
3488#endif
3489
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003490static void dsi_handle_framedone(int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003491{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003492 /* SIDLEMODE back to smart-idle */
3493 dispc_enable_sidle();
3494
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003495 if (dsi.te_enabled) {
3496 /* enable LP_RX_TO again after the TE */
3497 REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
3498 }
3499
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003500 dsi.framedone_callback(error, dsi.framedone_data);
3501
3502 if (!error)
3503 dsi_perf_show("DISPC");
3504}
3505
3506static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3507{
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003508 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3509 * 250ms which would conflict with this timeout work. What should be
3510 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003511 * possibly scheduled framedone work. However, cancelling the transfer
3512 * on the HW is buggy, and would probably require resetting the whole
3513 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003514
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003515 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003516
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003517 dsi_handle_framedone(-ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003518}
3519
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003520static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003521{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003522 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3523 * turns itself off. However, DSI still has the pixels in its buffers,
3524 * and is sending the data.
3525 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003526
Archit Tanejacf398fb2011-03-23 09:59:34 +00003527 __cancel_delayed_work(&dsi.framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003528
Archit Tanejacf398fb2011-03-23 09:59:34 +00003529 dsi_handle_framedone(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530
Archit Tanejacf398fb2011-03-23 09:59:34 +00003531#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3532 dispc_fake_vsync_irq();
3533#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003534}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003535
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003536int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003537 u16 *x, u16 *y, u16 *w, u16 *h,
3538 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003539{
3540 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003541
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003542 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003544 if (*x > dw || *y > dh)
3545 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003546
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003547 if (*x + *w > dw)
3548 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003549
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003550 if (*y + *h > dh)
3551 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003552
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003553 if (*w == 1)
3554 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003555
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003556 if (*w == 0 || *h == 0)
3557 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003558
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003559 dsi_perf_mark_setup();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003561 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003562 dss_setup_partial_planes(dssdev, x, y, w, h,
3563 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003564 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565 }
3566
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003567 return 0;
3568}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003569EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003570
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003571int omap_dsi_update(struct omap_dss_device *dssdev,
3572 int channel,
3573 u16 x, u16 y, u16 w, u16 h,
3574 void (*callback)(int, void *), void *data)
3575{
3576 dsi.update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003577
Tomi Valkeinena6027712010-05-25 17:01:28 +03003578 /* OMAP DSS cannot send updates of odd widths.
3579 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3580 * here to make sure we catch erroneous updates. Otherwise we'll only
3581 * see rather obscure HW error happening, as DSS halts. */
3582 BUG_ON(x % 2 == 1);
3583
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003584 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
3585 dsi.framedone_callback = callback;
3586 dsi.framedone_data = data;
3587
3588 dsi.update_region.x = x;
3589 dsi.update_region.y = y;
3590 dsi.update_region.w = w;
3591 dsi.update_region.h = h;
3592 dsi.update_region.device = dssdev;
3593
3594 dsi_update_screen_dispc(dssdev, x, y, w, h);
3595 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02003596 int r;
3597
3598 r = dsi_update_screen_l4(dssdev, x, y, w, h);
3599 if (r)
3600 return r;
3601
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003602 dsi_perf_show("L4");
3603 callback(0, data);
3604 }
3605
3606 return 0;
3607}
3608EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003609
3610/* Display funcs */
3611
3612static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
3613{
3614 int r;
3615
3616 r = omap_dispc_register_isr(dsi_framedone_irq_callback, NULL,
3617 DISPC_IRQ_FRAMEDONE);
3618 if (r) {
3619 DSSERR("can't get FRAMEDONE irq\n");
3620 return r;
3621 }
3622
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003623 dispc_set_lcd_display_type(dssdev->manager->id,
3624 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003625
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003626 dispc_set_parallel_interface_mode(dssdev->manager->id,
3627 OMAP_DSS_PARALLELMODE_DSI);
3628 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003629
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003630 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003631
3632 {
3633 struct omap_video_timings timings = {
3634 .hsw = 1,
3635 .hfp = 1,
3636 .hbp = 1,
3637 .vsw = 1,
3638 .vfp = 0,
3639 .vbp = 0,
3640 };
3641
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003642 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003643 }
3644
3645 return 0;
3646}
3647
3648static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
3649{
3650 omap_dispc_unregister_isr(dsi_framedone_irq_callback, NULL,
3651 DISPC_IRQ_FRAMEDONE);
3652}
3653
3654static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
3655{
3656 struct dsi_clock_info cinfo;
3657 int r;
3658
Archit Taneja1bb47832011-02-24 14:17:30 +05303659 /* we always use DSS_CLK_SYSCK as input clock */
3660 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02003661 cinfo.regn = dssdev->clocks.dsi.regn;
3662 cinfo.regm = dssdev->clocks.dsi.regm;
3663 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
3664 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003665 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003666 if (r) {
3667 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003669 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670
3671 r = dsi_pll_set_clock_div(&cinfo);
3672 if (r) {
3673 DSSERR("Failed to set dsi clocks\n");
3674 return r;
3675 }
3676
3677 return 0;
3678}
3679
3680static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
3681{
3682 struct dispc_clock_info dispc_cinfo;
3683 int r;
3684 unsigned long long fck;
3685
Archit Taneja1bb47832011-02-24 14:17:30 +05303686 fck = dsi_get_pll_hsdiv_dispc_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003687
Archit Tanejae8881662011-04-12 13:52:24 +05303688 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
3689 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003690
3691 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
3692 if (r) {
3693 DSSERR("Failed to calc dispc clocks\n");
3694 return r;
3695 }
3696
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003697 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003698 if (r) {
3699 DSSERR("Failed to set dispc clocks\n");
3700 return r;
3701 }
3702
3703 return 0;
3704}
3705
3706static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
3707{
3708 int r;
3709
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710 r = dsi_pll_init(dssdev, true, true);
3711 if (r)
3712 goto err0;
3713
3714 r = dsi_configure_dsi_clocks(dssdev);
3715 if (r)
3716 goto err1;
3717
Archit Tanejae8881662011-04-12 13:52:24 +05303718 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
3719 dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05003720 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05303721 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003722
3723 DSSDBG("PLL OK\n");
3724
3725 r = dsi_configure_dispc_clocks(dssdev);
3726 if (r)
3727 goto err2;
3728
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003729 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003730 if (r)
3731 goto err2;
3732
3733 _dsi_print_reset_status();
3734
3735 dsi_proto_timings(dssdev);
3736 dsi_set_lp_clk_divisor(dssdev);
3737
3738 if (1)
3739 _dsi_print_reset_status();
3740
3741 r = dsi_proto_config(dssdev);
3742 if (r)
3743 goto err3;
3744
3745 /* enable interface */
3746 dsi_vc_enable(0, 1);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003747 dsi_vc_enable(1, 1);
3748 dsi_vc_enable(2, 1);
3749 dsi_vc_enable(3, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003750 dsi_if_enable(1);
3751 dsi_force_tx_stop_mode_io();
3752
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003753 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003754err3:
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003755 dsi_cio_uninit();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05303757 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3758 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003759err1:
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003760 dsi_pll_uninit(true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003761err0:
3762 return r;
3763}
3764
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003765static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003766 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003767{
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003768 if (enter_ulps && !dsi.ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003769 dsi_enter_ulps();
3770
Ville Syrjäläd7370102010-04-22 22:50:09 +02003771 /* disable interface */
3772 dsi_if_enable(0);
3773 dsi_vc_enable(0, 0);
3774 dsi_vc_enable(1, 0);
3775 dsi_vc_enable(2, 0);
3776 dsi_vc_enable(3, 0);
3777
Archit Taneja89a35e52011-04-12 13:52:23 +05303778 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3779 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003780 dsi_cio_uninit();
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003781 dsi_pll_uninit(disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003782}
3783
3784static int dsi_core_init(void)
3785{
3786 /* Autoidle */
3787 REG_FLD_MOD(DSI_SYSCONFIG, 1, 0, 0);
3788
3789 /* ENWAKEUP */
3790 REG_FLD_MOD(DSI_SYSCONFIG, 1, 2, 2);
3791
3792 /* SIDLEMODE smart-idle */
3793 REG_FLD_MOD(DSI_SYSCONFIG, 2, 4, 3);
3794
3795 _dsi_initialize_irq();
3796
3797 return 0;
3798}
3799
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003800int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003801{
3802 int r = 0;
3803
3804 DSSDBG("dsi_display_enable\n");
3805
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003806 WARN_ON(!dsi_bus_is_locked());
3807
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003808 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003809
3810 r = omap_dss_start_device(dssdev);
3811 if (r) {
3812 DSSERR("failed to start device\n");
3813 goto err0;
3814 }
3815
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003816 enable_clocks(1);
3817 dsi_enable_pll_clock(1);
3818
3819 r = _dsi_reset();
3820 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003821 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003822
3823 dsi_core_init();
3824
3825 r = dsi_display_init_dispc(dssdev);
3826 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003827 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003828
3829 r = dsi_display_init_dsi(dssdev);
3830 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003831 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003832
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003833 mutex_unlock(&dsi.lock);
3834
3835 return 0;
3836
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003837err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003838 dsi_display_uninit_dispc(dssdev);
3839err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003840 enable_clocks(0);
3841 dsi_enable_pll_clock(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003842 omap_dss_stop_device(dssdev);
3843err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003844 mutex_unlock(&dsi.lock);
3845 DSSDBG("dsi_display_enable FAILED\n");
3846 return r;
3847}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003848EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003849
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003850void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003851 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003852{
3853 DSSDBG("dsi_display_disable\n");
3854
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003855 WARN_ON(!dsi_bus_is_locked());
3856
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003857 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003858
3859 dsi_display_uninit_dispc(dssdev);
3860
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003861 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003862
3863 enable_clocks(0);
3864 dsi_enable_pll_clock(0);
3865
3866 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003867
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003868 mutex_unlock(&dsi.lock);
3869}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003870EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003871
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003872int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003873{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003874 dsi.te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003875 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003876}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003877EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003878
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003879void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
3880 u32 fifo_size, enum omap_burst_size *burst_size,
3881 u32 *fifo_low, u32 *fifo_high)
3882{
3883 unsigned burst_size_bytes;
3884
3885 *burst_size = OMAP_DSS_BURST_16x32;
3886 burst_size_bytes = 16 * 32 / 8;
3887
3888 *fifo_high = fifo_size - burst_size_bytes;
Tomi Valkeinen36194b42010-05-18 13:35:37 +03003889 *fifo_low = fifo_size - burst_size_bytes * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003890}
3891
3892int dsi_init_display(struct omap_dss_device *dssdev)
3893{
3894 DSSDBG("DSI init\n");
3895
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003896 /* XXX these should be figured out dynamically */
3897 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
3898 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
3899
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02003900 if (dsi.vdds_dsi_reg == NULL) {
3901 struct regulator *vdds_dsi;
3902
3903 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
3904
3905 if (IS_ERR(vdds_dsi)) {
3906 DSSERR("can't get VDDS_DSI regulator\n");
3907 return PTR_ERR(vdds_dsi);
3908 }
3909
3910 dsi.vdds_dsi_reg = vdds_dsi;
3911 }
3912
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003913 return 0;
3914}
3915
Archit Taneja5ee3c142011-03-02 12:35:53 +05303916int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
3917{
3918 int i;
3919
3920 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
3921 if (!dsi.vc[i].dssdev) {
3922 dsi.vc[i].dssdev = dssdev;
3923 *channel = i;
3924 return 0;
3925 }
3926 }
3927
3928 DSSERR("cannot get VC for display %s", dssdev->name);
3929 return -ENOSPC;
3930}
3931EXPORT_SYMBOL(omap_dsi_request_vc);
3932
3933int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
3934{
3935 if (vc_id < 0 || vc_id > 3) {
3936 DSSERR("VC ID out of range\n");
3937 return -EINVAL;
3938 }
3939
3940 if (channel < 0 || channel > 3) {
3941 DSSERR("Virtual Channel out of range\n");
3942 return -EINVAL;
3943 }
3944
3945 if (dsi.vc[channel].dssdev != dssdev) {
3946 DSSERR("Virtual Channel not allocated to display %s\n",
3947 dssdev->name);
3948 return -EINVAL;
3949 }
3950
3951 dsi.vc[channel].vc_id = vc_id;
3952
3953 return 0;
3954}
3955EXPORT_SYMBOL(omap_dsi_set_vc_id);
3956
3957void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
3958{
3959 if ((channel >= 0 && channel <= 3) &&
3960 dsi.vc[channel].dssdev == dssdev) {
3961 dsi.vc[channel].dssdev = NULL;
3962 dsi.vc[channel].vc_id = 0;
3963 }
3964}
3965EXPORT_SYMBOL(omap_dsi_release_vc);
3966
Archit Taneja1bb47832011-02-24 14:17:30 +05303967void dsi_wait_pll_hsdiv_dispc_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03003968{
3969 if (wait_for_bit_change(DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05303970 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05303971 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
3972 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03003973}
3974
Archit Taneja1bb47832011-02-24 14:17:30 +05303975void dsi_wait_pll_hsdiv_dsi_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03003976{
3977 if (wait_for_bit_change(DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05303978 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05303979 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
3980 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03003981}
3982
Taneja, Archit49641112011-03-14 23:28:23 -05003983static void dsi_calc_clock_param_ranges(void)
3984{
3985 dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
3986 dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
3987 dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
3988 dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
3989 dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
3990 dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
3991 dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
3992}
3993
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003994static int dsi_init(struct platform_device *pdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003995{
3996 u32 rev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05303997 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003998 struct resource *dsi_mem;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003999
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02004000 spin_lock_init(&dsi.irq_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004001 spin_lock_init(&dsi.errors_lock);
4002 dsi.errors = 0;
4003
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004004#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4005 spin_lock_init(&dsi.irq_stats_lock);
4006 dsi.irq_stats.last_reset = jiffies;
4007#endif
4008
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004009 mutex_init(&dsi.lock);
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +02004010 sema_init(&dsi.bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004011
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004012 dsi.workqueue = create_singlethread_workqueue("dsi");
4013 if (dsi.workqueue == NULL)
4014 return -ENOMEM;
4015
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004016 INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
4017 dsi_framedone_timeout_work_callback);
4018
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004019#ifdef DSI_CATCH_MISSING_TE
4020 init_timer(&dsi.te_timer);
4021 dsi.te_timer.function = dsi_te_timeout;
4022 dsi.te_timer.data = 0;
4023#endif
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004024 dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
4025 if (!dsi_mem) {
4026 DSSERR("can't get IORESOURCE_MEM DSI\n");
4027 r = -EINVAL;
4028 goto err1;
4029 }
4030 dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004031 if (!dsi.base) {
4032 DSSERR("can't ioremap DSI\n");
4033 r = -ENOMEM;
4034 goto err1;
4035 }
archit tanejaaffe3602011-02-23 08:41:03 +00004036 dsi.irq = platform_get_irq(dsi.pdev, 0);
4037 if (dsi.irq < 0) {
4038 DSSERR("platform_get_irq failed\n");
4039 r = -ENODEV;
4040 goto err2;
4041 }
4042
4043 r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
4044 "OMAP DSI1", dsi.pdev);
4045 if (r < 0) {
4046 DSSERR("request_irq failed\n");
4047 goto err2;
4048 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004049
Archit Taneja5ee3c142011-03-02 12:35:53 +05304050 /* DSI VCs initialization */
4051 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
4052 dsi.vc[i].mode = DSI_VC_MODE_L4;
4053 dsi.vc[i].dssdev = NULL;
4054 dsi.vc[i].vc_id = 0;
4055 }
4056
Taneja, Archit49641112011-03-14 23:28:23 -05004057 dsi_calc_clock_param_ranges();
4058
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004059 enable_clocks(1);
4060
4061 rev = dsi_read_reg(DSI_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004062 dev_dbg(&pdev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004063 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4064
4065 enable_clocks(0);
4066
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004067 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00004068err2:
4069 iounmap(dsi.base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004070err1:
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004071 destroy_workqueue(dsi.workqueue);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004072 return r;
4073}
4074
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004075static void dsi_exit(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004076{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004077 if (dsi.vdds_dsi_reg != NULL) {
4078 regulator_put(dsi.vdds_dsi_reg);
4079 dsi.vdds_dsi_reg = NULL;
4080 }
4081
archit tanejaaffe3602011-02-23 08:41:03 +00004082 free_irq(dsi.irq, dsi.pdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004083 iounmap(dsi.base);
4084
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004085 destroy_workqueue(dsi.workqueue);
4086
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004087 DSSDBG("omap_dsi_exit\n");
4088}
4089
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004090/* DSI1 HW IP initialisation */
4091static int omap_dsi1hw_probe(struct platform_device *pdev)
4092{
4093 int r;
4094 dsi.pdev = pdev;
4095 r = dsi_init(pdev);
4096 if (r) {
4097 DSSERR("Failed to initialize DSI\n");
4098 goto err_dsi;
4099 }
4100err_dsi:
4101 return r;
4102}
4103
4104static int omap_dsi1hw_remove(struct platform_device *pdev)
4105{
4106 dsi_exit();
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03004107 WARN_ON(dsi.scp_clk_refcount > 0);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004108 return 0;
4109}
4110
4111static struct platform_driver omap_dsi1hw_driver = {
4112 .probe = omap_dsi1hw_probe,
4113 .remove = omap_dsi1hw_remove,
4114 .driver = {
4115 .name = "omapdss_dsi1",
4116 .owner = THIS_MODULE,
4117 },
4118};
4119
4120int dsi_init_platform_driver(void)
4121{
4122 return platform_driver_register(&omap_dsi1hw_driver);
4123}
4124
4125void dsi_uninit_platform_driver(void)
4126{
4127 return platform_driver_unregister(&omap_dsi1hw_driver);
4128}