blob: cf4528d5177448fb79cb5dc6689c873c2dbddb4a [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010019
Russell King15d07dc2012-03-28 18:30:01 +010020#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010021#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000022#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050023#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010024#include <asm/setup.h>
25#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010026#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040028#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010029#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010030#include <asm/traps.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010031
32#include <asm/mach/arch.h>
33#include <asm/mach/map.h>
34
35#include "mm.h"
36
Russell Kingd111e8f2006-09-27 15:27:33 +010037/*
38 * empty_zero_page is a special page that is used for
39 * zero-initialized data and COW.
40 */
41struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040042EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010043
44/*
45 * The pmd table for the upper-most set of pages.
46 */
47pmd_t *top_pmd;
48
Russell Kingae8f1542006-09-27 15:38:34 +010049#define CPOLICY_UNCACHED 0
50#define CPOLICY_BUFFERED 1
51#define CPOLICY_WRITETHROUGH 2
52#define CPOLICY_WRITEBACK 3
53#define CPOLICY_WRITEALLOC 4
54
55static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
56static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010057pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010058pgprot_t pgprot_kernel;
59
Imre_Deak44b18692007-02-11 13:45:13 +010060EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010061EXPORT_SYMBOL(pgprot_kernel);
62
63struct cachepolicy {
64 const char policy[16];
65 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010066 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000067 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010068};
69
70static struct cachepolicy cache_policies[] __initdata = {
71 {
72 .policy = "uncached",
73 .cr_mask = CR_W|CR_C,
74 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010075 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010076 }, {
77 .policy = "buffered",
78 .cr_mask = CR_C,
79 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010080 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010081 }, {
82 .policy = "writethrough",
83 .cr_mask = 0,
84 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010085 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010086 }, {
87 .policy = "writeback",
88 .cr_mask = 0,
89 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010090 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010091 }, {
92 .policy = "writealloc",
93 .cr_mask = 0,
94 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010095 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010096 }
97};
98
99/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100100 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100101 * problems by allowing the cache or the cache and
102 * writebuffer to be turned off. (Note: the write
103 * buffer should not be on and the cache off).
104 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100105static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100106{
107 int i;
108
109 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
110 int len = strlen(cache_policies[i].policy);
111
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100112 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100113 cachepolicy = i;
114 cr_alignment &= ~cache_policies[i].cr_mask;
115 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100116 break;
117 }
118 }
119 if (i == ARRAY_SIZE(cache_policies))
120 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000121 /*
122 * This restriction is partly to do with the way we boot; it is
123 * unpredictable to have memory mapped using two different sets of
124 * memory attributes (shared, type, and cache attribs). We can not
125 * change these attributes once the initial assembly has setup the
126 * page tables.
127 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100128 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
129 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
130 cachepolicy = CPOLICY_WRITEBACK;
131 }
Russell Kingae8f1542006-09-27 15:38:34 +0100132 flush_cache_all();
133 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100134 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100135}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100136early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100137
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100138static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100139{
140 char *p = "buffered";
141 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100142 early_cachepolicy(p);
143 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100144}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100145early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100146
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100147static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100148{
149 char *p = "uncached";
150 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100151 early_cachepolicy(p);
152 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100153}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100154early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100155
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000156#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100158{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100160 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100161 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100162 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100164}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100165early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000166#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100167
168static int __init noalign_setup(char *__unused)
169{
170 cr_alignment &= ~CR_A;
171 cr_no_alignment &= ~CR_A;
172 set_cr(cr_alignment);
173 return 1;
174}
175__setup("noalign", noalign_setup);
176
Russell King255d1f82006-12-18 00:12:47 +0000177#ifndef CONFIG_SMP
178void adjust_cr(unsigned long mask, unsigned long set)
179{
180 unsigned long flags;
181
182 mask &= ~CR_A;
183
184 set &= mask;
185
186 local_irq_save(flags);
187
188 cr_no_alignment = (cr_no_alignment & ~mask) | set;
189 cr_alignment = (cr_alignment & ~mask) | set;
190
191 set_cr((get_cr() & ~mask) | set);
192
193 local_irq_restore(flags);
194}
195#endif
196
Russell King36bb94b2010-11-16 08:40:36 +0000197#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000198#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100199
Russell Kingb29e9f52007-04-21 10:47:29 +0100200static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100201 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100202 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
203 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100204 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000205 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100206 .domain = DOMAIN_IO,
207 },
208 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100209 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100210 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000211 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100212 .domain = DOMAIN_IO,
213 },
214 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100215 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100216 .prot_l1 = PMD_TYPE_TABLE,
217 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
218 .domain = DOMAIN_IO,
219 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100220 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100221 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100222 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000223 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100224 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100225 },
Russell Kingebb4c652008-11-09 11:18:36 +0000226 [MT_UNCACHED] = {
227 .prot_pte = PROT_PTE_DEVICE,
228 .prot_l1 = PMD_TYPE_TABLE,
229 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
230 .domain = DOMAIN_IO,
231 },
Russell Kingae8f1542006-09-27 15:38:34 +0100232 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100233 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100234 .domain = DOMAIN_KERNEL,
235 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000236#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100237 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100238 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100239 .domain = DOMAIN_KERNEL,
240 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000241#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100242 [MT_LOW_VECTORS] = {
243 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000244 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100245 .prot_l1 = PMD_TYPE_TABLE,
246 .domain = DOMAIN_USER,
247 },
248 [MT_HIGH_VECTORS] = {
249 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000250 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100251 .prot_l1 = PMD_TYPE_TABLE,
252 .domain = DOMAIN_USER,
253 },
254 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000255 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100256 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100257 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100258 .domain = DOMAIN_KERNEL,
259 },
260 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100261 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100262 .domain = DOMAIN_KERNEL,
263 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100264 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100265 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000266 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100267 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100268 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
269 .domain = DOMAIN_KERNEL,
270 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100271 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100272 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000273 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100274 .prot_l1 = PMD_TYPE_TABLE,
275 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
276 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100277 },
278 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000279 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100280 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100281 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100282 },
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700283 [MT_MEMORY_SO] = {
284 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
285 L_PTE_MT_UNCACHED,
286 .prot_l1 = PMD_TYPE_TABLE,
287 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
288 PMD_SECT_UNCACHED | PMD_SECT_XN,
289 .domain = DOMAIN_KERNEL,
290 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100291 [MT_MEMORY_DMA_READY] = {
292 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
293 .prot_l1 = PMD_TYPE_TABLE,
294 .domain = DOMAIN_KERNEL,
295 },
Russell Kingae8f1542006-09-27 15:38:34 +0100296};
297
Russell Kingb29e9f52007-04-21 10:47:29 +0100298const struct mem_type *get_mem_type(unsigned int type)
299{
300 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
301}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200302EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100303
Russell Kingae8f1542006-09-27 15:38:34 +0100304/*
305 * Adjust the PMD section entries according to the CPU in use.
306 */
307static void __init build_mem_type_table(void)
308{
309 struct cachepolicy *cp;
310 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100311 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100312 int cpu_arch = cpu_architecture();
313 int i;
314
Catalin Marinas11179d82007-07-20 11:42:24 +0100315 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100316#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100317 if (cachepolicy > CPOLICY_BUFFERED)
318 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100319#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100320 if (cachepolicy > CPOLICY_WRITETHROUGH)
321 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100322#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100323 }
Russell Kingae8f1542006-09-27 15:38:34 +0100324 if (cpu_arch < CPU_ARCH_ARMv5) {
325 if (cachepolicy >= CPOLICY_WRITEALLOC)
326 cachepolicy = CPOLICY_WRITEBACK;
327 ecc_mask = 0;
328 }
Russell Kingf00ec482010-09-04 10:47:48 +0100329 if (is_smp())
330 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100331
332 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000333 * Strip out features not present on earlier architectures.
334 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
335 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100336 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000337 if (cpu_arch < CPU_ARCH_ARMv5)
338 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
339 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
340 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
341 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
342 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100343
344 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000345 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
346 * "update-able on write" bit on ARM610). However, Xscale and
347 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100348 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000349 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100350 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100351 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100352 mem_types[i].prot_l1 &= ~PMD_BIT4;
353 }
354 } else if (cpu_arch < CPU_ARCH_ARMv6) {
355 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100356 if (mem_types[i].prot_l1)
357 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100358 if (mem_types[i].prot_sect)
359 mem_types[i].prot_sect |= PMD_BIT4;
360 }
361 }
Russell Kingae8f1542006-09-27 15:38:34 +0100362
Russell Kingb1cce6b2008-11-04 10:52:28 +0000363 /*
364 * Mark the device areas according to the CPU/architecture.
365 */
366 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
367 if (!cpu_is_xsc3()) {
368 /*
369 * Mark device regions on ARMv6+ as execute-never
370 * to prevent speculative instruction fetches.
371 */
372 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
373 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
374 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
375 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
376 }
377 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
378 /*
379 * For ARMv7 with TEX remapping,
380 * - shared device is SXCB=1100
381 * - nonshared device is SXCB=0100
382 * - write combine device mem is SXCB=0001
383 * (Uncached Normal memory)
384 */
385 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
386 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
387 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
388 } else if (cpu_is_xsc3()) {
389 /*
390 * For Xscale3,
391 * - shared device is TEXCB=00101
392 * - nonshared device is TEXCB=01000
393 * - write combine device mem is TEXCB=00100
394 * (Inner/Outer Uncacheable in xsc3 parlance)
395 */
396 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
397 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
398 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
399 } else {
400 /*
401 * For ARMv6 and ARMv7 without TEX remapping,
402 * - shared device is TEXCB=00001
403 * - nonshared device is TEXCB=01000
404 * - write combine device mem is TEXCB=00100
405 * (Uncached Normal in ARMv6 parlance).
406 */
407 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
408 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
409 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
410 }
411 } else {
412 /*
413 * On others, write combining is "Uncached/Buffered"
414 */
415 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
416 }
417
418 /*
419 * Now deal with the memory-type mappings
420 */
Russell Kingae8f1542006-09-27 15:38:34 +0100421 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100422 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
423
Russell Kingbb30f362008-09-06 20:04:59 +0100424 /*
425 * Only use write-through for non-SMP systems
426 */
Russell Kingf00ec482010-09-04 10:47:48 +0100427 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100428 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100429
430 /*
431 * Enable CPU-specific coherency if supported.
432 * (Only available on XSC3 at the moment.)
433 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100434 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000435 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100436 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100437 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100438 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
439 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
440 }
Russell Kingae8f1542006-09-27 15:38:34 +0100441 /*
442 * ARMv6 and above have extended page tables.
443 */
444 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000445#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100446 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100447 * Mark cache clean areas and XIP ROM read only
448 * from SVC mode and no access from userspace.
449 */
450 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
451 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
452 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000453#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100454
Russell Kingf00ec482010-09-04 10:47:48 +0100455 if (is_smp()) {
456 /*
457 * Mark memory with the "shared" attribute
458 * for SMP systems
459 */
460 user_pgprot |= L_PTE_SHARED;
461 kern_pgprot |= L_PTE_SHARED;
462 vecs_pgprot |= L_PTE_SHARED;
463 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
464 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
465 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
466 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
467 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
468 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100469 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100470 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
471 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
472 }
Russell Kingae8f1542006-09-27 15:38:34 +0100473 }
474
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100475 /*
476 * Non-cacheable Normal - intended for memory areas that must
477 * not cause dirty cache line writebacks when used
478 */
479 if (cpu_arch >= CPU_ARCH_ARMv6) {
480 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
481 /* Non-cacheable Normal is XCB = 001 */
482 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
483 PMD_SECT_BUFFERED;
484 } else {
485 /* For both ARMv6 and non-TEX-remapping ARMv7 */
486 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
487 PMD_SECT_TEX(1);
488 }
489 } else {
490 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
491 }
492
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000493#ifdef CONFIG_ARM_LPAE
494 /*
495 * Do not generate access flag faults for the kernel mappings.
496 */
497 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
498 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100499 if (mem_types[i].prot_sect)
500 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000501 }
502 kern_pgprot |= PTE_EXT_AF;
503 vecs_pgprot |= PTE_EXT_AF;
504#endif
505
Russell Kingae8f1542006-09-27 15:38:34 +0100506 for (i = 0; i < 16; i++) {
507 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100508 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100509 }
510
Russell Kingbb30f362008-09-06 20:04:59 +0100511 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
512 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100513
Imre_Deak44b18692007-02-11 13:45:13 +0100514 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100515 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000516 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100517
518 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
519 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
520 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100521 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100522 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100523 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100524 mem_types[MT_ROM].prot_sect |= cp->pmd;
525
526 switch (cp->pmd) {
527 case PMD_SECT_WT:
528 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
529 break;
530 case PMD_SECT_WB:
531 case PMD_SECT_WBWA:
532 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
533 break;
534 }
535 printk("Memory policy: ECC %sabled, Data cache %s\n",
536 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100537
538 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
539 struct mem_type *t = &mem_types[i];
540 if (t->prot_l1)
541 t->prot_l1 |= PMD_DOMAIN(t->domain);
542 if (t->prot_sect)
543 t->prot_sect |= PMD_DOMAIN(t->domain);
544 }
Russell Kingae8f1542006-09-27 15:38:34 +0100545}
546
Catalin Marinasd9073872010-09-13 16:01:24 +0100547#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
548pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
549 unsigned long size, pgprot_t vma_prot)
550{
551 if (!pfn_valid(pfn))
552 return pgprot_noncached(vma_prot);
553 else if (file->f_flags & O_SYNC)
554 return pgprot_writecombine(vma_prot);
555 return vma_prot;
556}
557EXPORT_SYMBOL(phys_mem_access_prot);
558#endif
559
Russell Kingae8f1542006-09-27 15:38:34 +0100560#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
561
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400562static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000563{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400564 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100565 memset(ptr, 0, sz);
566 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000567}
568
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400569static void __init *early_alloc(unsigned long sz)
570{
571 return early_alloc_aligned(sz, sz);
572}
573
Russell King4bb2e272010-07-01 18:33:29 +0100574static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
575{
576 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100577 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000578 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100579 }
580 BUG_ON(pmd_bad(*pmd));
581 return pte_offset_kernel(pmd, addr);
582}
583
Russell King24e6c692007-04-21 10:21:28 +0100584static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
585 unsigned long end, unsigned long pfn,
586 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100587{
Russell King4bb2e272010-07-01 18:33:29 +0100588 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100589 do {
Russell King40d192b2008-09-06 21:15:56 +0100590 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100591 pfn++;
592 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100593}
594
Russell King516295e2010-11-21 16:27:49 +0000595static void __init alloc_init_section(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000596 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100597 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100598{
Russell King516295e2010-11-21 16:27:49 +0000599 pmd_t *pmd = pmd_offset(pud, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100600
Russell King24e6c692007-04-21 10:21:28 +0100601 /*
602 * Try a section mapping - end, addr and phys must all be aligned
603 * to a section boundary. Note that PMDs refer to the individual
604 * L1 entries, whereas PGDs refer to a group of L1 entries making
605 * up one logical pointer to an L2 table.
606 */
Marek Szyprowskic7909502011-12-29 13:09:51 +0100607 if (type->prot_sect && ((addr | end | phys) & ~SECTION_MASK) == 0) {
Russell King24e6c692007-04-21 10:21:28 +0100608 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100609
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000610#ifndef CONFIG_ARM_LPAE
Russell King24e6c692007-04-21 10:21:28 +0100611 if (addr & SECTION_SIZE)
612 pmd++;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000613#endif
Russell King24e6c692007-04-21 10:21:28 +0100614
615 do {
616 *pmd = __pmd(phys | type->prot_sect);
617 phys += SECTION_SIZE;
618 } while (pmd++, addr += SECTION_SIZE, addr != end);
619
620 flush_pmd_entry(p);
621 } else {
622 /*
623 * No need to loop; pte's aren't interested in the
624 * individual L1 entries.
625 */
626 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100627 }
Russell Kingae8f1542006-09-27 15:38:34 +0100628}
629
Stephen Boyd14904922012-04-27 01:40:10 +0100630static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
631 unsigned long end, unsigned long phys, const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000632{
633 pud_t *pud = pud_offset(pgd, addr);
634 unsigned long next;
635
636 do {
637 next = pud_addr_end(addr, end);
638 alloc_init_section(pud, addr, next, phys, type);
639 phys += next - addr;
640 } while (pud++, addr = next, addr != end);
641}
642
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000643#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100644static void __init create_36bit_mapping(struct map_desc *md,
645 const struct mem_type *type)
646{
Russell King97092e02010-11-16 00:16:01 +0000647 unsigned long addr, length, end;
648 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100649 pgd_t *pgd;
650
651 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100652 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100653 length = PAGE_ALIGN(md->length);
654
655 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
656 printk(KERN_ERR "MM: CPU does not support supersection "
657 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100658 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100659 return;
660 }
661
662 /* N.B. ARMv6 supersections are only defined to work with domain 0.
663 * Since domain assignments can in fact be arbitrary, the
664 * 'domain == 0' check below is required to insure that ARMv6
665 * supersections are only allocated for domain 0 regardless
666 * of the actual domain assignments in use.
667 */
668 if (type->domain) {
669 printk(KERN_ERR "MM: invalid domain in supersection "
670 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100671 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100672 return;
673 }
674
675 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100676 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
677 " at 0x%08lx invalid alignment\n",
678 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100679 return;
680 }
681
682 /*
683 * Shift bits [35:32] of address into bits [23:20] of PMD
684 * (See ARMv6 spec).
685 */
686 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
687
688 pgd = pgd_offset_k(addr);
689 end = addr + length;
690 do {
Russell King516295e2010-11-21 16:27:49 +0000691 pud_t *pud = pud_offset(pgd, addr);
692 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100693 int i;
694
695 for (i = 0; i < 16; i++)
696 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
697
698 addr += SUPERSECTION_SIZE;
699 phys += SUPERSECTION_SIZE;
700 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
701 } while (addr != end);
702}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000703#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100704
Russell Kingae8f1542006-09-27 15:38:34 +0100705/*
706 * Create the page directory entries and any necessary
707 * page tables for the mapping specified by `md'. We
708 * are able to cope here with varying sizes and address
709 * offsets, and we take full advantage of sections and
710 * supersections.
711 */
Russell Kinga2227122010-03-25 18:56:05 +0000712static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100713{
Will Deaconcae62922011-02-15 12:42:57 +0100714 unsigned long addr, length, end;
715 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100716 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100717 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100718
719 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100720 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
721 " at 0x%08lx in user region\n",
722 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100723 return;
724 }
725
726 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400727 md->virtual >= PAGE_OFFSET &&
728 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100729 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400730 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100731 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100732 }
733
Russell Kingd5c98172007-04-21 10:05:32 +0100734 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100735
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000736#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100737 /*
738 * Catch 36-bit addresses
739 */
Russell King4a56c1e2007-04-21 10:16:48 +0100740 if (md->pfn >= 0x100000) {
741 create_36bit_mapping(md, type);
742 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100743 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000744#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100745
Russell King7b9c7b42007-07-04 21:16:33 +0100746 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100747 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100748 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100749
Russell King24e6c692007-04-21 10:21:28 +0100750 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100751 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100752 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100753 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100754 return;
755 }
756
Russell King24e6c692007-04-21 10:21:28 +0100757 pgd = pgd_offset_k(addr);
758 end = addr + length;
759 do {
760 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100761
Russell King516295e2010-11-21 16:27:49 +0000762 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100763
Russell King24e6c692007-04-21 10:21:28 +0100764 phys += next - addr;
765 addr = next;
766 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100767}
768
769/*
770 * Create the architecture specific mappings
771 */
772void __init iotable_init(struct map_desc *io_desc, int nr)
773{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400774 struct map_desc *md;
775 struct vm_struct *vm;
Russell Kingae8f1542006-09-27 15:38:34 +0100776
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400777 if (!nr)
778 return;
779
780 vm = early_alloc_aligned(sizeof(*vm) * nr, __alignof__(*vm));
781
782 for (md = io_desc; nr; md++, nr--) {
783 create_mapping(md);
784 vm->addr = (void *)(md->virtual & PAGE_MASK);
785 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
786 vm->phys_addr = __pfn_to_phys(md->pfn);
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400787 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
788 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400789 vm->caller = iotable_init;
790 vm_area_add_early(vm++);
791 }
Russell Kingae8f1542006-09-27 15:38:34 +0100792}
793
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100794#ifndef CONFIG_ARM_LPAE
795
796/*
797 * The Linux PMD is made of two consecutive section entries covering 2MB
798 * (see definition in include/asm/pgtable-2level.h). However a call to
799 * create_mapping() may optimize static mappings by using individual
800 * 1MB section mappings. This leaves the actual PMD potentially half
801 * initialized if the top or bottom section entry isn't used, leaving it
802 * open to problems if a subsequent ioremap() or vmalloc() tries to use
803 * the virtual space left free by that unused section entry.
804 *
805 * Let's avoid the issue by inserting dummy vm entries covering the unused
806 * PMD halves once the static mappings are in place.
807 */
808
809static void __init pmd_empty_section_gap(unsigned long addr)
810{
811 struct vm_struct *vm;
812
813 vm = early_alloc_aligned(sizeof(*vm), __alignof__(*vm));
814 vm->addr = (void *)addr;
815 vm->size = SECTION_SIZE;
816 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
817 vm->caller = pmd_empty_section_gap;
818 vm_area_add_early(vm);
819}
820
821static void __init fill_pmd_gaps(void)
822{
823 struct vm_struct *vm;
824 unsigned long addr, next = 0;
825 pmd_t *pmd;
826
827 /* we're still single threaded hence no lock needed here */
828 for (vm = vmlist; vm; vm = vm->next) {
829 if (!(vm->flags & VM_ARM_STATIC_MAPPING))
830 continue;
831 addr = (unsigned long)vm->addr;
832 if (addr < next)
833 continue;
834
835 /*
836 * Check if this vm starts on an odd section boundary.
837 * If so and the first section entry for this PMD is free
838 * then we block the corresponding virtual address.
839 */
840 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
841 pmd = pmd_off_k(addr);
842 if (pmd_none(*pmd))
843 pmd_empty_section_gap(addr & PMD_MASK);
844 }
845
846 /*
847 * Then check if this vm ends on an odd section boundary.
848 * If so and the second section entry for this PMD is empty
849 * then we block the corresponding virtual address.
850 */
851 addr += vm->size;
852 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
853 pmd = pmd_off_k(addr) + 1;
854 if (pmd_none(*pmd))
855 pmd_empty_section_gap(addr);
856 }
857
858 /* no need to look at any vm entry until we hit the next PMD */
859 next = (addr + PMD_SIZE - 1) & PMD_MASK;
860 }
861}
862
863#else
864#define fill_pmd_gaps() do { } while (0)
865#endif
866
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400867static void * __initdata vmalloc_min =
868 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +0100869
870/*
871 * vmalloc=size forces the vmalloc area to be exactly 'size'
872 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400873 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +0100874 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100875static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100876{
Russell King79612392010-05-22 16:20:14 +0100877 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100878
879 if (vmalloc_reserve < SZ_16M) {
880 vmalloc_reserve = SZ_16M;
881 printk(KERN_WARNING
882 "vmalloc area too small, limiting to %luMB\n",
883 vmalloc_reserve >> 20);
884 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400885
886 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
887 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
888 printk(KERN_WARNING
889 "vmalloc area is too big, limiting to %luMB\n",
890 vmalloc_reserve >> 20);
891 }
Russell King79612392010-05-22 16:20:14 +0100892
893 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100894 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100895}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100896early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100897
Marek Szyprowskic7909502011-12-29 13:09:51 +0100898phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +0100899
Russell King0371d3f2011-07-05 19:58:29 +0100900void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200901{
Russell Kingdde58282009-08-15 12:36:00 +0100902 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200903
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400904 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400905 struct membank *bank = &meminfo.bank[j];
906 *bank = meminfo.bank[i];
907
Will Deacon77f73a22011-11-22 17:30:32 +0000908 if (bank->start > ULONG_MAX)
909 highmem = 1;
910
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400911#ifdef CONFIG_HIGHMEM
Will Deacon40f7bfe2011-05-19 13:22:48 +0100912 if (__va(bank->start) >= vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100913 __va(bank->start) < (void *)PAGE_OFFSET)
914 highmem = 1;
915
916 bank->highmem = highmem;
917
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400918 /*
919 * Split those memory banks which are partially overlapping
920 * the vmalloc area greatly simplifying things later.
921 */
Will Deacon77f73a22011-11-22 17:30:32 +0000922 if (!highmem && __va(bank->start) < vmalloc_min &&
Russell King79612392010-05-22 16:20:14 +0100923 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400924 if (meminfo.nr_banks >= NR_BANKS) {
925 printk(KERN_CRIT "NR_BANKS too low, "
926 "ignoring high memory\n");
927 } else {
928 memmove(bank + 1, bank,
929 (meminfo.nr_banks - i) * sizeof(*bank));
930 meminfo.nr_banks++;
931 i++;
Russell King79612392010-05-22 16:20:14 +0100932 bank[1].size -= vmalloc_min - __va(bank->start);
933 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100934 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400935 j++;
936 }
Russell King79612392010-05-22 16:20:14 +0100937 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400938 }
939#else
Russell King041d7852009-09-27 17:40:42 +0100940 bank->highmem = highmem;
941
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400942 /*
Will Deacon77f73a22011-11-22 17:30:32 +0000943 * Highmem banks not allowed with !CONFIG_HIGHMEM.
944 */
945 if (highmem) {
946 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
947 "(!CONFIG_HIGHMEM).\n",
948 (unsigned long long)bank->start,
949 (unsigned long long)bank->start + bank->size - 1);
950 continue;
951 }
952
953 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400954 * Check whether this memory bank would entirely overlap
955 * the vmalloc area.
956 */
Russell King79612392010-05-22 16:20:14 +0100957 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f92009-03-28 19:18:05 +0100958 __va(bank->start) < (void *)PAGE_OFFSET) {
Russell Kinge33b9d02011-02-20 11:47:41 +0000959 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400960 "(vmalloc region overlap).\n",
Russell Kinge33b9d02011-02-20 11:47:41 +0000961 (unsigned long long)bank->start,
962 (unsigned long long)bank->start + bank->size - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400963 continue;
964 }
965
966 /*
967 * Check whether this memory bank would partially overlap
968 * the vmalloc area.
969 */
Russell King79612392010-05-22 16:20:14 +0100970 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400971 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +0100972 unsigned long newsize = vmalloc_min - __va(bank->start);
Russell Kinge33b9d02011-02-20 11:47:41 +0000973 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
974 "to -%.8llx (vmalloc region overlap).\n",
975 (unsigned long long)bank->start,
976 (unsigned long long)bank->start + bank->size - 1,
977 (unsigned long long)bank->start + newsize - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400978 bank->size = newsize;
979 }
980#endif
Marek Szyprowskic7909502011-12-29 13:09:51 +0100981 if (!bank->highmem && bank->start + bank->size > arm_lowmem_limit)
982 arm_lowmem_limit = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +0100983
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400984 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200985 }
Russell Kinge616c592009-09-27 20:55:43 +0100986#ifdef CONFIG_HIGHMEM
987 if (highmem) {
988 const char *reason = NULL;
989
990 if (cache_is_vipt_aliasing()) {
991 /*
992 * Interactions between kmap and other mappings
993 * make highmem support with aliasing VIPT caches
994 * rather difficult.
995 */
996 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +0100997 }
998 if (reason) {
999 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1000 reason);
1001 while (j > 0 && meminfo.bank[j - 1].highmem)
1002 j--;
1003 }
1004 }
1005#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001006 meminfo.nr_banks = j;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001007 high_memory = __va(arm_lowmem_limit - 1) + 1;
1008 memblock_set_current_limit(arm_lowmem_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001009}
1010
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001011static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001012{
1013 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001014 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001015
1016 /*
1017 * Clear out all the mappings below the kernel image.
1018 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001019 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001020 pmd_clear(pmd_off_k(addr));
1021
1022#ifdef CONFIG_XIP_KERNEL
1023 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001024 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001025#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001026 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001027 pmd_clear(pmd_off_k(addr));
1028
1029 /*
Russell King8df65162010-10-27 19:57:38 +01001030 * Find the end of the first block of lowmem.
1031 */
1032 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001033 if (end >= arm_lowmem_limit)
1034 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001035
1036 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001037 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001038 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001039 */
Russell King8df65162010-10-27 19:57:38 +01001040 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001041 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001042 pmd_clear(pmd_off_k(addr));
1043}
1044
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001045#ifdef CONFIG_ARM_LPAE
1046/* the first page is reserved for pgd */
1047#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1048 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1049#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001050#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001051#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001052
Russell Kingd111e8f2006-09-27 15:27:33 +01001053/*
Russell King2778f622010-07-09 16:27:52 +01001054 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001055 */
Russell King2778f622010-07-09 16:27:52 +01001056void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001057{
Russell Kingd111e8f2006-09-27 15:27:33 +01001058 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001059 * Reserve the page tables. These are already in use,
1060 * and can only be in node 0.
1061 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001062 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001063
Russell Kingd111e8f2006-09-27 15:27:33 +01001064#ifdef CONFIG_SA1111
1065 /*
1066 * Because of the SA1111 DMA bug, we want to preserve our
1067 * precious DMA-able memory...
1068 */
Russell King2778f622010-07-09 16:27:52 +01001069 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001070#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001071}
1072
1073/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001074 * Set up the device mappings. Since we clear out the page tables for all
1075 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001076 * This means you have to be careful how you debug this function, or any
1077 * called function. This means you can't use any function or debugging
1078 * method which may touch any device, otherwise the kernel _will_ crash.
1079 */
1080static void __init devicemaps_init(struct machine_desc *mdesc)
1081{
1082 struct map_desc map;
1083 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001084 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001085
1086 /*
1087 * Allocate the vector page early.
1088 */
Russell King94e5a852012-01-18 15:32:49 +00001089 vectors = early_alloc(PAGE_SIZE);
1090
1091 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001092
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001093 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001094 pmd_clear(pmd_off_k(addr));
1095
1096 /*
1097 * Map the kernel if it is XIP.
1098 * It is always first in the modulearea.
1099 */
1100#ifdef CONFIG_XIP_KERNEL
1101 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001102 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001103 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001104 map.type = MT_ROM;
1105 create_mapping(&map);
1106#endif
1107
1108 /*
1109 * Map the cache flushing regions.
1110 */
1111#ifdef FLUSH_BASE
1112 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1113 map.virtual = FLUSH_BASE;
1114 map.length = SZ_1M;
1115 map.type = MT_CACHECLEAN;
1116 create_mapping(&map);
1117#endif
1118#ifdef FLUSH_BASE_MINICACHE
1119 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1120 map.virtual = FLUSH_BASE_MINICACHE;
1121 map.length = SZ_1M;
1122 map.type = MT_MINICLEAN;
1123 create_mapping(&map);
1124#endif
1125
1126 /*
1127 * Create a mapping for the machine vectors at the high-vectors
1128 * location (0xffff0000). If we aren't using high-vectors, also
1129 * create a mapping at the low-vectors virtual address.
1130 */
Russell King94e5a852012-01-18 15:32:49 +00001131 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001132 map.virtual = 0xffff0000;
1133 map.length = PAGE_SIZE;
1134 map.type = MT_HIGH_VECTORS;
1135 create_mapping(&map);
1136
1137 if (!vectors_high()) {
1138 map.virtual = 0;
1139 map.type = MT_LOW_VECTORS;
1140 create_mapping(&map);
1141 }
1142
1143 /*
1144 * Ask the machine support to map in the statically mapped devices.
1145 */
1146 if (mdesc->map_io)
1147 mdesc->map_io();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001148 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001149
1150 /*
1151 * Finally flush the caches and tlb to ensure that we're in a
1152 * consistent state wrt the writebuffer. This also ensures that
1153 * any write-allocated cache lines in the vector page are written
1154 * back. After this point, we can start to touch devices again.
1155 */
1156 local_flush_tlb_all();
1157 flush_cache_all();
1158}
1159
Nicolas Pitred73cd422008-09-15 16:44:55 -04001160static void __init kmap_init(void)
1161{
1162#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001163 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1164 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001165#endif
1166}
1167
Russell Kinga2227122010-03-25 18:56:05 +00001168static void __init map_lowmem(void)
1169{
Russell King8df65162010-10-27 19:57:38 +01001170 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001171
1172 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001173 for_each_memblock(memory, reg) {
1174 phys_addr_t start = reg->base;
1175 phys_addr_t end = start + reg->size;
1176 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001177
Marek Szyprowskic7909502011-12-29 13:09:51 +01001178 if (end > arm_lowmem_limit)
1179 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001180 if (start >= end)
1181 break;
1182
1183 map.pfn = __phys_to_pfn(start);
1184 map.virtual = __phys_to_virt(start);
1185 map.length = end - start;
1186 map.type = MT_MEMORY;
1187
1188 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001189 }
1190}
1191
Russell Kingd111e8f2006-09-27 15:27:33 +01001192/*
1193 * paging_init() sets up the page tables, initialises the zone memory
1194 * maps, and sets up the zero page, bad page and bad page tables.
1195 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001196void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001197{
1198 void *zero_page;
1199
Marek Szyprowskic7909502011-12-29 13:09:51 +01001200 memblock_set_current_limit(arm_lowmem_limit);
Russell King0371d3f2011-07-05 19:58:29 +01001201
Russell Kingd111e8f2006-09-27 15:27:33 +01001202 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001203 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001204 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001205 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001206 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001207 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001208
1209 top_pmd = pmd_off_k(0xffff0000);
1210
Russell King3abe9d32010-03-25 17:02:59 +00001211 /* allocate the zero page. */
1212 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001213
Russell King8d717a52010-05-22 19:47:18 +01001214 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001215
Russell Kingd111e8f2006-09-27 15:27:33 +01001216 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001217 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001218}