blob: f2ab3d56e5653663040190dd91dcdfbc3e38ed70 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080041#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070042
43#include <asm/irq.h>
44
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070045#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
46#define SKY2_VLAN_TAG_USED 1
47#endif
48
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070049#include "sky2.h"
50
51#define DRV_NAME "sky2"
Stephen Hemminger683349a2007-02-06 10:45:45 -080052#define DRV_VERSION "1.12"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070053#define PFX DRV_NAME " "
54
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080065#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070066#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070079#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
80
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
Stephen Hemmingere561a832006-10-17 10:20:51 -070098static int idle_timeout = 0;
Stephen Hemminger01bd7562006-05-08 15:11:30 -070099module_param(idle_timeout, int, 0);
Stephen Hemmingere561a832006-10-17 10:20:51 -0700100MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700133 { 0 }
134};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700135
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700136MODULE_DEVICE_TABLE(pci, sky2_id_table);
137
138/* Avoid conditionals by using array */
139static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
140static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700141static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800143/* This driver supports yukon2 chipset only */
144static const char *yukon2_name[] = {
145 "XL", /* 0xb3 */
146 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800147 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800148 "EC", /* 0xb6 */
149 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700150};
151
Stephen Hemminger793b8832005-09-14 16:06:14 -0700152/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154{
155 int i;
156
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
160
161 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800163 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700164 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700165 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800166
Stephen Hemminger793b8832005-09-14 16:06:14 -0700167 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169}
170
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172{
173 int i;
174
Stephen Hemminger793b8832005-09-14 16:06:14 -0700175 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
177
178 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
180 *val = gma_read16(hw, port, GM_SMI_DATA);
181 return 0;
182 }
183
Stephen Hemminger793b8832005-09-14 16:06:14 -0700184 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185 }
186
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800187 return -ETIMEDOUT;
188}
189
190static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
191{
192 u16 v;
193
194 if (__gm_phy_read(hw, port, reg, &v) != 0)
195 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
196 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700197}
198
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800199
200static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700201{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800202 /* switch power to VCC (WA for VAUX problem) */
203 sky2_write8(hw, B0_POWER_CTRL,
204 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800206 /* disable Core Clock Division, */
207 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800209 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
210 /* enable bits are inverted */
211 sky2_write8(hw, B2_Y2_CLK_GATE,
212 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
213 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
214 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
215 else
216 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700217
Stephen Hemminger93745492007-02-06 10:45:43 -0800218 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219 u32 reg1;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
222 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
223 reg1 &= P_ASPM_CONTROL_MSK;
224 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
225 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800227}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800229static void sky2_power_aux(struct sky2_hw *hw)
230{
231 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
232 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
233 else
234 /* enable bits are inverted */
235 sky2_write8(hw, B2_Y2_CLK_GATE,
236 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
237 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
238 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
239
240 /* switch power to VAUX */
241 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
242 sky2_write8(hw, B0_POWER_CTRL,
243 (PC_VAUX_ENA | PC_VCC_ENA |
244 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700245}
246
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700247static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700248{
249 u16 reg;
250
251 /* disable all GMAC IRQ's */
252 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
253 /* disable PHY IRQs */
254 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700255
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700256 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
257 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
258 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
259 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
260
261 reg = gma_read16(hw, port, GM_RX_CTRL);
262 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
263 gma_write16(hw, port, GM_RX_CTRL, reg);
264}
265
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700266/* flow control to advertise bits */
267static const u16 copper_fc_adv[] = {
268 [FC_NONE] = 0,
269 [FC_TX] = PHY_M_AN_ASP,
270 [FC_RX] = PHY_M_AN_PC,
271 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
272};
273
274/* flow control to advertise bits when using 1000BaseX */
275static const u16 fiber_fc_adv[] = {
276 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
277 [FC_TX] = PHY_M_P_ASYM_MD_X,
278 [FC_RX] = PHY_M_P_SYM_MD_X,
279 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
280};
281
282/* flow control to GMA disable bits */
283static const u16 gm_fc_disable[] = {
284 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
285 [FC_TX] = GM_GPCR_FC_RX_DIS,
286 [FC_RX] = GM_GPCR_FC_TX_DIS,
287 [FC_BOTH] = 0,
288};
289
290
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700291static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
292{
293 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700294 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700295
Stephen Hemminger93745492007-02-06 10:45:43 -0800296 if (sky2->autoneg == AUTONEG_ENABLE
297 && !(hw->chip_id == CHIP_ID_YUKON_XL
298 || hw->chip_id == CHIP_ID_YUKON_EC_U
299 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700300 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
301
302 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700303 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700304 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
305
306 if (hw->chip_id == CHIP_ID_YUKON_EC)
307 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
308 else
309 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
310
311 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
312 }
313
314 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700315 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700316 if (hw->chip_id == CHIP_ID_YUKON_FE) {
317 /* enable automatic crossover */
318 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
319 } else {
320 /* disable energy detect */
321 ctrl &= ~PHY_M_PC_EN_DET_MSK;
322
323 /* enable automatic crossover */
324 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
325
Stephen Hemminger93745492007-02-06 10:45:43 -0800326 if (sky2->autoneg == AUTONEG_ENABLE
327 && (hw->chip_id == CHIP_ID_YUKON_XL
328 || hw->chip_id == CHIP_ID_YUKON_EC_U
329 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330 ctrl &= ~PHY_M_PC_DSC_MSK;
331 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
332 }
333 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 } else {
335 /* workaround for deviation #4.88 (CRC errors) */
336 /* disable Automatic Crossover */
337
338 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700339 }
340
341 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
342
343 /* special setup for PHY 88E1112 Fiber */
344 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
345 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
346
347 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
348 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
349 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
350 ctrl &= ~PHY_M_MAC_MD_MSK;
351 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
353
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700354 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 /* select page 1 to access Fiber registers */
356 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700357
358 /* for SFP-module set SIGDET polarity to low */
359 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
360 ctrl |= PHY_M_FIB_SIGD_POL;
361 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700362 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700363
364 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700365 }
366
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700367 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 ct1000 = 0;
369 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700370 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371
372 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700373 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700374 if (sky2->advertising & ADVERTISED_1000baseT_Full)
375 ct1000 |= PHY_M_1000C_AFD;
376 if (sky2->advertising & ADVERTISED_1000baseT_Half)
377 ct1000 |= PHY_M_1000C_AHD;
378 if (sky2->advertising & ADVERTISED_100baseT_Full)
379 adv |= PHY_M_AN_100_FD;
380 if (sky2->advertising & ADVERTISED_100baseT_Half)
381 adv |= PHY_M_AN_100_HD;
382 if (sky2->advertising & ADVERTISED_10baseT_Full)
383 adv |= PHY_M_AN_10_FD;
384 if (sky2->advertising & ADVERTISED_10baseT_Half)
385 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700386
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700387 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 } else { /* special defines for FIBER (88E1040S only) */
389 if (sky2->advertising & ADVERTISED_1000baseT_Full)
390 adv |= PHY_M_AN_1000X_AFD;
391 if (sky2->advertising & ADVERTISED_1000baseT_Half)
392 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700393
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700394 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700395 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700396
397 /* Restart Auto-negotiation */
398 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
399 } else {
400 /* forced speed/duplex settings */
401 ct1000 = PHY_M_1000C_MSE;
402
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700403 /* Disable auto update for duplex flow control and speed */
404 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405
406 switch (sky2->speed) {
407 case SPEED_1000:
408 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700409 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410 break;
411 case SPEED_100:
412 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700413 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 break;
415 }
416
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700417 if (sky2->duplex == DUPLEX_FULL) {
418 reg |= GM_GPCR_DUP_FULL;
419 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700420 } else if (sky2->speed < SPEED_1000)
421 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700422
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700423
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700424 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700425
426 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700427 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700428 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
429 else
430 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700431 }
432
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700433 gma_write16(hw, port, GM_GP_CTRL, reg);
434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700435 if (hw->chip_id != CHIP_ID_YUKON_FE)
436 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
437
438 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
439 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
440
441 /* Setup Phy LED's */
442 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
443 ledover = 0;
444
445 switch (hw->chip_id) {
446 case CHIP_ID_YUKON_FE:
447 /* on 88E3082 these bits are at 11..9 (shifted left) */
448 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
449
450 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
451
452 /* delete ACT LED control bits */
453 ctrl &= ~PHY_M_FELP_LED1_MSK;
454 /* change ACT LED control to blink mode */
455 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
456 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
457 break;
458
459 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700460 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700461
462 /* select page 3 to access LED control register */
463 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
464
465 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700466 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
467 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
468 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
469 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
470 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700471
472 /* set Polarity Control register */
473 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700474 (PHY_M_POLC_LS1_P_MIX(4) |
475 PHY_M_POLC_IS0_P_MIX(4) |
476 PHY_M_POLC_LOS_CTRL(2) |
477 PHY_M_POLC_INIT_CTRL(2) |
478 PHY_M_POLC_STA1_CTRL(2) |
479 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700480
481 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700482 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800484
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700485 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800486 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700487 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
488
489 /* select page 3 to access LED control register */
490 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
491
492 /* set LED Function Control register */
493 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
494 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
495 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
496 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
497 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
498
499 /* set Blink Rate in LED Timer Control Register */
500 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
501 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
502 /* restore page register */
503 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
504 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700505
506 default:
507 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
508 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
509 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800510 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700511 }
512
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700513 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800514 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700515 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
516 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
517
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800518 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700519 gm_phy_write(hw, port, 0x18, 0xaa99);
520 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800522 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700523 gm_phy_write(hw, port, 0x18, 0xa204);
524 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800525
526 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700527 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger93745492007-02-06 10:45:43 -0800528 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800529 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
530
531 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
532 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800533 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800534 }
535
536 if (ledover)
537 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
538
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700540
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700541 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542 if (sky2->autoneg == AUTONEG_ENABLE)
543 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
544 else
545 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
546}
547
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700548static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
549{
550 u32 reg1;
551 static const u32 phy_power[]
552 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
553
554 /* looks like this XL is back asswards .. */
555 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
556 onoff = !onoff;
557
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800558 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700559 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700560 if (onoff)
561 /* Turn off phy power saving */
562 reg1 &= ~phy_power[port];
563 else
564 reg1 |= phy_power[port];
565
566 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700567 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800568 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700569 udelay(100);
570}
571
Stephen Hemminger1b537562005-12-20 15:08:07 -0800572/* Force a renegotiation */
573static void sky2_phy_reinit(struct sky2_port *sky2)
574{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800575 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800576 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800577 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800578}
579
Stephen Hemmingere3173832007-02-06 10:45:39 -0800580/* Put device in state to listen for Wake On Lan */
581static void sky2_wol_init(struct sky2_port *sky2)
582{
583 struct sky2_hw *hw = sky2->hw;
584 unsigned port = sky2->port;
585 enum flow_control save_mode;
586 u16 ctrl;
587 u32 reg1;
588
589 /* Bring hardware out of reset */
590 sky2_write16(hw, B0_CTST, CS_RST_CLR);
591 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
592
593 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
594 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
595
596 /* Force to 10/100
597 * sky2_reset will re-enable on resume
598 */
599 save_mode = sky2->flow_mode;
600 ctrl = sky2->advertising;
601
602 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
603 sky2->flow_mode = FC_NONE;
604 sky2_phy_power(hw, port, 1);
605 sky2_phy_reinit(sky2);
606
607 sky2->flow_mode = save_mode;
608 sky2->advertising = ctrl;
609
610 /* Set GMAC to no flow control and auto update for speed/duplex */
611 gma_write16(hw, port, GM_GP_CTRL,
612 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
613 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
614
615 /* Set WOL address */
616 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
617 sky2->netdev->dev_addr, ETH_ALEN);
618
619 /* Turn on appropriate WOL control bits */
620 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
621 ctrl = 0;
622 if (sky2->wol & WAKE_PHY)
623 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
624 else
625 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
626
627 if (sky2->wol & WAKE_MAGIC)
628 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
629 else
630 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
631
632 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
633 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
634
635 /* Turn on legacy PCI-Express PME mode */
636 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
637 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
638 reg1 |= PCI_Y2_PME_LEGACY;
639 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
640 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
641
642 /* block receiver */
643 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
644
645}
646
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700647static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
648{
649 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
650 u16 reg;
651 int i;
652 const u8 *addr = hw->dev[port]->dev_addr;
653
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800654 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
655 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700656
657 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
658
Stephen Hemminger793b8832005-09-14 16:06:14 -0700659 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700660 /* WA DEV_472 -- looks like crossed wires on port 2 */
661 /* clear GMAC 1 Control reset */
662 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
663 do {
664 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
665 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
666 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
667 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
668 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
669 }
670
Stephen Hemminger793b8832005-09-14 16:06:14 -0700671 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700672
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700673 /* Enable Transmit FIFO Underrun */
674 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
675
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800676 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700677 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800678 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700679
680 /* MIB clear */
681 reg = gma_read16(hw, port, GM_PHY_ADDR);
682 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
683
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700684 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
685 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700686 gma_write16(hw, port, GM_PHY_ADDR, reg);
687
688 /* transmit control */
689 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
690
691 /* receive control reg: unicast + multicast + no FCS */
692 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700693 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694
695 /* transmit flow control */
696 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
697
698 /* transmit parameter */
699 gma_write16(hw, port, GM_TX_PARAM,
700 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
701 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
702 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
703 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
704
705 /* serial mode register */
706 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700707 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700708
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700709 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700710 reg |= GM_SMOD_JUMBO_ENA;
711
712 gma_write16(hw, port, GM_SERIAL_MODE, reg);
713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714 /* virtual address for data */
715 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
716
Stephen Hemminger793b8832005-09-14 16:06:14 -0700717 /* physical address: used for pause frames */
718 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
719
720 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700721 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
722 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
723 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
724
725 /* Configure Rx MAC FIFO */
726 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800727 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
728 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700730 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800731 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700732
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800733 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
734 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700735
736 /* Configure Tx MAC FIFO */
737 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
738 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800739
Stephen Hemminger93745492007-02-06 10:45:43 -0800740 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800741 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800742 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
743 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
744 /* set Tx GMAC FIFO Almost Empty Threshold */
745 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
746 /* Disable Store & Forward mode for TX */
747 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
748 }
749 }
750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751}
752
Stephen Hemminger67712902006-12-04 15:53:45 -0800753/* Assign Ram Buffer allocation to queue */
754static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755{
Stephen Hemminger67712902006-12-04 15:53:45 -0800756 u32 end;
757
758 /* convert from K bytes to qwords used for hw register */
759 start *= 1024/8;
760 space *= 1024/8;
761 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700762
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
764 sky2_write32(hw, RB_ADDR(q, RB_START), start);
765 sky2_write32(hw, RB_ADDR(q, RB_END), end);
766 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
767 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
768
769 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800770 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700771
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800772 /* On receive queue's set the thresholds
773 * give receiver priority when > 3/4 full
774 * send pause when down to 2K
775 */
776 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
777 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700778
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800779 tp = space - 2048/8;
780 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
781 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700782 } else {
783 /* Enable store & forward on Tx queue's because
784 * Tx FIFO is only 1K on Yukon
785 */
786 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
787 }
788
789 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700790 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700791}
792
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700793/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800794static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700795{
796 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
797 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
798 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800799 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800}
801
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802/* Setup prefetch unit registers. This is the interface between
803 * hardware and driver list elements
804 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800805static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806 u64 addr, u32 last)
807{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
809 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
810 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
811 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
812 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
813 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700814
815 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816}
817
Stephen Hemminger793b8832005-09-14 16:06:14 -0700818static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
819{
820 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
821
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700822 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700823 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700824 return le;
825}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826
Stephen Hemminger291ea612006-09-26 11:57:41 -0700827static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
828 struct sky2_tx_le *le)
829{
830 return sky2->tx_ring + (le - sky2->tx_le);
831}
832
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800833/* Update chip's next pointer */
834static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700835{
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700836 q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800837 wmb();
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700838 sky2_write16(hw, q, idx);
839 sky2_read16(hw, q);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840}
841
Stephen Hemminger793b8832005-09-14 16:06:14 -0700842
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700843static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
844{
845 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700846 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700847 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700848 return le;
849}
850
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800851/* Return high part of DMA address (could be 32 or 64 bit) */
852static inline u32 high32(dma_addr_t a)
853{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800854 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800855}
856
Stephen Hemminger14d02632006-09-26 11:57:43 -0700857/* Build description to hardware for one receive segment */
858static void sky2_rx_add(struct sky2_port *sky2, u8 op,
859 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860{
861 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800862 u32 hi = high32(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700863
Stephen Hemminger793b8832005-09-14 16:06:14 -0700864 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700865 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700866 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800868 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700869 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700870
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700871 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800872 le->addr = cpu_to_le32((u32) map);
873 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700874 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875}
876
Stephen Hemminger14d02632006-09-26 11:57:43 -0700877/* Build description to hardware for one possibly fragmented skb */
878static void sky2_rx_submit(struct sky2_port *sky2,
879 const struct rx_ring_info *re)
880{
881 int i;
882
883 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
884
885 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
886 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
887}
888
889
890static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
891 unsigned size)
892{
893 struct sk_buff *skb = re->skb;
894 int i;
895
896 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
897 pci_unmap_len_set(re, data_size, size);
898
899 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
900 re->frag_addr[i] = pci_map_page(pdev,
901 skb_shinfo(skb)->frags[i].page,
902 skb_shinfo(skb)->frags[i].page_offset,
903 skb_shinfo(skb)->frags[i].size,
904 PCI_DMA_FROMDEVICE);
905}
906
907static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
908{
909 struct sk_buff *skb = re->skb;
910 int i;
911
912 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
913 PCI_DMA_FROMDEVICE);
914
915 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
916 pci_unmap_page(pdev, re->frag_addr[i],
917 skb_shinfo(skb)->frags[i].size,
918 PCI_DMA_FROMDEVICE);
919}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700920
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921/* Tell chip where to start receive checksum.
922 * Actually has two checksums, but set both same to avoid possible byte
923 * order problems.
924 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700925static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700926{
927 struct sky2_rx_le *le;
928
Stephen Hemminger793b8832005-09-14 16:06:14 -0700929 le = sky2_next_rx(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -0700930 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700931 le->ctrl = 0;
932 le->opcode = OP_TCPSTART | HW_OWNER;
933
Stephen Hemminger793b8832005-09-14 16:06:14 -0700934 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700935 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
936 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938}
939
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700940/*
941 * The RX Stop command will not work for Yukon-2 if the BMU does not
942 * reach the end of packet and since we can't make sure that we have
943 * incoming data, we must reset the BMU while it is not doing a DMA
944 * transfer. Since it is possible that the RX path is still active,
945 * the RX RAM buffer will be stopped first, so any possible incoming
946 * data will not trigger a DMA. After the RAM buffer is stopped, the
947 * BMU is polled until any DMA in progress is ended and only then it
948 * will be reset.
949 */
950static void sky2_rx_stop(struct sky2_port *sky2)
951{
952 struct sky2_hw *hw = sky2->hw;
953 unsigned rxq = rxqaddr[sky2->port];
954 int i;
955
956 /* disable the RAM Buffer receive queue */
957 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
958
959 for (i = 0; i < 0xffff; i++)
960 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
961 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
962 goto stopped;
963
964 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
965 sky2->netdev->name);
966stopped:
967 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
968
969 /* reset the Rx prefetch unit */
970 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
971}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700972
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700973/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974static void sky2_rx_clean(struct sky2_port *sky2)
975{
976 unsigned i;
977
978 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700979 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -0700980 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981
982 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -0700983 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984 kfree_skb(re->skb);
985 re->skb = NULL;
986 }
987 }
988}
989
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800990/* Basic MII support */
991static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
992{
993 struct mii_ioctl_data *data = if_mii(ifr);
994 struct sky2_port *sky2 = netdev_priv(dev);
995 struct sky2_hw *hw = sky2->hw;
996 int err = -EOPNOTSUPP;
997
998 if (!netif_running(dev))
999 return -ENODEV; /* Phy still in reset */
1000
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001001 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001002 case SIOCGMIIPHY:
1003 data->phy_id = PHY_ADDR_MARV;
1004
1005 /* fallthru */
1006 case SIOCGMIIREG: {
1007 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001008
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001009 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001010 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001011 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001012
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001013 data->val_out = val;
1014 break;
1015 }
1016
1017 case SIOCSMIIREG:
1018 if (!capable(CAP_NET_ADMIN))
1019 return -EPERM;
1020
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001021 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001022 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1023 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001024 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001025 break;
1026 }
1027 return err;
1028}
1029
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001030#ifdef SKY2_VLAN_TAG_USED
1031static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1032{
1033 struct sky2_port *sky2 = netdev_priv(dev);
1034 struct sky2_hw *hw = sky2->hw;
1035 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001036
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001037 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001038
1039 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
1040 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
1041 sky2->vlgrp = grp;
1042
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001043 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001044}
1045
1046static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
1047{
1048 struct sky2_port *sky2 = netdev_priv(dev);
1049 struct sky2_hw *hw = sky2->hw;
1050 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001051
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001052 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001053
1054 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
1055 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
1056 if (sky2->vlgrp)
1057 sky2->vlgrp->vlan_devices[vid] = NULL;
1058
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001059 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001060}
1061#endif
1062
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001064 * Allocate an skb for receiving. If the MTU is large enough
1065 * make the skb non-linear with a fragment list of pages.
1066 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001067 * It appears the hardware has a bug in the FIFO logic that
1068 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001069 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1070 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001071 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001072static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001073{
1074 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001075 unsigned long p;
1076 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001077
Stephen Hemminger14d02632006-09-26 11:57:43 -07001078 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1079 if (!skb)
1080 goto nomem;
1081
1082 p = (unsigned long) skb->data;
1083 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1084
1085 for (i = 0; i < sky2->rx_nfrags; i++) {
1086 struct page *page = alloc_page(GFP_ATOMIC);
1087
1088 if (!page)
1089 goto free_partial;
1090 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001091 }
1092
1093 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001094free_partial:
1095 kfree_skb(skb);
1096nomem:
1097 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001098}
1099
1100/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001101 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001102 * Normal case this ends up creating one list element for skb
1103 * in the receive ring. Worst case if using large MTU and each
1104 * allocation falls on a different 64 bit region, that results
1105 * in 6 list elements per ring entry.
1106 * One element is used for checksum enable/disable, and one
1107 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001108 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001109static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001110{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001111 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001112 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001113 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001114 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001115
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001116 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001117 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001118
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001119 /* On PCI express lowering the watermark gives better performance */
1120 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1121 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1122
1123 /* These chips have no ram buffer?
1124 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001125 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001126 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1127 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001128 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001129
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001130 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1131
1132 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001133
Stephen Hemminger14d02632006-09-26 11:57:43 -07001134 /* Space needed for frame data + headers rounded up */
1135 size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
1136 + 8;
1137
1138 /* Stopping point for hardware truncation */
1139 thresh = (size - 8) / sizeof(u32);
1140
1141 /* Account for overhead of skb - to avoid order > 0 allocation */
1142 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1143 + sizeof(struct skb_shared_info);
1144
1145 sky2->rx_nfrags = space >> PAGE_SHIFT;
1146 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1147
1148 if (sky2->rx_nfrags != 0) {
1149 /* Compute residue after pages */
1150 space = sky2->rx_nfrags << PAGE_SHIFT;
1151
1152 if (space < size)
1153 size -= space;
1154 else
1155 size = 0;
1156
1157 /* Optimize to handle small packets and headers */
1158 if (size < copybreak)
1159 size = copybreak;
1160 if (size < ETH_HLEN)
1161 size = ETH_HLEN;
1162 }
1163 sky2->rx_data_size = size;
1164
1165 /* Fill Rx ring */
1166 for (i = 0; i < sky2->rx_pending; i++) {
1167 re = sky2->rx_ring + i;
1168
1169 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001170 if (!re->skb)
1171 goto nomem;
1172
Stephen Hemminger14d02632006-09-26 11:57:43 -07001173 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1174 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001175 }
1176
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001177 /*
1178 * The receiver hangs if it receives frames larger than the
1179 * packet buffer. As a workaround, truncate oversize frames, but
1180 * the register is limited to 9 bits, so if you do frames > 2052
1181 * you better get the MTU right!
1182 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001183 if (thresh > 0x1ff)
1184 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1185 else {
1186 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1187 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1188 }
1189
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001190 /* Tell chip about available buffers */
1191 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001192 return 0;
1193nomem:
1194 sky2_rx_clean(sky2);
1195 return -ENOMEM;
1196}
1197
1198/* Bring up network interface. */
1199static int sky2_up(struct net_device *dev)
1200{
1201 struct sky2_port *sky2 = netdev_priv(dev);
1202 struct sky2_hw *hw = sky2->hw;
1203 unsigned port = sky2->port;
Stephen Hemminger67712902006-12-04 15:53:45 -08001204 u32 ramsize, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001205 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001206 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001207
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001208 /*
1209 * On dual port PCI-X card, there is an problem where status
1210 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001211 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001212 if (otherdev && netif_running(otherdev) &&
1213 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1214 struct sky2_port *osky2 = netdev_priv(otherdev);
1215 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001216
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001217 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1218 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1219 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1220
1221 sky2->rx_csum = 0;
1222 osky2->rx_csum = 0;
1223 }
1224
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225 if (netif_msg_ifup(sky2))
1226 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1227
1228 /* must be power of 2 */
1229 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001230 TX_RING_SIZE *
1231 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001232 &sky2->tx_le_map);
1233 if (!sky2->tx_le)
1234 goto err_out;
1235
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001236 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001237 GFP_KERNEL);
1238 if (!sky2->tx_ring)
1239 goto err_out;
1240 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001241
1242 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1243 &sky2->rx_le_map);
1244 if (!sky2->rx_le)
1245 goto err_out;
1246 memset(sky2->rx_le, 0, RX_LE_BYTES);
1247
Stephen Hemminger291ea612006-09-26 11:57:41 -07001248 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001249 GFP_KERNEL);
1250 if (!sky2->rx_ring)
1251 goto err_out;
1252
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001253 sky2_phy_power(hw, port, 1);
1254
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001255 sky2_mac_init(hw, port);
1256
Stephen Hemminger67712902006-12-04 15:53:45 -08001257 /* Register is number of 4K blocks on internal RAM buffer. */
1258 ramsize = sky2_read8(hw, B2_E_0) * 4;
1259 printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger470ea7e2006-10-20 17:06:11 -07001260
Stephen Hemminger67712902006-12-04 15:53:45 -08001261 if (ramsize > 0) {
1262 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263
Stephen Hemminger67712902006-12-04 15:53:45 -08001264 if (ramsize < 16)
1265 rxspace = ramsize / 2;
1266 else
1267 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001268
Stephen Hemminger67712902006-12-04 15:53:45 -08001269 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1270 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1271
1272 /* Make sure SyncQ is disabled */
1273 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1274 RB_RST_SET);
1275 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001276
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001277 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001278
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001279 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001280 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1281 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001282 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001284 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1285 TX_RING_SIZE - 1);
1286
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001287 err = sky2_rx_start(sky2);
1288 if (err)
1289 goto err_out;
1290
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001291 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001292 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001293 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001294 sky2_write32(hw, B0_IMSK, imask);
1295
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001296 return 0;
1297
1298err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001299 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001300 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1301 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001302 sky2->rx_le = NULL;
1303 }
1304 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001305 pci_free_consistent(hw->pdev,
1306 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1307 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001308 sky2->tx_le = NULL;
1309 }
1310 kfree(sky2->tx_ring);
1311 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001312
Stephen Hemminger1b537562005-12-20 15:08:07 -08001313 sky2->tx_ring = NULL;
1314 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315 return err;
1316}
1317
Stephen Hemminger793b8832005-09-14 16:06:14 -07001318/* Modular subtraction in ring */
1319static inline int tx_dist(unsigned tail, unsigned head)
1320{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001321 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001322}
1323
1324/* Number of list elements available for next tx */
1325static inline int tx_avail(const struct sky2_port *sky2)
1326{
1327 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1328}
1329
1330/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001331static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001332{
1333 unsigned count;
1334
1335 count = sizeof(dma_addr_t) / sizeof(u32);
1336 count += skb_shinfo(skb)->nr_frags * count;
1337
Herbert Xu89114af2006-07-08 13:34:32 -07001338 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001339 ++count;
1340
Patrick McHardy84fa7932006-08-29 16:44:56 -07001341 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001342 ++count;
1343
1344 return count;
1345}
1346
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001348 * Put one packet in ring for transmit.
1349 * A single packet can generate multiple list elements, and
1350 * the number of ring elements will probably be less than the number
1351 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001352 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1354{
1355 struct sky2_port *sky2 = netdev_priv(dev);
1356 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001357 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001358 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001359 unsigned i, len;
1360 dma_addr_t mapping;
1361 u32 addr64;
1362 u16 mss;
1363 u8 ctrl;
1364
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001365 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1366 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001367
Stephen Hemminger793b8832005-09-14 16:06:14 -07001368 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001369 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1370 dev->name, sky2->tx_prod, skb->len);
1371
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001372 len = skb_headlen(skb);
1373 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001374 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001375
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001376 /* Send high bits if changed or crosses boundary */
1377 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001378 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001379 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001380 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001381 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001382 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001383
1384 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001385 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001386 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001387 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1388 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1389 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001390
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001391 if (mss != sky2->tx_last_mss) {
1392 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001393 le->addr = cpu_to_le32(mss);
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001394 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001395 sky2->tx_last_mss = mss;
1396 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397 }
1398
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001399 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001400#ifdef SKY2_VLAN_TAG_USED
1401 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1402 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1403 if (!le) {
1404 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001405 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001406 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001407 } else
1408 le->opcode |= OP_VLAN;
1409 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1410 ctrl |= INS_VLAN;
1411 }
1412#endif
1413
1414 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001415 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001416 unsigned offset = skb->h.raw - skb->data;
1417 u32 tcpsum;
1418
1419 tcpsum = offset << 16; /* sum start */
Al Viroff1dcad2006-11-20 18:07:29 -08001420 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001421
1422 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1423 if (skb->nh.iph->protocol == IPPROTO_UDP)
1424 ctrl |= UDPTCP;
1425
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001426 if (tcpsum != sky2->tx_tcpsum) {
1427 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001428
1429 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001430 le->addr = cpu_to_le32(tcpsum);
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001431 le->length = 0; /* initial checksum value */
1432 le->ctrl = 1; /* one packet */
1433 le->opcode = OP_TCPLISW | HW_OWNER;
1434 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001435 }
1436
1437 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001438 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001439 le->length = cpu_to_le16(len);
1440 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001441 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442
Stephen Hemminger291ea612006-09-26 11:57:41 -07001443 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001444 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001445 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001446 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447
1448 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001449 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450
1451 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1452 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001453 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001454 if (addr64 != sky2->tx_addr64) {
1455 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001456 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001457 le->ctrl = 0;
1458 le->opcode = OP_ADDR64 | HW_OWNER;
1459 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001460 }
1461
1462 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001463 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464 le->length = cpu_to_le16(frag->size);
1465 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001466 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001467
Stephen Hemminger291ea612006-09-26 11:57:41 -07001468 re = tx_le_re(sky2, le);
1469 re->skb = skb;
1470 pci_unmap_addr_set(re, mapaddr, mapping);
1471 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001473
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001474 le->ctrl |= EOP;
1475
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001476 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1477 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001478
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001479 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001480
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001481 dev->trans_start = jiffies;
1482 return NETDEV_TX_OK;
1483}
1484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001486 * Free ring elements from starting at tx_cons until "done"
1487 *
1488 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001489 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001490 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001491static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001493 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001494 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001495 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001496
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001497 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001498
Stephen Hemminger291ea612006-09-26 11:57:41 -07001499 for (idx = sky2->tx_cons; idx != done;
1500 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1501 struct sky2_tx_le *le = sky2->tx_le + idx;
1502 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503
Stephen Hemminger291ea612006-09-26 11:57:41 -07001504 switch(le->opcode & ~HW_OWNER) {
1505 case OP_LARGESEND:
1506 case OP_PACKET:
1507 pci_unmap_single(pdev,
1508 pci_unmap_addr(re, mapaddr),
1509 pci_unmap_len(re, maplen),
1510 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001511 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001512 case OP_BUFFER:
1513 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1514 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001515 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001516 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517 }
1518
Stephen Hemminger291ea612006-09-26 11:57:41 -07001519 if (le->ctrl & EOP) {
1520 if (unlikely(netif_msg_tx_done(sky2)))
1521 printk(KERN_DEBUG "%s: tx done %u\n",
1522 dev->name, idx);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001523 sky2->net_stats.tx_packets++;
1524 sky2->net_stats.tx_bytes += re->skb->len;
1525
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001526 dev_kfree_skb_any(re->skb);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001527 }
1528
1529 le->opcode = 0; /* paranoia */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001530 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001531
Stephen Hemminger291ea612006-09-26 11:57:41 -07001532 sky2->tx_cons = idx;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001533 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001535}
1536
1537/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001538static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001539{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001540 struct sky2_port *sky2 = netdev_priv(dev);
1541
1542 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001543 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001544 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001545}
1546
1547/* Network shutdown */
1548static int sky2_down(struct net_device *dev)
1549{
1550 struct sky2_port *sky2 = netdev_priv(dev);
1551 struct sky2_hw *hw = sky2->hw;
1552 unsigned port = sky2->port;
1553 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001554 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001555
Stephen Hemminger1b537562005-12-20 15:08:07 -08001556 /* Never really got started! */
1557 if (!sky2->tx_le)
1558 return 0;
1559
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560 if (netif_msg_ifdown(sky2))
1561 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1562
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001563 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001564 netif_stop_queue(dev);
1565
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001566 /* Disable port IRQ */
1567 imask = sky2_read32(hw, B0_IMSK);
1568 imask &= ~portirq_msk[port];
1569 sky2_write32(hw, B0_IMSK, imask);
1570
Stephen Hemminger25d82d72006-12-20 13:06:33 -08001571 /*
1572 * Both ports share the NAPI poll on port 0, so if necessary undo the
1573 * the disable that is done in dev_close.
1574 */
1575 if (sky2->port == 0 && hw->ports > 1)
1576 netif_poll_enable(dev);
1577
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001578 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001579
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001580 /* Stop transmitter */
1581 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1582 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1583
1584 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001585 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001587 /* WA for dev. #4.209 */
1588 if (hw->chip_id == CHIP_ID_YUKON_EC_U
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001589 && (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001590 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1591 sky2->speed != SPEED_1000 ?
1592 TX_STFW_ENA : TX_STFW_DIS);
1593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001595 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001596 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1597
1598 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1599
1600 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001601 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1602 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1604
1605 /* Disable Force Sync bit and Enable Alloc bit */
1606 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1607 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1608
1609 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1610 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1611 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1612
1613 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001614 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1615 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001616
1617 /* Reset the Tx prefetch units */
1618 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1619 PREF_UNIT_RST_SET);
1620
1621 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1622
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001623 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624
1625 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1626 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1627
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001628 sky2_phy_power(hw, port, 0);
1629
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001630 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001631 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1632
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001633 synchronize_irq(hw->pdev->irq);
1634
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001635 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001636 sky2_rx_clean(sky2);
1637
1638 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1639 sky2->rx_le, sky2->rx_le_map);
1640 kfree(sky2->rx_ring);
1641
1642 pci_free_consistent(hw->pdev,
1643 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1644 sky2->tx_le, sky2->tx_le_map);
1645 kfree(sky2->tx_ring);
1646
Stephen Hemminger1b537562005-12-20 15:08:07 -08001647 sky2->tx_le = NULL;
1648 sky2->rx_le = NULL;
1649
1650 sky2->rx_ring = NULL;
1651 sky2->tx_ring = NULL;
1652
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653 return 0;
1654}
1655
1656static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1657{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001658 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001659 return SPEED_1000;
1660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661 if (hw->chip_id == CHIP_ID_YUKON_FE)
1662 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1663
1664 switch (aux & PHY_M_PS_SPEED_MSK) {
1665 case PHY_M_PS_SPEED_1000:
1666 return SPEED_1000;
1667 case PHY_M_PS_SPEED_100:
1668 return SPEED_100;
1669 default:
1670 return SPEED_10;
1671 }
1672}
1673
1674static void sky2_link_up(struct sky2_port *sky2)
1675{
1676 struct sky2_hw *hw = sky2->hw;
1677 unsigned port = sky2->port;
1678 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001679 static const char *fc_name[] = {
1680 [FC_NONE] = "none",
1681 [FC_TX] = "tx",
1682 [FC_RX] = "rx",
1683 [FC_BOTH] = "both",
1684 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001687 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001688 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1689 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001690
1691 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1692
1693 netif_carrier_on(sky2->netdev);
1694 netif_wake_queue(sky2->netdev);
1695
1696 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001697 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1699
Stephen Hemminger93745492007-02-06 10:45:43 -08001700 if (hw->chip_id == CHIP_ID_YUKON_XL
1701 || hw->chip_id == CHIP_ID_YUKON_EC_U
1702 || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001703 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001704 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1705
1706 switch(sky2->speed) {
1707 case SPEED_10:
1708 led |= PHY_M_LEDC_INIT_CTRL(7);
1709 break;
1710
1711 case SPEED_100:
1712 led |= PHY_M_LEDC_STA1_CTRL(7);
1713 break;
1714
1715 case SPEED_1000:
1716 led |= PHY_M_LEDC_STA0_CTRL(7);
1717 break;
1718 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001719
1720 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001721 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001722 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1723 }
1724
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001725 if (netif_msg_link(sky2))
1726 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001727 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728 sky2->netdev->name, sky2->speed,
1729 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001730 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001731}
1732
1733static void sky2_link_down(struct sky2_port *sky2)
1734{
1735 struct sky2_hw *hw = sky2->hw;
1736 unsigned port = sky2->port;
1737 u16 reg;
1738
1739 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1740
1741 reg = gma_read16(hw, port, GM_GP_CTRL);
1742 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1743 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001745 if (sky2->flow_status == FC_RX) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746 /* restore Asymmetric Pause bit */
1747 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001748 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1749 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001750 }
1751
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001752 netif_carrier_off(sky2->netdev);
1753 netif_stop_queue(sky2->netdev);
1754
1755 /* Turn on link LED */
1756 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1757
1758 if (netif_msg_link(sky2))
1759 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001760
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761 sky2_phy_init(hw, port);
1762}
1763
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001764static enum flow_control sky2_flow(int rx, int tx)
1765{
1766 if (rx)
1767 return tx ? FC_BOTH : FC_RX;
1768 else
1769 return tx ? FC_TX : FC_NONE;
1770}
1771
Stephen Hemminger793b8832005-09-14 16:06:14 -07001772static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1773{
1774 struct sky2_hw *hw = sky2->hw;
1775 unsigned port = sky2->port;
1776 u16 lpa;
1777
1778 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1779
1780 if (lpa & PHY_M_AN_RF) {
1781 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1782 return -1;
1783 }
1784
Stephen Hemminger793b8832005-09-14 16:06:14 -07001785 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1786 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1787 sky2->netdev->name);
1788 return -1;
1789 }
1790
Stephen Hemminger793b8832005-09-14 16:06:14 -07001791 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001792 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001793
1794 /* Pause bits are offset (9..8) */
Stephen Hemminger93745492007-02-06 10:45:43 -08001795 if (hw->chip_id == CHIP_ID_YUKON_XL
1796 || hw->chip_id == CHIP_ID_YUKON_EC_U
1797 || hw->chip_id == CHIP_ID_YUKON_EX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001798 aux >>= 6;
1799
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001800 sky2->flow_status = sky2_flow(aux & PHY_M_PS_RX_P_EN,
1801 aux & PHY_M_PS_TX_P_EN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001802
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001803 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001804 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001805 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001806
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001807 if (aux & PHY_M_PS_RX_P_EN)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001808 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1809 else
1810 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1811
1812 return 0;
1813}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001815/* Interrupt from PHY */
1816static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001818 struct net_device *dev = hw->dev[port];
1819 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 u16 istatus, phystat;
1821
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001822 if (!netif_running(dev))
1823 return;
1824
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001825 spin_lock(&sky2->phy_lock);
1826 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1827 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 if (netif_msg_intr(sky2))
1830 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1831 sky2->netdev->name, istatus, phystat);
1832
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001833 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001834 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001836 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837 }
1838
Stephen Hemminger793b8832005-09-14 16:06:14 -07001839 if (istatus & PHY_M_IS_LSP_CHANGE)
1840 sky2->speed = sky2_phy_speed(hw, phystat);
1841
1842 if (istatus & PHY_M_IS_DUP_CHANGE)
1843 sky2->duplex =
1844 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1845
1846 if (istatus & PHY_M_IS_LST_CHANGE) {
1847 if (phystat & PHY_M_PS_LINK_UP)
1848 sky2_link_up(sky2);
1849 else
1850 sky2_link_down(sky2);
1851 }
1852out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001853 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854}
1855
Stephen Hemminger302d1252006-01-17 13:43:20 -08001856
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001857/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001858 * and tx queue is full (stopped).
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001859 * Called with netif_tx_lock held.
Stephen Hemminger302d1252006-01-17 13:43:20 -08001860 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001861static void sky2_tx_timeout(struct net_device *dev)
1862{
1863 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001864 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001865 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866
1867 if (netif_msg_timer(sky2))
1868 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1869
Stephen Hemminger8f246642006-03-20 15:48:21 -08001870 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001871 dev->name, sky2->tx_cons, sky2->tx_prod,
1872 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1873 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001874
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001875 imask = sky2_read32(hw, B0_IMSK); /* block IRQ in hw */
1876 sky2_write32(hw, B0_IMSK, 0);
1877 sky2_read32(hw, B0_IMSK);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001878
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001879 netif_poll_disable(hw->dev[0]); /* stop NAPI poll */
1880 synchronize_irq(hw->pdev->irq);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001881
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001882 netif_start_queue(dev); /* don't wakeup during flush */
1883 sky2_tx_complete(sky2, sky2->tx_prod); /* Flush transmit queue */
Stephen Hemminger8f246642006-03-20 15:48:21 -08001884
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001885 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001886
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001887 sky2_phy_reinit(sky2); /* this clears flow control etc */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001888}
1889
1890static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1891{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001892 struct sky2_port *sky2 = netdev_priv(dev);
1893 struct sky2_hw *hw = sky2->hw;
1894 int err;
1895 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001896 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001897
1898 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1899 return -EINVAL;
1900
Stephen Hemminger4a50a872007-02-06 10:45:41 -08001901 /* TSO on Yukon Ultra and MTU > 1500 not supported */
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001902 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
Stephen Hemminger4a50a872007-02-06 10:45:41 -08001903 dev->features &= ~NETIF_F_TSO;
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001904
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001905 if (!netif_running(dev)) {
1906 dev->mtu = new_mtu;
1907 return 0;
1908 }
1909
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001910 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001911 sky2_write32(hw, B0_IMSK, 0);
1912
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001913 dev->trans_start = jiffies; /* prevent tx timeout */
1914 netif_stop_queue(dev);
1915 netif_poll_disable(hw->dev[0]);
1916
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001917 synchronize_irq(hw->pdev->irq);
1918
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001919 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1920 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1921 sky2_rx_stop(sky2);
1922 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001923
1924 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001925
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001926 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1927 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001928
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001929 if (dev->mtu > ETH_DATA_LEN)
1930 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001931
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001932 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1933
1934 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1935
1936 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001937 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001938
Stephen Hemminger1b537562005-12-20 15:08:07 -08001939 if (err)
1940 dev_close(dev);
1941 else {
1942 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1943
1944 netif_poll_enable(hw->dev[0]);
1945 netif_wake_queue(dev);
1946 }
1947
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948 return err;
1949}
1950
Stephen Hemminger14d02632006-09-26 11:57:43 -07001951/* For small just reuse existing skb for next receive */
1952static struct sk_buff *receive_copy(struct sky2_port *sky2,
1953 const struct rx_ring_info *re,
1954 unsigned length)
1955{
1956 struct sk_buff *skb;
1957
1958 skb = netdev_alloc_skb(sky2->netdev, length + 2);
1959 if (likely(skb)) {
1960 skb_reserve(skb, 2);
1961 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
1962 length, PCI_DMA_FROMDEVICE);
1963 memcpy(skb->data, re->skb->data, length);
1964 skb->ip_summed = re->skb->ip_summed;
1965 skb->csum = re->skb->csum;
1966 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
1967 length, PCI_DMA_FROMDEVICE);
1968 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001969 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001970 }
1971 return skb;
1972}
1973
1974/* Adjust length of skb with fragments to match received data */
1975static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
1976 unsigned int length)
1977{
1978 int i, num_frags;
1979 unsigned int size;
1980
1981 /* put header into skb */
1982 size = min(length, hdr_space);
1983 skb->tail += size;
1984 skb->len += size;
1985 length -= size;
1986
1987 num_frags = skb_shinfo(skb)->nr_frags;
1988 for (i = 0; i < num_frags; i++) {
1989 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1990
1991 if (length == 0) {
1992 /* don't need this page */
1993 __free_page(frag->page);
1994 --skb_shinfo(skb)->nr_frags;
1995 } else {
1996 size = min(length, (unsigned) PAGE_SIZE);
1997
1998 frag->size = size;
1999 skb->data_len += size;
2000 skb->truesize += size;
2001 skb->len += size;
2002 length -= size;
2003 }
2004 }
2005}
2006
2007/* Normal packet - take skb from ring element and put in a new one */
2008static struct sk_buff *receive_new(struct sky2_port *sky2,
2009 struct rx_ring_info *re,
2010 unsigned int length)
2011{
2012 struct sk_buff *skb, *nskb;
2013 unsigned hdr_space = sky2->rx_data_size;
2014
2015 pr_debug(PFX "receive new length=%d\n", length);
2016
2017 /* Don't be tricky about reusing pages (yet) */
2018 nskb = sky2_rx_alloc(sky2);
2019 if (unlikely(!nskb))
2020 return NULL;
2021
2022 skb = re->skb;
2023 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2024
2025 prefetch(skb->data);
2026 re->skb = nskb;
2027 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2028
2029 if (skb_shinfo(skb)->nr_frags)
2030 skb_put_frags(skb, hdr_space, length);
2031 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002032 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002033 return skb;
2034}
2035
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002036/*
2037 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002038 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002039 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002040static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002041 u16 length, u32 status)
2042{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002043 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002044 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002045 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002046
2047 if (unlikely(netif_msg_rx_status(sky2)))
2048 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002049 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002050
Stephen Hemminger793b8832005-09-14 16:06:14 -07002051 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002052 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002054 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002055 goto error;
2056
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002057 if (!(status & GMR_FS_RX_OK))
2058 goto resubmit;
2059
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002060 if (length > dev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002061 goto oversize;
2062
Stephen Hemminger14d02632006-09-26 11:57:43 -07002063 if (length < copybreak)
2064 skb = receive_copy(sky2, re, length);
2065 else
2066 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002067resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002068 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002069
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002070 return skb;
2071
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002072oversize:
2073 ++sky2->net_stats.rx_over_errors;
2074 goto resubmit;
2075
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002076error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002077 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002078 if (status & GMR_FS_RX_FF_OV) {
2079 sky2->net_stats.rx_fifo_errors++;
2080 goto resubmit;
2081 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002082
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002083 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002084 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002085 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002086
2087 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002088 sky2->net_stats.rx_length_errors++;
2089 if (status & GMR_FS_FRAGMENT)
2090 sky2->net_stats.rx_frame_errors++;
2091 if (status & GMR_FS_CRC_ERR)
2092 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002093
Stephen Hemminger793b8832005-09-14 16:06:14 -07002094 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002095}
2096
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002097/* Transmit complete */
2098static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002099{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002100 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002101
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002102 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002103 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002104 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002105 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002106 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002107}
2108
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002109/* Process status response ring */
2110static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002111{
Stephen Hemminger22e11702006-07-12 15:23:48 -07002112 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002113 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07002114 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002115 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002116
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002117 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002118
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002119 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002120 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2121 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002123 u32 status;
2124 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002125
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002126 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002127
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002128 BUG_ON(le->link >= 2);
2129 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002130
2131 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002132 length = le16_to_cpu(le->length);
2133 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002134
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002135 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002136 case OP_RXSTAT:
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002137 skb = sky2_receive(dev, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002138 if (!skb)
Stephen Hemminger5df79112006-12-01 14:29:33 -08002139 goto force_update;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002140
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002141 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002142 sky2->net_stats.rx_packets++;
2143 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002144 dev->last_rx = jiffies;
2145
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002146#ifdef SKY2_VLAN_TAG_USED
2147 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2148 vlan_hwaccel_receive_skb(skb,
2149 sky2->vlgrp,
2150 be16_to_cpu(sky2->rx_tag));
2151 } else
2152#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002153 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002154
Stephen Hemminger22e11702006-07-12 15:23:48 -07002155 /* Update receiver after 16 frames */
2156 if (++buf_write[le->link] == RX_BUF_WRITE) {
Stephen Hemminger5df79112006-12-01 14:29:33 -08002157force_update:
2158 sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002159 buf_write[le->link] = 0;
2160 }
2161
2162 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002163 if (++work_done >= to_do)
2164 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165 break;
2166
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002167#ifdef SKY2_VLAN_TAG_USED
2168 case OP_RXVLAN:
2169 sky2->rx_tag = length;
2170 break;
2171
2172 case OP_RXCHKSVLAN:
2173 sky2->rx_tag = length;
2174 /* fall through */
2175#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002176 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002177 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002178 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002179 skb->csum = status & 0xffff;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002180 break;
2181
2182 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002183 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002184 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2185 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002186 if (hw->dev[1])
2187 sky2_tx_done(hw->dev[1],
2188 ((status >> 24) & 0xff)
2189 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002190 break;
2191
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002192 default:
2193 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002194 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002195 "unknown status opcode 0x%x\n", le->opcode);
2196 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002197 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002198 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002200 /* Fully processed status ring so clear irq */
2201 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2202
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002203exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002204 if (buf_write[0]) {
2205 sky2 = netdev_priv(hw->dev[0]);
2206 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2207 }
2208
2209 if (buf_write[1]) {
2210 sky2 = netdev_priv(hw->dev[1]);
2211 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2212 }
2213
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002214 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215}
2216
2217static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2218{
2219 struct net_device *dev = hw->dev[port];
2220
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002221 if (net_ratelimit())
2222 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2223 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002224
2225 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002226 if (net_ratelimit())
2227 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2228 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002229 /* Clear IRQ */
2230 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2231 }
2232
2233 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002234 if (net_ratelimit())
2235 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2236 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002237
2238 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2239 }
2240
2241 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002242 if (net_ratelimit())
2243 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002244 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2245 }
2246
2247 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002248 if (net_ratelimit())
2249 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002250 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2251 }
2252
2253 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002254 if (net_ratelimit())
2255 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2256 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002257 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2258 }
2259}
2260
2261static void sky2_hw_intr(struct sky2_hw *hw)
2262{
2263 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2264
Stephen Hemminger793b8832005-09-14 16:06:14 -07002265 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002266 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002267
2268 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002269 u16 pci_err;
2270
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002271 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002272 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002273 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2274 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002275
2276 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002277 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002278 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002279 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2280 }
2281
2282 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002283 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002284 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002285
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002286 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002287
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002288 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002289 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2290 pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002291
2292 /* clear the interrupt */
2293 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002294 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2295 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002296 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2297
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002298 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002299 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2300 hwmsk &= ~Y2_IS_PCI_EXP;
2301 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2302 }
2303 }
2304
2305 if (status & Y2_HWE_L1_MASK)
2306 sky2_hw_error(hw, 0, status);
2307 status >>= 8;
2308 if (status & Y2_HWE_L1_MASK)
2309 sky2_hw_error(hw, 1, status);
2310}
2311
2312static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2313{
2314 struct net_device *dev = hw->dev[port];
2315 struct sky2_port *sky2 = netdev_priv(dev);
2316 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2317
2318 if (netif_msg_intr(sky2))
2319 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2320 dev->name, status);
2321
2322 if (status & GM_IS_RX_FF_OR) {
2323 ++sky2->net_stats.rx_fifo_errors;
2324 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2325 }
2326
2327 if (status & GM_IS_TX_FF_UR) {
2328 ++sky2->net_stats.tx_fifo_errors;
2329 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2330 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002331}
2332
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002333/* This should never happen it is a fatal situation */
2334static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2335 const char *rxtx, u32 mask)
2336{
2337 struct net_device *dev = hw->dev[port];
2338 struct sky2_port *sky2 = netdev_priv(dev);
2339 u32 imask;
2340
2341 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2342 dev ? dev->name : "<not registered>", rxtx);
2343
2344 imask = sky2_read32(hw, B0_IMSK);
2345 imask &= ~mask;
2346 sky2_write32(hw, B0_IMSK, imask);
2347
2348 if (dev) {
2349 spin_lock(&sky2->phy_lock);
2350 sky2_link_down(sky2);
2351 spin_unlock(&sky2->phy_lock);
2352 }
2353}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002354
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002355/* If idle then force a fake soft NAPI poll once a second
2356 * to work around cases where sharing an edge triggered interrupt.
2357 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002358static inline void sky2_idle_start(struct sky2_hw *hw)
2359{
2360 if (idle_timeout > 0)
2361 mod_timer(&hw->idle_timer,
2362 jiffies + msecs_to_jiffies(idle_timeout));
2363}
2364
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002365static void sky2_idle(unsigned long arg)
2366{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002367 struct sky2_hw *hw = (struct sky2_hw *) arg;
2368 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002369
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002370 if (__netif_rx_schedule_prep(dev))
2371 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002372
2373 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002374}
2375
2376
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002377static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002379 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2380 int work_limit = min(dev0->quota, *budget);
2381 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002382 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002383
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002384 if (status & Y2_IS_HW_ERR)
2385 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002386
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002387 if (status & Y2_IS_IRQ_PHY1)
2388 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002389
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002390 if (status & Y2_IS_IRQ_PHY2)
2391 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002393 if (status & Y2_IS_IRQ_MAC1)
2394 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002396 if (status & Y2_IS_IRQ_MAC2)
2397 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002398
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002399 if (status & Y2_IS_CHK_RX1)
2400 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002401
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002402 if (status & Y2_IS_CHK_RX2)
2403 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002404
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002405 if (status & Y2_IS_CHK_TXA1)
2406 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002407
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002408 if (status & Y2_IS_CHK_TXA2)
2409 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002410
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002411 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002412 if (work_done < work_limit) {
2413 netif_rx_complete(dev0);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002414
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002415 sky2_read32(hw, B0_Y2_SP_LISR);
2416 return 0;
2417 } else {
2418 *budget -= work_done;
2419 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002420 return 1;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002421 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002422}
2423
David Howells7d12e782006-10-05 14:55:46 +01002424static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002425{
2426 struct sky2_hw *hw = dev_id;
2427 struct net_device *dev0 = hw->dev[0];
2428 u32 status;
2429
2430 /* Reading this mask interrupts as side effect */
2431 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2432 if (status == 0 || status == ~0)
2433 return IRQ_NONE;
2434
2435 prefetch(&hw->st_le[hw->st_idx]);
2436 if (likely(__netif_rx_schedule_prep(dev0)))
2437 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002438
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002439 return IRQ_HANDLED;
2440}
2441
2442#ifdef CONFIG_NET_POLL_CONTROLLER
2443static void sky2_netpoll(struct net_device *dev)
2444{
2445 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002446 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447
Stephen Hemminger88d11362006-06-16 12:10:46 -07002448 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2449 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002450}
2451#endif
2452
2453/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002454static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002455{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002456 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002458 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002459 case CHIP_ID_YUKON_EX:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002460 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002461 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002462 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002463 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002464 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002465 }
2466}
2467
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2469{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002470 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002471}
2472
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002473static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2474{
2475 return clk / sky2_mhz(hw);
2476}
2477
2478
Stephen Hemmingere3173832007-02-06 10:45:39 -08002479static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002480{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002481 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002482
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002485 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2486 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002487 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2488 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002489 return -EOPNOTSUPP;
2490 }
2491
Stephen Hemminger93745492007-02-06 10:45:43 -08002492 if (hw->chip_id == CHIP_ID_YUKON_EX)
2493 dev_warn(&hw->pdev->dev, "this driver not yet tested on this chip type\n"
2494 "Please report success or failure to <netdev@vger.kernel.org>\n");
2495
2496 /* Make sure and enable all clocks */
2497 if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
2498 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2499
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002500 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2501
2502 /* This rev is really old, and requires untested workarounds */
2503 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002504 dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
2505 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2506 hw->chip_id, hw->chip_rev);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002507 return -EOPNOTSUPP;
2508 }
2509
Stephen Hemmingere3173832007-02-06 10:45:39 -08002510 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2511 hw->ports = 1;
2512 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2513 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2514 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2515 ++hw->ports;
2516 }
2517
2518 return 0;
2519}
2520
2521static void sky2_reset(struct sky2_hw *hw)
2522{
2523 u16 status;
2524 int i;
2525
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002526 /* disable ASF */
2527 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
Stephen Hemminger93745492007-02-06 10:45:43 -08002528 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2529 status = sky2_read16(hw, HCU_CCSR);
2530 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2531 HCU_CCSR_UC_STATE_MSK);
2532 sky2_write16(hw, HCU_CCSR, status);
2533 } else
2534 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002535 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2536 }
2537
2538 /* do a SW reset */
2539 sky2_write8(hw, B0_CTST, CS_RST_SET);
2540 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2541
2542 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002543 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002544
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002545 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002546 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2547
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002548
2549 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2550
2551 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002552 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2553 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2554
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002555
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002556 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557
2558 for (i = 0; i < hw->ports; i++) {
2559 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2560 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2561 }
2562
2563 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2564
Stephen Hemminger793b8832005-09-14 16:06:14 -07002565 /* Clear I2C IRQ noise */
2566 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567
2568 /* turn off hardware timer (unused) */
2569 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2570 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002571
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002572 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2573
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002574 /* Turn off descriptor polling */
2575 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002576
2577 /* Turn off receive timestamp */
2578 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002579 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580
2581 /* enable the Tx Arbiters */
2582 for (i = 0; i < hw->ports; i++)
2583 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2584
2585 /* Initialize ram interface */
2586 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002587 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588
2589 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2590 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2591 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2592 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2593 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2594 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2595 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2596 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2597 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2598 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2599 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2600 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2601 }
2602
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002603 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002604
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002606 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002607
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002608 memset(hw->st_le, 0, STATUS_LE_BYTES);
2609 hw->st_idx = 0;
2610
2611 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2612 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2613
2614 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002615 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002616
2617 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002618 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002619
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002620 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2621 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002623 /* set Status-FIFO ISR watermark */
2624 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2625 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2626 else
2627 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002628
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002629 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002630 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2631 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002632
Stephen Hemminger793b8832005-09-14 16:06:14 -07002633 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002634 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2635
2636 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2637 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2638 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002639}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002640
Stephen Hemmingere3173832007-02-06 10:45:39 -08002641static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2642{
2643 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2644}
2645
2646static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2647{
2648 const struct sky2_port *sky2 = netdev_priv(dev);
2649
2650 wol->supported = sky2_wol_supported(sky2->hw);
2651 wol->wolopts = sky2->wol;
2652}
2653
2654static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2655{
2656 struct sky2_port *sky2 = netdev_priv(dev);
2657 struct sky2_hw *hw = sky2->hw;
2658
2659 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2660 return -EOPNOTSUPP;
2661
2662 sky2->wol = wol->wolopts;
2663
2664 if (hw->chip_id == CHIP_ID_YUKON_EC_U)
2665 sky2_write32(hw, B0_CTST, sky2->wol
2666 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2667
2668 if (!netif_running(dev))
2669 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002670 return 0;
2671}
2672
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002673static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002674{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002675 if (sky2_is_copper(hw)) {
2676 u32 modes = SUPPORTED_10baseT_Half
2677 | SUPPORTED_10baseT_Full
2678 | SUPPORTED_100baseT_Half
2679 | SUPPORTED_100baseT_Full
2680 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002681
2682 if (hw->chip_id != CHIP_ID_YUKON_FE)
2683 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002684 | SUPPORTED_1000baseT_Full;
2685 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002686 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002687 return SUPPORTED_1000baseT_Half
2688 | SUPPORTED_1000baseT_Full
2689 | SUPPORTED_Autoneg
2690 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691}
2692
Stephen Hemminger793b8832005-09-14 16:06:14 -07002693static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694{
2695 struct sky2_port *sky2 = netdev_priv(dev);
2696 struct sky2_hw *hw = sky2->hw;
2697
2698 ecmd->transceiver = XCVR_INTERNAL;
2699 ecmd->supported = sky2_supported_modes(hw);
2700 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002701 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002703 | SUPPORTED_10baseT_Full
2704 | SUPPORTED_100baseT_Half
2705 | SUPPORTED_100baseT_Full
2706 | SUPPORTED_1000baseT_Half
2707 | SUPPORTED_1000baseT_Full
2708 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002709 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002710 ecmd->speed = sky2->speed;
2711 } else {
2712 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002713 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002714 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002715
2716 ecmd->advertising = sky2->advertising;
2717 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002718 ecmd->duplex = sky2->duplex;
2719 return 0;
2720}
2721
2722static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2723{
2724 struct sky2_port *sky2 = netdev_priv(dev);
2725 const struct sky2_hw *hw = sky2->hw;
2726 u32 supported = sky2_supported_modes(hw);
2727
2728 if (ecmd->autoneg == AUTONEG_ENABLE) {
2729 ecmd->advertising = supported;
2730 sky2->duplex = -1;
2731 sky2->speed = -1;
2732 } else {
2733 u32 setting;
2734
Stephen Hemminger793b8832005-09-14 16:06:14 -07002735 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002736 case SPEED_1000:
2737 if (ecmd->duplex == DUPLEX_FULL)
2738 setting = SUPPORTED_1000baseT_Full;
2739 else if (ecmd->duplex == DUPLEX_HALF)
2740 setting = SUPPORTED_1000baseT_Half;
2741 else
2742 return -EINVAL;
2743 break;
2744 case SPEED_100:
2745 if (ecmd->duplex == DUPLEX_FULL)
2746 setting = SUPPORTED_100baseT_Full;
2747 else if (ecmd->duplex == DUPLEX_HALF)
2748 setting = SUPPORTED_100baseT_Half;
2749 else
2750 return -EINVAL;
2751 break;
2752
2753 case SPEED_10:
2754 if (ecmd->duplex == DUPLEX_FULL)
2755 setting = SUPPORTED_10baseT_Full;
2756 else if (ecmd->duplex == DUPLEX_HALF)
2757 setting = SUPPORTED_10baseT_Half;
2758 else
2759 return -EINVAL;
2760 break;
2761 default:
2762 return -EINVAL;
2763 }
2764
2765 if ((setting & supported) == 0)
2766 return -EINVAL;
2767
2768 sky2->speed = ecmd->speed;
2769 sky2->duplex = ecmd->duplex;
2770 }
2771
2772 sky2->autoneg = ecmd->autoneg;
2773 sky2->advertising = ecmd->advertising;
2774
Stephen Hemminger1b537562005-12-20 15:08:07 -08002775 if (netif_running(dev))
2776 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777
2778 return 0;
2779}
2780
2781static void sky2_get_drvinfo(struct net_device *dev,
2782 struct ethtool_drvinfo *info)
2783{
2784 struct sky2_port *sky2 = netdev_priv(dev);
2785
2786 strcpy(info->driver, DRV_NAME);
2787 strcpy(info->version, DRV_VERSION);
2788 strcpy(info->fw_version, "N/A");
2789 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2790}
2791
2792static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002793 char name[ETH_GSTRING_LEN];
2794 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002795} sky2_stats[] = {
2796 { "tx_bytes", GM_TXO_OK_HI },
2797 { "rx_bytes", GM_RXO_OK_HI },
2798 { "tx_broadcast", GM_TXF_BC_OK },
2799 { "rx_broadcast", GM_RXF_BC_OK },
2800 { "tx_multicast", GM_TXF_MC_OK },
2801 { "rx_multicast", GM_RXF_MC_OK },
2802 { "tx_unicast", GM_TXF_UC_OK },
2803 { "rx_unicast", GM_RXF_UC_OK },
2804 { "tx_mac_pause", GM_TXF_MPAUSE },
2805 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002806 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002807 { "late_collision",GM_TXF_LAT_COL },
2808 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002809 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002810 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002811
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002812 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002814 { "rx_64_byte_packets", GM_RXF_64B },
2815 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2816 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2817 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2818 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2819 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2820 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002821 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002822 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2823 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002824 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002825
2826 { "tx_64_byte_packets", GM_TXF_64B },
2827 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2828 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2829 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2830 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2831 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2832 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2833 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834};
2835
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836static u32 sky2_get_rx_csum(struct net_device *dev)
2837{
2838 struct sky2_port *sky2 = netdev_priv(dev);
2839
2840 return sky2->rx_csum;
2841}
2842
2843static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2844{
2845 struct sky2_port *sky2 = netdev_priv(dev);
2846
2847 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002848
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2850 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2851
2852 return 0;
2853}
2854
2855static u32 sky2_get_msglevel(struct net_device *netdev)
2856{
2857 struct sky2_port *sky2 = netdev_priv(netdev);
2858 return sky2->msg_enable;
2859}
2860
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002861static int sky2_nway_reset(struct net_device *dev)
2862{
2863 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002864
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002865 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002866 return -EINVAL;
2867
Stephen Hemminger1b537562005-12-20 15:08:07 -08002868 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002869
2870 return 0;
2871}
2872
Stephen Hemminger793b8832005-09-14 16:06:14 -07002873static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002874{
2875 struct sky2_hw *hw = sky2->hw;
2876 unsigned port = sky2->port;
2877 int i;
2878
2879 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002880 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002882 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002883
Stephen Hemminger793b8832005-09-14 16:06:14 -07002884 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002885 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2886}
2887
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002888static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2889{
2890 struct sky2_port *sky2 = netdev_priv(netdev);
2891 sky2->msg_enable = value;
2892}
2893
2894static int sky2_get_stats_count(struct net_device *dev)
2895{
2896 return ARRAY_SIZE(sky2_stats);
2897}
2898
2899static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002900 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002901{
2902 struct sky2_port *sky2 = netdev_priv(dev);
2903
Stephen Hemminger793b8832005-09-14 16:06:14 -07002904 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905}
2906
Stephen Hemminger793b8832005-09-14 16:06:14 -07002907static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908{
2909 int i;
2910
2911 switch (stringset) {
2912 case ETH_SS_STATS:
2913 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2914 memcpy(data + i * ETH_GSTRING_LEN,
2915 sky2_stats[i].name, ETH_GSTRING_LEN);
2916 break;
2917 }
2918}
2919
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002920static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2921{
2922 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002923 return &sky2->net_stats;
2924}
2925
2926static int sky2_set_mac_address(struct net_device *dev, void *p)
2927{
2928 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002929 struct sky2_hw *hw = sky2->hw;
2930 unsigned port = sky2->port;
2931 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002932
2933 if (!is_valid_ether_addr(addr->sa_data))
2934 return -EADDRNOTAVAIL;
2935
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002936 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002937 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002938 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002939 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002941
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002942 /* virtual address for data */
2943 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2944
2945 /* physical address: used for pause frames */
2946 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002947
2948 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949}
2950
Stephen Hemmingera052b522006-10-17 10:24:23 -07002951static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
2952{
2953 u32 bit;
2954
2955 bit = ether_crc(ETH_ALEN, addr) & 63;
2956 filter[bit >> 3] |= 1 << (bit & 7);
2957}
2958
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002959static void sky2_set_multicast(struct net_device *dev)
2960{
2961 struct sky2_port *sky2 = netdev_priv(dev);
2962 struct sky2_hw *hw = sky2->hw;
2963 unsigned port = sky2->port;
2964 struct dev_mc_list *list = dev->mc_list;
2965 u16 reg;
2966 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07002967 int rx_pause;
2968 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002969
Stephen Hemmingera052b522006-10-17 10:24:23 -07002970 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002971 memset(filter, 0, sizeof(filter));
2972
2973 reg = gma_read16(hw, port, GM_RX_CTRL);
2974 reg |= GM_RXCR_UCF_ENA;
2975
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002976 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002977 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07002978 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002979 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07002980 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002981 reg &= ~GM_RXCR_MCF_ENA;
2982 else {
2983 int i;
2984 reg |= GM_RXCR_MCF_ENA;
2985
Stephen Hemmingera052b522006-10-17 10:24:23 -07002986 if (rx_pause)
2987 sky2_add_filter(filter, pause_mc_addr);
2988
2989 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
2990 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002991 }
2992
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002993 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002994 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002996 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002997 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002998 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003000 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003001
3002 gma_write16(hw, port, GM_RX_CTRL, reg);
3003}
3004
3005/* Can have one global because blinking is controlled by
3006 * ethtool and that is always under RTNL mutex
3007 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003008static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003009{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003010 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003011
Stephen Hemminger793b8832005-09-14 16:06:14 -07003012 switch (hw->chip_id) {
3013 case CHIP_ID_YUKON_XL:
3014 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3015 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3016 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3017 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3018 PHY_M_LEDC_INIT_CTRL(7) |
3019 PHY_M_LEDC_STA1_CTRL(7) |
3020 PHY_M_LEDC_STA0_CTRL(7))
3021 : 0);
3022
3023 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3024 break;
3025
3026 default:
3027 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003028 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3029 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003030 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031}
3032
3033/* blink LED's for finding board */
3034static int sky2_phys_id(struct net_device *dev, u32 data)
3035{
3036 struct sky2_port *sky2 = netdev_priv(dev);
3037 struct sky2_hw *hw = sky2->hw;
3038 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003039 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003040 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003041 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042 int onoff = 1;
3043
Stephen Hemminger793b8832005-09-14 16:06:14 -07003044 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003045 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3046 else
3047 ms = data * 1000;
3048
3049 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003050 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003051 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3052 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3053 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3054 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3055 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3056 } else {
3057 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3058 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3059 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003060
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003061 interrupted = 0;
3062 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063 sky2_led(hw, port, onoff);
3064 onoff = !onoff;
3065
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003066 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003067 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003068 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003069
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003070 ms -= 250;
3071 }
3072
3073 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003074 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3075 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3076 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3077 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3078 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3079 } else {
3080 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3081 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3082 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003083 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003084
3085 return 0;
3086}
3087
3088static void sky2_get_pauseparam(struct net_device *dev,
3089 struct ethtool_pauseparam *ecmd)
3090{
3091 struct sky2_port *sky2 = netdev_priv(dev);
3092
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003093 switch (sky2->flow_mode) {
3094 case FC_NONE:
3095 ecmd->tx_pause = ecmd->rx_pause = 0;
3096 break;
3097 case FC_TX:
3098 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3099 break;
3100 case FC_RX:
3101 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3102 break;
3103 case FC_BOTH:
3104 ecmd->tx_pause = ecmd->rx_pause = 1;
3105 }
3106
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003107 ecmd->autoneg = sky2->autoneg;
3108}
3109
3110static int sky2_set_pauseparam(struct net_device *dev,
3111 struct ethtool_pauseparam *ecmd)
3112{
3113 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003114
3115 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003116 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003117
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003118 if (netif_running(dev))
3119 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003121 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003122}
3123
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003124static int sky2_get_coalesce(struct net_device *dev,
3125 struct ethtool_coalesce *ecmd)
3126{
3127 struct sky2_port *sky2 = netdev_priv(dev);
3128 struct sky2_hw *hw = sky2->hw;
3129
3130 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3131 ecmd->tx_coalesce_usecs = 0;
3132 else {
3133 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3134 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3135 }
3136 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3137
3138 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3139 ecmd->rx_coalesce_usecs = 0;
3140 else {
3141 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3142 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3143 }
3144 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3145
3146 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3147 ecmd->rx_coalesce_usecs_irq = 0;
3148 else {
3149 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3150 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3151 }
3152
3153 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3154
3155 return 0;
3156}
3157
3158/* Note: this affect both ports */
3159static int sky2_set_coalesce(struct net_device *dev,
3160 struct ethtool_coalesce *ecmd)
3161{
3162 struct sky2_port *sky2 = netdev_priv(dev);
3163 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003164 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003165
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003166 if (ecmd->tx_coalesce_usecs > tmax ||
3167 ecmd->rx_coalesce_usecs > tmax ||
3168 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003169 return -EINVAL;
3170
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003171 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003172 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003173 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003174 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003175 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003176 return -EINVAL;
3177
3178 if (ecmd->tx_coalesce_usecs == 0)
3179 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3180 else {
3181 sky2_write32(hw, STAT_TX_TIMER_INI,
3182 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3183 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3184 }
3185 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3186
3187 if (ecmd->rx_coalesce_usecs == 0)
3188 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3189 else {
3190 sky2_write32(hw, STAT_LEV_TIMER_INI,
3191 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3192 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3193 }
3194 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3195
3196 if (ecmd->rx_coalesce_usecs_irq == 0)
3197 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3198 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003199 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003200 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3201 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3202 }
3203 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3204 return 0;
3205}
3206
Stephen Hemminger793b8832005-09-14 16:06:14 -07003207static void sky2_get_ringparam(struct net_device *dev,
3208 struct ethtool_ringparam *ering)
3209{
3210 struct sky2_port *sky2 = netdev_priv(dev);
3211
3212 ering->rx_max_pending = RX_MAX_PENDING;
3213 ering->rx_mini_max_pending = 0;
3214 ering->rx_jumbo_max_pending = 0;
3215 ering->tx_max_pending = TX_RING_SIZE - 1;
3216
3217 ering->rx_pending = sky2->rx_pending;
3218 ering->rx_mini_pending = 0;
3219 ering->rx_jumbo_pending = 0;
3220 ering->tx_pending = sky2->tx_pending;
3221}
3222
3223static int sky2_set_ringparam(struct net_device *dev,
3224 struct ethtool_ringparam *ering)
3225{
3226 struct sky2_port *sky2 = netdev_priv(dev);
3227 int err = 0;
3228
3229 if (ering->rx_pending > RX_MAX_PENDING ||
3230 ering->rx_pending < 8 ||
3231 ering->tx_pending < MAX_SKB_TX_LE ||
3232 ering->tx_pending > TX_RING_SIZE - 1)
3233 return -EINVAL;
3234
3235 if (netif_running(dev))
3236 sky2_down(dev);
3237
3238 sky2->rx_pending = ering->rx_pending;
3239 sky2->tx_pending = ering->tx_pending;
3240
Stephen Hemminger1b537562005-12-20 15:08:07 -08003241 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003242 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003243 if (err)
3244 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003245 else
3246 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003247 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003248
3249 return err;
3250}
3251
Stephen Hemminger793b8832005-09-14 16:06:14 -07003252static int sky2_get_regs_len(struct net_device *dev)
3253{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003254 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003255}
3256
3257/*
3258 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003259 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003260 */
3261static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3262 void *p)
3263{
3264 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003265 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003266
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003267 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003268 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003269 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003270
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003271 memcpy_fromio(p, io, B3_RAM_ADDR);
3272
3273 memcpy_fromio(p + B3_RI_WTO_R1,
3274 io + B3_RI_WTO_R1,
3275 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003276}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003277
Jeff Garzik7282d492006-09-13 14:30:00 -04003278static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003279 .get_settings = sky2_get_settings,
3280 .set_settings = sky2_set_settings,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003281 .get_drvinfo = sky2_get_drvinfo,
3282 .get_wol = sky2_get_wol,
3283 .set_wol = sky2_set_wol,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003284 .get_msglevel = sky2_get_msglevel,
3285 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003286 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003287 .get_regs_len = sky2_get_regs_len,
3288 .get_regs = sky2_get_regs,
3289 .get_link = ethtool_op_get_link,
3290 .get_sg = ethtool_op_get_sg,
3291 .set_sg = ethtool_op_set_sg,
3292 .get_tx_csum = ethtool_op_get_tx_csum,
3293 .set_tx_csum = ethtool_op_set_tx_csum,
3294 .get_tso = ethtool_op_get_tso,
3295 .set_tso = ethtool_op_set_tso,
3296 .get_rx_csum = sky2_get_rx_csum,
3297 .set_rx_csum = sky2_set_rx_csum,
3298 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003299 .get_coalesce = sky2_get_coalesce,
3300 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003301 .get_ringparam = sky2_get_ringparam,
3302 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003303 .get_pauseparam = sky2_get_pauseparam,
3304 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003305 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 .get_stats_count = sky2_get_stats_count,
3307 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003308 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309};
3310
3311/* Initialize network device */
3312static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003313 unsigned port,
3314 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003315{
3316 struct sky2_port *sky2;
3317 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3318
3319 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003320 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003321 return NULL;
3322 }
3323
3324 SET_MODULE_OWNER(dev);
3325 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003326 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003327 dev->open = sky2_up;
3328 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003329 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330 dev->hard_start_xmit = sky2_xmit_frame;
3331 dev->get_stats = sky2_get_stats;
3332 dev->set_multicast_list = sky2_set_multicast;
3333 dev->set_mac_address = sky2_set_mac_address;
3334 dev->change_mtu = sky2_change_mtu;
3335 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3336 dev->tx_timeout = sky2_tx_timeout;
3337 dev->watchdog_timeo = TX_WATCHDOG;
3338 if (port == 0)
3339 dev->poll = sky2_poll;
3340 dev->weight = NAPI_WEIGHT;
3341#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003342 /* Network console (only works on port 0)
3343 * because netpoll makes assumptions about NAPI
3344 */
3345 if (port == 0)
3346 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003347#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003348
3349 sky2 = netdev_priv(dev);
3350 sky2->netdev = dev;
3351 sky2->hw = hw;
3352 sky2->msg_enable = netif_msg_init(debug, default_msg);
3353
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003354 /* Auto speed and flow control */
3355 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003356 sky2->flow_mode = FC_BOTH;
3357
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003358 sky2->duplex = -1;
3359 sky2->speed = -1;
3360 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003361 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003362 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003363
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003364 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003365 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003366 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367
3368 hw->dev[port] = dev;
3369
3370 sky2->port = port;
3371
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003372 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003373 if (highmem)
3374 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003375
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003376#ifdef SKY2_VLAN_TAG_USED
3377 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3378 dev->vlan_rx_register = sky2_vlan_rx_register;
3379 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3380#endif
3381
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003383 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003384 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385
3386 /* device is off until link detection */
3387 netif_carrier_off(dev);
3388 netif_stop_queue(dev);
3389
3390 return dev;
3391}
3392
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003393static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394{
3395 const struct sky2_port *sky2 = netdev_priv(dev);
3396
3397 if (netif_msg_probe(sky2))
3398 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3399 dev->name,
3400 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3401 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3402}
3403
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003404/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003405static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003406{
3407 struct sky2_hw *hw = dev_id;
3408 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3409
3410 if (status == 0)
3411 return IRQ_NONE;
3412
3413 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003414 hw->msi = 1;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003415 wake_up(&hw->msi_wait);
3416 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3417 }
3418 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3419
3420 return IRQ_HANDLED;
3421}
3422
3423/* Test interrupt path by forcing a a software IRQ */
3424static int __devinit sky2_test_msi(struct sky2_hw *hw)
3425{
3426 struct pci_dev *pdev = hw->pdev;
3427 int err;
3428
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003429 init_waitqueue_head (&hw->msi_wait);
3430
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003431 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3432
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003433 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003434 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003435 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003436 return err;
3437 }
3438
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003439 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003440 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003441
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003442 wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003443
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003444 if (!hw->msi) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003445 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003446 dev_info(&pdev->dev, "No interrupt generated using MSI, "
3447 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003448
3449 err = -EOPNOTSUPP;
3450 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3451 }
3452
3453 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003454 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003455
3456 free_irq(pdev->irq, hw);
3457
3458 return err;
3459}
3460
Stephen Hemmingere3173832007-02-06 10:45:39 -08003461static int __devinit pci_wake_enabled(struct pci_dev *dev)
3462{
3463 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
3464 u16 value;
3465
3466 if (!pm)
3467 return 0;
3468 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
3469 return 0;
3470 return value & PCI_PM_CTRL_PME_ENABLE;
3471}
3472
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003473static int __devinit sky2_probe(struct pci_dev *pdev,
3474 const struct pci_device_id *ent)
3475{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003476 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003477 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003478 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003479
Stephen Hemminger793b8832005-09-14 16:06:14 -07003480 err = pci_enable_device(pdev);
3481 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003482 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003483 goto err_out;
3484 }
3485
Stephen Hemminger793b8832005-09-14 16:06:14 -07003486 err = pci_request_regions(pdev, DRV_NAME);
3487 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003488 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07003489 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003490 }
3491
3492 pci_set_master(pdev);
3493
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003494 if (sizeof(dma_addr_t) > sizeof(u32) &&
3495 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3496 using_dac = 1;
3497 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3498 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003499 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
3500 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003501 goto err_out_free_regions;
3502 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003503 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003504 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3505 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003506 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003507 goto err_out_free_regions;
3508 }
3509 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003510
Stephen Hemmingere3173832007-02-06 10:45:39 -08003511 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
3512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003513 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003514 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003515 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003516 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003517 goto err_out_free_regions;
3518 }
3519
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003520 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003521
3522 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3523 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003524 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003525 goto err_out_free_hw;
3526 }
3527
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003528#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003529 /* The sk98lin vendor driver uses hardware byte swapping but
3530 * this driver uses software swapping.
3531 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003532 {
3533 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003534 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003535 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003536 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3537 }
3538#endif
3539
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003540 /* ring for status responses */
3541 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3542 &hw->st_dma);
3543 if (!hw->st_le)
3544 goto err_out_iounmap;
3545
Stephen Hemmingere3173832007-02-06 10:45:39 -08003546 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003547 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003548 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003549
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003550 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003551 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3552 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003553 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003554
Stephen Hemmingere3173832007-02-06 10:45:39 -08003555 sky2_reset(hw);
3556
3557 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003558 if (!dev) {
3559 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003560 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003561 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003562
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003563 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3564 err = sky2_test_msi(hw);
3565 if (err == -EOPNOTSUPP)
3566 pci_disable_msi(pdev);
3567 else if (err)
3568 goto err_out_free_netdev;
3569 }
3570
Stephen Hemminger793b8832005-09-14 16:06:14 -07003571 err = register_netdev(dev);
3572 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003573 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003574 goto err_out_free_netdev;
3575 }
3576
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003577 err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
3578 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003579 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003580 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003581 goto err_out_unregister;
3582 }
3583 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3584
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003585 sky2_show_addr(dev);
3586
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003587 if (hw->ports > 1) {
3588 struct net_device *dev1;
3589
Stephen Hemmingere3173832007-02-06 10:45:39 -08003590 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003591 if (!dev1)
3592 dev_warn(&pdev->dev, "allocation for second device failed\n");
3593 else if ((err = register_netdev(dev1))) {
3594 dev_warn(&pdev->dev,
3595 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003596 hw->dev[1] = NULL;
3597 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003598 } else
3599 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003600 }
3601
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003602 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003603 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003604
Stephen Hemminger793b8832005-09-14 16:06:14 -07003605 pci_set_drvdata(pdev, hw);
3606
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003607 return 0;
3608
Stephen Hemminger793b8832005-09-14 16:06:14 -07003609err_out_unregister:
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003610 if (hw->msi)
3611 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003612 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003613err_out_free_netdev:
3614 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003615err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003616 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003617 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3618err_out_iounmap:
3619 iounmap(hw->regs);
3620err_out_free_hw:
3621 kfree(hw);
3622err_out_free_regions:
3623 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003624 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003625err_out:
3626 return err;
3627}
3628
3629static void __devexit sky2_remove(struct pci_dev *pdev)
3630{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003631 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003632 struct net_device *dev0, *dev1;
3633
Stephen Hemminger793b8832005-09-14 16:06:14 -07003634 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003635 return;
3636
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003637 del_timer_sync(&hw->idle_timer);
3638
3639 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003640 synchronize_irq(hw->pdev->irq);
3641
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003642 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003643 dev1 = hw->dev[1];
3644 if (dev1)
3645 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003646 unregister_netdev(dev0);
3647
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003648 sky2_power_aux(hw);
3649
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003650 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003651 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003652 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003653
3654 free_irq(pdev->irq, hw);
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003655 if (hw->msi)
3656 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003657 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003658 pci_release_regions(pdev);
3659 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003661 if (dev1)
3662 free_netdev(dev1);
3663 free_netdev(dev0);
3664 iounmap(hw->regs);
3665 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003666
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003667 pci_set_drvdata(pdev, NULL);
3668}
3669
3670#ifdef CONFIG_PM
3671static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3672{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003673 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003674 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003675
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003676 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003677 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003678
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003679 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003680 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08003681 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003682
Stephen Hemmingere3173832007-02-06 10:45:39 -08003683 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003684 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003685
3686 if (sky2->wol)
3687 sky2_wol_init(sky2);
3688
3689 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003690 }
3691
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003692 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003693 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003694
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003695 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003696 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003697 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3698
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003699 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003700}
3701
3702static int sky2_resume(struct pci_dev *pdev)
3703{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003704 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003705 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003706
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003707 err = pci_set_power_state(pdev, PCI_D0);
3708 if (err)
3709 goto out;
3710
3711 err = pci_restore_state(pdev);
3712 if (err)
3713 goto out;
3714
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003715 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003716 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003717
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003718 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3719
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003720 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003721 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003722 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003723 err = sky2_up(dev);
3724 if (err) {
3725 printk(KERN_ERR PFX "%s: could not up: %d\n",
3726 dev->name, err);
3727 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003728 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003729 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003730 }
3731 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003732
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003733 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003734 sky2_idle_start(hw);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003735 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003736out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003737 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003738 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003739 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003740}
3741#endif
3742
Stephen Hemmingere3173832007-02-06 10:45:39 -08003743static void sky2_shutdown(struct pci_dev *pdev)
3744{
3745 struct sky2_hw *hw = pci_get_drvdata(pdev);
3746 int i, wol = 0;
3747
3748 del_timer_sync(&hw->idle_timer);
3749 netif_poll_disable(hw->dev[0]);
3750
3751 for (i = 0; i < hw->ports; i++) {
3752 struct net_device *dev = hw->dev[i];
3753 struct sky2_port *sky2 = netdev_priv(dev);
3754
3755 if (sky2->wol) {
3756 wol = 1;
3757 sky2_wol_init(sky2);
3758 }
3759 }
3760
3761 if (wol)
3762 sky2_power_aux(hw);
3763
3764 pci_enable_wake(pdev, PCI_D3hot, wol);
3765 pci_enable_wake(pdev, PCI_D3cold, wol);
3766
3767 pci_disable_device(pdev);
3768 pci_set_power_state(pdev, PCI_D3hot);
3769
3770}
3771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003772static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003773 .name = DRV_NAME,
3774 .id_table = sky2_id_table,
3775 .probe = sky2_probe,
3776 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003777#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003778 .suspend = sky2_suspend,
3779 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003780#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08003781 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003782};
3783
3784static int __init sky2_init_module(void)
3785{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003786 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003787}
3788
3789static void __exit sky2_cleanup_module(void)
3790{
3791 pci_unregister_driver(&sky2_driver);
3792}
3793
3794module_init(sky2_init_module);
3795module_exit(sky2_cleanup_module);
3796
3797MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08003798MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003799MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003800MODULE_VERSION(DRV_VERSION);