blob: 9f7c21c22477e59462d72e930d79a4c2a238a051 [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020012#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050027#include <asm/mwait.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020028#include <asm/fpu/internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053029#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020030#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070031#include <asm/tlbflush.h>
Ashok Raj8838eb62015-08-12 18:29:40 +020032#include <asm/mce.h>
Brian Gerst9fda6a02015-07-29 01:41:16 -040033#include <asm/vm86.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020034
Thomas Gleixner45046892012-05-03 09:03:01 +000035/*
36 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
37 * no more per-task TSS's. The TSS size is kept cacheline-aligned
38 * so they are allowed to end up in the .data..cacheline_aligned
39 * section. Since TSS's are completely CPU-local, we want them
40 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
41 */
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080042__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
43 .x86_tss = {
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -070044 .sp0 = TOP_OF_INIT_STACK,
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080045#ifdef CONFIG_X86_32
46 .ss0 = __KERNEL_DS,
47 .ss1 = __KERNEL_CS,
48 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
49#endif
50 },
51#ifdef CONFIG_X86_32
52 /*
53 * Note that the .io_bitmap member must be extra-big. This is because
54 * the CPU will access an additional byte beyond the end of the IO
55 * permission bitmap. The extra byte must be all 1 bits, and must
56 * be within the limit.
57 */
58 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
59#endif
60};
Marc Dionnede71ad22015-05-04 15:16:44 -030061EXPORT_PER_CPU_SYMBOL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000062
Richard Weinberger90e24012012-03-25 23:00:04 +020063#ifdef CONFIG_X86_64
64static DEFINE_PER_CPU(unsigned char, is_idle);
65static ATOMIC_NOTIFIER_HEAD(idle_notifier);
66
67void idle_notifier_register(struct notifier_block *n)
68{
69 atomic_notifier_chain_register(&idle_notifier, n);
70}
71EXPORT_SYMBOL_GPL(idle_notifier_register);
72
73void idle_notifier_unregister(struct notifier_block *n)
74{
75 atomic_notifier_chain_unregister(&idle_notifier, n);
76}
77EXPORT_SYMBOL_GPL(idle_notifier_unregister);
78#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080079
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070080/*
81 * this gets called so that we can store lazy state into memory and copy the
82 * current task into the new thread.
83 */
Suresh Siddha61c46282008-03-10 15:28:04 -070084int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
85{
Ingo Molnar5aaeb5c2015-07-17 12:28:12 +020086 memcpy(dst, src, arch_task_struct_size);
Andy Lutomirski2459ee82015-10-30 22:42:46 -070087#ifdef CONFIG_VM86
88 dst->thread.vm86 = NULL;
89#endif
Oleg Nesterovf1853502014-09-02 19:57:23 +020090
Ingo Molnarc69e0982015-04-24 02:07:15 +020091 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddha61c46282008-03-10 15:28:04 -070092}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020093
Thomas Gleixner00dba562008-06-09 18:35:28 +020094/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080095 * Free current thread data structures etc..
96 */
97void exit_thread(void)
98{
99 struct task_struct *me = current;
100 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100101 unsigned long *bp = t->io_bitmap_ptr;
Ingo Molnarca6787b2015-04-23 12:33:50 +0200102 struct fpu *fpu = &t->fpu;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800103
Thomas Gleixner250981e2009-03-16 13:07:21 +0100104 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -0800105 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800106
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800107 t->io_bitmap_ptr = NULL;
108 clear_thread_flag(TIF_IO_BITMAP);
109 /*
110 * Careful, clear this in the TSS too:
111 */
112 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
113 t->io_bitmap_max = 0;
114 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100115 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800116 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700117
Brian Gerst9fda6a02015-07-29 01:41:16 -0400118 free_vm86(t);
119
Ingo Molnar50338612015-04-29 19:04:31 +0200120 fpu__drop(fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800121}
122
123void flush_thread(void)
124{
125 struct task_struct *tsk = current;
126
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200127 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800128 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100129
Ingo Molnar04c8e012015-04-29 20:35:33 +0200130 fpu__clear(&tsk->thread.fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800131}
132
133static void hard_disable_TSC(void)
134{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700135 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800136}
137
138void disable_TSC(void)
139{
140 preempt_disable();
141 if (!test_and_set_thread_flag(TIF_NOTSC))
142 /*
143 * Must flip the CPU state synchronously with
144 * TIF_NOTSC in the current running context.
145 */
146 hard_disable_TSC();
147 preempt_enable();
148}
149
150static void hard_enable_TSC(void)
151{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700152 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800153}
154
155static void enable_TSC(void)
156{
157 preempt_disable();
158 if (test_and_clear_thread_flag(TIF_NOTSC))
159 /*
160 * Must flip the CPU state synchronously with
161 * TIF_NOTSC in the current running context.
162 */
163 hard_enable_TSC();
164 preempt_enable();
165}
166
167int get_tsc_mode(unsigned long adr)
168{
169 unsigned int val;
170
171 if (test_thread_flag(TIF_NOTSC))
172 val = PR_TSC_SIGSEGV;
173 else
174 val = PR_TSC_ENABLE;
175
176 return put_user(val, (unsigned int __user *)adr);
177}
178
179int set_tsc_mode(unsigned int val)
180{
181 if (val == PR_TSC_SIGSEGV)
182 disable_TSC();
183 else if (val == PR_TSC_ENABLE)
184 enable_TSC();
185 else
186 return -EINVAL;
187
188 return 0;
189}
190
191void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
192 struct tss_struct *tss)
193{
194 struct thread_struct *prev, *next;
195
196 prev = &prev_p->thread;
197 next = &next_p->thread;
198
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100199 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
200 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
201 unsigned long debugctl = get_debugctlmsr();
202
203 debugctl &= ~DEBUGCTLMSR_BTF;
204 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
205 debugctl |= DEBUGCTLMSR_BTF;
206
207 update_debugctlmsr(debugctl);
208 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800209
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800210 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
211 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
212 /* prev and next are different */
213 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
214 hard_disable_TSC();
215 else
216 hard_enable_TSC();
217 }
218
219 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
220 /*
221 * Copy the relevant range of the IO bitmap.
222 * Normally this is 128 bytes or less:
223 */
224 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
225 max(prev->io_bitmap_max, next->io_bitmap_max));
226 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
227 /*
228 * Clear any possible leftover bits:
229 */
230 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
231 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300232 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800233}
234
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500235/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200236 * Idle related variables and functions
237 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100238unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200239EXPORT_SYMBOL(boot_option_idle_override);
240
Len Browna476bda2013-02-09 21:45:03 -0500241static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200242
Richard Weinberger90e24012012-03-25 23:00:04 +0200243#ifndef CONFIG_SMP
244static inline void play_dead(void)
245{
246 BUG();
247}
248#endif
249
250#ifdef CONFIG_X86_64
251void enter_idle(void)
252{
Alex Shic6ae41e2012-05-11 15:35:27 +0800253 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200254 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
255}
256
257static void __exit_idle(void)
258{
259 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
260 return;
261 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
262}
263
264/* Called from interrupts to signify idle end */
265void exit_idle(void)
266{
267 /* idle loop has pid 0 */
268 if (current->pid)
269 return;
270 __exit_idle();
271}
272#endif
273
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100274void arch_cpu_idle_enter(void)
275{
276 local_touch_nmi();
277 enter_idle();
278}
Richard Weinberger90e24012012-03-25 23:00:04 +0200279
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100280void arch_cpu_idle_exit(void)
281{
282 __exit_idle();
283}
Richard Weinberger90e24012012-03-25 23:00:04 +0200284
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100285void arch_cpu_idle_dead(void)
286{
287 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200288}
289
Thomas Gleixner00dba562008-06-09 18:35:28 +0200290/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100291 * Called from the generic idle code.
292 */
293void arch_cpu_idle(void)
294{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500295 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100296}
297
298/*
299 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200300 */
301void default_idle(void)
302{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200303 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100304 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200305 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200306}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700307#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200308EXPORT_SYMBOL(default_idle);
309#endif
310
Len Brown6a377dd2013-02-09 23:08:07 -0500311#ifdef CONFIG_XEN
312bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500313{
Len Browna476bda2013-02-09 21:45:03 -0500314 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500315
Len Browna476bda2013-02-09 21:45:03 -0500316 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500317
318 return ret;
319}
Len Brown6a377dd2013-02-09 23:08:07 -0500320#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100321void stop_this_cpu(void *dummy)
322{
323 local_irq_disable();
324 /*
325 * Remove this CPU:
326 */
Rusty Russell4f062892009-03-13 14:49:54 +1030327 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100328 disable_local_APIC();
Ashok Raj8838eb62015-08-12 18:29:40 +0200329 mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100330
Len Brown27be4572013-02-10 02:28:46 -0500331 for (;;)
332 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200333}
334
Len Brown02c68a02011-04-01 16:59:53 -0400335bool amd_e400_c1e_detected;
336EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200337
Len Brown02c68a02011-04-01 16:59:53 -0400338static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200339
Len Brown02c68a02011-04-01 16:59:53 -0400340void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200341{
Len Brown02c68a02011-04-01 16:59:53 -0400342 if (amd_e400_c1e_mask != NULL)
343 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200344}
345
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200346/*
Len Brown02c68a02011-04-01 16:59:53 -0400347 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200348 * pending message MSR. If we detect C1E, then we handle it the same
349 * way as C3 power states (local apic timer and TSC stop)
350 */
Len Brown02c68a02011-04-01 16:59:53 -0400351static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200352{
Len Brown02c68a02011-04-01 16:59:53 -0400353 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200354 u32 lo, hi;
355
356 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200357
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200358 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400359 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800360 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200361 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700362 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200363 }
364 }
365
Len Brown02c68a02011-04-01 16:59:53 -0400366 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200367 int cpu = smp_processor_id();
368
Len Brown02c68a02011-04-01 16:59:53 -0400369 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
370 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner162a6882015-04-03 02:01:28 +0200371 /* Force broadcast so ACPI can not interfere. */
372 tick_broadcast_force();
Joe Perchesc767a542012-05-21 19:50:07 -0700373 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200374 }
Thomas Gleixner435c3502015-04-03 02:05:53 +0200375 tick_broadcast_enter();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200376
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200377 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200378
379 /*
380 * The switch back from broadcast mode needs to be
381 * called with interrupts disabled.
382 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200383 local_irq_disable();
Thomas Gleixner435c3502015-04-03 02:05:53 +0200384 tick_broadcast_exit();
Peter Zijlstraea811742013-09-11 12:43:13 +0200385 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200386 } else
387 default_idle();
388}
389
Len Brownb2531492014-01-15 00:37:34 -0500390/*
391 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
392 * We can't rely on cpuidle installing MWAIT, because it will not load
393 * on systems that support only C1 -- so the boot default must be MWAIT.
394 *
395 * Some AMD machines are the opposite, they depend on using HALT.
396 *
397 * So for default C1, which is used during boot until cpuidle loads,
398 * use MWAIT-C1 on Intel HW that has it, else use HALT.
399 */
400static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
401{
402 if (c->x86_vendor != X86_VENDOR_INTEL)
403 return 0;
404
405 if (!cpu_has(c, X86_FEATURE_MWAIT))
406 return 0;
407
408 return 1;
409}
410
411/*
Huang Rui0fb03282015-05-26 10:28:09 +0200412 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
413 * with interrupts enabled and no flags, which is backwards compatible with the
414 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500415 */
Len Brownb2531492014-01-15 00:37:34 -0500416static void mwait_idle(void)
417{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100418 if (!current_set_polling_and_test()) {
Jisheng Zhange43d0182015-08-20 12:54:39 +0800419 trace_cpu_idle_rcuidle(1, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100420 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
421 smp_mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500422 clflush((void *)&current_thread_info()->flags);
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100423 smp_mb(); /* quirk */
424 }
Len Brownb2531492014-01-15 00:37:34 -0500425
426 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500427 if (!need_resched())
428 __sti_mwait(0, 0);
429 else
430 local_irq_enable();
Jisheng Zhange43d0182015-08-20 12:54:39 +0800431 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100432 } else {
Len Brownb2531492014-01-15 00:37:34 -0500433 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100434 }
435 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500436}
437
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400438void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200439{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100440#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100441 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700442 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200443#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100444 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200445 return;
446
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100447 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200448 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700449 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500450 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500451 } else if (prefer_mwait_c1_over_halt(c)) {
452 pr_info("using mwait in idle threads\n");
453 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200454 } else
Len Browna476bda2013-02-09 21:45:03 -0500455 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200456}
457
Len Brown02c68a02011-04-01 16:59:53 -0400458void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030459{
Len Brown02c68a02011-04-01 16:59:53 -0400460 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500461 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400462 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030463}
464
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200465static int __init idle_setup(char *str)
466{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400467 if (!str)
468 return -EINVAL;
469
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200470 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700471 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100472 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100473 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100474 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800475 /*
476 * When the boot option of idle=halt is added, halt is
477 * forced to be used for CPU idle. In such case CPU C2/C3
478 * won't be used again.
479 * To continue to load the CPU idle driver, don't touch
480 * the boot_option_idle_override.
481 */
Len Browna476bda2013-02-09 21:45:03 -0500482 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100483 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800484 } else if (!strcmp(str, "nomwait")) {
485 /*
486 * If the boot option of "idle=nomwait" is added,
487 * it means that mwait will be disabled for CPU C2/C3
488 * states. In such case it won't touch the variable
489 * of boot_option_idle_override.
490 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100491 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800492 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200493 return -1;
494
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200495 return 0;
496}
497early_param("idle", idle_setup);
498
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400499unsigned long arch_align_stack(unsigned long sp)
500{
501 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
502 sp -= get_random_int() % 8192;
503 return sp & ~0xf;
504}
505
506unsigned long arch_randomize_brk(struct mm_struct *mm)
507{
508 unsigned long range_end = mm->brk + 0x02000000;
509 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
510}
511
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000512/*
513 * Called from fs/proc with a reference on @p to find the function
514 * which called into schedule(). This needs to be done carefully
515 * because the task might wake up and we might look at a stack
516 * changing under us.
517 */
518unsigned long get_wchan(struct task_struct *p)
519{
520 unsigned long start, bottom, top, sp, fp, ip;
521 int count = 0;
522
523 if (!p || p == current || p->state == TASK_RUNNING)
524 return 0;
525
526 start = (unsigned long)task_stack_page(p);
527 if (!start)
528 return 0;
529
530 /*
531 * Layout of the stack page:
532 *
533 * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
534 * PADDING
535 * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
536 * stack
537 * ----------- bottom = start + sizeof(thread_info)
538 * thread_info
539 * ----------- start
540 *
541 * The tasks stack pointer points at the location where the
542 * framepointer is stored. The data on the stack is:
543 * ... IP FP ... IP FP
544 *
545 * We need to read FP and IP, so we need to adjust the upper
546 * bound by another unsigned long.
547 */
548 top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
549 top -= 2 * sizeof(unsigned long);
550 bottom = start + sizeof(struct thread_info);
551
552 sp = READ_ONCE(p->thread.sp);
553 if (sp < bottom || sp > top)
554 return 0;
555
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300556 fp = READ_ONCE_NOCHECK(*(unsigned long *)sp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000557 do {
558 if (fp < bottom || fp > top)
559 return 0;
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300560 ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000561 if (!in_sched_functions(ip))
562 return ip;
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300563 fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000564 } while (count++ < 16 && p->state != TASK_RUNNING);
565 return 0;
566}