blob: dc3b9558a25c4a9f1182c328bcce7f33dd5d9374 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030011
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020017#include <linux/dmapool.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053021#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070022#include <linux/mm.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26
27#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000028#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
36 * The driver has currently been tested only with the Atmel AT32AP7000,
37 * which does not support descriptor writeback.
38 */
39
Andy Shevchenkoa0982002012-09-21 15:05:48 +030040static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
41{
42 return slave ? slave->dst_master : 0;
43}
44
45static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
46{
47 return slave ? slave->src_master : 1;
48}
49
Andy Shevchenko5be10f32013-01-17 10:03:01 +020050#define SRC_MASTER 0
51#define DST_MASTER 1
52
53static inline unsigned int dwc_get_master(struct dma_chan *chan, int master)
54{
55 struct dw_dma *dw = to_dw_dma(chan->device);
56 struct dw_dma_slave *dws = chan->private;
57 unsigned int m;
58
59 if (master == SRC_MASTER)
60 m = dwc_get_sms(dws);
61 else
62 m = dwc_get_dms(dws);
63
64 return min_t(unsigned int, dw->nr_masters - 1, m);
65}
66
Viresh Kumar327e6972012-02-01 16:12:26 +053067#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053068 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
69 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020070 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko5be10f32013-01-17 10:03:01 +020071 int _dms = dwc_get_master(_chan, DST_MASTER); \
72 int _sms = dwc_get_master(_chan, SRC_MASTER); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020073 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053074 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020075 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053076 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000077 \
Viresh Kumar327e6972012-02-01 16:12:26 +053078 (DWC_CTLL_DST_MSIZE(_dmsize) \
79 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000080 | DWC_CTLL_LLP_D_EN \
81 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053082 | DWC_CTLL_DMS(_dms) \
83 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000084 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070085
86/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070087 * Number of descriptors to allocate for each channel. This should be
88 * made configurable somehow; preferably, the clients (at least the
89 * ones using slave transfers) should be able to give us a hint.
90 */
91#define NR_DESCS_PER_CHANNEL 64
92
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +020093static inline unsigned int dwc_get_data_width(struct dma_chan *chan, int master)
94{
95 struct dw_dma *dw = to_dw_dma(chan->device);
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +020096
Andy Shevchenko5be10f32013-01-17 10:03:01 +020097 return dw->data_width[dwc_get_master(chan, master)];
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +020098}
99
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700100/*----------------------------------------------------------------------*/
101
Dan Williams41d5e592009-01-06 11:38:21 -0700102static struct device *chan2dev(struct dma_chan *chan)
103{
104 return &chan->dev->device;
105}
106static struct device *chan2parent(struct dma_chan *chan)
107{
108 return chan->dev->device.parent;
109}
110
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700111static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
112{
Andy Shevchenkoe63a47a32012-10-18 17:34:12 +0300113 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700114}
115
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700116static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
117{
118 struct dw_desc *desc, *_desc;
119 struct dw_desc *ret = NULL;
120 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530121 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700122
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530123 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700124 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300125 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700126 if (async_tx_test_ack(&desc->txd)) {
127 list_del(&desc->desc_node);
128 ret = desc;
129 break;
130 }
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530133 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700134
Dan Williams41d5e592009-01-06 11:38:21 -0700135 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700136
137 return ret;
138}
139
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700140/*
141 * Move a descriptor, including any children, to the free list.
142 * `desc' must not be on any lists.
143 */
144static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
145{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530146 unsigned long flags;
147
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700148 if (desc) {
149 struct dw_desc *child;
150
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530151 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700152 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700153 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700154 "moving child desc %p to freelist\n",
155 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700156 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700157 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700158 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530159 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700160 }
161}
162
Viresh Kumar61e183f2011-11-17 16:01:29 +0530163static void dwc_initialize(struct dw_dma_chan *dwc)
164{
165 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
166 struct dw_dma_slave *dws = dwc->chan.private;
167 u32 cfghi = DWC_CFGH_FIFO_MODE;
168 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
169
170 if (dwc->initialized == true)
171 return;
172
173 if (dws) {
174 /*
175 * We need controller-specific data to set up slave
176 * transfers.
177 */
178 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
179
180 cfghi = dws->cfg_hi;
181 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300182 } else {
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200183 if (dwc->direction == DMA_MEM_TO_DEV)
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300184 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200185 else if (dwc->direction == DMA_DEV_TO_MEM)
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300186 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530187 }
188
189 channel_writel(dwc, CFG_LO, cfglo);
190 channel_writel(dwc, CFG_HI, cfghi);
191
192 /* Enable interrupts */
193 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530194 channel_set_bit(dw, MASK.ERROR, dwc->mask);
195
196 dwc->initialized = true;
197}
198
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700199/*----------------------------------------------------------------------*/
200
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300201static inline unsigned int dwc_fast_fls(unsigned long long v)
202{
203 /*
204 * We can be a lot more clever here, but this should take care
205 * of the most common optimization.
206 */
207 if (!(v & 7))
208 return 3;
209 else if (!(v & 3))
210 return 2;
211 else if (!(v & 1))
212 return 1;
213 return 0;
214}
215
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300216static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300217{
218 dev_err(chan2dev(&dwc->chan),
219 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
220 channel_readl(dwc, SAR),
221 channel_readl(dwc, DAR),
222 channel_readl(dwc, LLP),
223 channel_readl(dwc, CTL_HI),
224 channel_readl(dwc, CTL_LO));
225}
226
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300227static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
228{
229 channel_clear_bit(dw, CH_EN, dwc->mask);
230 while (dma_readl(dw, CH_EN) & dwc->mask)
231 cpu_relax();
232}
233
Andy Shevchenko1d455432012-06-19 13:34:03 +0300234/*----------------------------------------------------------------------*/
235
Andy Shevchenkofed25742012-09-21 15:05:49 +0300236/* Perform single block transfer */
237static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
238 struct dw_desc *desc)
239{
240 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
241 u32 ctllo;
242
243 /* Software emulation of LLP mode relies on interrupts to continue
244 * multi block transfer. */
245 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
246
247 channel_writel(dwc, SAR, desc->lli.sar);
248 channel_writel(dwc, DAR, desc->lli.dar);
249 channel_writel(dwc, CTL_LO, ctllo);
250 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
251 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200252
253 /* Move pointer to next descriptor */
254 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300255}
256
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700257/* Called with dwc->lock held and bh disabled */
258static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
259{
260 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300261 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700262
263 /* ASSERT: channel is idle */
264 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700265 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700266 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300267 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700268
269 /* The tasklet will hopefully advance the queue... */
270 return;
271 }
272
Andy Shevchenkofed25742012-09-21 15:05:49 +0300273 if (dwc->nollp) {
274 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
275 &dwc->flags);
276 if (was_soft_llp) {
277 dev_err(chan2dev(&dwc->chan),
278 "BUG: Attempted to start new LLP transfer "
279 "inside ongoing one\n");
280 return;
281 }
282
283 dwc_initialize(dwc);
284
285 dwc->tx_list = &first->tx_list;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200286 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300287
288 dwc_do_single_block(dwc, first);
289
290 return;
291 }
292
Viresh Kumar61e183f2011-11-17 16:01:29 +0530293 dwc_initialize(dwc);
294
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700295 channel_writel(dwc, LLP, first->txd.phys);
296 channel_writel(dwc, CTL_LO,
297 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
298 channel_writel(dwc, CTL_HI, 0);
299 channel_set_bit(dw, CH_EN, dwc->mask);
300}
301
302/*----------------------------------------------------------------------*/
303
304static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530305dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
306 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700307{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530308 dma_async_tx_callback callback = NULL;
309 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700310 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530311 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530312 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700313
Dan Williams41d5e592009-01-06 11:38:21 -0700314 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700315
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530316 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000317 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530318 if (callback_required) {
319 callback = txd->callback;
320 param = txd->callback_param;
321 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700322
Viresh Kumare5180762011-03-03 15:47:20 +0530323 /* async_tx_ack */
324 list_for_each_entry(child, &desc->tx_list, desc_node)
325 async_tx_ack(&child->txd);
326 async_tx_ack(&desc->txd);
327
Dan Williamse0bd0f82009-09-08 17:53:02 -0700328 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700329 list_move(&desc->desc_node, &dwc->free_list);
330
Andy Shevchenko495aea42013-01-10 11:11:41 +0200331 if (!is_slave_direction(dwc->direction)) {
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700332 struct device *parent = chan2parent(&dwc->chan);
333 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
334 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
335 dma_unmap_single(parent, desc->lli.dar,
336 desc->len, DMA_FROM_DEVICE);
337 else
338 dma_unmap_page(parent, desc->lli.dar,
339 desc->len, DMA_FROM_DEVICE);
340 }
341 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
342 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
343 dma_unmap_single(parent, desc->lli.sar,
344 desc->len, DMA_TO_DEVICE);
345 else
346 dma_unmap_page(parent, desc->lli.sar,
347 desc->len, DMA_TO_DEVICE);
348 }
349 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700350
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530351 spin_unlock_irqrestore(&dwc->lock, flags);
352
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200353 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700354 callback(param);
355}
356
357static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
358{
359 struct dw_desc *desc, *_desc;
360 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530361 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700362
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530363 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700364 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700365 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700366 "BUG: XFER bit set, but channel not idle!\n");
367
368 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300369 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700370 }
371
372 /*
373 * Submit queued descriptors ASAP, i.e. before we go through
374 * the completed ones.
375 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700376 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530377 if (!list_empty(&dwc->queue)) {
378 list_move(dwc->queue.next, &dwc->active_list);
379 dwc_dostart(dwc, dwc_first_active(dwc));
380 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700381
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530382 spin_unlock_irqrestore(&dwc->lock, flags);
383
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700384 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530385 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700386}
387
388static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
389{
390 dma_addr_t llp;
391 struct dw_desc *desc, *_desc;
392 struct dw_desc *child;
393 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530394 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700395
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530396 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700397 llp = channel_readl(dwc, LLP);
398 status_xfer = dma_readl(dw, RAW.XFER);
399
400 if (status_xfer & dwc->mask) {
401 /* Everything we've submitted is done */
402 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200403
404 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
405 if (dwc->tx_node_active != dwc->tx_list) {
406 desc = to_dw_desc(dwc->tx_node_active);
407
408 /* Submit next block */
409 dwc_do_single_block(dwc, desc);
410 spin_unlock_irqrestore(&dwc->lock, flags);
411
412 return;
413 }
414 /* We are done here */
415 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
416 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530417 spin_unlock_irqrestore(&dwc->lock, flags);
418
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700419 dwc_complete_all(dw, dwc);
420 return;
421 }
422
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530423 if (list_empty(&dwc->active_list)) {
424 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000425 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530426 }
Jamie Iles087809f2011-01-21 14:11:52 +0000427
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200428 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
429 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
430 spin_unlock_irqrestore(&dwc->lock, flags);
431 return;
432 }
433
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300434 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300435 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700436
437 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530438 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530439 if (desc->txd.phys == llp) {
440 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700441 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530442 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530443
444 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530445 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700446 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530447 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700448 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530449 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700450
Dan Williamse0bd0f82009-09-08 17:53:02 -0700451 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530452 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700453 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530454 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700455 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530456 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700457
458 /*
459 * No descriptors so far seem to be in progress, i.e.
460 * this one must be done.
461 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530462 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530463 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530464 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700465 }
466
Dan Williams41d5e592009-01-06 11:38:21 -0700467 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700468 "BUG: All descriptors done, but channel not idle!\n");
469
470 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300471 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700472
473 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530474 list_move(dwc->queue.next, &dwc->active_list);
475 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700476 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530477 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700478}
479
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300480static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700481{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300482 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
483 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700484}
485
486static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
487{
488 struct dw_desc *bad_desc;
489 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530490 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700491
492 dwc_scan_descriptors(dw, dwc);
493
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530494 spin_lock_irqsave(&dwc->lock, flags);
495
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700496 /*
497 * The descriptor currently at the head of the active list is
498 * borked. Since we don't have any way to report errors, we'll
499 * just have to scream loudly and try to carry on.
500 */
501 bad_desc = dwc_first_active(dwc);
502 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530503 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700504
505 /* Clear the error flag and try to restart the controller */
506 dma_writel(dw, CLEAR.ERROR, dwc->mask);
507 if (!list_empty(&dwc->active_list))
508 dwc_dostart(dwc, dwc_first_active(dwc));
509
510 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300511 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700512 * when someone submits a bad physical address in a
513 * descriptor, we should consider ourselves lucky that the
514 * controller flagged an error instead of scribbling over
515 * random memory locations.
516 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300517 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
518 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700519 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700520 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700521 dwc_dump_lli(dwc, &child->lli);
522
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530523 spin_unlock_irqrestore(&dwc->lock, flags);
524
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700525 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530526 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700527}
528
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200529/* --------------------- Cyclic DMA API extensions -------------------- */
530
531inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
532{
533 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
534 return channel_readl(dwc, SAR);
535}
536EXPORT_SYMBOL(dw_dma_get_src_addr);
537
538inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
539{
540 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
541 return channel_readl(dwc, DAR);
542}
543EXPORT_SYMBOL(dw_dma_get_dst_addr);
544
545/* called with dwc->lock held and all DMAC interrupts disabled */
546static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530547 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200548{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530549 unsigned long flags;
550
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530551 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200552 void (*callback)(void *param);
553 void *callback_param;
554
555 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
556 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200557
558 callback = dwc->cdesc->period_callback;
559 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530560
561 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200562 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200563 }
564
565 /*
566 * Error and transfer complete are highly unlikely, and will most
567 * likely be due to a configuration error by the user.
568 */
569 if (unlikely(status_err & dwc->mask) ||
570 unlikely(status_xfer & dwc->mask)) {
571 int i;
572
573 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
574 "interrupt, stopping DMA transfer\n",
575 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530576
577 spin_lock_irqsave(&dwc->lock, flags);
578
Andy Shevchenko1d455432012-06-19 13:34:03 +0300579 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200580
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300581 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200582
583 /* make sure DMA does not restart by loading a new list */
584 channel_writel(dwc, LLP, 0);
585 channel_writel(dwc, CTL_LO, 0);
586 channel_writel(dwc, CTL_HI, 0);
587
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200588 dma_writel(dw, CLEAR.ERROR, dwc->mask);
589 dma_writel(dw, CLEAR.XFER, dwc->mask);
590
591 for (i = 0; i < dwc->cdesc->periods; i++)
592 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530593
594 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200595 }
596}
597
598/* ------------------------------------------------------------------------- */
599
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700600static void dw_dma_tasklet(unsigned long data)
601{
602 struct dw_dma *dw = (struct dw_dma *)data;
603 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700604 u32 status_xfer;
605 u32 status_err;
606 int i;
607
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700608 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700609 status_err = dma_readl(dw, RAW.ERROR);
610
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300611 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700612
613 for (i = 0; i < dw->dma.chancnt; i++) {
614 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200615 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530616 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200617 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700618 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200619 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700620 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700621 }
622
623 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530624 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700625 */
626 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700627 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
628}
629
630static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
631{
632 struct dw_dma *dw = dev_id;
633 u32 status;
634
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300635 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700636 dma_readl(dw, STATUS_INT));
637
638 /*
639 * Just disable the interrupts. We'll turn them back on in the
640 * softirq handler.
641 */
642 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700643 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
644
645 status = dma_readl(dw, STATUS_INT);
646 if (status) {
647 dev_err(dw->dma.dev,
648 "BUG: Unexpected interrupts pending: 0x%x\n",
649 status);
650
651 /* Try to recover */
652 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700653 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
654 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
655 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
656 }
657
658 tasklet_schedule(&dw->tasklet);
659
660 return IRQ_HANDLED;
661}
662
663/*----------------------------------------------------------------------*/
664
665static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
666{
667 struct dw_desc *desc = txd_to_dw_desc(tx);
668 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
669 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530670 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700671
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530672 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000673 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700674
675 /*
676 * REVISIT: We should attempt to chain as many descriptors as
677 * possible, perhaps even appending to those already submitted
678 * for DMA. But this is hard to do in a race-free manner.
679 */
680 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300681 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700682 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700683 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530684 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700685 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300686 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700687 desc->txd.cookie);
688
689 list_add_tail(&desc->desc_node, &dwc->queue);
690 }
691
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530692 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700693
694 return cookie;
695}
696
697static struct dma_async_tx_descriptor *
698dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
699 size_t len, unsigned long flags)
700{
701 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
702 struct dw_desc *desc;
703 struct dw_desc *first;
704 struct dw_desc *prev;
705 size_t xfer_count;
706 size_t offset;
707 unsigned int src_width;
708 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300709 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700710 u32 ctllo;
711
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300712 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300713 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300714 (unsigned long long)dest, (unsigned long long)src,
715 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700716
717 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300718 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700719 return NULL;
720 }
721
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200722 dwc->direction = DMA_MEM_TO_MEM;
723
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +0200724 data_width = min_t(unsigned int, dwc_get_data_width(chan, SRC_MASTER),
725 dwc_get_data_width(chan, DST_MASTER));
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300726
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300727 src_width = dst_width = min_t(unsigned int, data_width,
728 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700729
Viresh Kumar327e6972012-02-01 16:12:26 +0530730 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700731 | DWC_CTLL_DST_WIDTH(dst_width)
732 | DWC_CTLL_SRC_WIDTH(src_width)
733 | DWC_CTLL_DST_INC
734 | DWC_CTLL_SRC_INC
735 | DWC_CTLL_FC_M2M;
736 prev = first = NULL;
737
738 for (offset = 0; offset < len; offset += xfer_count << src_width) {
739 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300740 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700741
742 desc = dwc_desc_get(dwc);
743 if (!desc)
744 goto err_desc_get;
745
746 desc->lli.sar = src + offset;
747 desc->lli.dar = dest + offset;
748 desc->lli.ctllo = ctllo;
749 desc->lli.ctlhi = xfer_count;
750
751 if (!first) {
752 first = desc;
753 } else {
754 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700755 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700756 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700757 }
758 prev = desc;
759 }
760
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700761 if (flags & DMA_PREP_INTERRUPT)
762 /* Trigger interrupt after last block */
763 prev->lli.ctllo |= DWC_CTLL_INT_EN;
764
765 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700766 first->txd.flags = flags;
767 first->len = len;
768
769 return &first->txd;
770
771err_desc_get:
772 dwc_desc_put(dwc, first);
773 return NULL;
774}
775
776static struct dma_async_tx_descriptor *
777dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530778 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500779 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700780{
781 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +0530782 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700783 struct dw_desc *prev;
784 struct dw_desc *first;
785 u32 ctllo;
786 dma_addr_t reg;
787 unsigned int reg_width;
788 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300789 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700790 unsigned int i;
791 struct scatterlist *sg;
792 size_t total_len = 0;
793
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300794 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700795
Andy Shevchenko495aea42013-01-10 11:11:41 +0200796 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700797 return NULL;
798
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200799 dwc->direction = direction;
800
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700801 prev = first = NULL;
802
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700803 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530804 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530805 reg_width = __fls(sconfig->dst_addr_width);
806 reg = sconfig->dst_addr;
807 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700808 | DWC_CTLL_DST_WIDTH(reg_width)
809 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530810 | DWC_CTLL_SRC_INC);
811
812 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
813 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
814
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +0200815 data_width = dwc_get_data_width(chan, SRC_MASTER);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300816
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700817 for_each_sg(sgl, sg, sg_len, i) {
818 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530819 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700820
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200821 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700822 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530823
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300824 mem_width = min_t(unsigned int,
825 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700826
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530827slave_sg_todev_fill_desc:
828 desc = dwc_desc_get(dwc);
829 if (!desc) {
830 dev_err(chan2dev(chan),
831 "not enough descriptors available\n");
832 goto err_desc_get;
833 }
834
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700835 desc->lli.sar = mem;
836 desc->lli.dar = reg;
837 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300838 if ((len >> mem_width) > dwc->block_size) {
839 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530840 mem += dlen;
841 len -= dlen;
842 } else {
843 dlen = len;
844 len = 0;
845 }
846
847 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700848
849 if (!first) {
850 first = desc;
851 } else {
852 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700853 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700854 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700855 }
856 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530857 total_len += dlen;
858
859 if (len)
860 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700861 }
862 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530863 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530864 reg_width = __fls(sconfig->src_addr_width);
865 reg = sconfig->src_addr;
866 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700867 | DWC_CTLL_SRC_WIDTH(reg_width)
868 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530869 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700870
Viresh Kumar327e6972012-02-01 16:12:26 +0530871 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
872 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
873
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +0200874 data_width = dwc_get_data_width(chan, DST_MASTER);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300875
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700876 for_each_sg(sgl, sg, sg_len, i) {
877 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530878 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700879
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200880 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700881 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530882
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300883 mem_width = min_t(unsigned int,
884 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700885
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530886slave_sg_fromdev_fill_desc:
887 desc = dwc_desc_get(dwc);
888 if (!desc) {
889 dev_err(chan2dev(chan),
890 "not enough descriptors available\n");
891 goto err_desc_get;
892 }
893
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700894 desc->lli.sar = reg;
895 desc->lli.dar = mem;
896 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300897 if ((len >> reg_width) > dwc->block_size) {
898 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530899 mem += dlen;
900 len -= dlen;
901 } else {
902 dlen = len;
903 len = 0;
904 }
905 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700906
907 if (!first) {
908 first = desc;
909 } else {
910 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700911 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700912 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700913 }
914 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530915 total_len += dlen;
916
917 if (len)
918 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700919 }
920 break;
921 default:
922 return NULL;
923 }
924
925 if (flags & DMA_PREP_INTERRUPT)
926 /* Trigger interrupt after last block */
927 prev->lli.ctllo |= DWC_CTLL_INT_EN;
928
929 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700930 first->len = total_len;
931
932 return &first->txd;
933
934err_desc_get:
935 dwc_desc_put(dwc, first);
936 return NULL;
937}
938
Viresh Kumar327e6972012-02-01 16:12:26 +0530939/*
940 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
941 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
942 *
943 * NOTE: burst size 2 is not supported by controller.
944 *
945 * This can be done by finding least significant bit set: n & (n - 1)
946 */
947static inline void convert_burst(u32 *maxburst)
948{
949 if (*maxburst > 1)
950 *maxburst = fls(*maxburst) - 2;
951 else
952 *maxburst = 0;
953}
954
955static int
956set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
957{
958 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
959
Andy Shevchenko495aea42013-01-10 11:11:41 +0200960 /* Check if chan will be configured for slave transfers */
961 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +0530962 return -EINVAL;
963
964 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200965 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530966
967 convert_burst(&dwc->dma_sconfig.src_maxburst);
968 convert_burst(&dwc->dma_sconfig.dst_maxburst);
969
970 return 0;
971}
972
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200973static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
974{
975 u32 cfglo = channel_readl(dwc, CFG_LO);
976
977 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
978 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
979 cpu_relax();
980
981 dwc->paused = true;
982}
983
984static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
985{
986 u32 cfglo = channel_readl(dwc, CFG_LO);
987
988 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
989
990 dwc->paused = false;
991}
992
Linus Walleij05827632010-05-17 16:30:42 -0700993static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
994 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700995{
996 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
997 struct dw_dma *dw = to_dw_dma(chan->device);
998 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530999 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001000 LIST_HEAD(list);
1001
Linus Walleija7c57cf2011-04-19 08:31:32 +08001002 if (cmd == DMA_PAUSE) {
1003 spin_lock_irqsave(&dwc->lock, flags);
1004
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001005 dwc_chan_pause(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001006
Linus Walleija7c57cf2011-04-19 08:31:32 +08001007 spin_unlock_irqrestore(&dwc->lock, flags);
1008 } else if (cmd == DMA_RESUME) {
1009 if (!dwc->paused)
1010 return 0;
1011
1012 spin_lock_irqsave(&dwc->lock, flags);
1013
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001014 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001015
1016 spin_unlock_irqrestore(&dwc->lock, flags);
1017 } else if (cmd == DMA_TERMINATE_ALL) {
1018 spin_lock_irqsave(&dwc->lock, flags);
1019
Andy Shevchenkofed25742012-09-21 15:05:49 +03001020 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1021
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001022 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001023
Heikki Krogerusa5dbff12013-01-10 10:53:06 +02001024 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001025
1026 /* active_list entries will end up before queued entries */
1027 list_splice_init(&dwc->queue, &list);
1028 list_splice_init(&dwc->active_list, &list);
1029
1030 spin_unlock_irqrestore(&dwc->lock, flags);
1031
1032 /* Flush all pending and queued descriptors */
1033 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1034 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301035 } else if (cmd == DMA_SLAVE_CONFIG) {
1036 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1037 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001038 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301039 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001040
Linus Walleijc3635c72010-03-26 16:44:01 -07001041 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001042}
1043
1044static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001045dwc_tx_status(struct dma_chan *chan,
1046 dma_cookie_t cookie,
1047 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001048{
1049 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001050 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001051
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001052 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001053 if (ret != DMA_SUCCESS) {
1054 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1055
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001056 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001057 }
1058
Viresh Kumarabf53902011-04-15 16:03:35 +05301059 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001060 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001061
Linus Walleija7c57cf2011-04-19 08:31:32 +08001062 if (dwc->paused)
1063 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001064
1065 return ret;
1066}
1067
1068static void dwc_issue_pending(struct dma_chan *chan)
1069{
1070 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1071
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001072 if (!list_empty(&dwc->queue))
1073 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001074}
1075
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001076static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001077{
1078 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1079 struct dw_dma *dw = to_dw_dma(chan->device);
1080 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001081 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301082 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001083
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001084 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001085
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001086 /* ASSERT: channel is idle */
1087 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001088 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001089 return -EIO;
1090 }
1091
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001092 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001093
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001094 /*
1095 * NOTE: some controllers may have additional features that we
1096 * need to initialize here, like "scatter-gather" (which
1097 * doesn't mean what you think it means), and status writeback.
1098 */
1099
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301100 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001101 i = dwc->descs_allocated;
1102 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001103 dma_addr_t phys;
1104
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301105 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001106
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001107 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001108 if (!desc)
1109 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001110
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001111 memset(desc, 0, sizeof(struct dw_desc));
1112
Dan Williamse0bd0f82009-09-08 17:53:02 -07001113 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001114 dma_async_tx_descriptor_init(&desc->txd, chan);
1115 desc->txd.tx_submit = dwc_tx_submit;
1116 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001117 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001118
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001119 dwc_desc_put(dwc, desc);
1120
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301121 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001122 i = ++dwc->descs_allocated;
1123 }
1124
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301125 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001126
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001127 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001128
1129 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001130
1131err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001132 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1133
1134 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001135}
1136
1137static void dwc_free_chan_resources(struct dma_chan *chan)
1138{
1139 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1140 struct dw_dma *dw = to_dw_dma(chan->device);
1141 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301142 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001143 LIST_HEAD(list);
1144
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001145 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001146 dwc->descs_allocated);
1147
1148 /* ASSERT: channel is idle */
1149 BUG_ON(!list_empty(&dwc->active_list));
1150 BUG_ON(!list_empty(&dwc->queue));
1151 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1152
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301153 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001154 list_splice_init(&dwc->free_list, &list);
1155 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301156 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001157
1158 /* Disable interrupts */
1159 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001160 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1161
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301162 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001163
1164 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001165 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001166 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001167 }
1168
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001169 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001170}
1171
Viresh Kumara9ddb572012-10-16 09:49:17 +05301172bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
1173{
1174 struct dw_dma *dw = to_dw_dma(chan->device);
1175 static struct dw_dma *last_dw;
1176 static char *last_bus_id;
1177 int i = -1;
1178
1179 /*
1180 * dmaengine framework calls this routine for all channels of all dma
1181 * controller, until true is returned. If 'param' bus_id is not
1182 * registered with a dma controller (dw), then there is no need of
1183 * running below function for all channels of dw.
1184 *
1185 * This block of code does this by saving the parameters of last
1186 * failure. If dw and param are same, i.e. trying on same dw with
1187 * different channel, return false.
1188 */
1189 if ((last_dw == dw) && (last_bus_id == param))
1190 return false;
1191 /*
1192 * Return true:
1193 * - If dw_dma's platform data is not filled with slave info, then all
1194 * dma controllers are fine for transfer.
1195 * - Or if param is NULL
1196 */
1197 if (!dw->sd || !param)
1198 return true;
1199
1200 while (++i < dw->sd_count) {
1201 if (!strcmp(dw->sd[i].bus_id, param)) {
1202 chan->private = &dw->sd[i];
1203 last_dw = NULL;
1204 last_bus_id = NULL;
1205
1206 return true;
1207 }
1208 }
1209
1210 last_dw = dw;
1211 last_bus_id = param;
1212 return false;
1213}
1214EXPORT_SYMBOL(dw_dma_generic_filter);
1215
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001216/* --------------------- Cyclic DMA API extensions -------------------- */
1217
1218/**
1219 * dw_dma_cyclic_start - start the cyclic DMA transfer
1220 * @chan: the DMA channel to start
1221 *
1222 * Must be called with soft interrupts disabled. Returns zero on success or
1223 * -errno on failure.
1224 */
1225int dw_dma_cyclic_start(struct dma_chan *chan)
1226{
1227 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1228 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301229 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001230
1231 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1232 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1233 return -ENODEV;
1234 }
1235
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301236 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001237
1238 /* assert channel is idle */
1239 if (dma_readl(dw, CH_EN) & dwc->mask) {
1240 dev_err(chan2dev(&dwc->chan),
1241 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001242 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301243 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001244 return -EBUSY;
1245 }
1246
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001247 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1248 dma_writel(dw, CLEAR.XFER, dwc->mask);
1249
1250 /* setup DMAC channel registers */
1251 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1252 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1253 channel_writel(dwc, CTL_HI, 0);
1254
1255 channel_set_bit(dw, CH_EN, dwc->mask);
1256
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301257 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001258
1259 return 0;
1260}
1261EXPORT_SYMBOL(dw_dma_cyclic_start);
1262
1263/**
1264 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1265 * @chan: the DMA channel to stop
1266 *
1267 * Must be called with soft interrupts disabled.
1268 */
1269void dw_dma_cyclic_stop(struct dma_chan *chan)
1270{
1271 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1272 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301273 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001274
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301275 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001276
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001277 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001278
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301279 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001280}
1281EXPORT_SYMBOL(dw_dma_cyclic_stop);
1282
1283/**
1284 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1285 * @chan: the DMA channel to prepare
1286 * @buf_addr: physical DMA address where the buffer starts
1287 * @buf_len: total number of bytes for the entire buffer
1288 * @period_len: number of bytes for each period
1289 * @direction: transfer direction, to or from device
1290 *
1291 * Must be called before trying to start the transfer. Returns a valid struct
1292 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1293 */
1294struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1295 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301296 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001297{
1298 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301299 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001300 struct dw_cyclic_desc *cdesc;
1301 struct dw_cyclic_desc *retval = NULL;
1302 struct dw_desc *desc;
1303 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001304 unsigned long was_cyclic;
1305 unsigned int reg_width;
1306 unsigned int periods;
1307 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301308 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001309
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301310 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001311 if (dwc->nollp) {
1312 spin_unlock_irqrestore(&dwc->lock, flags);
1313 dev_dbg(chan2dev(&dwc->chan),
1314 "channel doesn't support LLP transfers\n");
1315 return ERR_PTR(-EINVAL);
1316 }
1317
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001318 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301319 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001320 dev_dbg(chan2dev(&dwc->chan),
1321 "queue and/or active list are not empty\n");
1322 return ERR_PTR(-EBUSY);
1323 }
1324
1325 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301326 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001327 if (was_cyclic) {
1328 dev_dbg(chan2dev(&dwc->chan),
1329 "channel already prepared for cyclic DMA\n");
1330 return ERR_PTR(-EBUSY);
1331 }
1332
1333 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301334
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001335 if (unlikely(!is_slave_direction(direction)))
1336 goto out_err;
1337
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001338 dwc->direction = direction;
1339
Viresh Kumar327e6972012-02-01 16:12:26 +05301340 if (direction == DMA_MEM_TO_DEV)
1341 reg_width = __ffs(sconfig->dst_addr_width);
1342 else
1343 reg_width = __ffs(sconfig->src_addr_width);
1344
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001345 periods = buf_len / period_len;
1346
1347 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001348 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001349 goto out_err;
1350 if (unlikely(period_len & ((1 << reg_width) - 1)))
1351 goto out_err;
1352 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1353 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001354
1355 retval = ERR_PTR(-ENOMEM);
1356
1357 if (periods > NR_DESCS_PER_CHANNEL)
1358 goto out_err;
1359
1360 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1361 if (!cdesc)
1362 goto out_err;
1363
1364 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1365 if (!cdesc->desc)
1366 goto out_err_alloc;
1367
1368 for (i = 0; i < periods; i++) {
1369 desc = dwc_desc_get(dwc);
1370 if (!desc)
1371 goto out_err_desc_get;
1372
1373 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301374 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301375 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001376 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301377 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001378 | DWC_CTLL_DST_WIDTH(reg_width)
1379 | DWC_CTLL_SRC_WIDTH(reg_width)
1380 | DWC_CTLL_DST_FIX
1381 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001382 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301383
1384 desc->lli.ctllo |= sconfig->device_fc ?
1385 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1386 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1387
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001388 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301389 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001390 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301391 desc->lli.sar = sconfig->src_addr;
1392 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001393 | DWC_CTLL_SRC_WIDTH(reg_width)
1394 | DWC_CTLL_DST_WIDTH(reg_width)
1395 | DWC_CTLL_DST_INC
1396 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001397 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301398
1399 desc->lli.ctllo |= sconfig->device_fc ?
1400 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1401 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1402
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001403 break;
1404 default:
1405 break;
1406 }
1407
1408 desc->lli.ctlhi = (period_len >> reg_width);
1409 cdesc->desc[i] = desc;
1410
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001411 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001412 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001413
1414 last = desc;
1415 }
1416
1417 /* lets make a cyclic list */
1418 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001419
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001420 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1421 "period %zu periods %d\n", (unsigned long long)buf_addr,
1422 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001423
1424 cdesc->periods = periods;
1425 dwc->cdesc = cdesc;
1426
1427 return cdesc;
1428
1429out_err_desc_get:
1430 while (i--)
1431 dwc_desc_put(dwc, cdesc->desc[i]);
1432out_err_alloc:
1433 kfree(cdesc);
1434out_err:
1435 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1436 return (struct dw_cyclic_desc *)retval;
1437}
1438EXPORT_SYMBOL(dw_dma_cyclic_prep);
1439
1440/**
1441 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1442 * @chan: the DMA channel to free
1443 */
1444void dw_dma_cyclic_free(struct dma_chan *chan)
1445{
1446 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1447 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1448 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1449 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301450 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001451
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001452 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001453
1454 if (!cdesc)
1455 return;
1456
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301457 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001458
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001459 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001460
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001461 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1462 dma_writel(dw, CLEAR.XFER, dwc->mask);
1463
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301464 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001465
1466 for (i = 0; i < cdesc->periods; i++)
1467 dwc_desc_put(dwc, cdesc->desc[i]);
1468
1469 kfree(cdesc->desc);
1470 kfree(cdesc);
1471
1472 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1473}
1474EXPORT_SYMBOL(dw_dma_cyclic_free);
1475
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001476/*----------------------------------------------------------------------*/
1477
1478static void dw_dma_off(struct dw_dma *dw)
1479{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301480 int i;
1481
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001482 dma_writel(dw, CFG, 0);
1483
1484 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001485 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1486 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1487 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1488
1489 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1490 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301491
1492 for (i = 0; i < dw->dma.chancnt; i++)
1493 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001494}
1495
Viresh Kumara9ddb572012-10-16 09:49:17 +05301496#ifdef CONFIG_OF
1497static struct dw_dma_platform_data *
1498dw_dma_parse_dt(struct platform_device *pdev)
1499{
1500 struct device_node *sn, *cn, *np = pdev->dev.of_node;
1501 struct dw_dma_platform_data *pdata;
1502 struct dw_dma_slave *sd;
1503 u32 tmp, arr[4];
1504
1505 if (!np) {
1506 dev_err(&pdev->dev, "Missing DT data\n");
1507 return NULL;
1508 }
1509
1510 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1511 if (!pdata)
1512 return NULL;
1513
1514 if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
1515 return NULL;
1516
1517 if (of_property_read_bool(np, "is_private"))
1518 pdata->is_private = true;
1519
1520 if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
1521 pdata->chan_allocation_order = (unsigned char)tmp;
1522
1523 if (!of_property_read_u32(np, "chan_priority", &tmp))
1524 pdata->chan_priority = tmp;
1525
1526 if (!of_property_read_u32(np, "block_size", &tmp))
1527 pdata->block_size = tmp;
1528
1529 if (!of_property_read_u32(np, "nr_masters", &tmp)) {
1530 if (tmp > 4)
1531 return NULL;
1532
1533 pdata->nr_masters = tmp;
1534 }
1535
1536 if (!of_property_read_u32_array(np, "data_width", arr,
1537 pdata->nr_masters))
1538 for (tmp = 0; tmp < pdata->nr_masters; tmp++)
1539 pdata->data_width[tmp] = arr[tmp];
1540
1541 /* parse slave data */
1542 sn = of_find_node_by_name(np, "slave_info");
1543 if (!sn)
1544 return pdata;
1545
1546 /* calculate number of slaves */
1547 tmp = of_get_child_count(sn);
1548 if (!tmp)
1549 return NULL;
1550
1551 sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
1552 if (!sd)
1553 return NULL;
1554
1555 pdata->sd = sd;
1556 pdata->sd_count = tmp;
1557
1558 for_each_child_of_node(sn, cn) {
1559 sd->dma_dev = &pdev->dev;
1560 of_property_read_string(cn, "bus_id", &sd->bus_id);
1561 of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
1562 of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
1563 if (!of_property_read_u32(cn, "src_master", &tmp))
1564 sd->src_master = tmp;
1565
1566 if (!of_property_read_u32(cn, "dst_master", &tmp))
1567 sd->dst_master = tmp;
1568 sd++;
1569 }
1570
1571 return pdata;
1572}
1573#else
1574static inline struct dw_dma_platform_data *
1575dw_dma_parse_dt(struct platform_device *pdev)
1576{
1577 return NULL;
1578}
1579#endif
1580
Bill Pemberton463a1f82012-11-19 13:22:55 -05001581static int dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001582{
1583 struct dw_dma_platform_data *pdata;
1584 struct resource *io;
1585 struct dw_dma *dw;
1586 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001587 void __iomem *regs;
1588 bool autocfg;
1589 unsigned int dw_params;
1590 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001591 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001592 int irq;
1593 int err;
1594 int i;
1595
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001596 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1597 if (!io)
1598 return -EINVAL;
1599
1600 irq = platform_get_irq(pdev, 0);
1601 if (irq < 0)
1602 return irq;
1603
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001604 regs = devm_request_and_ioremap(&pdev->dev, io);
1605 if (!regs)
1606 return -EBUSY;
1607
1608 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1609 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1610
Andy Shevchenko123de542013-01-09 10:17:01 +02001611 pdata = dev_get_platdata(&pdev->dev);
1612 if (!pdata)
1613 pdata = dw_dma_parse_dt(pdev);
1614
1615 if (!pdata && autocfg) {
1616 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1617 if (!pdata)
1618 return -ENOMEM;
1619
1620 /* Fill platform data with the default values */
1621 pdata->is_private = true;
1622 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1623 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1624 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1625 return -EINVAL;
1626
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001627 if (autocfg)
1628 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1629 else
1630 nr_channels = pdata->nr_channels;
1631
1632 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001633 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001634 if (!dw)
1635 return -ENOMEM;
1636
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001637 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1638 if (IS_ERR(dw->clk))
1639 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301640 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001641
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001642 dw->regs = regs;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301643 dw->sd = pdata->sd;
1644 dw->sd_count = pdata->sd_count;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001645
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001646 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001647 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001648 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1649
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001650 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1651 for (i = 0; i < dw->nr_masters; i++) {
1652 dw->data_width[i] =
1653 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1654 }
1655 } else {
1656 dw->nr_masters = pdata->nr_masters;
1657 memcpy(dw->data_width, pdata->data_width, 4);
1658 }
1659
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001660 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001661 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001662
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001663 /* force dma off, just in case */
1664 dw_dma_off(dw);
1665
Andy Shevchenko236b1062012-06-19 13:34:07 +03001666 /* disable BLOCK interrupts as well */
1667 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1668
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001669 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1670 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001671 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001672 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001673
1674 platform_set_drvdata(pdev, dw);
1675
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001676 /* create a pool of consistent memory blocks for hardware descriptors */
1677 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", &pdev->dev,
1678 sizeof(struct dw_desc), 4, 0);
1679 if (!dw->desc_pool) {
1680 dev_err(&pdev->dev, "No memory for descriptors dma pool\n");
1681 return -ENOMEM;
1682 }
1683
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001684 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1685
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001686 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001687 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001688 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001689 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001690
1691 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001692 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301693 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1694 list_add_tail(&dwc->chan.device_node,
1695 &dw->dma.channels);
1696 else
1697 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001698
Viresh Kumar93317e82011-03-03 15:47:22 +05301699 /* 7 is highest priority & 0 is lowest. */
1700 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001701 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301702 else
1703 dwc->priority = i;
1704
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001705 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1706 spin_lock_init(&dwc->lock);
1707 dwc->mask = 1 << i;
1708
1709 INIT_LIST_HEAD(&dwc->active_list);
1710 INIT_LIST_HEAD(&dwc->queue);
1711 INIT_LIST_HEAD(&dwc->free_list);
1712
1713 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001714
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001715 dwc->direction = DMA_TRANS_NONE;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001716
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001717 /* hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001718 if (autocfg) {
1719 unsigned int dwc_params;
1720
1721 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1722 DWC_PARAMS);
1723
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001724 /* Decode maximum block size for given channel. The
1725 * stored 4 bit value represents blocks from 0x00 for 3
1726 * up to 0x0a for 4095. */
1727 dwc->block_size =
1728 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001729 dwc->nollp =
1730 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1731 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001732 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001733
1734 /* Check if channel supports multi block transfer */
1735 channel_writel(dwc, LLP, 0xfffffffc);
1736 dwc->nollp =
1737 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1738 channel_writel(dwc, LLP, 0);
1739 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001740 }
1741
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001742 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001743 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001744 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001745 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1746 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1747 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1748
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001749 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1750 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001751 if (pdata->is_private)
1752 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001753 dw->dma.dev = &pdev->dev;
1754 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1755 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1756
1757 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1758
1759 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001760 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001761
Linus Walleij07934482010-03-26 16:50:49 -07001762 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001763 dw->dma.device_issue_pending = dwc_issue_pending;
1764
1765 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1766
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001767 dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
1768 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001769
1770 dma_async_device_register(&dw->dma);
1771
1772 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001773}
1774
Andy Shevchenko0272e932012-06-19 13:34:09 +03001775static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001776{
1777 struct dw_dma *dw = platform_get_drvdata(pdev);
1778 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001779
1780 dw_dma_off(dw);
1781 dma_async_device_unregister(&dw->dma);
1782
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001783 tasklet_kill(&dw->tasklet);
1784
1785 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1786 chan.device_node) {
1787 list_del(&dwc->chan.device_node);
1788 channel_clear_bit(dw, CH_EN, dwc->mask);
1789 }
1790
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001791 return 0;
1792}
1793
1794static void dw_shutdown(struct platform_device *pdev)
1795{
1796 struct dw_dma *dw = platform_get_drvdata(pdev);
1797
Andy Shevchenko6168d562012-10-18 17:34:10 +03001798 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301799 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001800}
1801
Magnus Damm4a256b52009-07-08 13:22:18 +02001802static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001803{
Magnus Damm4a256b52009-07-08 13:22:18 +02001804 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001805 struct dw_dma *dw = platform_get_drvdata(pdev);
1806
Andy Shevchenko6168d562012-10-18 17:34:10 +03001807 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301808 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301809
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001810 return 0;
1811}
1812
Magnus Damm4a256b52009-07-08 13:22:18 +02001813static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001814{
Magnus Damm4a256b52009-07-08 13:22:18 +02001815 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001816 struct dw_dma *dw = platform_get_drvdata(pdev);
1817
Viresh Kumar30755282012-04-17 17:10:07 +05301818 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001819 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001820
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001821 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001822}
1823
Alexey Dobriyan47145212009-12-14 18:00:08 -08001824static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001825 .suspend_noirq = dw_suspend_noirq,
1826 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301827 .freeze_noirq = dw_suspend_noirq,
1828 .thaw_noirq = dw_resume_noirq,
1829 .restore_noirq = dw_resume_noirq,
1830 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001831};
1832
Viresh Kumard3f797d2012-04-20 20:15:34 +05301833#ifdef CONFIG_OF
1834static const struct of_device_id dw_dma_id_table[] = {
1835 { .compatible = "snps,dma-spear1340" },
1836 {}
1837};
1838MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1839#endif
1840
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001841static struct platform_driver dw_driver = {
Andy Shevchenko01126852013-01-10 10:53:02 +02001842 .probe = dw_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001843 .remove = dw_remove,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001844 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001845 .driver = {
1846 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001847 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301848 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001849 },
1850};
1851
1852static int __init dw_init(void)
1853{
Andy Shevchenko01126852013-01-10 10:53:02 +02001854 return platform_driver_register(&dw_driver);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001855}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301856subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001857
1858static void __exit dw_exit(void)
1859{
1860 platform_driver_unregister(&dw_driver);
1861}
1862module_exit(dw_exit);
1863
1864MODULE_LICENSE("GPL v2");
1865MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001866MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001867MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");