blob: fd70c77acc1c5d3842560d762c1d222cc7602a50 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * (C) 2001-2004 Dave Jones. <davej@codemonkey.org.uk>
3 * (C) 2002 Padraig Brady. <padraig@antefacto.com>
4 *
5 * Licensed under the terms of the GNU GPL License version 2.
6 * Based upon datasheets & sample CPUs kindly provided by VIA.
7 *
8 * VIA have currently 3 different versions of Longhaul.
9 * Version 1 (Longhaul) uses the BCR2 MSR at 0x1147.
10 * It is present only in Samuel 1 (C5A), Samuel 2 (C5B) stepping 0.
11 * Version 2 of longhaul is the same as v1, but adds voltage scaling.
12 * Present in Samuel 2 (steppings 1-7 only) (C5B), and Ezra (C5C)
13 * voltage scaling support has currently been disabled in this driver
14 * until we have code that gets it right.
15 * Version 3 of longhaul got renamed to Powersaver and redesigned
16 * to use the POWERSAVER MSR at 0x110a.
17 * It is present in Ezra-T (C5M), Nehemiah (C5X) and above.
18 * It's pretty much the same feature wise to longhaul v2, though
19 * there is provision for scaling FSB too, but this doesn't work
20 * too well in practice so we don't even try to use this.
21 *
22 * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
23 */
24
25#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/moduleparam.h>
28#include <linux/init.h>
29#include <linux/cpufreq.h>
Rafa³ Bilski179da8e2006-08-08 19:12:20 +020030#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/slab.h>
32#include <linux/string.h>
33
34#include <asm/msr.h>
35#include <asm/timex.h>
36#include <asm/io.h>
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +020037#include <asm/acpi.h>
38#include <linux/acpi.h>
39#include <acpi/processor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41#include "longhaul.h"
42
43#define PFX "longhaul: "
44
45#define TYPE_LONGHAUL_V1 1
46#define TYPE_LONGHAUL_V2 2
47#define TYPE_POWERSAVER 3
48
49#define CPU_SAMUEL 1
50#define CPU_SAMUEL2 2
51#define CPU_EZRA 3
52#define CPU_EZRA_T 4
53#define CPU_NEHEMIAH 5
54
Rafa³ Bilski264166e2006-12-24 14:04:23 +010055/* Flags */
56#define USE_ACPI_C3 (1 << 1)
57#define USE_NORTHBRIDGE (1 << 2)
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059static int cpu_model;
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +020060static unsigned int numscales=16;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061static unsigned int fsb;
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +020062
63static struct mV_pos *vrm_mV_table;
64static unsigned char *mV_vrm_table;
65struct f_msr {
66 unsigned char vrm;
67};
68static struct f_msr f_msr_table[32];
69
70static unsigned int highest_speed, lowest_speed; /* kHz */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071static unsigned int minmult, maxmult;
72static int can_scale_voltage;
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +020073static struct acpi_processor *pr = NULL;
74static struct acpi_processor_cx *cx = NULL;
Rafa³ Bilski264166e2006-12-24 14:04:23 +010075static u8 longhaul_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77/* Module parameters */
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +020078static int scale_voltage;
79static int ignore_latency;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81#define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, "longhaul", msg)
82
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/* Clock ratios multiplied by 10 */
85static int clock_ratio[32];
86static int eblcr_table[32];
Linus Torvalds1da177e2005-04-16 15:20:36 -070087static int longhaul_version;
88static struct cpufreq_frequency_table *longhaul_table;
89
90#ifdef CONFIG_CPU_FREQ_DEBUG
91static char speedbuffer[8];
92
93static char *print_speed(int speed)
94{
Dave Jonese2aa8732006-05-30 17:37:15 -040095 if (speed < 1000) {
96 snprintf(speedbuffer, sizeof(speedbuffer),"%dMHz", speed);
97 return speedbuffer;
98 }
99
100 if (speed%1000 == 0)
101 snprintf(speedbuffer, sizeof(speedbuffer),
102 "%dGHz", speed/1000);
103 else
104 snprintf(speedbuffer, sizeof(speedbuffer),
105 "%d.%dGHz", speed/1000, (speed%1000)/100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107 return speedbuffer;
108}
109#endif
110
111
112static unsigned int calc_speed(int mult)
113{
114 int khz;
115 khz = (mult/10)*fsb;
116 if (mult%10)
117 khz += fsb/2;
118 khz *= 1000;
119 return khz;
120}
121
122
123static int longhaul_get_cpu_mult(void)
124{
125 unsigned long invalue=0,lo, hi;
126
127 rdmsr (MSR_IA32_EBL_CR_POWERON, lo, hi);
128 invalue = (lo & (1<<22|1<<23|1<<24|1<<25)) >>22;
129 if (longhaul_version==TYPE_LONGHAUL_V2 || longhaul_version==TYPE_POWERSAVER) {
130 if (lo & (1<<27))
131 invalue+=16;
132 }
133 return eblcr_table[invalue];
134}
135
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200136/* For processor with BCR2 MSR */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200138static void do_longhaul1(unsigned int clock_ratio_index)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200140 union msr_bcr2 bcr2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200142 rdmsrl(MSR_VIA_BCR2, bcr2.val);
143 /* Enable software clock multiplier */
144 bcr2.bits.ESOFTBF = 1;
145 bcr2.bits.CLOCKMUL = clock_ratio_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200147 /* Sync to timer tick */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -0700148 safe_halt();
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200149 /* Change frequency on next halt or sleep */
150 wrmsrl(MSR_VIA_BCR2, bcr2.val);
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200151 /* Invoke transition */
152 ACPI_FLUSH_CPU_CACHE();
153 halt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200155 /* Disable software clock multiplier */
Dave Jones3be6a482005-05-31 19:03:51 -0700156 local_irq_disable();
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200157 rdmsrl(MSR_VIA_BCR2, bcr2.val);
158 bcr2.bits.ESOFTBF = 0;
159 wrmsrl(MSR_VIA_BCR2, bcr2.val);
160}
Dave Jones3be6a482005-05-31 19:03:51 -0700161
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200162/* For processor with Longhaul MSR */
Dave Jones11746312005-05-31 19:03:51 -0700163
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200164static void do_powersaver(int cx_address, unsigned int clock_ratio_index)
165{
166 union msr_longhaul longhaul;
167 u32 t;
Dave Jones3be6a482005-05-31 19:03:51 -0700168
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200169 rdmsrl(MSR_VIA_LONGHAUL, longhaul.val);
170 longhaul.bits.RevisionKey = longhaul.bits.RevisionID;
171 longhaul.bits.SoftBusRatio = clock_ratio_index & 0xf;
172 longhaul.bits.SoftBusRatio4 = (clock_ratio_index & 0x10) >> 4;
Rafa³ Bilskieb23c752006-07-09 21:47:04 +0200173 longhaul.bits.EnableSoftBusRatio = 1;
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200174
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200175 if (can_scale_voltage) {
176 longhaul.bits.SoftVID = f_msr_table[clock_ratio_index].vrm;
177 longhaul.bits.EnableSoftVID = 1;
178 }
179
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200180 /* Sync to timer tick */
181 safe_halt();
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200182 /* Change frequency on next halt or sleep */
183 wrmsrl(MSR_VIA_LONGHAUL, longhaul.val);
Rafa³ Bilski264166e2006-12-24 14:04:23 +0100184 if (!cx_address) {
rafalbilski@interia.pl7f1be892006-09-24 20:28:13 +0200185 ACPI_FLUSH_CPU_CACHE();
186 /* Invoke C1 */
187 halt();
188 } else {
189 ACPI_FLUSH_CPU_CACHE();
190 /* Invoke C3 */
191 inb(cx_address);
192 /* Dummy op - must do something useless after P_LVL3 read */
193 t = inl(acpi_fadt.xpm_tmr_blk.address);
194 }
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200195 /* Disable bus ratio bit */
196 local_irq_disable();
197 longhaul.bits.RevisionKey = longhaul.bits.RevisionID;
198 longhaul.bits.EnableSoftBusRatio = 0;
199 longhaul.bits.EnableSoftBSEL = 0;
200 longhaul.bits.EnableSoftVID = 0;
201 wrmsrl(MSR_VIA_LONGHAUL, longhaul.val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202}
203
204/**
205 * longhaul_set_cpu_frequency()
206 * @clock_ratio_index : bitpattern of the new multiplier.
207 *
208 * Sets a new clock ratio.
209 */
210
211static void longhaul_setstate(unsigned int clock_ratio_index)
212{
213 int speed, mult;
214 struct cpufreq_freqs freqs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 static unsigned int old_ratio=-1;
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200216 unsigned long flags;
217 unsigned int pic1_mask, pic2_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 if (old_ratio == clock_ratio_index)
220 return;
221 old_ratio = clock_ratio_index;
222
223 mult = clock_ratio[clock_ratio_index];
224 if (mult == -1)
225 return;
226
227 speed = calc_speed(mult);
228 if ((speed > highest_speed) || (speed < lowest_speed))
229 return;
230
231 freqs.old = calc_speed(longhaul_get_cpu_mult());
232 freqs.new = speed;
233 freqs.cpu = 0; /* longhaul.c is UP only driver */
234
235 cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
236
237 dprintk ("Setting to FSB:%dMHz Mult:%d.%dx (%s)\n",
238 fsb, mult/10, mult%10, print_speed(speed/1000));
239
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200240 preempt_disable();
241 local_irq_save(flags);
242
243 pic2_mask = inb(0xA1);
244 pic1_mask = inb(0x21); /* works on C3. save mask. */
245 outb(0xFF,0xA1); /* Overkill */
246 outb(0xFE,0x21); /* TMR0 only */
247
Rafa³ Bilski264166e2006-12-24 14:04:23 +0100248 if (longhaul_flags & USE_NORTHBRIDGE) {
249 /* Disable AGP and PCI arbiters */
250 outb(3, 0x22);
251 } else if ((pr != NULL) && pr->flags.bm_control) {
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200252 /* Disable bus master arbitration */
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200253 acpi_set_register(ACPI_BITREG_ARB_DISABLE, 1,
254 ACPI_MTX_DO_NOT_LOCK);
255 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 switch (longhaul_version) {
257
258 /*
259 * Longhaul v1. (Samuel[C5A] and Samuel2 stepping 0[C5B])
260 * Software controlled multipliers only.
261 *
262 * *NB* Until we get voltage scaling working v1 & v2 are the same code.
263 * Longhaul v2 appears in Samuel2 Steppings 1->7 [C5b] and Ezra [C5C]
264 */
265 case TYPE_LONGHAUL_V1:
266 case TYPE_LONGHAUL_V2:
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200267 do_longhaul1(clock_ratio_index);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 break;
269
270 /*
271 * Longhaul v3 (aka Powersaver). (Ezra-T [C5M] & Nehemiah [C5N])
272 * We can scale voltage with this too, but that's currently
273 * disabled until we come up with a decent 'match freq to voltage'
274 * algorithm.
275 * When we add voltage scaling, we will also need to do the
276 * voltage/freq setting in order depending on the direction
277 * of scaling (like we do in powernow-k7.c)
278 * Nehemiah can do FSB scaling too, but this has never been proven
279 * to work in practice.
280 */
281 case TYPE_POWERSAVER:
Rafa³ Bilski264166e2006-12-24 14:04:23 +0100282 if (longhaul_flags & USE_ACPI_C3) {
283 /* Don't allow wakeup */
284 acpi_set_register(ACPI_BITREG_BUS_MASTER_RLD, 0,
285 ACPI_MTX_DO_NOT_LOCK);
286 do_powersaver(cx->address, clock_ratio_index);
287 } else {
288 do_powersaver(0, clock_ratio_index);
289 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 break;
291 }
292
Rafa³ Bilski264166e2006-12-24 14:04:23 +0100293 if (longhaul_flags & USE_NORTHBRIDGE) {
294 /* Enable arbiters */
295 outb(0, 0x22);
296 } else if ((pr != NULL) && pr->flags.bm_control) {
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200297 /* Enable bus master arbitration */
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200298 acpi_set_register(ACPI_BITREG_ARB_DISABLE, 0,
299 ACPI_MTX_DO_NOT_LOCK);
300 }
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200301 outb(pic2_mask,0xA1); /* restore mask */
302 outb(pic1_mask,0x21);
303
304 local_irq_restore(flags);
305 preempt_enable();
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
308}
309
310/*
311 * Centaur decided to make life a little more tricky.
312 * Only longhaul v1 is allowed to read EBLCR BSEL[0:1].
313 * Samuel2 and above have to try and guess what the FSB is.
314 * We do this by assuming we booted at maximum multiplier, and interpolate
315 * between that value multiplied by possible FSBs and cpu_mhz which
316 * was calculated at boot time. Really ugly, but no other way to do this.
317 */
318
319#define ROUNDING 0xf
320
321static int _guess(int guess)
322{
323 int target;
324
325 target = ((maxmult/10)*guess);
326 if (maxmult%10 != 0)
327 target += (guess/2);
328 target += ROUNDING/2;
329 target &= ~ROUNDING;
330 return target;
331}
332
333
334static int guess_fsb(void)
335{
336 int speed = (cpu_khz/1000);
337 int i;
338 int speeds[3] = { 66, 100, 133 };
339
340 speed += ROUNDING/2;
341 speed &= ~ROUNDING;
342
343 for (i=0; i<3; i++) {
344 if (_guess(speeds[i]) == speed)
345 return speeds[i];
346 }
347 return 0;
348}
349
350
351static int __init longhaul_get_ranges(void)
352{
353 unsigned long invalue;
Rafa³ Bilski32deb2d2006-07-15 19:31:30 +0200354 unsigned int ezra_t_multipliers[32]= {
355 90, 30, 40, 100, 55, 35, 45, 95,
356 50, 70, 80, 60, 120, 75, 85, 65,
357 -1, 110, 120, -1, 135, 115, 125, 105,
358 130, 150, 160, 140, -1, 155, -1, 145 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 unsigned int j, k = 0;
360 union msr_longhaul longhaul;
361 unsigned long lo, hi;
362 unsigned int eblcr_fsb_table_v1[] = { 66, 133, 100, -1 };
363 unsigned int eblcr_fsb_table_v2[] = { 133, 100, -1, 66 };
364
365 switch (longhaul_version) {
366 case TYPE_LONGHAUL_V1:
367 case TYPE_LONGHAUL_V2:
368 /* Ugh, Longhaul v1 didn't have the min/max MSRs.
369 Assume min=3.0x & max = whatever we booted at. */
370 minmult = 30;
371 maxmult = longhaul_get_cpu_mult();
372 rdmsr (MSR_IA32_EBL_CR_POWERON, lo, hi);
373 invalue = (lo & (1<<18|1<<19)) >>18;
374 if (cpu_model==CPU_SAMUEL || cpu_model==CPU_SAMUEL2)
375 fsb = eblcr_fsb_table_v1[invalue];
376 else
377 fsb = guess_fsb();
378 break;
379
380 case TYPE_POWERSAVER:
381 /* Ezra-T */
382 if (cpu_model==CPU_EZRA_T) {
383 rdmsrl (MSR_VIA_LONGHAUL, longhaul.val);
384 invalue = longhaul.bits.MaxMHzBR;
385 if (longhaul.bits.MaxMHzBR4)
386 invalue += 16;
Rafa³ Bilski32deb2d2006-07-15 19:31:30 +0200387 maxmult=ezra_t_multipliers[invalue];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
389 invalue = longhaul.bits.MinMHzBR;
390 if (longhaul.bits.MinMHzBR4 == 1)
391 minmult = 30;
392 else
Rafa³ Bilski32deb2d2006-07-15 19:31:30 +0200393 minmult = ezra_t_multipliers[invalue];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 fsb = eblcr_fsb_table_v2[longhaul.bits.MaxMHzFSB];
395 break;
396 }
397
398 /* Nehemiah */
399 if (cpu_model==CPU_NEHEMIAH) {
400 rdmsrl (MSR_VIA_LONGHAUL, longhaul.val);
401
402 /*
403 * TODO: This code works, but raises a lot of questions.
404 * - Some Nehemiah's seem to have broken Min/MaxMHzBR's.
405 * We get around this by using a hardcoded multiplier of 4.0x
406 * for the minimimum speed, and the speed we booted up at for the max.
407 * This is done in longhaul_get_cpu_mult() by reading the EBLCR register.
408 * - According to some VIA documentation EBLCR is only
409 * in pre-Nehemiah C3s. How this still works is a mystery.
410 * We're possibly using something undocumented and unsupported,
411 * But it works, so we don't grumble.
412 */
413 minmult=40;
414 maxmult=longhaul_get_cpu_mult();
415
416 /* Starting with the 1.2GHz parts, theres a 200MHz bus. */
Rafa³ Bilski3f4a25f2006-11-30 03:36:44 +0100417 if ((cpu_khz/maxmult) > 13400)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 fsb = 200;
419 else
420 fsb = eblcr_fsb_table_v2[longhaul.bits.MaxMHzFSB];
421 break;
422 }
423 }
424
425 dprintk ("MinMult:%d.%dx MaxMult:%d.%dx\n",
426 minmult/10, minmult%10, maxmult/10, maxmult%10);
427
428 if (fsb == -1) {
429 printk (KERN_INFO PFX "Invalid (reserved) FSB!\n");
430 return -EINVAL;
431 }
432
433 highest_speed = calc_speed(maxmult);
434 lowest_speed = calc_speed(minmult);
435 dprintk ("FSB:%dMHz Lowest speed: %s Highest speed:%s\n", fsb,
436 print_speed(lowest_speed/1000),
437 print_speed(highest_speed/1000));
438
439 if (lowest_speed == highest_speed) {
440 printk (KERN_INFO PFX "highestspeed == lowest, aborting.\n");
441 return -EINVAL;
442 }
443 if (lowest_speed > highest_speed) {
444 printk (KERN_INFO PFX "nonsense! lowest (%d > %d) !\n",
445 lowest_speed, highest_speed);
446 return -EINVAL;
447 }
448
449 longhaul_table = kmalloc((numscales + 1) * sizeof(struct cpufreq_frequency_table), GFP_KERNEL);
450 if(!longhaul_table)
451 return -ENOMEM;
452
453 for (j=0; j < numscales; j++) {
454 unsigned int ratio;
455 ratio = clock_ratio[j];
456 if (ratio == -1)
457 continue;
458 if (ratio > maxmult || ratio < minmult)
459 continue;
460 longhaul_table[k].frequency = calc_speed(ratio);
461 longhaul_table[k].index = j;
462 k++;
463 }
464
465 longhaul_table[k].frequency = CPUFREQ_TABLE_END;
466 if (!k) {
467 kfree (longhaul_table);
468 return -EINVAL;
469 }
470
471 return 0;
472}
473
474
475static void __init longhaul_setup_voltagescaling(void)
476{
477 union msr_longhaul longhaul;
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200478 struct mV_pos minvid, maxvid;
479 unsigned int j, speed, pos, kHz_step, numvscales;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200481 rdmsrl(MSR_VIA_LONGHAUL, longhaul.val);
482 if (!(longhaul.bits.RevisionID & 1)) {
483 printk(KERN_INFO PFX "Voltage scaling not supported by CPU.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 return;
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200487 if (!longhaul.bits.VRMRev) {
488 printk (KERN_INFO PFX "VRM 8.5\n");
489 vrm_mV_table = &vrm85_mV[0];
490 mV_vrm_table = &mV_vrm85[0];
491 } else {
492 printk (KERN_INFO PFX "Mobile VRM\n");
493 vrm_mV_table = &mobilevrm_mV[0];
494 mV_vrm_table = &mV_mobilevrm[0];
495 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200497 minvid = vrm_mV_table[longhaul.bits.MinimumVID];
498 maxvid = vrm_mV_table[longhaul.bits.MaximumVID];
499 numvscales = maxvid.pos - minvid.pos + 1;
500 kHz_step = (highest_speed - lowest_speed) / numvscales;
501
502 if (minvid.mV == 0 || maxvid.mV == 0 || minvid.mV > maxvid.mV) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 printk (KERN_INFO PFX "Bogus values Min:%d.%03d Max:%d.%03d. "
504 "Voltage scaling disabled.\n",
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200505 minvid.mV/1000, minvid.mV%1000, maxvid.mV/1000, maxvid.mV%1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 return;
507 }
508
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200509 if (minvid.mV == maxvid.mV) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 printk (KERN_INFO PFX "Claims to support voltage scaling but min & max are "
511 "both %d.%03d. Voltage scaling disabled\n",
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200512 maxvid.mV/1000, maxvid.mV%1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 return;
514 }
515
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200516 printk(KERN_INFO PFX "Max VID=%d.%03d Min VID=%d.%03d, %d possible voltage scales\n",
517 maxvid.mV/1000, maxvid.mV%1000,
518 minvid.mV/1000, minvid.mV%1000,
519 numvscales);
520
521 j = 0;
522 while (longhaul_table[j].frequency != CPUFREQ_TABLE_END) {
523 speed = longhaul_table[j].frequency;
524 pos = (speed - lowest_speed) / kHz_step + minvid.pos;
525 f_msr_table[longhaul_table[j].index].vrm = mV_vrm_table[pos];
526 j++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 }
528
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 can_scale_voltage = 1;
530}
531
532
533static int longhaul_verify(struct cpufreq_policy *policy)
534{
535 return cpufreq_frequency_table_verify(policy, longhaul_table);
536}
537
538
539static int longhaul_target(struct cpufreq_policy *policy,
540 unsigned int target_freq, unsigned int relation)
541{
542 unsigned int table_index = 0;
543 unsigned int new_clock_ratio = 0;
544
545 if (cpufreq_frequency_table_target(policy, longhaul_table, target_freq, relation, &table_index))
546 return -EINVAL;
547
548 new_clock_ratio = longhaul_table[table_index].index & 0xFF;
549
550 longhaul_setstate(new_clock_ratio);
551
552 return 0;
553}
554
555
556static unsigned int longhaul_get(unsigned int cpu)
557{
558 if (cpu)
559 return 0;
560 return calc_speed(longhaul_get_cpu_mult());
561}
562
Adrian Bunkc4a96c12006-07-09 19:53:08 +0200563static acpi_status longhaul_walk_callback(acpi_handle obj_handle,
564 u32 nesting_level,
565 void *context, void **return_value)
Rafa³ Bilskidadb49d2006-07-03 07:19:05 +0200566{
567 struct acpi_device *d;
568
569 if ( acpi_bus_get_device(obj_handle, &d) ) {
570 return 0;
571 }
572 *return_value = (void *)acpi_driver_data(d);
573 return 1;
574}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200576/* VIA don't support PM2 reg, but have something similar */
577static int enable_arbiter_disable(void)
578{
579 struct pci_dev *dev;
rafalbilski@interia.pl7f1be892006-09-24 20:28:13 +0200580 int reg;
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200581 u8 pci_cmd;
582
583 /* Find PLE133 host bridge */
rafalbilski@interia.pl7f1be892006-09-24 20:28:13 +0200584 reg = 0x78;
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200585 dev = pci_find_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8601_0, NULL);
rafalbilski@interia.pl7f1be892006-09-24 20:28:13 +0200586 /* Find CLE266 host bridge */
587 if (dev == NULL) {
rafalbilski@interia.pl7f1be892006-09-24 20:28:13 +0200588 reg = 0x76;
Rafa³ Bilskieed7d412006-09-27 08:25:27 +0200589 dev = pci_find_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_862X_0, NULL);
Rafa³ Bilskidb2fb9d2006-11-30 03:47:41 +0100590 /* Find CN400 V-Link host bridge */
591 if (dev == NULL)
592 dev = pci_find_device(PCI_VENDOR_ID_VIA, 0x7259, NULL);
593
rafalbilski@interia.pl7f1be892006-09-24 20:28:13 +0200594 }
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200595 if (dev != NULL) {
596 /* Enable access to port 0x22 */
rafalbilski@interia.pl7f1be892006-09-24 20:28:13 +0200597 pci_read_config_byte(dev, reg, &pci_cmd);
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200598 if ( !(pci_cmd & 1<<7) ) {
599 pci_cmd |= 1<<7;
rafalbilski@interia.pl7f1be892006-09-24 20:28:13 +0200600 pci_write_config_byte(dev, reg, pci_cmd);
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200601 }
602 return 1;
603 }
604 return 0;
605}
606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607static int __init longhaul_cpu_init(struct cpufreq_policy *policy)
608{
609 struct cpuinfo_x86 *c = cpu_data;
610 char *cpuname=NULL;
611 int ret;
612
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200613 /* Check what we have on this motherboard */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 switch (c->x86_model) {
615 case 6:
616 cpu_model = CPU_SAMUEL;
617 cpuname = "C3 'Samuel' [C5A]";
618 longhaul_version = TYPE_LONGHAUL_V1;
619 memcpy (clock_ratio, samuel1_clock_ratio, sizeof(samuel1_clock_ratio));
620 memcpy (eblcr_table, samuel1_eblcr, sizeof(samuel1_eblcr));
621 break;
622
623 case 7:
624 longhaul_version = TYPE_LONGHAUL_V1;
625 switch (c->x86_mask) {
626 case 0:
627 cpu_model = CPU_SAMUEL2;
628 cpuname = "C3 'Samuel 2' [C5B]";
629 /* Note, this is not a typo, early Samuel2's had Samuel1 ratios. */
630 memcpy (clock_ratio, samuel1_clock_ratio, sizeof(samuel1_clock_ratio));
631 memcpy (eblcr_table, samuel2_eblcr, sizeof(samuel2_eblcr));
632 break;
633 case 1 ... 15:
634 if (c->x86_mask < 8) {
635 cpu_model = CPU_SAMUEL2;
636 cpuname = "C3 'Samuel 2' [C5B]";
637 } else {
638 cpu_model = CPU_EZRA;
639 cpuname = "C3 'Ezra' [C5C]";
640 }
641 memcpy (clock_ratio, ezra_clock_ratio, sizeof(ezra_clock_ratio));
642 memcpy (eblcr_table, ezra_eblcr, sizeof(ezra_eblcr));
643 break;
644 }
645 break;
646
647 case 8:
648 cpu_model = CPU_EZRA_T;
649 cpuname = "C3 'Ezra-T' [C5M]";
650 longhaul_version = TYPE_POWERSAVER;
651 numscales=32;
652 memcpy (clock_ratio, ezrat_clock_ratio, sizeof(ezrat_clock_ratio));
653 memcpy (eblcr_table, ezrat_eblcr, sizeof(ezrat_eblcr));
654 break;
655
656 case 9:
657 cpu_model = CPU_NEHEMIAH;
658 longhaul_version = TYPE_POWERSAVER;
659 numscales=32;
660 switch (c->x86_mask) {
661 case 0 ... 1:
662 cpuname = "C3 'Nehemiah A' [C5N]";
663 memcpy (clock_ratio, nehemiah_a_clock_ratio, sizeof(nehemiah_a_clock_ratio));
664 memcpy (eblcr_table, nehemiah_a_eblcr, sizeof(nehemiah_a_eblcr));
665 break;
666 case 2 ... 4:
667 cpuname = "C3 'Nehemiah B' [C5N]";
668 memcpy (clock_ratio, nehemiah_b_clock_ratio, sizeof(nehemiah_b_clock_ratio));
669 memcpy (eblcr_table, nehemiah_b_eblcr, sizeof(nehemiah_b_eblcr));
670 break;
671 case 5 ... 15:
672 cpuname = "C3 'Nehemiah C' [C5N]";
673 memcpy (clock_ratio, nehemiah_c_clock_ratio, sizeof(nehemiah_c_clock_ratio));
674 memcpy (eblcr_table, nehemiah_c_eblcr, sizeof(nehemiah_c_eblcr));
675 break;
676 }
677 break;
678
679 default:
680 cpuname = "Unknown";
681 break;
682 }
683
684 printk (KERN_INFO PFX "VIA %s CPU detected. ", cpuname);
685 switch (longhaul_version) {
686 case TYPE_LONGHAUL_V1:
687 case TYPE_LONGHAUL_V2:
688 printk ("Longhaul v%d supported.\n", longhaul_version);
689 break;
690 case TYPE_POWERSAVER:
691 printk ("Powersaver supported.\n");
692 break;
693 };
694
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200695 /* Find ACPI data for processor */
696 acpi_walk_namespace(ACPI_TYPE_PROCESSOR, ACPI_ROOT_OBJECT, ACPI_UINT32_MAX,
697 &longhaul_walk_callback, NULL, (void *)&pr);
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200698
Rafa³ Bilski264166e2006-12-24 14:04:23 +0100699 /* Check ACPI support for C3 state */
700 if ((pr != NULL) && (longhaul_version == TYPE_POWERSAVER)) {
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200701 cx = &pr->power.states[ACPI_STATE_C3];
Rafa³ Bilskieed7d412006-09-27 08:25:27 +0200702 if (cx->address > 0 &&
703 (cx->latency <= 1000 || ignore_latency != 0) ) {
Rafa³ Bilski264166e2006-12-24 14:04:23 +0100704 longhaul_flags |= USE_ACPI_C3;
Rafa³ Bilskieed7d412006-09-27 08:25:27 +0200705 goto print_support_type;
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200706 }
707 }
Rafa³ Bilski264166e2006-12-24 14:04:23 +0100708 /* Check if northbridge is friendly */
709 if (enable_arbiter_disable()) {
710 longhaul_flags |= USE_NORTHBRIDGE;
711 goto print_support_type;
Rafa³ Bilskieed7d412006-09-27 08:25:27 +0200712 }
Rafa³ Bilski264166e2006-12-24 14:04:23 +0100713
714 /* No ACPI C3 or we can't use it */
715 /* Check ACPI support for bus master arbiter disable */
716 if ((pr == NULL) || !(pr->flags.bm_control)) {
717 printk(KERN_ERR PFX
718 "No ACPI support. Unsupported northbridge.\n");
719 return -ENODEV;
720 }
721
Rafa³ Bilskieed7d412006-09-27 08:25:27 +0200722print_support_type:
Rafa³ Bilski264166e2006-12-24 14:04:23 +0100723 if (!(longhaul_flags & USE_NORTHBRIDGE)) {
rafalbilski@interia.pl7f1be892006-09-24 20:28:13 +0200724 printk (KERN_INFO PFX "Using ACPI support.\n");
725 } else {
726 printk (KERN_INFO PFX "Using northbridge support.\n");
727 }
Rafa³ Bilski179da8e2006-08-08 19:12:20 +0200728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 ret = longhaul_get_ranges();
730 if (ret != 0)
731 return ret;
732
733 if ((longhaul_version==TYPE_LONGHAUL_V2 || longhaul_version==TYPE_POWERSAVER) &&
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200734 (scale_voltage != 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 longhaul_setup_voltagescaling();
736
737 policy->governor = CPUFREQ_DEFAULT_GOVERNOR;
Dave Jones6778bae2005-05-31 19:03:51 -0700738 policy->cpuinfo.transition_latency = 200000; /* nsec */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 policy->cur = calc_speed(longhaul_get_cpu_mult());
740
741 ret = cpufreq_frequency_table_cpuinfo(policy, longhaul_table);
742 if (ret)
743 return ret;
744
745 cpufreq_frequency_table_get_attr(longhaul_table, policy->cpu);
746
747 return 0;
748}
749
750static int __devexit longhaul_cpu_exit(struct cpufreq_policy *policy)
751{
752 cpufreq_frequency_table_put_attr(policy->cpu);
753 return 0;
754}
755
756static struct freq_attr* longhaul_attr[] = {
757 &cpufreq_freq_attr_scaling_available_freqs,
758 NULL,
759};
760
761static struct cpufreq_driver longhaul_driver = {
762 .verify = longhaul_verify,
763 .target = longhaul_target,
764 .get = longhaul_get,
765 .init = longhaul_cpu_init,
766 .exit = __devexit_p(longhaul_cpu_exit),
767 .name = "longhaul",
768 .owner = THIS_MODULE,
769 .attr = longhaul_attr,
770};
771
772
773static int __init longhaul_init(void)
774{
775 struct cpuinfo_x86 *c = cpu_data;
776
777 if (c->x86_vendor != X86_VENDOR_CENTAUR || c->x86 != 6)
778 return -ENODEV;
779
Rafa³ Bilski48b7bde2006-07-04 17:50:57 +0200780#ifdef CONFIG_SMP
781 if (num_online_cpus() > 1) {
Rafa³ Bilski48b7bde2006-07-04 17:50:57 +0200782 printk(KERN_ERR PFX "More than 1 CPU detected, longhaul disabled.\n");
Dave Jones1cfe2012006-12-28 22:30:16 -0500783 return -ENODEV;
Rafa³ Bilski48b7bde2006-07-04 17:50:57 +0200784 }
785#endif
786#ifdef CONFIG_X86_IO_APIC
787 if (cpu_has_apic) {
788 printk(KERN_ERR PFX "APIC detected. Longhaul is currently broken in this configuration.\n");
789 return -ENODEV;
790 }
791#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 switch (c->x86_model) {
793 case 6 ... 9:
794 return cpufreq_register_driver(&longhaul_driver);
Dave Jones8ec98222006-12-17 19:07:35 -0500795 case 10:
796 printk(KERN_ERR PFX "Use acpi-cpufreq driver for VIA C7\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 default:
Dave Jones928ee512006-12-17 19:09:59 -0500798 ;;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 }
800
801 return -ENODEV;
802}
803
804
805static void __exit longhaul_exit(void)
806{
Dave Jones8eebf1a2006-05-30 17:40:16 -0400807 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
809 for (i=0; i < numscales; i++) {
810 if (clock_ratio[i] == maxmult) {
811 longhaul_setstate(i);
812 break;
813 }
814 }
815
816 cpufreq_unregister_driver(&longhaul_driver);
817 kfree(longhaul_table);
818}
819
Rafa³ Bilskidb44aaf2006-08-16 01:07:33 +0200820module_param (scale_voltage, int, 0644);
821MODULE_PARM_DESC(scale_voltage, "Scale voltage of processor");
Rafa³ Bilski65954132006-08-13 09:16:20 +0200822module_param(ignore_latency, int, 0644);
823MODULE_PARM_DESC(ignore_latency, "Skip ACPI C3 latency test");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
825MODULE_AUTHOR ("Dave Jones <davej@codemonkey.org.uk>");
826MODULE_DESCRIPTION ("Longhaul driver for VIA Cyrix processors.");
827MODULE_LICENSE ("GPL");
828
Rafa³ Bilski0d6daba2006-07-07 08:48:26 +0200829late_initcall(longhaul_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830module_exit(longhaul_exit);