blob: a686cf4905bb80ae3e4c7b206c05d7cd2b960920 [file] [log] [blame]
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Paul Gortmaker4bcbcc92011-07-18 14:42:00 -040023#include <linux/gfp.h>
Sarah Sharp0f2a7932009-04-27 19:57:12 -070024#include <asm/unaligned.h>
25
26#include "xhci.h"
27
Andiry Xu9777e3c2010-10-14 07:23:03 -070028#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
29#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
30 PORT_RC | PORT_PLC | PORT_PE)
31
Sebastian Andrzej Siewior3415fc92012-08-22 15:12:06 +020032/* USB 3.0 BOS descriptor and a capability descriptor, combined */
Sarah Sharp48e82362011-10-06 11:54:23 -070033static u8 usb_bos_descriptor [] = {
34 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
35 USB_DT_BOS, /* __u8 bDescriptorType */
36 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
37 0x1, /* __u8 bNumDeviceCaps */
38 /* First device capability */
39 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
40 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
41 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
42 0x00, /* bmAttributes, LTM off by default */
43 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
44 0x03, /* bFunctionalitySupport,
45 USB 3.0 speed only */
46 0x00, /* bU1DevExitLat, set later. */
47 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
48};
49
50
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080051static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
52 struct usb_hub_descriptor *desc, int ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -070053{
Sarah Sharp0f2a7932009-04-27 19:57:12 -070054 u16 temp;
55
Sarah Sharp0f2a7932009-04-27 19:57:12 -070056 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
57 desc->bHubContrCurrent = 0;
58
59 desc->bNbrPorts = ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070060 temp = 0;
Aman Deepc8421142011-11-22 19:33:36 +053061 /* Bits 1:0 - support per-port power switching, or power always on */
Sarah Sharp0f2a7932009-04-27 19:57:12 -070062 if (HCC_PPC(xhci->hcc_params))
Aman Deepc8421142011-11-22 19:33:36 +053063 temp |= HUB_CHAR_INDV_PORT_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070064 else
Aman Deepc8421142011-11-22 19:33:36 +053065 temp |= HUB_CHAR_NO_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070066 /* Bit 2 - root hubs are not part of a compound device */
67 /* Bits 4:3 - individual port over current protection */
Aman Deepc8421142011-11-22 19:33:36 +053068 temp |= HUB_CHAR_INDV_PORT_OCPM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070069 /* Bits 6:5 - no TTs in root ports */
70 /* Bit 7 - no port indicators */
Matt Evans28ccd292011-03-29 13:40:46 +110071 desc->wHubCharacteristics = cpu_to_le16(temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -070072}
73
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080074/* Fill in the USB 2.0 roothub descriptor */
75static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
76 struct usb_hub_descriptor *desc)
77{
78 int ports;
79 u16 temp;
80 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
81 u32 portsc;
82 unsigned int i;
83
84 ports = xhci->num_usb2_ports;
85
86 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +053087 desc->bDescriptorType = USB_DT_HUB;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080088 temp = 1 + (ports / 8);
Aman Deepc8421142011-11-22 19:33:36 +053089 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080090
91 /* The Device Removable bits are reported on a byte granularity.
92 * If the port doesn't exist within that byte, the bit is set to 0.
93 */
94 memset(port_removable, 0, sizeof(port_removable));
95 for (i = 0; i < ports; i++) {
Sarah Sharp3278a552012-02-09 14:43:44 -080096 portsc = xhci_readl(xhci, xhci->usb2_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080097 /* If a device is removable, PORTSC reports a 0, same as in the
98 * hub descriptor DeviceRemovable bits.
99 */
100 if (portsc & PORT_DEV_REMOVE)
101 /* This math is hairy because bit 0 of DeviceRemovable
102 * is reserved, and bit 1 is for port 1, etc.
103 */
104 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
105 }
106
107 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
108 * ports on it. The USB 2.0 specification says that there are two
109 * variable length fields at the end of the hub descriptor:
110 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
111 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
112 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
113 * 0xFF, so we initialize the both arrays (DeviceRemovable and
114 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
115 * set of ports that actually exist.
116 */
117 memset(desc->u.hs.DeviceRemovable, 0xff,
118 sizeof(desc->u.hs.DeviceRemovable));
119 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
120 sizeof(desc->u.hs.PortPwrCtrlMask));
121
122 for (i = 0; i < (ports + 1 + 7) / 8; i++)
123 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
124 sizeof(__u8));
125}
126
127/* Fill in the USB 3.0 roothub descriptor */
128static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
129 struct usb_hub_descriptor *desc)
130{
131 int ports;
132 u16 port_removable;
133 u32 portsc;
134 unsigned int i;
135
136 ports = xhci->num_usb3_ports;
137 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530138 desc->bDescriptorType = USB_DT_SS_HUB;
139 desc->bDescLength = USB_DT_SS_HUB_SIZE;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800140
141 /* header decode latency should be zero for roothubs,
142 * see section 4.23.5.2.
143 */
144 desc->u.ss.bHubHdrDecLat = 0;
145 desc->u.ss.wHubDelay = 0;
146
147 port_removable = 0;
148 /* bit 0 is reserved, bit 1 is for port 1, etc. */
149 for (i = 0; i < ports; i++) {
150 portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
151 if (portsc & PORT_DEV_REMOVE)
152 port_removable |= 1 << (i + 1);
153 }
Lan Tianyu27c411c2012-10-15 15:38:35 +0800154
155 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800156}
157
158static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
159 struct usb_hub_descriptor *desc)
160{
161
162 if (hcd->speed == HCD_USB3)
163 xhci_usb3_hub_descriptor(hcd, xhci, desc);
164 else
165 xhci_usb2_hub_descriptor(hcd, xhci, desc);
166
167}
168
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700169static unsigned int xhci_port_speed(unsigned int port_status)
170{
171 if (DEV_LOWSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500172 return USB_PORT_STAT_LOW_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700173 if (DEV_HIGHSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500174 return USB_PORT_STAT_HIGH_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700175 /*
176 * FIXME: Yes, we should check for full speed, but the core uses that as
177 * a default in portspeed() in usb/core/hub.c (which is the only place
Alan Stern288ead42010-03-04 11:32:30 -0500178 * USB_PORT_STAT_*_SPEED is used).
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700179 */
180 return 0;
181}
182
183/*
184 * These bits are Read Only (RO) and should be saved and written to the
185 * registers: 0, 3, 10:13, 30
186 * connect status, over-current status, port speed, and device removable.
187 * connect status and port speed are also sticky - meaning they're in
188 * the AUX well and they aren't changed by a hot, warm, or cold reset.
189 */
190#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
191/*
192 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
193 * bits 5:8, 9, 14:15, 25:27
194 * link state, port power, port indicator state, "wake on" enable state
195 */
196#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
197/*
198 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
199 * bit 4 (port reset)
200 */
201#define XHCI_PORT_RW1S ((1<<4))
202/*
203 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
204 * bits 1, 17, 18, 19, 20, 21, 22, 23
205 * port enable/disable, and
206 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
207 * over-current, reset, link state, and L1 change
208 */
209#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
210/*
211 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
212 * latched in
213 */
214#define XHCI_PORT_RW ((1<<16))
215/*
216 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
217 * bits 2, 24, 28:31
218 */
219#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
220
221/*
222 * Given a port state, this function returns a value that would result in the
223 * port being in the same state, if the value was written to the port status
224 * control register.
225 * Save Read Only (RO) bits and save read/write bits where
226 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
227 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
228 */
Andiry Xu56192532010-10-14 07:23:00 -0700229u32 xhci_port_state_to_neutral(u32 state)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700230{
231 /* Save read-only status and port state */
232 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
233}
234
Andiry Xube88fe42010-10-14 07:22:57 -0700235/*
236 * find slot id based on port number.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800237 * @port: The one-based port number from one of the two split roothubs.
Andiry Xube88fe42010-10-14 07:22:57 -0700238 */
Sarah Sharp52336302010-12-16 10:49:09 -0800239int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
240 u16 port)
Andiry Xube88fe42010-10-14 07:22:57 -0700241{
242 int slot_id;
243 int i;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800244 enum usb_device_speed speed;
Andiry Xube88fe42010-10-14 07:22:57 -0700245
246 slot_id = 0;
247 for (i = 0; i < MAX_HC_SLOTS; i++) {
248 if (!xhci->devs[i])
249 continue;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800250 speed = xhci->devs[i]->udev->speed;
251 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
Sarah Sharpfe301822011-09-02 11:05:41 -0700252 && xhci->devs[i]->fake_port == port) {
Andiry Xube88fe42010-10-14 07:22:57 -0700253 slot_id = i;
254 break;
255 }
256 }
257
258 return slot_id;
259}
260
261/*
262 * Stop device
263 * It issues stop endpoint command for EP 0 to 30. And wait the last command
264 * to complete.
265 * suspend will set to 1, if suspend bit need to set in command.
266 */
267static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
268{
269 struct xhci_virt_device *virt_dev;
270 struct xhci_command *cmd;
271 unsigned long flags;
272 int timeleft;
273 int ret;
274 int i;
275
276 ret = 0;
277 virt_dev = xhci->devs[slot_id];
278 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
279 if (!cmd) {
280 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
281 return -ENOMEM;
282 }
283
284 spin_lock_irqsave(&xhci->lock, flags);
285 for (i = LAST_EP_INDEX; i > 0; i--) {
286 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
287 xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
288 }
289 cmd->command_trb = xhci->cmd_ring->enqueue;
290 list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
291 xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
292 xhci_ring_cmd_db(xhci);
293 spin_unlock_irqrestore(&xhci->lock, flags);
294
295 /* Wait for last stop endpoint command to finish */
296 timeleft = wait_for_completion_interruptible_timeout(
297 cmd->completion,
298 USB_CTRL_SET_TIMEOUT);
299 if (timeleft <= 0) {
300 xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
301 timeleft == 0 ? "Timeout" : "Signal");
302 spin_lock_irqsave(&xhci->lock, flags);
303 /* The timeout might have raced with the event ring handler, so
304 * only delete from the list if the item isn't poisoned.
305 */
306 if (cmd->cmd_list.next != LIST_POISON1)
307 list_del(&cmd->cmd_list);
308 spin_unlock_irqrestore(&xhci->lock, flags);
309 ret = -ETIME;
310 goto command_cleanup;
311 }
312
313command_cleanup:
314 xhci_free_command(xhci, cmd);
315 return ret;
316}
317
318/*
319 * Ring device, it rings the all doorbells unconditionally.
320 */
Andiry Xu56192532010-10-14 07:23:00 -0700321void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
Andiry Xube88fe42010-10-14 07:22:57 -0700322{
323 int i;
324
325 for (i = 0; i < LAST_EP_INDEX + 1; i++)
326 if (xhci->devs[slot_id]->eps[i].ring &&
327 xhci->devs[slot_id]->eps[i].ring->dequeue)
328 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
329
330 return;
331}
332
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800333static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +1100334 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp6219c042009-12-09 15:59:11 -0800335{
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800336 /* Don't allow the USB core to disable SuperSpeed ports. */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800337 if (hcd->speed == HCD_USB3) {
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800338 xhci_dbg(xhci, "Ignoring request to disable "
339 "SuperSpeed port.\n");
340 return;
341 }
342
Sarah Sharp6219c042009-12-09 15:59:11 -0800343 /* Write 1 to disable the port */
344 xhci_writel(xhci, port_status | PORT_PE, addr);
345 port_status = xhci_readl(xhci, addr);
346 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
347 wIndex, port_status);
348}
349
Sarah Sharp34fb5622009-12-09 15:59:08 -0800350static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
Matt Evans28ccd292011-03-29 13:40:46 +1100351 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp34fb5622009-12-09 15:59:08 -0800352{
353 char *port_change_bit;
354 u32 status;
355
356 switch (wValue) {
357 case USB_PORT_FEAT_C_RESET:
358 status = PORT_RC;
359 port_change_bit = "reset";
360 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800361 case USB_PORT_FEAT_C_BH_PORT_RESET:
362 status = PORT_WRC;
363 port_change_bit = "warm(BH) reset";
364 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800365 case USB_PORT_FEAT_C_CONNECTION:
366 status = PORT_CSC;
367 port_change_bit = "connect";
368 break;
369 case USB_PORT_FEAT_C_OVER_CURRENT:
370 status = PORT_OCC;
371 port_change_bit = "over-current";
372 break;
Sarah Sharp6219c042009-12-09 15:59:11 -0800373 case USB_PORT_FEAT_C_ENABLE:
374 status = PORT_PEC;
375 port_change_bit = "enable/disable";
376 break;
Andiry Xube88fe42010-10-14 07:22:57 -0700377 case USB_PORT_FEAT_C_SUSPEND:
378 status = PORT_PLC;
379 port_change_bit = "suspend/resume";
380 break;
Andiry Xu85387c02011-04-27 18:07:35 +0800381 case USB_PORT_FEAT_C_PORT_LINK_STATE:
382 status = PORT_PLC;
383 port_change_bit = "link state";
384 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800385 default:
386 /* Should never happen */
387 return;
388 }
389 /* Change bits are all write 1 to clear */
390 xhci_writel(xhci, port_status | status, addr);
391 port_status = xhci_readl(xhci, addr);
392 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
393 port_change_bit, wIndex, port_status);
394}
395
huajun lia0885922011-05-03 21:11:00 +0800396static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
397{
398 int max_ports;
399 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
400
401 if (hcd->speed == HCD_USB3) {
402 max_ports = xhci->num_usb3_ports;
403 *port_array = xhci->usb3_ports;
404 } else {
405 max_ports = xhci->num_usb2_ports;
406 *port_array = xhci->usb2_ports;
407 }
408
409 return max_ports;
410}
411
Andiry Xuc9682df2011-09-23 14:19:48 -0700412void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
413 int port_id, u32 link_state)
414{
415 u32 temp;
416
417 temp = xhci_readl(xhci, port_array[port_id]);
418 temp = xhci_port_state_to_neutral(temp);
419 temp &= ~PORT_PLS_MASK;
420 temp |= PORT_LINK_STROBE | link_state;
421 xhci_writel(xhci, temp, port_array[port_id]);
422}
423
Felipe Balbied384bd2012-08-07 14:10:03 +0300424static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800425 __le32 __iomem **port_array, int port_id, u16 wake_mask)
426{
427 u32 temp;
428
429 temp = xhci_readl(xhci, port_array[port_id]);
430 temp = xhci_port_state_to_neutral(temp);
431
432 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
433 temp |= PORT_WKCONN_E;
434 else
435 temp &= ~PORT_WKCONN_E;
436
437 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
438 temp |= PORT_WKDISC_E;
439 else
440 temp &= ~PORT_WKDISC_E;
441
442 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
443 temp |= PORT_WKOC_E;
444 else
445 temp &= ~PORT_WKOC_E;
446
447 xhci_writel(xhci, temp, port_array[port_id]);
448}
449
Andiry Xud2f52c92011-09-23 14:19:49 -0700450/* Test and clear port RWC bit */
451void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
452 int port_id, u32 port_bit)
453{
454 u32 temp;
455
456 temp = xhci_readl(xhci, port_array[port_id]);
457 if (temp & port_bit) {
458 temp = xhci_port_state_to_neutral(temp);
459 temp |= port_bit;
460 xhci_writel(xhci, temp, port_array[port_id]);
461 }
462}
463
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200464/* Updates Link Status for super Speed port */
465static void xhci_hub_report_link_state(u32 *status, u32 status_reg)
466{
467 u32 pls = status_reg & PORT_PLS_MASK;
468
469 /* resume state is a xHCI internal state.
470 * Do not report it to usb core.
471 */
472 if (pls == XDEV_RESUME)
473 return;
474
475 /* When the CAS bit is set then warm reset
476 * should be performed on port
477 */
478 if (status_reg & PORT_CAS) {
479 /* The CAS bit can be set while the port is
480 * in any link state.
481 * Only roothubs have CAS bit, so we
482 * pretend to be in compliance mode
483 * unless we're already in compliance
484 * or the inactive state.
485 */
486 if (pls != USB_SS_PORT_LS_COMP_MOD &&
487 pls != USB_SS_PORT_LS_SS_INACTIVE) {
488 pls = USB_SS_PORT_LS_COMP_MOD;
489 }
490 /* Return also connection bit -
491 * hub state machine resets port
492 * when this bit is set.
493 */
494 pls |= USB_PORT_STAT_CONNECTION;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500495 } else {
496 /*
497 * If CAS bit isn't set but the Port is already at
498 * Compliance Mode, fake a connection so the USB core
499 * notices the Compliance state and resets the port.
500 * This resolves an issue generated by the SN65LVPE502CP
501 * in which sometimes the port enters compliance mode
502 * caused by a delay on the host-device negotiation.
503 */
504 if (pls == USB_SS_PORT_LS_COMP_MOD)
505 pls |= USB_PORT_STAT_CONNECTION;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200506 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500507
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200508 /* update status field */
509 *status |= pls;
510}
511
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500512/*
513 * Function for Compliance Mode Quirk.
514 *
515 * This Function verifies if all xhc USB3 ports have entered U0, if so,
516 * the compliance mode timer is deleted. A port won't enter
517 * compliance mode if it has previously entered U0.
518 */
519void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status, u16 wIndex)
520{
521 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
522 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
523
524 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
525 return;
526
527 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
528 xhci->port_status_u0 |= 1 << wIndex;
529 if (xhci->port_status_u0 == all_ports_seen_u0) {
530 del_timer_sync(&xhci->comp_mode_recovery_timer);
531 xhci_dbg(xhci, "All USB3 ports have entered U0 already!\n");
532 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted.\n");
533 }
534 }
535}
536
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700537int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
538 u16 wIndex, char *buf, u16 wLength)
539{
540 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800541 int max_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700542 unsigned long flags;
Andiry Xuc9682df2011-09-23 14:19:48 -0700543 u32 temp, status;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700544 int retval = 0;
Matt Evans28ccd292011-03-29 13:40:46 +1100545 __le32 __iomem **port_array;
Andiry Xube88fe42010-10-14 07:22:57 -0700546 int slot_id;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800547 struct xhci_bus_state *bus_state;
Andiry Xu2c441782011-04-27 18:07:39 +0800548 u16 link_state = 0;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800549 u16 wake_mask = 0;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800550 u16 timeout = 0;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700551
huajun lia0885922011-05-03 21:11:00 +0800552 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800553 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700554
555 spin_lock_irqsave(&xhci->lock, flags);
556 switch (typeReq) {
557 case GetHubStatus:
558 /* No power source, over-current reported per port */
559 memset(buf, 0, 4);
560 break;
561 case GetHubDescriptor:
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800562 /* Check to make sure userspace is asking for the USB 3.0 hub
563 * descriptor for the USB 3.0 roothub. If not, we stall the
564 * endpoint, like external hubs do.
565 */
566 if (hcd->speed == HCD_USB3 &&
567 (wLength < USB_DT_SS_HUB_SIZE ||
568 wValue != (USB_DT_SS_HUB << 8))) {
569 xhci_dbg(xhci, "Wrong hub descriptor type for "
570 "USB 3.0 roothub.\n");
571 goto error;
572 }
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800573 xhci_hub_descriptor(hcd, xhci,
574 (struct usb_hub_descriptor *) buf);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700575 break;
Sarah Sharp48e82362011-10-06 11:54:23 -0700576 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
577 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
578 goto error;
579
580 if (hcd->speed != HCD_USB3)
581 goto error;
582
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700583 /* Set the U1 and U2 exit latencies. */
Sarah Sharp48e82362011-10-06 11:54:23 -0700584 memcpy(buf, &usb_bos_descriptor,
585 USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
586 temp = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
587 buf[12] = HCS_U1_LATENCY(temp);
588 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
589
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700590 /* Indicate whether the host has LTM support. */
591 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
592 if (HCC_LTC(temp))
593 buf[8] |= USB_LTM_SUPPORT;
594
Sarah Sharp48e82362011-10-06 11:54:23 -0700595 spin_unlock_irqrestore(&xhci->lock, flags);
596 return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700597 case GetPortStatus:
huajun lia0885922011-05-03 21:11:00 +0800598 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700599 goto error;
600 wIndex--;
601 status = 0;
Sarah Sharp5308a912010-12-01 11:34:59 -0800602 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700603 if (temp == 0xffffffff) {
604 retval = -ENODEV;
605 break;
606 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700607 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n", wIndex, temp);
608
609 /* wPortChange bits */
610 if (temp & PORT_CSC)
Alan Stern749da5f2010-03-04 17:05:08 -0500611 status |= USB_PORT_STAT_C_CONNECTION << 16;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700612 if (temp & PORT_PEC)
Alan Stern749da5f2010-03-04 17:05:08 -0500613 status |= USB_PORT_STAT_C_ENABLE << 16;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700614 if ((temp & PORT_OCC))
Alan Stern749da5f2010-03-04 17:05:08 -0500615 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
Andiry Xu0ed9a572011-04-27 18:07:43 +0800616 if ((temp & PORT_RC))
617 status |= USB_PORT_STAT_C_RESET << 16;
618 /* USB3.0 only */
619 if (hcd->speed == HCD_USB3) {
620 if ((temp & PORT_PLC))
621 status |= USB_PORT_STAT_C_LINK_STATE << 16;
622 if ((temp & PORT_WRC))
623 status |= USB_PORT_STAT_C_BH_RESET << 16;
624 }
625
626 if (hcd->speed != HCD_USB3) {
627 if ((temp & PORT_PLS_MASK) == XDEV_U3
628 && (temp & PORT_POWER))
629 status |= USB_PORT_STAT_SUSPEND;
630 }
Andiry Xu8a8ff2f2011-08-03 16:46:49 +0800631 if ((temp & PORT_PLS_MASK) == XDEV_RESUME &&
632 !DEV_SUPERSPEED(temp)) {
Andiry Xu56192532010-10-14 07:23:00 -0700633 if ((temp & PORT_RESET) || !(temp & PORT_PE))
634 goto error;
Andiry Xu8a8ff2f2011-08-03 16:46:49 +0800635 if (time_after_eq(jiffies,
636 bus_state->resume_done[wIndex])) {
Andiry Xu56192532010-10-14 07:23:00 -0700637 xhci_dbg(xhci, "Resume USB2 port %d\n",
638 wIndex + 1);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800639 bus_state->resume_done[wIndex] = 0;
Andiry Xuf370b992012-04-14 02:54:30 +0800640 clear_bit(wIndex, &bus_state->resuming_ports);
Andiry Xuc9682df2011-09-23 14:19:48 -0700641 xhci_set_link_state(xhci, port_array, wIndex,
642 XDEV_U0);
Andiry Xu56192532010-10-14 07:23:00 -0700643 xhci_dbg(xhci, "set port %d resume\n",
644 wIndex + 1);
Sarah Sharp52336302010-12-16 10:49:09 -0800645 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Andiry Xu56192532010-10-14 07:23:00 -0700646 wIndex + 1);
647 if (!slot_id) {
648 xhci_dbg(xhci, "slot_id is zero\n");
649 goto error;
650 }
651 xhci_ring_device(xhci, slot_id);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800652 bus_state->port_c_suspend |= 1 << wIndex;
653 bus_state->suspended_ports &= ~(1 << wIndex);
Andiry Xu8a8ff2f2011-08-03 16:46:49 +0800654 } else {
655 /*
656 * The resume has been signaling for less than
657 * 20ms. Report the port status as SUSPEND,
658 * let the usbcore check port status again
659 * and clear resume signaling later.
660 */
661 status |= USB_PORT_STAT_SUSPEND;
Andiry Xu56192532010-10-14 07:23:00 -0700662 }
663 }
Andiry Xube88fe42010-10-14 07:22:57 -0700664 if ((temp & PORT_PLS_MASK) == XDEV_U0
665 && (temp & PORT_POWER)
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800666 && (bus_state->suspended_ports & (1 << wIndex))) {
667 bus_state->suspended_ports &= ~(1 << wIndex);
Andiry Xua7114232011-04-27 18:07:50 +0800668 if (hcd->speed != HCD_USB3)
669 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700670 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700671 if (temp & PORT_CONNECT) {
Alan Stern749da5f2010-03-04 17:05:08 -0500672 status |= USB_PORT_STAT_CONNECTION;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700673 status |= xhci_port_speed(temp);
674 }
675 if (temp & PORT_PE)
Alan Stern749da5f2010-03-04 17:05:08 -0500676 status |= USB_PORT_STAT_ENABLE;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700677 if (temp & PORT_OC)
Alan Stern749da5f2010-03-04 17:05:08 -0500678 status |= USB_PORT_STAT_OVERCURRENT;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700679 if (temp & PORT_RESET)
Alan Stern749da5f2010-03-04 17:05:08 -0500680 status |= USB_PORT_STAT_RESET;
Andiry Xu0ed9a572011-04-27 18:07:43 +0800681 if (temp & PORT_POWER) {
682 if (hcd->speed == HCD_USB3)
683 status |= USB_SS_PORT_STAT_POWER;
684 else
685 status |= USB_PORT_STAT_POWER;
686 }
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200687 /* Update Port Link State for super speed ports*/
Andiry Xu0ed9a572011-04-27 18:07:43 +0800688 if (hcd->speed == HCD_USB3) {
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200689 xhci_hub_report_link_state(&status, temp);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500690 /*
691 * Verify if all USB3 Ports Have entered U0 already.
692 * Delete Compliance Mode Timer if so.
693 */
694 xhci_del_comp_mod_timer(xhci, temp, wIndex);
Andiry Xu0ed9a572011-04-27 18:07:43 +0800695 }
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800696 if (bus_state->port_c_suspend & (1 << wIndex))
Andiry Xube88fe42010-10-14 07:22:57 -0700697 status |= 1 << USB_PORT_FEAT_C_SUSPEND;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700698 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
699 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
700 break;
701 case SetPortFeature:
Andiry Xu2c441782011-04-27 18:07:39 +0800702 if (wValue == USB_PORT_FEAT_LINK_STATE)
703 link_state = (wIndex & 0xff00) >> 3;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800704 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
705 wake_mask = wIndex & 0xff00;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800706 /* The MSB of wIndex is the U1/U2 timeout */
707 timeout = (wIndex & 0xff00) >> 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700708 wIndex &= 0xff;
huajun lia0885922011-05-03 21:11:00 +0800709 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700710 goto error;
711 wIndex--;
Sarah Sharp5308a912010-12-01 11:34:59 -0800712 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700713 if (temp == 0xffffffff) {
714 retval = -ENODEV;
715 break;
716 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700717 temp = xhci_port_state_to_neutral(temp);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800718 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700719 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700720 case USB_PORT_FEAT_SUSPEND:
Sarah Sharp5308a912010-12-01 11:34:59 -0800721 temp = xhci_readl(xhci, port_array[wIndex]);
Andiry Xu65580b432011-09-23 14:19:52 -0700722 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
723 /* Resume the port to U0 first */
724 xhci_set_link_state(xhci, port_array, wIndex,
725 XDEV_U0);
726 spin_unlock_irqrestore(&xhci->lock, flags);
727 msleep(10);
728 spin_lock_irqsave(&xhci->lock, flags);
729 }
Andiry Xube88fe42010-10-14 07:22:57 -0700730 /* In spec software should not attempt to suspend
731 * a port unless the port reports that it is in the
732 * enabled (PED = ‘1’,PLS < ‘3’) state.
733 */
Andiry Xu65580b432011-09-23 14:19:52 -0700734 temp = xhci_readl(xhci, port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700735 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
736 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
737 xhci_warn(xhci, "USB core suspending device "
738 "not in U0/U1/U2.\n");
739 goto error;
740 }
741
Sarah Sharp52336302010-12-16 10:49:09 -0800742 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
743 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700744 if (!slot_id) {
745 xhci_warn(xhci, "slot_id is zero\n");
746 goto error;
747 }
748 /* unlock to execute stop endpoint commands */
749 spin_unlock_irqrestore(&xhci->lock, flags);
750 xhci_stop_device(xhci, slot_id, 1);
751 spin_lock_irqsave(&xhci->lock, flags);
752
Andiry Xuc9682df2011-09-23 14:19:48 -0700753 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
Andiry Xube88fe42010-10-14 07:22:57 -0700754
755 spin_unlock_irqrestore(&xhci->lock, flags);
756 msleep(10); /* wait device to enter */
757 spin_lock_irqsave(&xhci->lock, flags);
758
Sarah Sharp5308a912010-12-01 11:34:59 -0800759 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800760 bus_state->suspended_ports |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700761 break;
Andiry Xu2c441782011-04-27 18:07:39 +0800762 case USB_PORT_FEAT_LINK_STATE:
763 temp = xhci_readl(xhci, port_array[wIndex]);
764 /* Software should not attempt to set
765 * port link state above '5' (Rx.Detect) and the port
766 * must be enabled.
767 */
768 if ((temp & PORT_PE) == 0 ||
769 (link_state > USB_SS_PORT_LS_RX_DETECT)) {
770 xhci_warn(xhci, "Cannot set link state.\n");
771 goto error;
772 }
773
774 if (link_state == USB_SS_PORT_LS_U3) {
775 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
776 wIndex + 1);
777 if (slot_id) {
778 /* unlock to execute stop endpoint
779 * commands */
780 spin_unlock_irqrestore(&xhci->lock,
781 flags);
782 xhci_stop_device(xhci, slot_id, 1);
783 spin_lock_irqsave(&xhci->lock, flags);
784 }
785 }
786
Andiry Xuc9682df2011-09-23 14:19:48 -0700787 xhci_set_link_state(xhci, port_array, wIndex,
788 link_state);
Andiry Xu2c441782011-04-27 18:07:39 +0800789
790 spin_unlock_irqrestore(&xhci->lock, flags);
791 msleep(20); /* wait device to enter */
792 spin_lock_irqsave(&xhci->lock, flags);
793
794 temp = xhci_readl(xhci, port_array[wIndex]);
795 if (link_state == USB_SS_PORT_LS_U3)
796 bus_state->suspended_ports |= 1 << wIndex;
797 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700798 case USB_PORT_FEAT_POWER:
799 /*
800 * Turn on ports, even if there isn't per-port switching.
801 * HC will report connect events even before this is set.
802 * However, khubd will ignore the roothub events until
803 * the roothub is registered.
804 */
Sarah Sharp5308a912010-12-01 11:34:59 -0800805 xhci_writel(xhci, temp | PORT_POWER,
806 port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700807
Sarah Sharp5308a912010-12-01 11:34:59 -0800808 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700809 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
Lan Tianyuf7ac7782012-09-05 13:44:36 +0800810
Lan Tianyu170ed802012-10-15 15:38:34 +0800811 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +0800812 temp = usb_acpi_power_manageable(hcd->self.root_hub,
813 wIndex);
814 if (temp)
815 usb_acpi_set_power_state(hcd->self.root_hub,
816 wIndex, true);
Lan Tianyu170ed802012-10-15 15:38:34 +0800817 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700818 break;
819 case USB_PORT_FEAT_RESET:
820 temp = (temp | PORT_RESET);
Sarah Sharp5308a912010-12-01 11:34:59 -0800821 xhci_writel(xhci, temp, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700822
Sarah Sharp5308a912010-12-01 11:34:59 -0800823 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700824 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
825 break;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800826 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
827 xhci_set_remote_wake_mask(xhci, port_array,
828 wIndex, wake_mask);
829 temp = xhci_readl(xhci, port_array[wIndex]);
830 xhci_dbg(xhci, "set port remote wake mask, "
831 "actual port %d status = 0x%x\n",
832 wIndex, temp);
833 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800834 case USB_PORT_FEAT_BH_PORT_RESET:
835 temp |= PORT_WR;
836 xhci_writel(xhci, temp, port_array[wIndex]);
837
838 temp = xhci_readl(xhci, port_array[wIndex]);
839 break;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800840 case USB_PORT_FEAT_U1_TIMEOUT:
841 if (hcd->speed != HCD_USB3)
842 goto error;
843 temp = xhci_readl(xhci, port_array[wIndex] + 1);
844 temp &= ~PORT_U1_TIMEOUT_MASK;
845 temp |= PORT_U1_TIMEOUT(timeout);
846 xhci_writel(xhci, temp, port_array[wIndex] + 1);
847 break;
848 case USB_PORT_FEAT_U2_TIMEOUT:
849 if (hcd->speed != HCD_USB3)
850 goto error;
851 temp = xhci_readl(xhci, port_array[wIndex] + 1);
852 temp &= ~PORT_U2_TIMEOUT_MASK;
853 temp |= PORT_U2_TIMEOUT(timeout);
854 xhci_writel(xhci, temp, port_array[wIndex] + 1);
855 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700856 default:
857 goto error;
858 }
Sarah Sharp5308a912010-12-01 11:34:59 -0800859 /* unblock any posted writes */
860 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700861 break;
862 case ClearPortFeature:
huajun lia0885922011-05-03 21:11:00 +0800863 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700864 goto error;
865 wIndex--;
Sarah Sharp5308a912010-12-01 11:34:59 -0800866 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700867 if (temp == 0xffffffff) {
868 retval = -ENODEV;
869 break;
870 }
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800871 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700872 temp = xhci_port_state_to_neutral(temp);
873 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700874 case USB_PORT_FEAT_SUSPEND:
Sarah Sharp5308a912010-12-01 11:34:59 -0800875 temp = xhci_readl(xhci, port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700876 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
877 xhci_dbg(xhci, "PORTSC %04x\n", temp);
878 if (temp & PORT_RESET)
879 goto error;
Andiry Xu5ac04bf2011-08-03 16:46:48 +0800880 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
Andiry Xube88fe42010-10-14 07:22:57 -0700881 if ((temp & PORT_PE) == 0)
882 goto error;
Andiry Xube88fe42010-10-14 07:22:57 -0700883
Andiry Xuc9682df2011-09-23 14:19:48 -0700884 xhci_set_link_state(xhci, port_array, wIndex,
885 XDEV_RESUME);
886 spin_unlock_irqrestore(&xhci->lock, flags);
Andiry Xua7114232011-04-27 18:07:50 +0800887 msleep(20);
888 spin_lock_irqsave(&xhci->lock, flags);
Andiry Xuc9682df2011-09-23 14:19:48 -0700889 xhci_set_link_state(xhci, port_array, wIndex,
890 XDEV_U0);
Andiry Xube88fe42010-10-14 07:22:57 -0700891 }
Andiry Xua7114232011-04-27 18:07:50 +0800892 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700893
Sarah Sharp52336302010-12-16 10:49:09 -0800894 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
895 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700896 if (!slot_id) {
897 xhci_dbg(xhci, "slot_id is zero\n");
898 goto error;
899 }
900 xhci_ring_device(xhci, slot_id);
901 break;
902 case USB_PORT_FEAT_C_SUSPEND:
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800903 bus_state->port_c_suspend &= ~(1 << wIndex);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700904 case USB_PORT_FEAT_C_RESET:
Andiry Xua11496e2011-04-27 18:07:29 +0800905 case USB_PORT_FEAT_C_BH_PORT_RESET:
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700906 case USB_PORT_FEAT_C_CONNECTION:
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700907 case USB_PORT_FEAT_C_OVER_CURRENT:
Sarah Sharp6219c042009-12-09 15:59:11 -0800908 case USB_PORT_FEAT_C_ENABLE:
Andiry Xu85387c02011-04-27 18:07:35 +0800909 case USB_PORT_FEAT_C_PORT_LINK_STATE:
Sarah Sharp34fb5622009-12-09 15:59:08 -0800910 xhci_clear_port_change_bit(xhci, wValue, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -0800911 port_array[wIndex], temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700912 break;
Sarah Sharp6219c042009-12-09 15:59:11 -0800913 case USB_PORT_FEAT_ENABLE:
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800914 xhci_disable_port(hcd, xhci, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -0800915 port_array[wIndex], temp);
Sarah Sharp6219c042009-12-09 15:59:11 -0800916 break;
Lan Tianyu693d8eb2012-09-05 13:44:35 +0800917 case USB_PORT_FEAT_POWER:
918 xhci_writel(xhci, temp & ~PORT_POWER,
919 port_array[wIndex]);
Lan Tianyuf7ac7782012-09-05 13:44:36 +0800920
Lan Tianyu170ed802012-10-15 15:38:34 +0800921 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +0800922 temp = usb_acpi_power_manageable(hcd->self.root_hub,
923 wIndex);
924 if (temp)
925 usb_acpi_set_power_state(hcd->self.root_hub,
926 wIndex, false);
Lan Tianyu170ed802012-10-15 15:38:34 +0800927 spin_lock_irqsave(&xhci->lock, flags);
Lan Tianyu693d8eb2012-09-05 13:44:35 +0800928 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700929 default:
930 goto error;
931 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700932 break;
933 default:
934error:
935 /* "stall" on error */
936 retval = -EPIPE;
937 }
938 spin_unlock_irqrestore(&xhci->lock, flags);
939 return retval;
940}
941
942/*
943 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
944 * Ports are 0-indexed from the HCD point of view,
945 * and 1-indexed from the USB core pointer of view.
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700946 *
947 * Note that the status change bits will be cleared as soon as a port status
948 * change event is generated, so we use the saved status from that event.
949 */
950int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
951{
952 unsigned long flags;
953 u32 temp, status;
Andiry Xu56192532010-10-14 07:23:00 -0700954 u32 mask;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700955 int i, retval;
956 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800957 int max_ports;
Matt Evans28ccd292011-03-29 13:40:46 +1100958 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800959 struct xhci_bus_state *bus_state;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700960
huajun lia0885922011-05-03 21:11:00 +0800961 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800962 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700963
964 /* Initial status is no changes */
huajun lia0885922011-05-03 21:11:00 +0800965 retval = (max_ports + 8) / 8;
William Gulland419a8e812010-05-12 10:20:34 -0700966 memset(buf, 0, retval);
Andiry Xuf370b992012-04-14 02:54:30 +0800967
968 /*
969 * Inform the usbcore about resume-in-progress by returning
970 * a non-zero value even if there are no status changes.
971 */
972 status = bus_state->resuming_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700973
Greg KH44f4c3e2011-09-19 16:05:11 -0700974 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC;
Andiry Xu56192532010-10-14 07:23:00 -0700975
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700976 spin_lock_irqsave(&xhci->lock, flags);
977 /* For each port, did anything change? If so, set that bit in buf. */
huajun lia0885922011-05-03 21:11:00 +0800978 for (i = 0; i < max_ports; i++) {
Sarah Sharp5308a912010-12-01 11:34:59 -0800979 temp = xhci_readl(xhci, port_array[i]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700980 if (temp == 0xffffffff) {
981 retval = -ENODEV;
982 break;
983 }
Andiry Xu56192532010-10-14 07:23:00 -0700984 if ((temp & mask) != 0 ||
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800985 (bus_state->port_c_suspend & 1 << i) ||
986 (bus_state->resume_done[i] && time_after_eq(
987 jiffies, bus_state->resume_done[i]))) {
William Gulland419a8e812010-05-12 10:20:34 -0700988 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700989 status = 1;
990 }
991 }
992 spin_unlock_irqrestore(&xhci->lock, flags);
993 return status ? retval : 0;
994}
Andiry Xu9777e3c2010-10-14 07:23:03 -0700995
996#ifdef CONFIG_PM
997
998int xhci_bus_suspend(struct usb_hcd *hcd)
999{
1000 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001001 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001002 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001003 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001004 unsigned long flags;
1005
huajun lia0885922011-05-03 21:11:00 +08001006 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001007 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001008
1009 spin_lock_irqsave(&xhci->lock, flags);
1010
1011 if (hcd->self.root_hub->do_remote_wakeup) {
Andiry Xuf370b992012-04-14 02:54:30 +08001012 if (bus_state->resuming_ports) {
1013 spin_unlock_irqrestore(&xhci->lock, flags);
1014 xhci_dbg(xhci, "suspend failed because "
1015 "a port is resuming\n");
1016 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001017 }
1018 }
1019
Sarah Sharp518e8482010-12-15 11:56:29 -08001020 port_index = max_ports;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001021 bus_state->bus_suspended = 0;
Sarah Sharp518e8482010-12-15 11:56:29 -08001022 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001023 /* suspend the port if the port is not suspended */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001024 u32 t1, t2;
1025 int slot_id;
1026
Sarah Sharp5308a912010-12-01 11:34:59 -08001027 t1 = xhci_readl(xhci, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001028 t2 = xhci_port_state_to_neutral(t1);
1029
1030 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
Sarah Sharp518e8482010-12-15 11:56:29 -08001031 xhci_dbg(xhci, "port %d not suspended\n", port_index);
Sarah Sharp52336302010-12-16 10:49:09 -08001032 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Sarah Sharp518e8482010-12-15 11:56:29 -08001033 port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001034 if (slot_id) {
1035 spin_unlock_irqrestore(&xhci->lock, flags);
1036 xhci_stop_device(xhci, slot_id, 1);
1037 spin_lock_irqsave(&xhci->lock, flags);
1038 }
1039 t2 &= ~PORT_PLS_MASK;
1040 t2 |= PORT_LINK_STROBE | XDEV_U3;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001041 set_bit(port_index, &bus_state->bus_suspended);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001042 }
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001043 /* USB core sets remote wake mask for USB 3.0 hubs,
1044 * including the USB 3.0 roothub, but only if CONFIG_USB_SUSPEND
1045 * is enabled, so also enable remote wake here.
1046 */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001047 if (hcd->self.root_hub->do_remote_wakeup) {
1048 if (t1 & PORT_CONNECT) {
1049 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1050 t2 &= ~PORT_WKCONN_E;
1051 } else {
1052 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1053 t2 &= ~PORT_WKDISC_E;
1054 }
1055 } else
1056 t2 &= ~PORT_WAKE_BITS;
1057
1058 t1 = xhci_port_state_to_neutral(t1);
1059 if (t1 != t2)
Sarah Sharp5308a912010-12-01 11:34:59 -08001060 xhci_writel(xhci, t2, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001061
Andiry Xu4f0871a2011-04-19 17:17:39 +08001062 if (hcd->speed != HCD_USB3) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001063 /* enable remote wake up for USB 2.0 */
Matt Evans28ccd292011-03-29 13:40:46 +11001064 __le32 __iomem *addr;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001065 u32 tmp;
1066
Sarah Sharp5308a912010-12-01 11:34:59 -08001067 /* Add one to the port status register address to get
1068 * the port power control register address.
1069 */
1070 addr = port_array[port_index] + 1;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001071 tmp = xhci_readl(xhci, addr);
1072 tmp |= PORT_RWE;
1073 xhci_writel(xhci, tmp, addr);
1074 }
1075 }
1076 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001077 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001078 spin_unlock_irqrestore(&xhci->lock, flags);
1079 return 0;
1080}
1081
1082int xhci_bus_resume(struct usb_hcd *hcd)
1083{
1084 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001085 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001086 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001087 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001088 u32 temp;
1089 unsigned long flags;
1090
huajun lia0885922011-05-03 21:11:00 +08001091 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001092 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001093
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001094 if (time_before(jiffies, bus_state->next_statechange))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001095 msleep(5);
1096
1097 spin_lock_irqsave(&xhci->lock, flags);
1098 if (!HCD_HW_ACCESSIBLE(hcd)) {
1099 spin_unlock_irqrestore(&xhci->lock, flags);
1100 return -ESHUTDOWN;
1101 }
1102
1103 /* delay the irqs */
1104 temp = xhci_readl(xhci, &xhci->op_regs->command);
1105 temp &= ~CMD_EIE;
1106 xhci_writel(xhci, temp, &xhci->op_regs->command);
1107
Sarah Sharp518e8482010-12-15 11:56:29 -08001108 port_index = max_ports;
1109 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001110 /* Check whether need resume ports. If needed
1111 resume port and disable remote wakeup */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001112 u32 temp;
1113 int slot_id;
1114
Sarah Sharp5308a912010-12-01 11:34:59 -08001115 temp = xhci_readl(xhci, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001116 if (DEV_SUPERSPEED(temp))
1117 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1118 else
1119 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001120 if (test_bit(port_index, &bus_state->bus_suspended) &&
Andiry Xu9777e3c2010-10-14 07:23:03 -07001121 (temp & PORT_PLS_MASK)) {
1122 if (DEV_SUPERSPEED(temp)) {
Andiry Xuc9682df2011-09-23 14:19:48 -07001123 xhci_set_link_state(xhci, port_array,
1124 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001125 } else {
Andiry Xuc9682df2011-09-23 14:19:48 -07001126 xhci_set_link_state(xhci, port_array,
1127 port_index, XDEV_RESUME);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001128
1129 spin_unlock_irqrestore(&xhci->lock, flags);
1130 msleep(20);
1131 spin_lock_irqsave(&xhci->lock, flags);
1132
Andiry Xuc9682df2011-09-23 14:19:48 -07001133 xhci_set_link_state(xhci, port_array,
1134 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001135 }
Andiry Xu4f0871a2011-04-19 17:17:39 +08001136 /* wait for the port to enter U0 and report port link
1137 * state change.
1138 */
1139 spin_unlock_irqrestore(&xhci->lock, flags);
1140 msleep(20);
1141 spin_lock_irqsave(&xhci->lock, flags);
1142
1143 /* Clear PLC */
Andiry Xud2f52c92011-09-23 14:19:49 -07001144 xhci_test_and_clear_bit(xhci, port_array, port_index,
1145 PORT_PLC);
Andiry Xu4f0871a2011-04-19 17:17:39 +08001146
Sarah Sharp52336302010-12-16 10:49:09 -08001147 slot_id = xhci_find_slot_id_by_port(hcd,
1148 xhci, port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001149 if (slot_id)
1150 xhci_ring_device(xhci, slot_id);
1151 } else
Sarah Sharp5308a912010-12-01 11:34:59 -08001152 xhci_writel(xhci, temp, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001153
Andiry Xu4f0871a2011-04-19 17:17:39 +08001154 if (hcd->speed != HCD_USB3) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001155 /* disable remote wake up for USB 2.0 */
Matt Evans28ccd292011-03-29 13:40:46 +11001156 __le32 __iomem *addr;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001157 u32 tmp;
1158
Sarah Sharp5308a912010-12-01 11:34:59 -08001159 /* Add one to the port status register address to get
1160 * the port power control register address.
1161 */
1162 addr = port_array[port_index] + 1;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001163 tmp = xhci_readl(xhci, addr);
1164 tmp &= ~PORT_RWE;
1165 xhci_writel(xhci, tmp, addr);
1166 }
1167 }
1168
1169 (void) xhci_readl(xhci, &xhci->op_regs->command);
1170
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001171 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001172 /* re-enable irqs */
1173 temp = xhci_readl(xhci, &xhci->op_regs->command);
1174 temp |= CMD_EIE;
1175 xhci_writel(xhci, temp, &xhci->op_regs->command);
1176 temp = xhci_readl(xhci, &xhci->op_regs->command);
1177
1178 spin_unlock_irqrestore(&xhci->lock, flags);
1179 return 0;
1180}
1181
Sarah Sharp436a3892010-10-15 14:59:15 -07001182#endif /* CONFIG_PM */