blob: 1aeedf27a1ff29571c74f7da50fdaa8dc5c3941a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
4 * Copyright (c) 2000 David Woodhouse <dwmw2@mvhi.com>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
7 *
Vitaly Wool962034f2005-09-15 14:58:53 +01008 * $Id: nand.h,v 1.74 2005/09/15 13:58:50 vwool Exp $
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020014 * Info:
15 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020017 * Changelog:
18 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 */
20#ifndef __LINUX_MTD_NAND_H
21#define __LINUX_MTD_NAND_H
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/wait.h>
24#include <linux/spinlock.h>
25#include <linux/mtd/mtd.h>
26
27struct mtd_info;
28/* Scan and identify a NAND device */
29extern int nand_scan (struct mtd_info *mtd, int max_chips);
David Woodhouse3b85c322006-09-25 17:06:53 +010030/* Separate phases of nand_scan(), allowing board driver to intervene
31 * and override command or ECC setup according to flash type */
32extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
33extern int nand_scan_tail(struct mtd_info *mtd);
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/* Free resources held by the NAND device */
36extern void nand_release (struct mtd_info *mtd);
37
David Woodhouseb77d95c2006-09-25 21:58:50 +010038/* Internal helper for board drivers which need to override command function */
39extern void nand_wait_ready(struct mtd_info *mtd);
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* The maximum number of NAND chips in an array */
42#define NAND_MAX_CHIPS 8
43
44/* This constant declares the max. oobsize / page, which
45 * is supported now. If you add a chip with bigger oobsize/page
46 * adjust this accordingly.
47 */
48#define NAND_MAX_OOBSIZE 64
Thomas Gleixnerf75e5092006-05-26 18:52:08 +020049#define NAND_MAX_PAGESIZE 2048
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51/*
52 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020053 *
54 * These are bits which can be or'ed to set/clear multiple
55 * bits in one go.
56 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020058#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020060#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020062#define NAND_ALE 0x04
63
64#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
65#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
66#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68/*
69 * Standard NAND flash commands
70 */
71#define NAND_CMD_READ0 0
72#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020073#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define NAND_CMD_PAGEPROG 0x10
75#define NAND_CMD_READOOB 0x50
76#define NAND_CMD_ERASE1 0x60
77#define NAND_CMD_STATUS 0x70
78#define NAND_CMD_STATUS_MULTI 0x71
79#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020080#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define NAND_CMD_READID 0x90
82#define NAND_CMD_ERASE2 0xd0
83#define NAND_CMD_RESET 0xff
84
85/* Extended commands for large page devices */
86#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020087#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#define NAND_CMD_CACHEDPROG 0x15
89
David A. Marlin28a48de2005-01-17 18:29:21 +000090/* Extended commands for AG-AND device */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +000091/*
92 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
David A. Marlin28a48de2005-01-17 18:29:21 +000093 * there is no way to distinguish that from NAND_CMD_READ0
94 * until the remaining sequence of commands has been completed
95 * so add a high order bit and mask it off in the command.
96 */
97#define NAND_CMD_DEPLETE1 0x100
98#define NAND_CMD_DEPLETE2 0x38
99#define NAND_CMD_STATUS_MULTI 0x71
100#define NAND_CMD_STATUS_ERROR 0x72
101/* multi-bank error status (banks 0-3) */
102#define NAND_CMD_STATUS_ERROR0 0x73
103#define NAND_CMD_STATUS_ERROR1 0x74
104#define NAND_CMD_STATUS_ERROR2 0x75
105#define NAND_CMD_STATUS_ERROR3 0x76
106#define NAND_CMD_STATUS_RESET 0x7f
107#define NAND_CMD_STATUS_CLEAR 0xff
108
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200109#define NAND_CMD_NONE -1
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111/* Status bits */
112#define NAND_STATUS_FAIL 0x01
113#define NAND_STATUS_FAIL_N1 0x02
114#define NAND_STATUS_TRUE_READY 0x20
115#define NAND_STATUS_READY 0x40
116#define NAND_STATUS_WP 0x80
117
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000118/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 * Constants for ECC_MODES
120 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200121typedef enum {
122 NAND_ECC_NONE,
123 NAND_ECC_SOFT,
124 NAND_ECC_HW,
125 NAND_ECC_HW_SYNDROME,
126} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128/*
129 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000130 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131/* Reset Hardware ECC for read */
132#define NAND_ECC_READ 0
133/* Reset Hardware ECC for write */
134#define NAND_ECC_WRITE 1
135/* Enable Hardware ECC before syndrom is read back from flash */
136#define NAND_ECC_READSYN 2
137
David A. Marlin068e3c02005-01-24 03:07:46 +0000138/* Bit mask for flags passed to do_nand_read_ecc */
139#define NAND_GET_DEVICE 0x80
140
141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142/* Option constants for bizarre disfunctionality and real
143* features
144*/
145/* Chip can not auto increment pages */
146#define NAND_NO_AUTOINCR 0x00000001
147/* Buswitdh is 16 bit */
148#define NAND_BUSWIDTH_16 0x00000002
149/* Device supports partial programming without padding */
150#define NAND_NO_PADDING 0x00000004
151/* Chip has cache program function */
152#define NAND_CACHEPRG 0x00000008
153/* Chip has copy back function */
154#define NAND_COPYBACK 0x00000010
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000155/* AND Chip which has 4 banks and a confusing page / block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 * assignment. See Renesas datasheet for further information */
157#define NAND_IS_AND 0x00000020
158/* Chip has a array of 4 pages which can be read without
159 * additional ready /busy waits */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000160#define NAND_4PAGE_ARRAY 0x00000040
David A. Marlin28a48de2005-01-17 18:29:21 +0000161/* Chip requires that BBT is periodically rewritten to prevent
162 * bits from adjacent blocks from 'leaking' in altering data.
163 * This happens with the Renesas AG-AND chips, possibly others. */
164#define BBT_AUTO_REFRESH 0x00000080
Thomas Gleixner7a306012006-05-25 09:50:16 +0200165/* Chip does not require ready check on read. True
166 * for all large page devices, as they do not support
167 * autoincrement.*/
168#define NAND_NO_READRDY 0x00000100
Thomas Gleixner29072b92006-09-28 15:38:36 +0200169/* Chip does not allow subpage writes */
170#define NAND_NO_SUBPAGE_WRITE 0x00000200
171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173/* Options valid for Samsung large page devices */
174#define NAND_SAMSUNG_LP_OPTIONS \
175 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
176
177/* Macros to identify the above */
178#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
179#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
180#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
181#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
182
183/* Mask to zero out the chip options, which come from the id table */
184#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
185
186/* Non chip related options */
187/* Use a flash based bad block table. This option is passed to the
188 * default bad block table function. */
189#define NAND_USE_FLASH_BBT 0x00010000
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000190/* This option skips the bbt scan during initialization. */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200191#define NAND_SKIP_BBTSCAN 0x00020000
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100192/* This option is defined if the board driver allocates its own buffers
193 (e.g. because it needs them DMA-coherent */
194#define NAND_OWN_BUFFERS 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200196/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200197#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
Thomas Gleixner29072b92006-09-28 15:38:36 +0200199/* Cell info constants */
200#define NAND_CI_CHIPNR_MSK 0x03
201#define NAND_CI_CELLTYPE_MSK 0x0C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
203/*
204 * nand_state_t - chip states
205 * Enumeration for NAND flash chip state
206 */
207typedef enum {
208 FL_READY,
209 FL_READING,
210 FL_WRITING,
211 FL_ERASING,
212 FL_SYNCING,
213 FL_CACHEDPRG,
Vitaly Wool962034f2005-09-15 14:58:53 +0100214 FL_PM_SUSPENDED,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215} nand_state_t;
216
217/* Keep gcc happy */
218struct nand_chip;
219
220/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700221 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000222 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 * @active: the mtd device which holds the controller currently
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100224 * @wq: wait queue to sleep on if a NAND operation is in progress
225 * used instead of the per chip wait queue when a hw controller is available
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 */
227struct nand_hw_control {
228 spinlock_t lock;
229 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100230 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231};
232
233/**
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200234 * struct nand_ecc_ctrl - Control structure for ecc
235 * @mode: ecc mode
236 * @steps: number of ecc steps per page
237 * @size: data bytes per ecc step
238 * @bytes: ecc bytes per step
Thomas Gleixner9577f442006-05-25 10:04:31 +0200239 * @total: total number of ecc bytes per page
240 * @prepad: padding information for syndrome based ecc generators
241 * @postpad: padding information for syndrome based ecc generators
Randy Dunlap844d3b42006-06-28 21:48:27 -0700242 * @layout: ECC layout control struct pointer
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200243 * @hwctl: function to control hardware ecc generator. Must only
244 * be provided if an hardware ECC is available
245 * @calculate: function for ecc calculation or readback from ecc hardware
246 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
David Woodhouse956e9442006-09-25 17:12:39 +0100247 * @read_page_raw: function to read a raw page without ECC
248 * @write_page_raw: function to write a raw page without ECC
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200249 * @read_page: function to read a page according to the ecc generator requirements
Thomas Gleixner9577f442006-05-25 10:04:31 +0200250 * @write_page: function to write a page according to the ecc generator requirements
Randy Dunlap844d3b42006-06-28 21:48:27 -0700251 * @read_oob: function to read chip OOB data
252 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200253 */
254struct nand_ecc_ctrl {
255 nand_ecc_modes_t mode;
256 int steps;
257 int size;
258 int bytes;
Thomas Gleixner9577f442006-05-25 10:04:31 +0200259 int total;
260 int prepad;
261 int postpad;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200262 struct nand_ecclayout *layout;
Thomas Gleixner9a57d472006-05-23 15:58:23 +0200263 void (*hwctl)(struct mtd_info *mtd, int mode);
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200264 int (*calculate)(struct mtd_info *mtd,
265 const uint8_t *dat,
266 uint8_t *ecc_code);
267 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
268 uint8_t *read_ecc,
269 uint8_t *calc_ecc);
David Woodhouse956e9442006-09-25 17:12:39 +0100270 int (*read_page_raw)(struct mtd_info *mtd,
271 struct nand_chip *chip,
272 uint8_t *buf);
273 void (*write_page_raw)(struct mtd_info *mtd,
274 struct nand_chip *chip,
275 const uint8_t *buf);
Thomas Gleixner9577f442006-05-25 10:04:31 +0200276 int (*read_page)(struct mtd_info *mtd,
277 struct nand_chip *chip,
278 uint8_t *buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200279 void (*write_page)(struct mtd_info *mtd,
Thomas Gleixner9577f442006-05-25 10:04:31 +0200280 struct nand_chip *chip,
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200281 const uint8_t *buf);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200282 int (*read_oob)(struct mtd_info *mtd,
283 struct nand_chip *chip,
284 int page,
285 int sndcmd);
286 int (*write_oob)(struct mtd_info *mtd,
287 struct nand_chip *chip,
288 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200289};
290
291/**
292 * struct nand_buffers - buffer structure for read/write
293 * @ecccalc: buffer for calculated ecc
294 * @ecccode: buffer for ecc read from flash
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200295 * @databuf: buffer for data - dynamically sized
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200296 *
297 * Do not change the order of buffers. databuf and oobrbuf must be in
298 * consecutive order.
299 */
300struct nand_buffers {
301 uint8_t ecccalc[NAND_MAX_OOBSIZE];
302 uint8_t ecccode[NAND_MAX_OOBSIZE];
David Woodhouse7dcdcbef2006-10-21 17:09:53 +0100303 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200304};
305
306/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 * struct nand_chip - NAND Private Flash Chip Data
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000308 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
309 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 * @read_word: [REPLACEABLE] read one word from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
313 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
314 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
315 * @select_chip: [REPLACEABLE] select chip nr
316 * @block_bad: [REPLACEABLE] check, if the block is bad
317 * @block_markbad: [REPLACEABLE] mark the block bad
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200318 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
319 * ALE/CLE/nCE. Also used to write command and address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
321 * If set to NULL no access to ready/busy is available and the ready/busy information
322 * is read from the chip status register
323 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
324 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200325 * @ecc: [BOARDSPECIFIC] ecc control ctructure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700326 * @buffers: buffer structure for read/write
327 * @hwcontrol: platform-specific hardware control structure
328 * @ops: oob operation operands
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
330 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 * @wq: [INTERN] wait queue to sleep on if a NAND operation is in progress
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200333 * @state: [INTERN] the current state of the NAND device
Randy Dunlap844d3b42006-06-28 21:48:27 -0700334 * @oob_poi: poison value buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 * @page_shift: [INTERN] number of address bits in a page (column address bits)
336 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
337 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
338 * @chip_shift: [INTERN] number of address bits in one chip
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200339 * @datbuf: [INTERN] internal buffer for one page + oob
340 * @oobbuf: [INTERN] oob buffer for one eraseblock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 * @oobdirty: [INTERN] indicates that oob_buf must be reinitialized
342 * @data_poi: [INTERN] pointer to a data buffer
343 * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
344 * special functionality. See the defines for further explanation
345 * @badblockpos: [INTERN] position of the bad block marker in the oob area
346 * @numchips: [INTERN] number of physical chips
347 * @chipsize: [INTERN] the size of one chip for multichip arrays
348 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
349 * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
Thomas Gleixner29072b92006-09-28 15:38:36 +0200350 * @subpagesize: [INTERN] holds the subpagesize
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200351 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 * @bbt: [INTERN] bad block table pointer
353 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
354 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000355 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200356 * @controller: [REPLACEABLE] a pointer to a hardware controller structure
357 * which is shared among multiple independend devices
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 * @priv: [OPTIONAL] pointer to private chip date
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000359 * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
David A. Marlin068e3c02005-01-24 03:07:46 +0000360 * (determine if errors are correctable)
David Woodhouse956e9442006-09-25 17:12:39 +0100361 * @write_page [REPLACEABLE] High-level page write function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000363
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364struct nand_chip {
365 void __iomem *IO_ADDR_R;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200366 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000367
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200368 uint8_t (*read_byte)(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 u16 (*read_word)(struct mtd_info *mtd);
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200370 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
371 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
372 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 void (*select_chip)(struct mtd_info *mtd, int chip);
374 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
375 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200376 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
377 unsigned int ctrl);
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200378 int (*dev_ready)(struct mtd_info *mtd);
379 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200380 int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 void (*erase_cmd)(struct mtd_info *mtd, int page);
382 int (*scan_bbt)(struct mtd_info *mtd);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200383 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
David Woodhouse956e9442006-09-25 17:12:39 +0100384 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
385 const uint8_t *buf, int page, int cached, int raw);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200386
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200387 int chip_delay;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200388 unsigned int options;
389
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200390 int page_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 int phys_erase_shift;
392 int bbt_erase_shift;
393 int chip_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 int numchips;
395 unsigned long chipsize;
396 int pagemask;
397 int pagebuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +0200398 int subpagesize;
399 uint8_t cellinfo;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200400 int badblockpos;
401
402 nand_state_t state;
403
404 uint8_t *oob_poi;
405 struct nand_hw_control *controller;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200406 struct nand_ecclayout *ecclayout;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200407
408 struct nand_ecc_ctrl ecc;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100409 struct nand_buffers *buffers;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200410 struct nand_hw_control hwcontrol;
411
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200412 struct mtd_oob_ops ops;
413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 uint8_t *bbt;
415 struct nand_bbt_descr *bbt_td;
416 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 void *priv;
421};
422
423/*
424 * NAND Flash Manufacturer ID Codes
425 */
426#define NAND_MFR_TOSHIBA 0x98
427#define NAND_MFR_SAMSUNG 0xec
428#define NAND_MFR_FUJITSU 0x04
429#define NAND_MFR_NATIONAL 0x8f
430#define NAND_MFR_RENESAS 0x07
431#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200432#define NAND_MFR_HYNIX 0xad
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
434/**
435 * struct nand_flash_dev - NAND Flash Device ID Structure
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200436 * @name: Identify the device type
437 * @id: device ID code
438 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000439 * If the pagesize is 0, then the real pagesize
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 * and the eraseize are determined from the
441 * extended id bytes in the chip
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200442 * @erasesize: Size of an erase block in the flash device.
443 * @chipsize: Total chipsize in Mega Bytes
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 * @options: Bitfield to store chip relevant options
445 */
446struct nand_flash_dev {
447 char *name;
448 int id;
449 unsigned long pagesize;
450 unsigned long chipsize;
451 unsigned long erasesize;
452 unsigned long options;
453};
454
455/**
456 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
457 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200458 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459*/
460struct nand_manufacturers {
461 int id;
462 char * name;
463};
464
465extern struct nand_flash_dev nand_flash_ids[];
466extern struct nand_manufacturers nand_manuf_ids[];
467
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000468/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 * struct nand_bbt_descr - bad block table descriptor
470 * @options: options for this descriptor
471 * @pages: the page(s) where we find the bbt, used with option BBT_ABSPAGE
472 * when bbt is searched, then we store the found bbts pages here.
473 * Its an array and supports up to 8 chips now
474 * @offs: offset of the pattern in the oob area of the page
475 * @veroffs: offset of the bbt version counter in the oob are of the page
476 * @version: version read from the bbt page during scan
477 * @len: length of the pattern, if 0 no pattern check is performed
478 * @maxblocks: maximum number of blocks to search for a bbt. This number of
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000479 * blocks is reserved at the end of the device where the tables are
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 * written.
481 * @reserved_block_code: if non-0, this pattern denotes a reserved (rather than
482 * bad) block in the stored bbt
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000483 * @pattern: pattern to identify bad block table or factory marked good /
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 * bad blocks, can be NULL, if len = 0
485 *
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000486 * Descriptor for the bad block table marker and the descriptor for the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 * pattern which identifies good and bad blocks. The assumption is made
488 * that the pattern and the version count are always located in the oob area
489 * of the first block.
490 */
491struct nand_bbt_descr {
492 int options;
493 int pages[NAND_MAX_CHIPS];
494 int offs;
495 int veroffs;
496 uint8_t version[NAND_MAX_CHIPS];
497 int len;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200498 int maxblocks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 int reserved_block_code;
500 uint8_t *pattern;
501};
502
503/* Options for the bad block table descriptors */
504
505/* The number of bits used per block in the bbt on the device */
506#define NAND_BBT_NRBITS_MSK 0x0000000F
507#define NAND_BBT_1BIT 0x00000001
508#define NAND_BBT_2BIT 0x00000002
509#define NAND_BBT_4BIT 0x00000004
510#define NAND_BBT_8BIT 0x00000008
511/* The bad block table is in the last good block of the device */
512#define NAND_BBT_LASTBLOCK 0x00000010
513/* The bbt is at the given page, else we must scan for the bbt */
514#define NAND_BBT_ABSPAGE 0x00000020
515/* The bbt is at the given page, else we must scan for the bbt */
516#define NAND_BBT_SEARCH 0x00000040
517/* bbt is stored per chip on multichip devices */
518#define NAND_BBT_PERCHIP 0x00000080
519/* bbt has a version counter at offset veroffs */
520#define NAND_BBT_VERSION 0x00000100
521/* Create a bbt if none axists */
522#define NAND_BBT_CREATE 0x00000200
523/* Search good / bad pattern through all pages of a block */
524#define NAND_BBT_SCANALLPAGES 0x00000400
525/* Scan block empty during good / bad block scan */
526#define NAND_BBT_SCANEMPTY 0x00000800
527/* Write bbt if neccecary */
528#define NAND_BBT_WRITE 0x00001000
529/* Read and write back block contents when writing bbt */
530#define NAND_BBT_SAVECONTENT 0x00002000
531/* Search good / bad pattern on the first and the second page */
532#define NAND_BBT_SCAN2NDPAGE 0x00004000
533
534/* The maximum number of blocks to scan for a bbt */
535#define NAND_BBT_SCAN_MAXBLOCKS 4
536
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200537extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
538extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
539extern int nand_default_bbt(struct mtd_info *mtd);
540extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
541extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
542 int allowbbt);
543extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
544 size_t * retlen, uint8_t * buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545
546/*
547* Constants for oob configuration
548*/
549#define NAND_SMALL_BADBLOCK_POS 5
550#define NAND_LARGE_BADBLOCK_POS 0
551
Thomas Gleixner41796c22006-05-23 11:38:59 +0200552/**
553 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200554 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -0700555 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +0200556 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +0200557 * @partitions: mtd partition list
558 * @chip_delay: R/B delay value in us
559 * @options: Option flags, e.g. 16bit buswidth
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200560 * @ecclayout: ecc layout info structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200561 * @priv: hardware controller specific settings
562 */
563struct platform_nand_chip {
564 int nr_chips;
565 int chip_offset;
566 int nr_partitions;
567 struct mtd_partition *partitions;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200568 struct nand_ecclayout *ecclayout;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200569 int chip_delay;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200570 unsigned int options;
571 void *priv;
572};
573
574/**
575 * struct platform_nand_ctrl - controller level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200576 * @hwcontrol: platform specific hardware control structure
577 * @dev_ready: platform specific function to read ready/busy pin
578 * @select_chip: platform specific chip select function
Randy Dunlap844d3b42006-06-28 21:48:27 -0700579 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +0200580 *
581 * All fields are optional and depend on the hardware driver requirements
582 */
583struct platform_nand_ctrl {
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200584 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
585 int (*dev_ready)(struct mtd_info *mtd);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200586 void (*select_chip)(struct mtd_info *mtd, int chip);
587 void *priv;
588};
589
590/* Some helpers to access the data structures */
591static inline
592struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
593{
594 struct nand_chip *chip = mtd->priv;
595
596 return chip->priv;
597}
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599#endif /* __LINUX_MTD_NAND_H */