blob: c1e45123d44f54239476d405f35ec1f97deb4eea [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * Definitions for the new Marvell Yukon 2 driver.
3 */
4#ifndef _SKY2_H
5#define _SKY2_H
6
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07007/* PCI device specific config registers */
Stephen Hemminger977bdf02006-02-22 11:44:58 -08008enum {
9 PCI_DEV_REG1 = 0x40,
10 PCI_DEV_REG2 = 0x44,
Stephen Hemminger977bdf02006-02-22 11:44:58 -080011 PCI_DEV_REG3 = 0x80,
12 PCI_DEV_REG4 = 0x84,
13 PCI_DEV_REG5 = 0x88,
14};
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070015
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070016/* Yukon-2 */
17enum pci_dev_reg_1 {
18 PCI_Y2_PIG_ENA = 1<<31, /* Enable Plug-in-Go (YUKON-2) */
19 PCI_Y2_DLL_DIS = 1<<30, /* Disable PCI DLL (YUKON-2) */
20 PCI_Y2_PHY2_COMA = 1<<29, /* Set PHY 2 to Coma Mode (YUKON-2) */
21 PCI_Y2_PHY1_COMA = 1<<28, /* Set PHY 1 to Coma Mode (YUKON-2) */
22 PCI_Y2_PHY2_POWD = 1<<27, /* Set PHY 2 to Power Down (YUKON-2) */
23 PCI_Y2_PHY1_POWD = 1<<26, /* Set PHY 1 to Power Down (YUKON-2) */
24};
25
26enum pci_dev_reg_2 {
27 PCI_VPD_WR_THR = 0xffL<<24, /* Bit 31..24: VPD Write Threshold */
28 PCI_DEV_SEL = 0x7fL<<17, /* Bit 23..17: EEPROM Device Select */
29 PCI_VPD_ROM_SZ = 7L<<14, /* Bit 16..14: VPD ROM Size */
30
31 PCI_PATCH_DIR = 0xfL<<8, /* Bit 11.. 8: Ext Patches dir 3..0 */
32 PCI_EXT_PATCHS = 0xfL<<4, /* Bit 7.. 4: Extended Patches 3..0 */
33 PCI_EN_DUMMY_RD = 1<<3, /* Enable Dummy Read */
34 PCI_REV_DESC = 1<<2, /* Reverse Desc. Bytes */
35
36 PCI_USEDATA64 = 1<<0, /* Use 64Bit Data bus ext */
37};
38
Stephen Hemminger977bdf02006-02-22 11:44:58 -080039/* PCI_OUR_REG_4 32 bit Our Register 4 (Yukon-ECU only) */
40enum pci_dev_reg_4 {
41 /* (Link Training & Status State Machine) */
42 P_TIMER_VALUE_MSK = 0xffL<<16, /* Bit 23..16: Timer Value Mask */
43 /* (Active State Power Management) */
44 P_FORCE_ASPM_REQUEST = 1<<15, /* Force ASPM Request (A1 only) */
45 P_ASPM_GPHY_LINK_DOWN = 1<<14, /* GPHY Link Down (A1 only) */
46 P_ASPM_INT_FIFO_EMPTY = 1<<13, /* Internal FIFO Empty (A1 only) */
47 P_ASPM_CLKRUN_REQUEST = 1<<12, /* CLKRUN Request (A1 only) */
48
49 P_ASPM_FORCE_CLKREQ_ENA = 1<<4, /* Force CLKREQ Enable (A1b only) */
50 P_ASPM_CLKREQ_PAD_CTL = 1<<3, /* CLKREQ PAD Control (A1 only) */
51 P_ASPM_A1_MODE_SELECT = 1<<2, /* A1 Mode Select (A1 only) */
52 P_CLK_GATE_PEX_UNIT_ENA = 1<<1, /* Enable Gate PEX Unit Clock */
53 P_CLK_GATE_ROOT_COR_ENA = 1<<0, /* Enable Gate Root Core Clock */
54 P_ASPM_CONTROL_MSK = P_FORCE_ASPM_REQUEST | P_ASPM_GPHY_LINK_DOWN
55 | P_ASPM_CLKRUN_REQUEST | P_ASPM_INT_FIFO_EMPTY,
56};
57
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070058
59#define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
60 PCI_STATUS_SIG_SYSTEM_ERROR | \
61 PCI_STATUS_REC_MASTER_ABORT | \
62 PCI_STATUS_REC_TARGET_ABORT | \
63 PCI_STATUS_PARITY)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064enum csr_regs {
65 B0_RAP = 0x0000,
66 B0_CTST = 0x0004,
67 B0_Y2LED = 0x0005,
68 B0_POWER_CTRL = 0x0007,
69 B0_ISRC = 0x0008,
70 B0_IMSK = 0x000c,
71 B0_HWE_ISRC = 0x0010,
72 B0_HWE_IMSK = 0x0014,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073
74 /* Special ISR registers (Yukon-2 only) */
75 B0_Y2_SP_ISRC2 = 0x001c,
76 B0_Y2_SP_ISRC3 = 0x0020,
77 B0_Y2_SP_EISR = 0x0024,
78 B0_Y2_SP_LISR = 0x0028,
79 B0_Y2_SP_ICR = 0x002c,
80
81 B2_MAC_1 = 0x0100,
82 B2_MAC_2 = 0x0108,
83 B2_MAC_3 = 0x0110,
84 B2_CONN_TYP = 0x0118,
85 B2_PMD_TYP = 0x0119,
86 B2_MAC_CFG = 0x011a,
87 B2_CHIP_ID = 0x011b,
88 B2_E_0 = 0x011c,
shemminger@osdl.org488f84f2005-10-26 12:16:07 -070089
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090 B2_Y2_CLK_GATE = 0x011d,
91 B2_Y2_HW_RES = 0x011e,
92 B2_E_3 = 0x011f,
93 B2_Y2_CLK_CTRL = 0x0120,
shemminger@osdl.org488f84f2005-10-26 12:16:07 -070094
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070095 B2_TI_INI = 0x0130,
96 B2_TI_VAL = 0x0134,
97 B2_TI_CTRL = 0x0138,
98 B2_TI_TEST = 0x0139,
shemminger@osdl.org488f84f2005-10-26 12:16:07 -070099
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700100 B2_TST_CTRL1 = 0x0158,
101 B2_TST_CTRL2 = 0x0159,
102 B2_GP_IO = 0x015c,
shemminger@osdl.org488f84f2005-10-26 12:16:07 -0700103
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700104 B2_I2C_CTRL = 0x0160,
105 B2_I2C_DATA = 0x0164,
106 B2_I2C_IRQ = 0x0168,
107 B2_I2C_SW = 0x016c,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700108
109 B3_RAM_ADDR = 0x0180,
110 B3_RAM_DATA_LO = 0x0184,
111 B3_RAM_DATA_HI = 0x0188,
112
113/* RAM Interface Registers */
114/* Yukon-2: use RAM_BUFFER() to access the RAM buffer */
115/*
116 * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
117 * not usable in SW. Please notice these are NOT real timeouts, these are
118 * the number of qWords transferred continuously.
119 */
120#define RAM_BUFFER(port, reg) (reg | (port <<6))
121
122 B3_RI_WTO_R1 = 0x0190,
123 B3_RI_WTO_XA1 = 0x0191,
124 B3_RI_WTO_XS1 = 0x0192,
125 B3_RI_RTO_R1 = 0x0193,
126 B3_RI_RTO_XA1 = 0x0194,
127 B3_RI_RTO_XS1 = 0x0195,
128 B3_RI_WTO_R2 = 0x0196,
129 B3_RI_WTO_XA2 = 0x0197,
130 B3_RI_WTO_XS2 = 0x0198,
131 B3_RI_RTO_R2 = 0x0199,
132 B3_RI_RTO_XA2 = 0x019a,
133 B3_RI_RTO_XS2 = 0x019b,
134 B3_RI_TO_VAL = 0x019c,
135 B3_RI_CTRL = 0x01a0,
136 B3_RI_TEST = 0x01a2,
137 B3_MA_TOINI_RX1 = 0x01b0,
138 B3_MA_TOINI_RX2 = 0x01b1,
139 B3_MA_TOINI_TX1 = 0x01b2,
140 B3_MA_TOINI_TX2 = 0x01b3,
141 B3_MA_TOVAL_RX1 = 0x01b4,
142 B3_MA_TOVAL_RX2 = 0x01b5,
143 B3_MA_TOVAL_TX1 = 0x01b6,
144 B3_MA_TOVAL_TX2 = 0x01b7,
145 B3_MA_TO_CTRL = 0x01b8,
146 B3_MA_TO_TEST = 0x01ba,
147 B3_MA_RCINI_RX1 = 0x01c0,
148 B3_MA_RCINI_RX2 = 0x01c1,
149 B3_MA_RCINI_TX1 = 0x01c2,
150 B3_MA_RCINI_TX2 = 0x01c3,
151 B3_MA_RCVAL_RX1 = 0x01c4,
152 B3_MA_RCVAL_RX2 = 0x01c5,
153 B3_MA_RCVAL_TX1 = 0x01c6,
154 B3_MA_RCVAL_TX2 = 0x01c7,
155 B3_MA_RC_CTRL = 0x01c8,
156 B3_MA_RC_TEST = 0x01ca,
157 B3_PA_TOINI_RX1 = 0x01d0,
158 B3_PA_TOINI_RX2 = 0x01d4,
159 B3_PA_TOINI_TX1 = 0x01d8,
160 B3_PA_TOINI_TX2 = 0x01dc,
161 B3_PA_TOVAL_RX1 = 0x01e0,
162 B3_PA_TOVAL_RX2 = 0x01e4,
163 B3_PA_TOVAL_TX1 = 0x01e8,
164 B3_PA_TOVAL_TX2 = 0x01ec,
165 B3_PA_CTRL = 0x01f0,
166 B3_PA_TEST = 0x01f2,
167
168 Y2_CFG_SPC = 0x1c00,
169};
170
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171/* B0_CTST 16 bit Control/Status register */
172enum {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700173 Y2_VMAIN_AVAIL = 1<<17,/* VMAIN available (YUKON-2 only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700174 Y2_VAUX_AVAIL = 1<<16,/* VAUX available (YUKON-2 only) */
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700175 Y2_HW_WOL_ON = 1<<15,/* HW WOL On (Yukon-EC Ultra A1 only) */
176 Y2_HW_WOL_OFF = 1<<14,/* HW WOL On (Yukon-EC Ultra A1 only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700177 Y2_ASF_ENABLE = 1<<13,/* ASF Unit Enable (YUKON-2 only) */
178 Y2_ASF_DISABLE = 1<<12,/* ASF Unit Disable (YUKON-2 only) */
179 Y2_CLK_RUN_ENA = 1<<11,/* CLK_RUN Enable (YUKON-2 only) */
180 Y2_CLK_RUN_DIS = 1<<10,/* CLK_RUN Disable (YUKON-2 only) */
181 Y2_LED_STAT_ON = 1<<9, /* Status LED On (YUKON-2 only) */
182 Y2_LED_STAT_OFF = 1<<8, /* Status LED Off (YUKON-2 only) */
183
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700184 CS_ST_SW_IRQ = 1<<7, /* Set IRQ SW Request */
185 CS_CL_SW_IRQ = 1<<6, /* Clear IRQ SW Request */
186 CS_STOP_DONE = 1<<5, /* Stop Master is finished */
187 CS_STOP_MAST = 1<<4, /* Command Bit to stop the master */
188 CS_MRST_CLR = 1<<3, /* Clear Master reset */
189 CS_MRST_SET = 1<<2, /* Set Master reset */
190 CS_RST_CLR = 1<<1, /* Clear Software reset */
191 CS_RST_SET = 1, /* Set Software reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700192};
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700193
194/* B0_LED 8 Bit LED register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700195enum {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700196/* Bit 7.. 2: reserved */
197 LED_STAT_ON = 1<<1, /* Status LED on */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700198 LED_STAT_OFF = 1, /* Status LED off */
199};
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700200
201/* B0_POWER_CTRL 8 Bit Power Control reg (YUKON only) */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700202enum {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700203 PC_VAUX_ENA = 1<<7, /* Switch VAUX Enable */
204 PC_VAUX_DIS = 1<<6, /* Switch VAUX Disable */
205 PC_VCC_ENA = 1<<5, /* Switch VCC Enable */
206 PC_VCC_DIS = 1<<4, /* Switch VCC Disable */
207 PC_VAUX_ON = 1<<3, /* Switch VAUX On */
208 PC_VAUX_OFF = 1<<2, /* Switch VAUX Off */
209 PC_VCC_ON = 1<<1, /* Switch VCC On */
210 PC_VCC_OFF = 1<<0, /* Switch VCC Off */
211};
212
213/* B2_IRQM_MSK 32 bit IRQ Moderation Mask */
214
215/* B0_Y2_SP_ISRC2 32 bit Special Interrupt Source Reg 2 */
216/* B0_Y2_SP_ISRC3 32 bit Special Interrupt Source Reg 3 */
217/* B0_Y2_SP_EISR 32 bit Enter ISR Reg */
218/* B0_Y2_SP_LISR 32 bit Leave ISR Reg */
219enum {
220 Y2_IS_HW_ERR = 1<<31, /* Interrupt HW Error */
221 Y2_IS_STAT_BMU = 1<<30, /* Status BMU Interrupt */
222 Y2_IS_ASF = 1<<29, /* ASF subsystem Interrupt */
223
224 Y2_IS_POLL_CHK = 1<<27, /* Check IRQ from polling unit */
225 Y2_IS_TWSI_RDY = 1<<26, /* IRQ on end of TWSI Tx */
226 Y2_IS_IRQ_SW = 1<<25, /* SW forced IRQ */
227 Y2_IS_TIMINT = 1<<24, /* IRQ from Timer */
228
229 Y2_IS_IRQ_PHY2 = 1<<12, /* Interrupt from PHY 2 */
230 Y2_IS_IRQ_MAC2 = 1<<11, /* Interrupt from MAC 2 */
231 Y2_IS_CHK_RX2 = 1<<10, /* Descriptor error Rx 2 */
232 Y2_IS_CHK_TXS2 = 1<<9, /* Descriptor error TXS 2 */
233 Y2_IS_CHK_TXA2 = 1<<8, /* Descriptor error TXA 2 */
234
235 Y2_IS_IRQ_PHY1 = 1<<4, /* Interrupt from PHY 1 */
236 Y2_IS_IRQ_MAC1 = 1<<3, /* Interrupt from MAC 1 */
237 Y2_IS_CHK_RX1 = 1<<2, /* Descriptor error Rx 1 */
238 Y2_IS_CHK_TXS1 = 1<<1, /* Descriptor error TXS 1 */
239 Y2_IS_CHK_TXA1 = 1<<0, /* Descriptor error TXA 1 */
240
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800241 Y2_IS_BASE = Y2_IS_HW_ERR | Y2_IS_STAT_BMU,
Stephen Hemmingerd2579242006-03-20 15:48:22 -0800242 Y2_IS_PORT_1 = Y2_IS_IRQ_PHY1 | Y2_IS_IRQ_MAC1
243 | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1,
244 Y2_IS_PORT_2 = Y2_IS_IRQ_PHY2 | Y2_IS_IRQ_MAC2
245 | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700246};
247
248/* B2_IRQM_HWE_MSK 32 bit IRQ Moderation HW Error Mask */
249enum {
250 IS_ERR_MSK = 0x00003fff,/* All Error bits */
251
252 IS_IRQ_TIST_OV = 1<<13, /* Time Stamp Timer Overflow (YUKON only) */
253 IS_IRQ_SENSOR = 1<<12, /* IRQ from Sensor (YUKON only) */
254 IS_IRQ_MST_ERR = 1<<11, /* IRQ master error detected */
255 IS_IRQ_STAT = 1<<10, /* IRQ status exception */
256 IS_NO_STAT_M1 = 1<<9, /* No Rx Status from MAC 1 */
257 IS_NO_STAT_M2 = 1<<8, /* No Rx Status from MAC 2 */
258 IS_NO_TIST_M1 = 1<<7, /* No Time Stamp from MAC 1 */
259 IS_NO_TIST_M2 = 1<<6, /* No Time Stamp from MAC 2 */
260 IS_RAM_RD_PAR = 1<<5, /* RAM Read Parity Error */
261 IS_RAM_WR_PAR = 1<<4, /* RAM Write Parity Error */
262 IS_M1_PAR_ERR = 1<<3, /* MAC 1 Parity Error */
263 IS_M2_PAR_ERR = 1<<2, /* MAC 2 Parity Error */
264 IS_R1_PAR_ERR = 1<<1, /* Queue R1 Parity Error */
265 IS_R2_PAR_ERR = 1<<0, /* Queue R2 Parity Error */
266};
267
268/* Hardware error interrupt mask for Yukon 2 */
269enum {
270 Y2_IS_TIST_OV = 1<<29,/* Time Stamp Timer overflow interrupt */
271 Y2_IS_SENSOR = 1<<28, /* Sensor interrupt */
272 Y2_IS_MST_ERR = 1<<27, /* Master error interrupt */
273 Y2_IS_IRQ_STAT = 1<<26, /* Status exception interrupt */
274 Y2_IS_PCI_EXP = 1<<25, /* PCI-Express interrupt */
275 Y2_IS_PCI_NEXP = 1<<24, /* PCI-Express error similar to PCI error */
276 /* Link 2 */
277 Y2_IS_PAR_RD2 = 1<<13, /* Read RAM parity error interrupt */
278 Y2_IS_PAR_WR2 = 1<<12, /* Write RAM parity error interrupt */
279 Y2_IS_PAR_MAC2 = 1<<11, /* MAC hardware fault interrupt */
280 Y2_IS_PAR_RX2 = 1<<10, /* Parity Error Rx Queue 2 */
281 Y2_IS_TCP_TXS2 = 1<<9, /* TCP length mismatch sync Tx queue IRQ */
282 Y2_IS_TCP_TXA2 = 1<<8, /* TCP length mismatch async Tx queue IRQ */
283 /* Link 1 */
284 Y2_IS_PAR_RD1 = 1<<5, /* Read RAM parity error interrupt */
285 Y2_IS_PAR_WR1 = 1<<4, /* Write RAM parity error interrupt */
286 Y2_IS_PAR_MAC1 = 1<<3, /* MAC hardware fault interrupt */
287 Y2_IS_PAR_RX1 = 1<<2, /* Parity Error Rx Queue 1 */
288 Y2_IS_TCP_TXS1 = 1<<1, /* TCP length mismatch sync Tx queue IRQ */
289 Y2_IS_TCP_TXA1 = 1<<0, /* TCP length mismatch async Tx queue IRQ */
290
291 Y2_HWE_L1_MASK = Y2_IS_PAR_RD1 | Y2_IS_PAR_WR1 | Y2_IS_PAR_MAC1 |
292 Y2_IS_PAR_RX1 | Y2_IS_TCP_TXS1| Y2_IS_TCP_TXA1,
293 Y2_HWE_L2_MASK = Y2_IS_PAR_RD2 | Y2_IS_PAR_WR2 | Y2_IS_PAR_MAC2 |
294 Y2_IS_PAR_RX2 | Y2_IS_TCP_TXS2| Y2_IS_TCP_TXA2,
295
Stephen Hemminger793b8832005-09-14 16:06:14 -0700296 Y2_HWE_ALL_MASK = Y2_IS_TIST_OV | Y2_IS_MST_ERR | Y2_IS_IRQ_STAT |
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800297 Y2_IS_PCI_EXP |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700298 Y2_HWE_L1_MASK | Y2_HWE_L2_MASK,
299};
300
301/* B28_DPT_CTRL 8 bit Descriptor Poll Timer Ctrl Reg */
302enum {
303 DPT_START = 1<<1,
304 DPT_STOP = 1<<0,
305};
306
307/* B2_TST_CTRL1 8 bit Test Control Register 1 */
308enum {
309 TST_FRC_DPERR_MR = 1<<7, /* force DATAPERR on MST RD */
310 TST_FRC_DPERR_MW = 1<<6, /* force DATAPERR on MST WR */
311 TST_FRC_DPERR_TR = 1<<5, /* force DATAPERR on TRG RD */
312 TST_FRC_DPERR_TW = 1<<4, /* force DATAPERR on TRG WR */
313 TST_FRC_APERR_M = 1<<3, /* force ADDRPERR on MST */
314 TST_FRC_APERR_T = 1<<2, /* force ADDRPERR on TRG */
315 TST_CFG_WRITE_ON = 1<<1, /* Enable Config Reg WR */
316 TST_CFG_WRITE_OFF= 1<<0, /* Disable Config Reg WR */
317};
318
319/* B2_MAC_CFG 8 bit MAC Configuration / Chip Revision */
320enum {
321 CFG_CHIP_R_MSK = 0xf<<4, /* Bit 7.. 4: Chip Revision */
322 /* Bit 3.. 2: reserved */
323 CFG_DIS_M2_CLK = 1<<1, /* Disable Clock for 2nd MAC */
324 CFG_SNG_MAC = 1<<0, /* MAC Config: 0=2 MACs / 1=1 MAC*/
325};
326
327/* B2_CHIP_ID 8 bit Chip Identification Number */
328enum {
329 CHIP_ID_GENESIS = 0x0a, /* Chip ID for GENESIS */
330 CHIP_ID_YUKON = 0xb0, /* Chip ID for YUKON */
331 CHIP_ID_YUKON_LITE = 0xb1, /* Chip ID for YUKON-Lite (Rev. A1-A3) */
332 CHIP_ID_YUKON_LP = 0xb2, /* Chip ID for YUKON-LP */
333 CHIP_ID_YUKON_XL = 0xb3, /* Chip ID for YUKON-2 XL */
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800334 CHIP_ID_YUKON_EC_U = 0xb4, /* Chip ID for YUKON-2 EC Ultra */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 CHIP_ID_YUKON_EC = 0xb6, /* Chip ID for YUKON-2 EC */
336 CHIP_ID_YUKON_FE = 0xb7, /* Chip ID for YUKON-2 FE */
337
338 CHIP_REV_YU_EC_A1 = 0, /* Chip Rev. for Yukon-EC A1/A0 */
339 CHIP_REV_YU_EC_A2 = 1, /* Chip Rev. for Yukon-EC A2 */
340 CHIP_REV_YU_EC_A3 = 2, /* Chip Rev. for Yukon-EC A3 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700341
342 CHIP_REV_YU_EC_U_A0 = 0,
343 CHIP_REV_YU_EC_U_A1 = 1,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344};
345
346/* B2_Y2_CLK_GATE 8 bit Clock Gating (Yukon-2 only) */
347enum {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700348 Y2_STATUS_LNK2_INAC = 1<<7, /* Status Link 2 inactive (0 = active) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349 Y2_CLK_GAT_LNK2_DIS = 1<<6, /* Disable clock gating Link 2 */
350 Y2_COR_CLK_LNK2_DIS = 1<<5, /* Disable Core clock Link 2 */
351 Y2_PCI_CLK_LNK2_DIS = 1<<4, /* Disable PCI clock Link 2 */
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700352 Y2_STATUS_LNK1_INAC = 1<<3, /* Status Link 1 inactive (0 = active) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700353 Y2_CLK_GAT_LNK1_DIS = 1<<2, /* Disable clock gating Link 1 */
354 Y2_COR_CLK_LNK1_DIS = 1<<1, /* Disable Core clock Link 1 */
355 Y2_PCI_CLK_LNK1_DIS = 1<<0, /* Disable PCI clock Link 1 */
356};
357
358/* B2_Y2_HW_RES 8 bit HW Resources (Yukon-2 only) */
359enum {
360 CFG_LED_MODE_MSK = 7<<2, /* Bit 4.. 2: LED Mode Mask */
361 CFG_LINK_2_AVAIL = 1<<1, /* Link 2 available */
362 CFG_LINK_1_AVAIL = 1<<0, /* Link 1 available */
363};
364#define CFG_LED_MODE(x) (((x) & CFG_LED_MODE_MSK) >> 2)
365#define CFG_DUAL_MAC_MSK (CFG_LINK_2_AVAIL | CFG_LINK_1_AVAIL)
366
367
368/* B2_Y2_CLK_CTRL 32 bit Clock Frequency Control Register (Yukon-2/EC) */
369enum {
370 Y2_CLK_DIV_VAL_MSK = 0xff<<16,/* Bit 23..16: Clock Divisor Value */
371#define Y2_CLK_DIV_VAL(x) (((x)<<16) & Y2_CLK_DIV_VAL_MSK)
372 Y2_CLK_DIV_VAL2_MSK = 7<<21, /* Bit 23..21: Clock Divisor Value */
373 Y2_CLK_SELECT2_MSK = 0x1f<<16,/* Bit 20..16: Clock Select */
374#define Y2_CLK_DIV_VAL_2(x) (((x)<<21) & Y2_CLK_DIV_VAL2_MSK)
375#define Y2_CLK_SEL_VAL_2(x) (((x)<<16) & Y2_CLK_SELECT2_MSK)
376 Y2_CLK_DIV_ENA = 1<<1, /* Enable Core Clock Division */
377 Y2_CLK_DIV_DIS = 1<<0, /* Disable Core Clock Division */
378};
379
380/* B2_TI_CTRL 8 bit Timer control */
381/* B2_IRQM_CTRL 8 bit IRQ Moderation Timer Control */
382enum {
383 TIM_START = 1<<2, /* Start Timer */
384 TIM_STOP = 1<<1, /* Stop Timer */
385 TIM_CLR_IRQ = 1<<0, /* Clear Timer IRQ (!IRQM) */
386};
387
388/* B2_TI_TEST 8 Bit Timer Test */
389/* B2_IRQM_TEST 8 bit IRQ Moderation Timer Test */
390/* B28_DPT_TST 8 bit Descriptor Poll Timer Test Reg */
391enum {
392 TIM_T_ON = 1<<2, /* Test mode on */
393 TIM_T_OFF = 1<<1, /* Test mode off */
394 TIM_T_STEP = 1<<0, /* Test step */
395};
396
397/* B3_RAM_ADDR 32 bit RAM Address, to read or write */
398 /* Bit 31..19: reserved */
399#define RAM_ADR_RAN 0x0007ffffL /* Bit 18.. 0: RAM Address Range */
400/* RAM Interface Registers */
401
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700402/* B3_RI_CTRL 16 bit RAM Interface Control Register */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403enum {
404 RI_CLR_RD_PERR = 1<<9, /* Clear IRQ RAM Read Parity Err */
405 RI_CLR_WR_PERR = 1<<8, /* Clear IRQ RAM Write Parity Err*/
406
407 RI_RST_CLR = 1<<1, /* Clear RAM Interface Reset */
408 RI_RST_SET = 1<<0, /* Set RAM Interface Reset */
409};
410
411#define SK_RI_TO_53 36 /* RAM interface timeout */
412
413
414/* Port related registers FIFO, and Arbiter */
415#define SK_REG(port,reg) (((port)<<7)+(reg))
416
417/* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
418/* TXA_ITI_INI 32 bit Tx Arb Interval Timer Init Val */
419/* TXA_ITI_VAL 32 bit Tx Arb Interval Timer Value */
420/* TXA_LIM_INI 32 bit Tx Arb Limit Counter Init Val */
421/* TXA_LIM_VAL 32 bit Tx Arb Limit Counter Value */
422
423#define TXA_MAX_VAL 0x00ffffffUL /* Bit 23.. 0: Max TXA Timer/Cnt Val */
424
425/* TXA_CTRL 8 bit Tx Arbiter Control Register */
426enum {
427 TXA_ENA_FSYNC = 1<<7, /* Enable force of sync Tx queue */
428 TXA_DIS_FSYNC = 1<<6, /* Disable force of sync Tx queue */
429 TXA_ENA_ALLOC = 1<<5, /* Enable alloc of free bandwidth */
430 TXA_DIS_ALLOC = 1<<4, /* Disable alloc of free bandwidth */
431 TXA_START_RC = 1<<3, /* Start sync Rate Control */
432 TXA_STOP_RC = 1<<2, /* Stop sync Rate Control */
433 TXA_ENA_ARB = 1<<1, /* Enable Tx Arbiter */
434 TXA_DIS_ARB = 1<<0, /* Disable Tx Arbiter */
435};
436
437/*
438 * Bank 4 - 5
439 */
440/* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
441enum {
442 TXA_ITI_INI = 0x0200,/* 32 bit Tx Arb Interval Timer Init Val*/
443 TXA_ITI_VAL = 0x0204,/* 32 bit Tx Arb Interval Timer Value */
444 TXA_LIM_INI = 0x0208,/* 32 bit Tx Arb Limit Counter Init Val */
445 TXA_LIM_VAL = 0x020c,/* 32 bit Tx Arb Limit Counter Value */
446 TXA_CTRL = 0x0210,/* 8 bit Tx Arbiter Control Register */
447 TXA_TEST = 0x0211,/* 8 bit Tx Arbiter Test Register */
448 TXA_STAT = 0x0212,/* 8 bit Tx Arbiter Status Register */
449};
450
451
452enum {
453 B6_EXT_REG = 0x0300,/* External registers (GENESIS only) */
454 B7_CFG_SPC = 0x0380,/* copy of the Configuration register */
455 B8_RQ1_REGS = 0x0400,/* Receive Queue 1 */
456 B8_RQ2_REGS = 0x0480,/* Receive Queue 2 */
457 B8_TS1_REGS = 0x0600,/* Transmit sync queue 1 */
458 B8_TA1_REGS = 0x0680,/* Transmit async queue 1 */
459 B8_TS2_REGS = 0x0700,/* Transmit sync queue 2 */
460 B8_TA2_REGS = 0x0780,/* Transmit sync queue 2 */
461 B16_RAM_REGS = 0x0800,/* RAM Buffer Registers */
462};
463
464/* Queue Register Offsets, use Q_ADDR() to access */
465enum {
466 B8_Q_REGS = 0x0400, /* base of Queue registers */
467 Q_D = 0x00, /* 8*32 bit Current Descriptor */
468 Q_DA_L = 0x20, /* 32 bit Current Descriptor Address Low dWord */
469 Q_DA_H = 0x24, /* 32 bit Current Descriptor Address High dWord */
470 Q_AC_L = 0x28, /* 32 bit Current Address Counter Low dWord */
471 Q_AC_H = 0x2c, /* 32 bit Current Address Counter High dWord */
472 Q_BC = 0x30, /* 32 bit Current Byte Counter */
473 Q_CSR = 0x34, /* 32 bit BMU Control/Status Register */
474 Q_F = 0x38, /* 32 bit Flag Register */
475 Q_T1 = 0x3c, /* 32 bit Test Register 1 */
476 Q_T1_TR = 0x3c, /* 8 bit Test Register 1 Transfer SM */
477 Q_T1_WR = 0x3d, /* 8 bit Test Register 1 Write Descriptor SM */
478 Q_T1_RD = 0x3e, /* 8 bit Test Register 1 Read Descriptor SM */
479 Q_T1_SV = 0x3f, /* 8 bit Test Register 1 Supervisor SM */
480 Q_T2 = 0x40, /* 32 bit Test Register 2 */
481 Q_T3 = 0x44, /* 32 bit Test Register 3 */
482
483/* Yukon-2 */
484 Q_DONE = 0x24, /* 16 bit Done Index (Yukon-2 only) */
485 Q_WM = 0x40, /* 16 bit FIFO Watermark */
486 Q_AL = 0x42, /* 8 bit FIFO Alignment */
487 Q_RSP = 0x44, /* 16 bit FIFO Read Shadow Pointer */
488 Q_RSL = 0x46, /* 8 bit FIFO Read Shadow Level */
489 Q_RP = 0x48, /* 8 bit FIFO Read Pointer */
490 Q_RL = 0x4a, /* 8 bit FIFO Read Level */
491 Q_WP = 0x4c, /* 8 bit FIFO Write Pointer */
492 Q_WSP = 0x4d, /* 8 bit FIFO Write Shadow Pointer */
493 Q_WL = 0x4e, /* 8 bit FIFO Write Level */
494 Q_WSL = 0x4f, /* 8 bit FIFO Write Shadow Level */
495};
496#define Q_ADDR(reg, offs) (B8_Q_REGS + (reg) + (offs))
497
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800498/* Q_F 32 bit Flag Register */
499enum {
500 F_ALM_FULL = 1<<27, /* Rx FIFO: almost full */
501 F_EMPTY = 1<<27, /* Tx FIFO: empty flag */
502 F_FIFO_EOF = 1<<26, /* Tag (EOF Flag) bit in FIFO */
503 F_WM_REACHED = 1<<25, /* Watermark reached */
504 F_M_RX_RAM_DIS = 1<<24, /* MAC Rx RAM Read Port disable */
505 F_FIFO_LEVEL = 0x1fL<<16, /* Bit 23..16: # of Qwords in FIFO */
506 F_WATER_MARK = 0x0007ffL, /* Bit 10.. 0: Watermark */
507};
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508
509/* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
510enum {
511 Y2_B8_PREF_REGS = 0x0450,
512
513 PREF_UNIT_CTRL = 0x00, /* 32 bit Control register */
514 PREF_UNIT_LAST_IDX = 0x04, /* 16 bit Last Index */
515 PREF_UNIT_ADDR_LO = 0x08, /* 32 bit List start addr, low part */
516 PREF_UNIT_ADDR_HI = 0x0c, /* 32 bit List start addr, high part*/
517 PREF_UNIT_GET_IDX = 0x10, /* 16 bit Get Index */
518 PREF_UNIT_PUT_IDX = 0x14, /* 16 bit Put Index */
519 PREF_UNIT_FIFO_WP = 0x20, /* 8 bit FIFO write pointer */
520 PREF_UNIT_FIFO_RP = 0x24, /* 8 bit FIFO read pointer */
521 PREF_UNIT_FIFO_WM = 0x28, /* 8 bit FIFO watermark */
522 PREF_UNIT_FIFO_LEV = 0x2c, /* 8 bit FIFO level */
523
524 PREF_UNIT_MASK_IDX = 0x0fff,
525};
526#define Y2_QADDR(q,reg) (Y2_B8_PREF_REGS + (q) + (reg))
527
528/* RAM Buffer Register Offsets */
529enum {
530
531 RB_START = 0x00,/* 32 bit RAM Buffer Start Address */
532 RB_END = 0x04,/* 32 bit RAM Buffer End Address */
533 RB_WP = 0x08,/* 32 bit RAM Buffer Write Pointer */
534 RB_RP = 0x0c,/* 32 bit RAM Buffer Read Pointer */
535 RB_RX_UTPP = 0x10,/* 32 bit Rx Upper Threshold, Pause Packet */
536 RB_RX_LTPP = 0x14,/* 32 bit Rx Lower Threshold, Pause Packet */
537 RB_RX_UTHP = 0x18,/* 32 bit Rx Upper Threshold, High Prio */
538 RB_RX_LTHP = 0x1c,/* 32 bit Rx Lower Threshold, High Prio */
539 /* 0x10 - 0x1f: reserved at Tx RAM Buffer Registers */
540 RB_PC = 0x20,/* 32 bit RAM Buffer Packet Counter */
541 RB_LEV = 0x24,/* 32 bit RAM Buffer Level Register */
542 RB_CTRL = 0x28,/* 32 bit RAM Buffer Control Register */
543 RB_TST1 = 0x29,/* 8 bit RAM Buffer Test Register 1 */
544 RB_TST2 = 0x2a,/* 8 bit RAM Buffer Test Register 2 */
545};
546
547/* Receive and Transmit Queues */
548enum {
549 Q_R1 = 0x0000, /* Receive Queue 1 */
550 Q_R2 = 0x0080, /* Receive Queue 2 */
551 Q_XS1 = 0x0200, /* Synchronous Transmit Queue 1 */
552 Q_XA1 = 0x0280, /* Asynchronous Transmit Queue 1 */
553 Q_XS2 = 0x0300, /* Synchronous Transmit Queue 2 */
554 Q_XA2 = 0x0380, /* Asynchronous Transmit Queue 2 */
555};
556
557/* Different PHY Types */
558enum {
559 PHY_ADDR_MARV = 0,
560};
561
562#define RB_ADDR(offs, queue) (B16_RAM_REGS + (queue) + (offs))
563
564
565enum {
566 LNK_SYNC_INI = 0x0c30,/* 32 bit Link Sync Cnt Init Value */
567 LNK_SYNC_VAL = 0x0c34,/* 32 bit Link Sync Cnt Current Value */
568 LNK_SYNC_CTRL = 0x0c38,/* 8 bit Link Sync Cnt Control Register */
569 LNK_SYNC_TST = 0x0c39,/* 8 bit Link Sync Cnt Test Register */
570
571 LNK_LED_REG = 0x0c3c,/* 8 bit Link LED Register */
572
573/* Receive GMAC FIFO (YUKON and Yukon-2) */
574
575 RX_GMF_EA = 0x0c40,/* 32 bit Rx GMAC FIFO End Address */
576 RX_GMF_AF_THR = 0x0c44,/* 32 bit Rx GMAC FIFO Almost Full Thresh. */
577 RX_GMF_CTRL_T = 0x0c48,/* 32 bit Rx GMAC FIFO Control/Test */
578 RX_GMF_FL_MSK = 0x0c4c,/* 32 bit Rx GMAC FIFO Flush Mask */
579 RX_GMF_FL_THR = 0x0c50,/* 32 bit Rx GMAC FIFO Flush Threshold */
580 RX_GMF_TR_THR = 0x0c54,/* 32 bit Rx Truncation Threshold (Yukon-2) */
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800581 RX_GMF_UP_THR = 0x0c58,/* 8 bit Rx Upper Pause Thr (Yukon-EC_U) */
582 RX_GMF_LP_THR = 0x0c5a,/* 8 bit Rx Lower Pause Thr (Yukon-EC_U) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 RX_GMF_VLAN = 0x0c5c,/* 32 bit Rx VLAN Type Register (Yukon-2) */
584 RX_GMF_WP = 0x0c60,/* 32 bit Rx GMAC FIFO Write Pointer */
585
586 RX_GMF_WLEV = 0x0c68,/* 32 bit Rx GMAC FIFO Write Level */
587
588 RX_GMF_RP = 0x0c70,/* 32 bit Rx GMAC FIFO Read Pointer */
589
590 RX_GMF_RLEV = 0x0c78,/* 32 bit Rx GMAC FIFO Read Level */
591};
592
593
594/* Q_BC 32 bit Current Byte Counter */
595
596/* BMU Control Status Registers */
597/* B0_R1_CSR 32 bit BMU Ctrl/Stat Rx Queue 1 */
598/* B0_R2_CSR 32 bit BMU Ctrl/Stat Rx Queue 2 */
599/* B0_XA1_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
600/* B0_XS1_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 1 */
601/* B0_XA2_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
602/* B0_XS2_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 2 */
603/* Q_CSR 32 bit BMU Control/Status Register */
604
605/* Rx BMU Control / Status Registers (Yukon-2) */
606enum {
607 BMU_IDLE = 1<<31, /* BMU Idle State */
608 BMU_RX_TCP_PKT = 1<<30, /* Rx TCP Packet (when RSS Hash enabled) */
609 BMU_RX_IP_PKT = 1<<29, /* Rx IP Packet (when RSS Hash enabled) */
610
611 BMU_ENA_RX_RSS_HASH = 1<<15, /* Enable Rx RSS Hash */
612 BMU_DIS_RX_RSS_HASH = 1<<14, /* Disable Rx RSS Hash */
613 BMU_ENA_RX_CHKSUM = 1<<13, /* Enable Rx TCP/IP Checksum Check */
614 BMU_DIS_RX_CHKSUM = 1<<12, /* Disable Rx TCP/IP Checksum Check */
615 BMU_CLR_IRQ_PAR = 1<<11, /* Clear IRQ on Parity errors (Rx) */
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700616 BMU_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment. error (Tx) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700617 BMU_CLR_IRQ_CHK = 1<<10, /* Clear IRQ Check */
618 BMU_STOP = 1<<9, /* Stop Rx/Tx Queue */
619 BMU_START = 1<<8, /* Start Rx/Tx Queue */
620 BMU_FIFO_OP_ON = 1<<7, /* FIFO Operational On */
621 BMU_FIFO_OP_OFF = 1<<6, /* FIFO Operational Off */
622 BMU_FIFO_ENA = 1<<5, /* Enable FIFO */
623 BMU_FIFO_RST = 1<<4, /* Reset FIFO */
624 BMU_OP_ON = 1<<3, /* BMU Operational On */
625 BMU_OP_OFF = 1<<2, /* BMU Operational Off */
626 BMU_RST_CLR = 1<<1, /* Clear BMU Reset (Enable) */
627 BMU_RST_SET = 1<<0, /* Set BMU Reset */
628
629 BMU_CLR_RESET = BMU_FIFO_RST | BMU_OP_OFF | BMU_RST_CLR,
630 BMU_OPER_INIT = BMU_CLR_IRQ_PAR | BMU_CLR_IRQ_CHK | BMU_START |
631 BMU_FIFO_ENA | BMU_OP_ON,
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800632
633 BMU_WM_DEFAULT = 0x600,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700634};
635
636/* Tx BMU Control / Status Registers (Yukon-2) */
637 /* Bit 31: same as for Rx */
638enum {
639 BMU_TX_IPIDINCR_ON = 1<<13, /* Enable IP ID Increment */
640 BMU_TX_IPIDINCR_OFF = 1<<12, /* Disable IP ID Increment */
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700641 BMU_TX_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment length mismatch */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700642};
643
644/* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
645/* PREF_UNIT_CTRL 32 bit Prefetch Control register */
646enum {
647 PREF_UNIT_OP_ON = 1<<3, /* prefetch unit operational */
648 PREF_UNIT_OP_OFF = 1<<2, /* prefetch unit not operational */
649 PREF_UNIT_RST_CLR = 1<<1, /* Clear Prefetch Unit Reset */
650 PREF_UNIT_RST_SET = 1<<0, /* Set Prefetch Unit Reset */
651};
652
653/* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
654/* RB_START 32 bit RAM Buffer Start Address */
655/* RB_END 32 bit RAM Buffer End Address */
656/* RB_WP 32 bit RAM Buffer Write Pointer */
657/* RB_RP 32 bit RAM Buffer Read Pointer */
658/* RB_RX_UTPP 32 bit Rx Upper Threshold, Pause Pack */
659/* RB_RX_LTPP 32 bit Rx Lower Threshold, Pause Pack */
660/* RB_RX_UTHP 32 bit Rx Upper Threshold, High Prio */
661/* RB_RX_LTHP 32 bit Rx Lower Threshold, High Prio */
662/* RB_PC 32 bit RAM Buffer Packet Counter */
663/* RB_LEV 32 bit RAM Buffer Level Register */
664
665#define RB_MSK 0x0007ffff /* Bit 18.. 0: RAM Buffer Pointer Bits */
666/* RB_TST2 8 bit RAM Buffer Test Register 2 */
667/* RB_TST1 8 bit RAM Buffer Test Register 1 */
668
669/* RB_CTRL 8 bit RAM Buffer Control Register */
670enum {
671 RB_ENA_STFWD = 1<<5, /* Enable Store & Forward */
672 RB_DIS_STFWD = 1<<4, /* Disable Store & Forward */
673 RB_ENA_OP_MD = 1<<3, /* Enable Operation Mode */
674 RB_DIS_OP_MD = 1<<2, /* Disable Operation Mode */
675 RB_RST_CLR = 1<<1, /* Clear RAM Buf STM Reset */
676 RB_RST_SET = 1<<0, /* Set RAM Buf STM Reset */
677};
678
679
680/* Transmit GMAC FIFO (YUKON only) */
681enum {
682 TX_GMF_EA = 0x0d40,/* 32 bit Tx GMAC FIFO End Address */
683 TX_GMF_AE_THR = 0x0d44,/* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
684 TX_GMF_CTRL_T = 0x0d48,/* 32 bit Tx GMAC FIFO Control/Test */
685
686 TX_GMF_WP = 0x0d60,/* 32 bit Tx GMAC FIFO Write Pointer */
687 TX_GMF_WSP = 0x0d64,/* 32 bit Tx GMAC FIFO Write Shadow Ptr. */
688 TX_GMF_WLEV = 0x0d68,/* 32 bit Tx GMAC FIFO Write Level */
689
690 TX_GMF_RP = 0x0d70,/* 32 bit Tx GMAC FIFO Read Pointer */
691 TX_GMF_RSTP = 0x0d74,/* 32 bit Tx GMAC FIFO Restart Pointer */
692 TX_GMF_RLEV = 0x0d78,/* 32 bit Tx GMAC FIFO Read Level */
693};
694
695/* Descriptor Poll Timer Registers */
696enum {
697 B28_DPT_INI = 0x0e00,/* 24 bit Descriptor Poll Timer Init Val */
698 B28_DPT_VAL = 0x0e04,/* 24 bit Descriptor Poll Timer Curr Val */
699 B28_DPT_CTRL = 0x0e08,/* 8 bit Descriptor Poll Timer Ctrl Reg */
700
701 B28_DPT_TST = 0x0e0a,/* 8 bit Descriptor Poll Timer Test Reg */
702};
703
704/* Time Stamp Timer Registers (YUKON only) */
705enum {
706 GMAC_TI_ST_VAL = 0x0e14,/* 32 bit Time Stamp Timer Curr Val */
707 GMAC_TI_ST_CTRL = 0x0e18,/* 8 bit Time Stamp Timer Ctrl Reg */
708 GMAC_TI_ST_TST = 0x0e1a,/* 8 bit Time Stamp Timer Test Reg */
709};
710
711/* Polling Unit Registers (Yukon-2 only) */
712enum {
713 POLL_CTRL = 0x0e20, /* 32 bit Polling Unit Control Reg */
714 POLL_LAST_IDX = 0x0e24,/* 16 bit Polling Unit List Last Index */
715
716 POLL_LIST_ADDR_LO= 0x0e28,/* 32 bit Poll. List Start Addr (low) */
717 POLL_LIST_ADDR_HI= 0x0e2c,/* 32 bit Poll. List Start Addr (high) */
718};
719
720/* ASF Subsystem Registers (Yukon-2 only) */
721enum {
722 B28_Y2_SMB_CONFIG = 0x0e40,/* 32 bit ASF SMBus Config Register */
723 B28_Y2_SMB_CSD_REG = 0x0e44,/* 32 bit ASF SMB Control/Status/Data */
724 B28_Y2_ASF_IRQ_V_BASE=0x0e60,/* 32 bit ASF IRQ Vector Base */
725
726 B28_Y2_ASF_STAT_CMD= 0x0e68,/* 32 bit ASF Status and Command Reg */
727 B28_Y2_ASF_HOST_COM= 0x0e6c,/* 32 bit ASF Host Communication Reg */
728 B28_Y2_DATA_REG_1 = 0x0e70,/* 32 bit ASF/Host Data Register 1 */
729 B28_Y2_DATA_REG_2 = 0x0e74,/* 32 bit ASF/Host Data Register 2 */
730 B28_Y2_DATA_REG_3 = 0x0e78,/* 32 bit ASF/Host Data Register 3 */
731 B28_Y2_DATA_REG_4 = 0x0e7c,/* 32 bit ASF/Host Data Register 4 */
732};
733
734/* Status BMU Registers (Yukon-2 only)*/
735enum {
736 STAT_CTRL = 0x0e80,/* 32 bit Status BMU Control Reg */
737 STAT_LAST_IDX = 0x0e84,/* 16 bit Status BMU Last Index */
738
739 STAT_LIST_ADDR_LO= 0x0e88,/* 32 bit Status List Start Addr (low) */
740 STAT_LIST_ADDR_HI= 0x0e8c,/* 32 bit Status List Start Addr (high) */
741 STAT_TXA1_RIDX = 0x0e90,/* 16 bit Status TxA1 Report Index Reg */
742 STAT_TXS1_RIDX = 0x0e92,/* 16 bit Status TxS1 Report Index Reg */
743 STAT_TXA2_RIDX = 0x0e94,/* 16 bit Status TxA2 Report Index Reg */
744 STAT_TXS2_RIDX = 0x0e96,/* 16 bit Status TxS2 Report Index Reg */
745 STAT_TX_IDX_TH = 0x0e98,/* 16 bit Status Tx Index Threshold Reg */
746 STAT_PUT_IDX = 0x0e9c,/* 16 bit Status Put Index Reg */
747
748/* FIFO Control/Status Registers (Yukon-2 only)*/
749 STAT_FIFO_WP = 0x0ea0,/* 8 bit Status FIFO Write Pointer Reg */
750 STAT_FIFO_RP = 0x0ea4,/* 8 bit Status FIFO Read Pointer Reg */
751 STAT_FIFO_RSP = 0x0ea6,/* 8 bit Status FIFO Read Shadow Ptr */
752 STAT_FIFO_LEVEL = 0x0ea8,/* 8 bit Status FIFO Level Reg */
753 STAT_FIFO_SHLVL = 0x0eaa,/* 8 bit Status FIFO Shadow Level Reg */
754 STAT_FIFO_WM = 0x0eac,/* 8 bit Status FIFO Watermark Reg */
755 STAT_FIFO_ISR_WM= 0x0ead,/* 8 bit Status FIFO ISR Watermark Reg */
756
757/* Level and ISR Timer Registers (Yukon-2 only)*/
758 STAT_LEV_TIMER_INI= 0x0eb0,/* 32 bit Level Timer Init. Value Reg */
759 STAT_LEV_TIMER_CNT= 0x0eb4,/* 32 bit Level Timer Counter Reg */
760 STAT_LEV_TIMER_CTRL= 0x0eb8,/* 8 bit Level Timer Control Reg */
761 STAT_LEV_TIMER_TEST= 0x0eb9,/* 8 bit Level Timer Test Reg */
762 STAT_TX_TIMER_INI = 0x0ec0,/* 32 bit Tx Timer Init. Value Reg */
763 STAT_TX_TIMER_CNT = 0x0ec4,/* 32 bit Tx Timer Counter Reg */
764 STAT_TX_TIMER_CTRL = 0x0ec8,/* 8 bit Tx Timer Control Reg */
765 STAT_TX_TIMER_TEST = 0x0ec9,/* 8 bit Tx Timer Test Reg */
766 STAT_ISR_TIMER_INI = 0x0ed0,/* 32 bit ISR Timer Init. Value Reg */
767 STAT_ISR_TIMER_CNT = 0x0ed4,/* 32 bit ISR Timer Counter Reg */
768 STAT_ISR_TIMER_CTRL= 0x0ed8,/* 8 bit ISR Timer Control Reg */
769 STAT_ISR_TIMER_TEST= 0x0ed9,/* 8 bit ISR Timer Test Reg */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700770};
771
772enum {
773 LINKLED_OFF = 0x01,
774 LINKLED_ON = 0x02,
775 LINKLED_LINKSYNC_OFF = 0x04,
776 LINKLED_LINKSYNC_ON = 0x08,
777 LINKLED_BLINK_OFF = 0x10,
778 LINKLED_BLINK_ON = 0x20,
779};
780
781/* GMAC and GPHY Control Registers (YUKON only) */
782enum {
783 GMAC_CTRL = 0x0f00,/* 32 bit GMAC Control Reg */
784 GPHY_CTRL = 0x0f04,/* 32 bit GPHY Control Reg */
785 GMAC_IRQ_SRC = 0x0f08,/* 8 bit GMAC Interrupt Source Reg */
786 GMAC_IRQ_MSK = 0x0f0c,/* 8 bit GMAC Interrupt Mask Reg */
787 GMAC_LINK_CTRL = 0x0f10,/* 16 bit Link Control Reg */
788
789/* Wake-up Frame Pattern Match Control Registers (YUKON only) */
790
791 WOL_REG_OFFS = 0x20,/* HW-Bug: Address is + 0x20 against spec. */
792
793 WOL_CTRL_STAT = 0x0f20,/* 16 bit WOL Control/Status Reg */
794 WOL_MATCH_CTL = 0x0f22,/* 8 bit WOL Match Control Reg */
795 WOL_MATCH_RES = 0x0f23,/* 8 bit WOL Match Result Reg */
796 WOL_MAC_ADDR = 0x0f24,/* 32 bit WOL MAC Address */
797 WOL_PATT_PME = 0x0f2a,/* 8 bit WOL PME Match Enable (Yukon-2) */
798 WOL_PATT_ASFM = 0x0f2b,/* 8 bit WOL ASF Match Enable (Yukon-2) */
799 WOL_PATT_RPTR = 0x0f2c,/* 8 bit WOL Pattern Read Pointer */
800
801/* WOL Pattern Length Registers (YUKON only) */
802
803 WOL_PATT_LEN_LO = 0x0f30,/* 32 bit WOL Pattern Length 3..0 */
804 WOL_PATT_LEN_HI = 0x0f34,/* 24 bit WOL Pattern Length 6..4 */
805
806/* WOL Pattern Counter Registers (YUKON only) */
807
Stephen Hemminger793b8832005-09-14 16:06:14 -0700808
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700809 WOL_PATT_CNT_0 = 0x0f38,/* 32 bit WOL Pattern Counter 3..0 */
810 WOL_PATT_CNT_4 = 0x0f3c,/* 24 bit WOL Pattern Counter 6..4 */
811};
812
813enum {
814 WOL_PATT_RAM_1 = 0x1000,/* WOL Pattern RAM Link 1 */
815 WOL_PATT_RAM_2 = 0x1400,/* WOL Pattern RAM Link 2 */
816};
817
818enum {
819 BASE_GMAC_1 = 0x2800,/* GMAC 1 registers */
820 BASE_GMAC_2 = 0x3800,/* GMAC 2 registers */
821};
822
823/*
824 * Marvel-PHY Registers, indirect addressed over GMAC
825 */
826enum {
827 PHY_MARV_CTRL = 0x00,/* 16 bit r/w PHY Control Register */
828 PHY_MARV_STAT = 0x01,/* 16 bit r/o PHY Status Register */
829 PHY_MARV_ID0 = 0x02,/* 16 bit r/o PHY ID0 Register */
830 PHY_MARV_ID1 = 0x03,/* 16 bit r/o PHY ID1 Register */
831 PHY_MARV_AUNE_ADV = 0x04,/* 16 bit r/w Auto-Neg. Advertisement */
832 PHY_MARV_AUNE_LP = 0x05,/* 16 bit r/o Link Part Ability Reg */
833 PHY_MARV_AUNE_EXP = 0x06,/* 16 bit r/o Auto-Neg. Expansion Reg */
834 PHY_MARV_NEPG = 0x07,/* 16 bit r/w Next Page Register */
835 PHY_MARV_NEPG_LP = 0x08,/* 16 bit r/o Next Page Link Partner */
836 /* Marvel-specific registers */
837 PHY_MARV_1000T_CTRL = 0x09,/* 16 bit r/w 1000Base-T Control Reg */
838 PHY_MARV_1000T_STAT = 0x0a,/* 16 bit r/o 1000Base-T Status Reg */
839 PHY_MARV_EXT_STAT = 0x0f,/* 16 bit r/o Extended Status Reg */
840 PHY_MARV_PHY_CTRL = 0x10,/* 16 bit r/w PHY Specific Ctrl Reg */
841 PHY_MARV_PHY_STAT = 0x11,/* 16 bit r/o PHY Specific Stat Reg */
842 PHY_MARV_INT_MASK = 0x12,/* 16 bit r/w Interrupt Mask Reg */
843 PHY_MARV_INT_STAT = 0x13,/* 16 bit r/o Interrupt Status Reg */
844 PHY_MARV_EXT_CTRL = 0x14,/* 16 bit r/w Ext. PHY Specific Ctrl */
845 PHY_MARV_RXE_CNT = 0x15,/* 16 bit r/w Receive Error Counter */
846 PHY_MARV_EXT_ADR = 0x16,/* 16 bit r/w Ext. Ad. for Cable Diag. */
847 PHY_MARV_PORT_IRQ = 0x17,/* 16 bit r/o Port 0 IRQ (88E1111 only) */
848 PHY_MARV_LED_CTRL = 0x18,/* 16 bit r/w LED Control Reg */
849 PHY_MARV_LED_OVER = 0x19,/* 16 bit r/w Manual LED Override Reg */
850 PHY_MARV_EXT_CTRL_2 = 0x1a,/* 16 bit r/w Ext. PHY Specific Ctrl 2 */
851 PHY_MARV_EXT_P_STAT = 0x1b,/* 16 bit r/w Ext. PHY Spec. Stat Reg */
852 PHY_MARV_CABLE_DIAG = 0x1c,/* 16 bit r/o Cable Diagnostic Reg */
853 PHY_MARV_PAGE_ADDR = 0x1d,/* 16 bit r/w Extended Page Address Reg */
854 PHY_MARV_PAGE_DATA = 0x1e,/* 16 bit r/w Extended Page Data Reg */
855
856/* for 10/100 Fast Ethernet PHY (88E3082 only) */
857 PHY_MARV_FE_LED_PAR = 0x16,/* 16 bit r/w LED Parallel Select Reg. */
858 PHY_MARV_FE_LED_SER = 0x17,/* 16 bit r/w LED Stream Select S. LED */
859 PHY_MARV_FE_VCT_TX = 0x1a,/* 16 bit r/w VCT Reg. for TXP/N Pins */
860 PHY_MARV_FE_VCT_RX = 0x1b,/* 16 bit r/o VCT Reg. for RXP/N Pins */
861 PHY_MARV_FE_SPEC_2 = 0x1c,/* 16 bit r/w Specific Control Reg. 2 */
862};
863
864enum {
865 PHY_CT_RESET = 1<<15, /* Bit 15: (sc) clear all PHY related regs */
866 PHY_CT_LOOP = 1<<14, /* Bit 14: enable Loopback over PHY */
867 PHY_CT_SPS_LSB = 1<<13, /* Bit 13: Speed select, lower bit */
868 PHY_CT_ANE = 1<<12, /* Bit 12: Auto-Negotiation Enabled */
869 PHY_CT_PDOWN = 1<<11, /* Bit 11: Power Down Mode */
870 PHY_CT_ISOL = 1<<10, /* Bit 10: Isolate Mode */
871 PHY_CT_RE_CFG = 1<<9, /* Bit 9: (sc) Restart Auto-Negotiation */
872 PHY_CT_DUP_MD = 1<<8, /* Bit 8: Duplex Mode */
873 PHY_CT_COL_TST = 1<<7, /* Bit 7: Collision Test enabled */
874 PHY_CT_SPS_MSB = 1<<6, /* Bit 6: Speed select, upper bit */
875};
876
877enum {
878 PHY_CT_SP1000 = PHY_CT_SPS_MSB, /* enable speed of 1000 Mbps */
879 PHY_CT_SP100 = PHY_CT_SPS_LSB, /* enable speed of 100 Mbps */
880 PHY_CT_SP10 = 0, /* enable speed of 10 Mbps */
881};
882
883enum {
884 PHY_ST_EXT_ST = 1<<8, /* Bit 8: Extended Status Present */
885
886 PHY_ST_PRE_SUP = 1<<6, /* Bit 6: Preamble Suppression */
887 PHY_ST_AN_OVER = 1<<5, /* Bit 5: Auto-Negotiation Over */
888 PHY_ST_REM_FLT = 1<<4, /* Bit 4: Remote Fault Condition Occured */
889 PHY_ST_AN_CAP = 1<<3, /* Bit 3: Auto-Negotiation Capability */
890 PHY_ST_LSYNC = 1<<2, /* Bit 2: Link Synchronized */
891 PHY_ST_JAB_DET = 1<<1, /* Bit 1: Jabber Detected */
892 PHY_ST_EXT_REG = 1<<0, /* Bit 0: Extended Register available */
893};
894
895enum {
896 PHY_I1_OUI_MSK = 0x3f<<10, /* Bit 15..10: Organization Unique ID */
897 PHY_I1_MOD_NUM = 0x3f<<4, /* Bit 9.. 4: Model Number */
898 PHY_I1_REV_MSK = 0xf, /* Bit 3.. 0: Revision Number */
899};
900
901/* different Marvell PHY Ids */
902enum {
903 PHY_MARV_ID0_VAL= 0x0141, /* Marvell Unique Identifier */
904
905 PHY_BCOM_ID1_A1 = 0x6041,
906 PHY_BCOM_ID1_B2 = 0x6043,
907 PHY_BCOM_ID1_C0 = 0x6044,
908 PHY_BCOM_ID1_C5 = 0x6047,
909
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800910 PHY_MARV_ID1_B0 = 0x0C23, /* Yukon (PHY 88E1011) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700911 PHY_MARV_ID1_B2 = 0x0C25, /* Yukon-Plus (PHY 88E1011) */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800912 PHY_MARV_ID1_C2 = 0x0CC2, /* Yukon-EC (PHY 88E1111) */
913 PHY_MARV_ID1_Y2 = 0x0C91, /* Yukon-2 (PHY 88E1112) */
914 PHY_MARV_ID1_FE = 0x0C83, /* Yukon-FE (PHY 88E3082 Rev.A1) */
915 PHY_MARV_ID1_ECU= 0x0CB0, /* Yukon-ECU (PHY 88E1149 Rev.B2?) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916};
917
918/* Advertisement register bits */
919enum {
920 PHY_AN_NXT_PG = 1<<15, /* Bit 15: Request Next Page */
921 PHY_AN_ACK = 1<<14, /* Bit 14: (ro) Acknowledge Received */
922 PHY_AN_RF = 1<<13, /* Bit 13: Remote Fault Bits */
923
924 PHY_AN_PAUSE_ASYM = 1<<11,/* Bit 11: Try for asymmetric */
925 PHY_AN_PAUSE_CAP = 1<<10, /* Bit 10: Try for pause */
926 PHY_AN_100BASE4 = 1<<9, /* Bit 9: Try for 100mbps 4k packets */
927 PHY_AN_100FULL = 1<<8, /* Bit 8: Try for 100mbps full-duplex */
928 PHY_AN_100HALF = 1<<7, /* Bit 7: Try for 100mbps half-duplex */
929 PHY_AN_10FULL = 1<<6, /* Bit 6: Try for 10mbps full-duplex */
930 PHY_AN_10HALF = 1<<5, /* Bit 5: Try for 10mbps half-duplex */
931 PHY_AN_CSMA = 1<<0, /* Bit 0: Only selector supported */
932 PHY_AN_SEL = 0x1f, /* Bit 4..0: Selector Field, 00001=Ethernet*/
933 PHY_AN_FULL = PHY_AN_100FULL | PHY_AN_10FULL | PHY_AN_CSMA,
934 PHY_AN_ALL = PHY_AN_10HALF | PHY_AN_10FULL |
935 PHY_AN_100HALF | PHY_AN_100FULL,
936};
937
938/***** PHY_BCOM_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
939/***** PHY_MARV_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
940enum {
941 PHY_B_1000S_MSF = 1<<15, /* Bit 15: Master/Slave Fault */
942 PHY_B_1000S_MSR = 1<<14, /* Bit 14: Master/Slave Result */
943 PHY_B_1000S_LRS = 1<<13, /* Bit 13: Local Receiver Status */
944 PHY_B_1000S_RRS = 1<<12, /* Bit 12: Remote Receiver Status */
945 PHY_B_1000S_LP_FD = 1<<11, /* Bit 11: Link Partner can FD */
946 PHY_B_1000S_LP_HD = 1<<10, /* Bit 10: Link Partner can HD */
947 /* Bit 9..8: reserved */
948 PHY_B_1000S_IEC = 0xff, /* Bit 7..0: Idle Error Count */
949};
950
951/** Marvell-Specific */
952enum {
953 PHY_M_AN_NXT_PG = 1<<15, /* Request Next Page */
954 PHY_M_AN_ACK = 1<<14, /* (ro) Acknowledge Received */
955 PHY_M_AN_RF = 1<<13, /* Remote Fault */
956
957 PHY_M_AN_ASP = 1<<11, /* Asymmetric Pause */
958 PHY_M_AN_PC = 1<<10, /* MAC Pause implemented */
959 PHY_M_AN_100_T4 = 1<<9, /* Not cap. 100Base-T4 (always 0) */
960 PHY_M_AN_100_FD = 1<<8, /* Advertise 100Base-TX Full Duplex */
961 PHY_M_AN_100_HD = 1<<7, /* Advertise 100Base-TX Half Duplex */
962 PHY_M_AN_10_FD = 1<<6, /* Advertise 10Base-TX Full Duplex */
963 PHY_M_AN_10_HD = 1<<5, /* Advertise 10Base-TX Half Duplex */
964 PHY_M_AN_SEL_MSK =0x1f<<4, /* Bit 4.. 0: Selector Field Mask */
965};
966
967/* special defines for FIBER (88E1011S only) */
968enum {
969 PHY_M_AN_ASP_X = 1<<8, /* Asymmetric Pause */
970 PHY_M_AN_PC_X = 1<<7, /* MAC Pause implemented */
971 PHY_M_AN_1000X_AHD = 1<<6, /* Advertise 10000Base-X Half Duplex */
972 PHY_M_AN_1000X_AFD = 1<<5, /* Advertise 10000Base-X Full Duplex */
973};
974
975/* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
976enum {
977 PHY_M_P_NO_PAUSE_X = 0<<7,/* Bit 8.. 7: no Pause Mode */
978 PHY_M_P_SYM_MD_X = 1<<7, /* Bit 8.. 7: symmetric Pause Mode */
979 PHY_M_P_ASYM_MD_X = 2<<7,/* Bit 8.. 7: asymmetric Pause Mode */
980 PHY_M_P_BOTH_MD_X = 3<<7,/* Bit 8.. 7: both Pause Mode */
981};
982
983/***** PHY_MARV_1000T_CTRL 16 bit r/w 1000Base-T Control Reg *****/
984enum {
985 PHY_M_1000C_TEST = 7<<13,/* Bit 15..13: Test Modes */
986 PHY_M_1000C_MSE = 1<<12, /* Manual Master/Slave Enable */
987 PHY_M_1000C_MSC = 1<<11, /* M/S Configuration (1=Master) */
988 PHY_M_1000C_MPD = 1<<10, /* Multi-Port Device */
989 PHY_M_1000C_AFD = 1<<9, /* Advertise Full Duplex */
990 PHY_M_1000C_AHD = 1<<8, /* Advertise Half Duplex */
991};
992
993/***** PHY_MARV_PHY_CTRL 16 bit r/w PHY Specific Ctrl Reg *****/
994enum {
995 PHY_M_PC_TX_FFD_MSK = 3<<14,/* Bit 15..14: Tx FIFO Depth Mask */
996 PHY_M_PC_RX_FFD_MSK = 3<<12,/* Bit 13..12: Rx FIFO Depth Mask */
997 PHY_M_PC_ASS_CRS_TX = 1<<11, /* Assert CRS on Transmit */
998 PHY_M_PC_FL_GOOD = 1<<10, /* Force Link Good */
999 PHY_M_PC_EN_DET_MSK = 3<<8,/* Bit 9.. 8: Energy Detect Mask */
1000 PHY_M_PC_ENA_EXT_D = 1<<7, /* Enable Ext. Distance (10BT) */
1001 PHY_M_PC_MDIX_MSK = 3<<5,/* Bit 6.. 5: MDI/MDIX Config. Mask */
1002 PHY_M_PC_DIS_125CLK = 1<<4, /* Disable 125 CLK */
1003 PHY_M_PC_MAC_POW_UP = 1<<3, /* MAC Power up */
1004 PHY_M_PC_SQE_T_ENA = 1<<2, /* SQE Test Enabled */
1005 PHY_M_PC_POL_R_DIS = 1<<1, /* Polarity Reversal Disabled */
1006 PHY_M_PC_DIS_JABBER = 1<<0, /* Disable Jabber */
1007};
1008
1009enum {
1010 PHY_M_PC_EN_DET = 2<<8, /* Energy Detect (Mode 1) */
1011 PHY_M_PC_EN_DET_PLUS = 3<<8, /* Energy Detect Plus (Mode 2) */
1012};
1013
1014#define PHY_M_PC_MDI_XMODE(x) (((x)<<5) & PHY_M_PC_MDIX_MSK)
1015
1016enum {
1017 PHY_M_PC_MAN_MDI = 0, /* 00 = Manual MDI configuration */
1018 PHY_M_PC_MAN_MDIX = 1, /* 01 = Manual MDIX configuration */
1019 PHY_M_PC_ENA_AUTO = 3, /* 11 = Enable Automatic Crossover */
1020};
1021
1022/* for 10/100 Fast Ethernet PHY (88E3082 only) */
1023enum {
1024 PHY_M_PC_ENA_DTE_DT = 1<<15, /* Enable Data Terminal Equ. (DTE) Detect */
1025 PHY_M_PC_ENA_ENE_DT = 1<<14, /* Enable Energy Detect (sense & pulse) */
1026 PHY_M_PC_DIS_NLP_CK = 1<<13, /* Disable Normal Link Puls (NLP) Check */
1027 PHY_M_PC_ENA_LIP_NP = 1<<12, /* Enable Link Partner Next Page Reg. */
1028 PHY_M_PC_DIS_NLP_GN = 1<<11, /* Disable Normal Link Puls Generation */
1029
1030 PHY_M_PC_DIS_SCRAMB = 1<<9, /* Disable Scrambler */
1031 PHY_M_PC_DIS_FEFI = 1<<8, /* Disable Far End Fault Indic. (FEFI) */
1032
1033 PHY_M_PC_SH_TP_SEL = 1<<6, /* Shielded Twisted Pair Select */
1034 PHY_M_PC_RX_FD_MSK = 3<<2,/* Bit 3.. 2: Rx FIFO Depth Mask */
1035};
1036
1037/***** PHY_MARV_PHY_STAT 16 bit r/o PHY Specific Status Reg *****/
1038enum {
1039 PHY_M_PS_SPEED_MSK = 3<<14, /* Bit 15..14: Speed Mask */
1040 PHY_M_PS_SPEED_1000 = 1<<15, /* 10 = 1000 Mbps */
1041 PHY_M_PS_SPEED_100 = 1<<14, /* 01 = 100 Mbps */
1042 PHY_M_PS_SPEED_10 = 0, /* 00 = 10 Mbps */
1043 PHY_M_PS_FULL_DUP = 1<<13, /* Full Duplex */
1044 PHY_M_PS_PAGE_REC = 1<<12, /* Page Received */
1045 PHY_M_PS_SPDUP_RES = 1<<11, /* Speed & Duplex Resolved */
1046 PHY_M_PS_LINK_UP = 1<<10, /* Link Up */
1047 PHY_M_PS_CABLE_MSK = 7<<7, /* Bit 9.. 7: Cable Length Mask */
1048 PHY_M_PS_MDI_X_STAT = 1<<6, /* MDI Crossover Stat (1=MDIX) */
1049 PHY_M_PS_DOWNS_STAT = 1<<5, /* Downshift Status (1=downsh.) */
1050 PHY_M_PS_ENDET_STAT = 1<<4, /* Energy Detect Status (1=act) */
1051 PHY_M_PS_TX_P_EN = 1<<3, /* Tx Pause Enabled */
1052 PHY_M_PS_RX_P_EN = 1<<2, /* Rx Pause Enabled */
1053 PHY_M_PS_POL_REV = 1<<1, /* Polarity Reversed */
1054 PHY_M_PS_JABBER = 1<<0, /* Jabber */
1055};
1056
1057#define PHY_M_PS_PAUSE_MSK (PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
1058
1059/* for 10/100 Fast Ethernet PHY (88E3082 only) */
1060enum {
1061 PHY_M_PS_DTE_DETECT = 1<<15, /* Data Terminal Equipment (DTE) Detected */
1062 PHY_M_PS_RES_SPEED = 1<<14, /* Resolved Speed (1=100 Mbps, 0=10 Mbps */
1063};
1064
1065enum {
1066 PHY_M_IS_AN_ERROR = 1<<15, /* Auto-Negotiation Error */
1067 PHY_M_IS_LSP_CHANGE = 1<<14, /* Link Speed Changed */
1068 PHY_M_IS_DUP_CHANGE = 1<<13, /* Duplex Mode Changed */
1069 PHY_M_IS_AN_PR = 1<<12, /* Page Received */
1070 PHY_M_IS_AN_COMPL = 1<<11, /* Auto-Negotiation Completed */
1071 PHY_M_IS_LST_CHANGE = 1<<10, /* Link Status Changed */
1072 PHY_M_IS_SYMB_ERROR = 1<<9, /* Symbol Error */
1073 PHY_M_IS_FALSE_CARR = 1<<8, /* False Carrier */
1074 PHY_M_IS_FIFO_ERROR = 1<<7, /* FIFO Overflow/Underrun Error */
1075 PHY_M_IS_MDI_CHANGE = 1<<6, /* MDI Crossover Changed */
1076 PHY_M_IS_DOWNSH_DET = 1<<5, /* Downshift Detected */
1077 PHY_M_IS_END_CHANGE = 1<<4, /* Energy Detect Changed */
1078
1079 PHY_M_IS_DTE_CHANGE = 1<<2, /* DTE Power Det. Status Changed */
1080 PHY_M_IS_POL_CHANGE = 1<<1, /* Polarity Changed */
1081 PHY_M_IS_JABBER = 1<<0, /* Jabber */
1082
1083 PHY_M_DEF_MSK = PHY_M_IS_LSP_CHANGE | PHY_M_IS_LST_CHANGE
1084 | PHY_M_IS_FIFO_ERROR,
1085 PHY_M_AN_MSK = PHY_M_IS_AN_ERROR | PHY_M_IS_AN_COMPL,
1086};
1087
1088
1089/***** PHY_MARV_EXT_CTRL 16 bit r/w Ext. PHY Specific Ctrl *****/
1090enum {
1091 PHY_M_EC_ENA_BC_EXT = 1<<15, /* Enable Block Carr. Ext. (88E1111 only) */
1092 PHY_M_EC_ENA_LIN_LB = 1<<14, /* Enable Line Loopback (88E1111 only) */
1093
1094 PHY_M_EC_DIS_LINK_P = 1<<12, /* Disable Link Pulses (88E1111 only) */
1095 PHY_M_EC_M_DSC_MSK = 3<<10, /* Bit 11..10: Master Downshift Counter */
1096 /* (88E1011 only) */
1097 PHY_M_EC_S_DSC_MSK = 3<<8,/* Bit 9.. 8: Slave Downshift Counter */
1098 /* (88E1011 only) */
1099 PHY_M_EC_M_DSC_MSK2 = 7<<9,/* Bit 11.. 9: Master Downshift Counter */
1100 /* (88E1111 only) */
1101 PHY_M_EC_DOWN_S_ENA = 1<<8, /* Downshift Enable (88E1111 only) */
1102 /* !!! Errata in spec. (1 = disable) */
1103 PHY_M_EC_RX_TIM_CT = 1<<7, /* RGMII Rx Timing Control*/
1104 PHY_M_EC_MAC_S_MSK = 7<<4,/* Bit 6.. 4: Def. MAC interface speed */
1105 PHY_M_EC_FIB_AN_ENA = 1<<3, /* Fiber Auto-Neg. Enable (88E1011S only) */
1106 PHY_M_EC_DTE_D_ENA = 1<<2, /* DTE Detect Enable (88E1111 only) */
1107 PHY_M_EC_TX_TIM_CT = 1<<1, /* RGMII Tx Timing Control */
1108 PHY_M_EC_TRANS_DIS = 1<<0, /* Transmitter Disable (88E1111 only) */};
1109
1110#define PHY_M_EC_M_DSC(x) ((x)<<10 & PHY_M_EC_M_DSC_MSK)
1111 /* 00=1x; 01=2x; 10=3x; 11=4x */
1112#define PHY_M_EC_S_DSC(x) ((x)<<8 & PHY_M_EC_S_DSC_MSK)
1113 /* 00=dis; 01=1x; 10=2x; 11=3x */
1114#define PHY_M_EC_DSC_2(x) ((x)<<9 & PHY_M_EC_M_DSC_MSK2)
1115 /* 000=1x; 001=2x; 010=3x; 011=4x */
1116#define PHY_M_EC_MAC_S(x) ((x)<<4 & PHY_M_EC_MAC_S_MSK)
1117 /* 01X=0; 110=2.5; 111=25 (MHz) */
1118
1119/* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
1120enum {
1121 PHY_M_PC_DIS_LINK_Pa = 1<<15,/* Disable Link Pulses */
1122 PHY_M_PC_DSC_MSK = 7<<12,/* Bit 14..12: Downshift Counter */
1123 PHY_M_PC_DOWN_S_ENA = 1<<11,/* Downshift Enable */
1124};
1125/* !!! Errata in spec. (1 = disable) */
1126
1127#define PHY_M_PC_DSC(x) (((x)<<12) & PHY_M_PC_DSC_MSK)
1128 /* 100=5x; 101=6x; 110=7x; 111=8x */
1129enum {
1130 MAC_TX_CLK_0_MHZ = 2,
1131 MAC_TX_CLK_2_5_MHZ = 6,
1132 MAC_TX_CLK_25_MHZ = 7,
1133};
1134
1135/***** PHY_MARV_LED_CTRL 16 bit r/w LED Control Reg *****/
1136enum {
1137 PHY_M_LEDC_DIS_LED = 1<<15, /* Disable LED */
1138 PHY_M_LEDC_PULS_MSK = 7<<12,/* Bit 14..12: Pulse Stretch Mask */
1139 PHY_M_LEDC_F_INT = 1<<11, /* Force Interrupt */
1140 PHY_M_LEDC_BL_R_MSK = 7<<8,/* Bit 10.. 8: Blink Rate Mask */
1141 PHY_M_LEDC_DP_C_LSB = 1<<7, /* Duplex Control (LSB, 88E1111 only) */
1142 PHY_M_LEDC_TX_C_LSB = 1<<6, /* Tx Control (LSB, 88E1111 only) */
1143 PHY_M_LEDC_LK_C_MSK = 7<<3,/* Bit 5.. 3: Link Control Mask */
1144 /* (88E1111 only) */
1145};
1146
1147enum {
1148 PHY_M_LEDC_LINK_MSK = 3<<3,/* Bit 4.. 3: Link Control Mask */
1149 /* (88E1011 only) */
1150 PHY_M_LEDC_DP_CTRL = 1<<2, /* Duplex Control */
1151 PHY_M_LEDC_DP_C_MSB = 1<<2, /* Duplex Control (MSB, 88E1111 only) */
1152 PHY_M_LEDC_RX_CTRL = 1<<1, /* Rx Activity / Link */
1153 PHY_M_LEDC_TX_CTRL = 1<<0, /* Tx Activity / Link */
1154 PHY_M_LEDC_TX_C_MSB = 1<<0, /* Tx Control (MSB, 88E1111 only) */
1155};
1156
1157#define PHY_M_LED_PULS_DUR(x) (((x)<<12) & PHY_M_LEDC_PULS_MSK)
1158
1159/***** PHY_MARV_PHY_STAT (page 3)16 bit r/w Polarity Control Reg. *****/
1160enum {
1161 PHY_M_POLC_LS1M_MSK = 0xf<<12, /* Bit 15..12: LOS,STAT1 Mix % Mask */
1162 PHY_M_POLC_IS0M_MSK = 0xf<<8, /* Bit 11.. 8: INIT,STAT0 Mix % Mask */
1163 PHY_M_POLC_LOS_MSK = 0x3<<6, /* Bit 7.. 6: LOS Pol. Ctrl. Mask */
1164 PHY_M_POLC_INIT_MSK = 0x3<<4, /* Bit 5.. 4: INIT Pol. Ctrl. Mask */
1165 PHY_M_POLC_STA1_MSK = 0x3<<2, /* Bit 3.. 2: STAT1 Pol. Ctrl. Mask */
1166 PHY_M_POLC_STA0_MSK = 0x3, /* Bit 1.. 0: STAT0 Pol. Ctrl. Mask */
1167};
1168
1169#define PHY_M_POLC_LS1_P_MIX(x) (((x)<<12) & PHY_M_POLC_LS1M_MSK)
1170#define PHY_M_POLC_IS0_P_MIX(x) (((x)<<8) & PHY_M_POLC_IS0M_MSK)
1171#define PHY_M_POLC_LOS_CTRL(x) (((x)<<6) & PHY_M_POLC_LOS_MSK)
1172#define PHY_M_POLC_INIT_CTRL(x) (((x)<<4) & PHY_M_POLC_INIT_MSK)
1173#define PHY_M_POLC_STA1_CTRL(x) (((x)<<2) & PHY_M_POLC_STA1_MSK)
1174#define PHY_M_POLC_STA0_CTRL(x) (((x)<<0) & PHY_M_POLC_STA0_MSK)
1175
1176enum {
1177 PULS_NO_STR = 0,/* no pulse stretching */
1178 PULS_21MS = 1,/* 21 ms to 42 ms */
1179 PULS_42MS = 2,/* 42 ms to 84 ms */
1180 PULS_84MS = 3,/* 84 ms to 170 ms */
1181 PULS_170MS = 4,/* 170 ms to 340 ms */
1182 PULS_340MS = 5,/* 340 ms to 670 ms */
1183 PULS_670MS = 6,/* 670 ms to 1.3 s */
1184 PULS_1300MS = 7,/* 1.3 s to 2.7 s */
1185};
1186
1187#define PHY_M_LED_BLINK_RT(x) (((x)<<8) & PHY_M_LEDC_BL_R_MSK)
1188
1189enum {
1190 BLINK_42MS = 0,/* 42 ms */
1191 BLINK_84MS = 1,/* 84 ms */
1192 BLINK_170MS = 2,/* 170 ms */
1193 BLINK_340MS = 3,/* 340 ms */
1194 BLINK_670MS = 4,/* 670 ms */
1195};
1196
1197/***** PHY_MARV_LED_OVER 16 bit r/w Manual LED Override Reg *****/
1198#define PHY_M_LED_MO_SGMII(x) ((x)<<14) /* Bit 15..14: SGMII AN Timer */
1199 /* Bit 13..12: reserved */
1200#define PHY_M_LED_MO_DUP(x) ((x)<<10) /* Bit 11..10: Duplex */
1201#define PHY_M_LED_MO_10(x) ((x)<<8) /* Bit 9.. 8: Link 10 */
1202#define PHY_M_LED_MO_100(x) ((x)<<6) /* Bit 7.. 6: Link 100 */
1203#define PHY_M_LED_MO_1000(x) ((x)<<4) /* Bit 5.. 4: Link 1000 */
1204#define PHY_M_LED_MO_RX(x) ((x)<<2) /* Bit 3.. 2: Rx */
1205#define PHY_M_LED_MO_TX(x) ((x)<<0) /* Bit 1.. 0: Tx */
1206
1207enum {
1208 MO_LED_NORM = 0,
1209 MO_LED_BLINK = 1,
1210 MO_LED_OFF = 2,
1211 MO_LED_ON = 3,
1212};
1213
1214/***** PHY_MARV_EXT_CTRL_2 16 bit r/w Ext. PHY Specific Ctrl 2 *****/
1215enum {
1216 PHY_M_EC2_FI_IMPED = 1<<6, /* Fiber Input Impedance */
1217 PHY_M_EC2_FO_IMPED = 1<<5, /* Fiber Output Impedance */
1218 PHY_M_EC2_FO_M_CLK = 1<<4, /* Fiber Mode Clock Enable */
1219 PHY_M_EC2_FO_BOOST = 1<<3, /* Fiber Output Boost */
1220 PHY_M_EC2_FO_AM_MSK = 7,/* Bit 2.. 0: Fiber Output Amplitude */
1221};
1222
1223/***** PHY_MARV_EXT_P_STAT 16 bit r/w Ext. PHY Specific Status *****/
1224enum {
1225 PHY_M_FC_AUTO_SEL = 1<<15, /* Fiber/Copper Auto Sel. Dis. */
1226 PHY_M_FC_AN_REG_ACC = 1<<14, /* Fiber/Copper AN Reg. Access */
1227 PHY_M_FC_RESOLUTION = 1<<13, /* Fiber/Copper Resolution */
1228 PHY_M_SER_IF_AN_BP = 1<<12, /* Ser. IF AN Bypass Enable */
1229 PHY_M_SER_IF_BP_ST = 1<<11, /* Ser. IF AN Bypass Status */
1230 PHY_M_IRQ_POLARITY = 1<<10, /* IRQ polarity */
1231 PHY_M_DIS_AUT_MED = 1<<9, /* Disable Aut. Medium Reg. Selection */
1232 /* (88E1111 only) */
1233
1234 PHY_M_UNDOC1 = 1<<7, /* undocumented bit !! */
1235 PHY_M_DTE_POW_STAT = 1<<4, /* DTE Power Status (88E1111 only) */
1236 PHY_M_MODE_MASK = 0xf, /* Bit 3.. 0: copy of HWCFG MODE[3:0] */
1237};
1238
1239/* for 10/100 Fast Ethernet PHY (88E3082 only) */
1240/***** PHY_MARV_FE_LED_PAR 16 bit r/w LED Parallel Select Reg. *****/
1241 /* Bit 15..12: reserved (used internally) */
1242enum {
1243 PHY_M_FELP_LED2_MSK = 0xf<<8, /* Bit 11.. 8: LED2 Mask (LINK) */
1244 PHY_M_FELP_LED1_MSK = 0xf<<4, /* Bit 7.. 4: LED1 Mask (ACT) */
1245 PHY_M_FELP_LED0_MSK = 0xf, /* Bit 3.. 0: LED0 Mask (SPEED) */
1246};
1247
1248#define PHY_M_FELP_LED2_CTRL(x) (((x)<<8) & PHY_M_FELP_LED2_MSK)
1249#define PHY_M_FELP_LED1_CTRL(x) (((x)<<4) & PHY_M_FELP_LED1_MSK)
1250#define PHY_M_FELP_LED0_CTRL(x) (((x)<<0) & PHY_M_FELP_LED0_MSK)
1251
1252enum {
1253 LED_PAR_CTRL_COLX = 0x00,
1254 LED_PAR_CTRL_ERROR = 0x01,
1255 LED_PAR_CTRL_DUPLEX = 0x02,
1256 LED_PAR_CTRL_DP_COL = 0x03,
1257 LED_PAR_CTRL_SPEED = 0x04,
1258 LED_PAR_CTRL_LINK = 0x05,
1259 LED_PAR_CTRL_TX = 0x06,
1260 LED_PAR_CTRL_RX = 0x07,
1261 LED_PAR_CTRL_ACT = 0x08,
1262 LED_PAR_CTRL_LNK_RX = 0x09,
1263 LED_PAR_CTRL_LNK_AC = 0x0a,
1264 LED_PAR_CTRL_ACT_BL = 0x0b,
1265 LED_PAR_CTRL_TX_BL = 0x0c,
1266 LED_PAR_CTRL_RX_BL = 0x0d,
1267 LED_PAR_CTRL_COL_BL = 0x0e,
1268 LED_PAR_CTRL_INACT = 0x0f
1269};
1270
1271/*****,PHY_MARV_FE_SPEC_2 16 bit r/w Specific Control Reg. 2 *****/
1272enum {
1273 PHY_M_FESC_DIS_WAIT = 1<<2, /* Disable TDR Waiting Period */
1274 PHY_M_FESC_ENA_MCLK = 1<<1, /* Enable MAC Rx Clock in sleep mode */
1275 PHY_M_FESC_SEL_CL_A = 1<<0, /* Select Class A driver (100B-TX) */
1276};
1277
1278/* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001279/***** PHY_MARV_PHY_CTRL (page 1) 16 bit r/w Fiber Specific Ctrl *****/
1280enum {
1281 PHY_M_FIB_FORCE_LNK = 1<<10,/* Force Link Good */
1282 PHY_M_FIB_SIGD_POL = 1<<9, /* SIGDET Polarity */
1283 PHY_M_FIB_TX_DIS = 1<<3, /* Transmitter Disable */
1284};
1285
1286/* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001287/***** PHY_MARV_PHY_CTRL (page 2) 16 bit r/w MAC Specific Ctrl *****/
1288enum {
1289 PHY_M_MAC_MD_MSK = 7<<7, /* Bit 9.. 7: Mode Select Mask */
1290 PHY_M_MAC_MD_AUTO = 3,/* Auto Copper/1000Base-X */
1291 PHY_M_MAC_MD_COPPER = 5,/* Copper only */
1292 PHY_M_MAC_MD_1000BX = 7,/* 1000Base-X only */
1293};
1294#define PHY_M_MAC_MODE_SEL(x) (((x)<<7) & PHY_M_MAC_MD_MSK)
1295
1296/***** PHY_MARV_PHY_CTRL (page 3) 16 bit r/w LED Control Reg. *****/
1297enum {
1298 PHY_M_LEDC_LOS_MSK = 0xf<<12,/* Bit 15..12: LOS LED Ctrl. Mask */
1299 PHY_M_LEDC_INIT_MSK = 0xf<<8, /* Bit 11.. 8: INIT LED Ctrl. Mask */
1300 PHY_M_LEDC_STA1_MSK = 0xf<<4,/* Bit 7.. 4: STAT1 LED Ctrl. Mask */
1301 PHY_M_LEDC_STA0_MSK = 0xf, /* Bit 3.. 0: STAT0 LED Ctrl. Mask */
1302};
1303
1304#define PHY_M_LEDC_LOS_CTRL(x) (((x)<<12) & PHY_M_LEDC_LOS_MSK)
1305#define PHY_M_LEDC_INIT_CTRL(x) (((x)<<8) & PHY_M_LEDC_INIT_MSK)
1306#define PHY_M_LEDC_STA1_CTRL(x) (((x)<<4) & PHY_M_LEDC_STA1_MSK)
1307#define PHY_M_LEDC_STA0_CTRL(x) (((x)<<0) & PHY_M_LEDC_STA0_MSK)
1308
1309/* GMAC registers */
1310/* Port Registers */
1311enum {
1312 GM_GP_STAT = 0x0000, /* 16 bit r/o General Purpose Status */
1313 GM_GP_CTRL = 0x0004, /* 16 bit r/w General Purpose Control */
1314 GM_TX_CTRL = 0x0008, /* 16 bit r/w Transmit Control Reg. */
1315 GM_RX_CTRL = 0x000c, /* 16 bit r/w Receive Control Reg. */
1316 GM_TX_FLOW_CTRL = 0x0010, /* 16 bit r/w Transmit Flow-Control */
1317 GM_TX_PARAM = 0x0014, /* 16 bit r/w Transmit Parameter Reg. */
1318 GM_SERIAL_MODE = 0x0018, /* 16 bit r/w Serial Mode Register */
1319/* Source Address Registers */
1320 GM_SRC_ADDR_1L = 0x001c, /* 16 bit r/w Source Address 1 (low) */
1321 GM_SRC_ADDR_1M = 0x0020, /* 16 bit r/w Source Address 1 (middle) */
1322 GM_SRC_ADDR_1H = 0x0024, /* 16 bit r/w Source Address 1 (high) */
1323 GM_SRC_ADDR_2L = 0x0028, /* 16 bit r/w Source Address 2 (low) */
1324 GM_SRC_ADDR_2M = 0x002c, /* 16 bit r/w Source Address 2 (middle) */
1325 GM_SRC_ADDR_2H = 0x0030, /* 16 bit r/w Source Address 2 (high) */
1326
1327/* Multicast Address Hash Registers */
1328 GM_MC_ADDR_H1 = 0x0034, /* 16 bit r/w Multicast Address Hash 1 */
1329 GM_MC_ADDR_H2 = 0x0038, /* 16 bit r/w Multicast Address Hash 2 */
1330 GM_MC_ADDR_H3 = 0x003c, /* 16 bit r/w Multicast Address Hash 3 */
1331 GM_MC_ADDR_H4 = 0x0040, /* 16 bit r/w Multicast Address Hash 4 */
1332
1333/* Interrupt Source Registers */
1334 GM_TX_IRQ_SRC = 0x0044, /* 16 bit r/o Tx Overflow IRQ Source */
1335 GM_RX_IRQ_SRC = 0x0048, /* 16 bit r/o Rx Overflow IRQ Source */
1336 GM_TR_IRQ_SRC = 0x004c, /* 16 bit r/o Tx/Rx Over. IRQ Source */
1337
1338/* Interrupt Mask Registers */
1339 GM_TX_IRQ_MSK = 0x0050, /* 16 bit r/w Tx Overflow IRQ Mask */
1340 GM_RX_IRQ_MSK = 0x0054, /* 16 bit r/w Rx Overflow IRQ Mask */
1341 GM_TR_IRQ_MSK = 0x0058, /* 16 bit r/w Tx/Rx Over. IRQ Mask */
1342
1343/* Serial Management Interface (SMI) Registers */
1344 GM_SMI_CTRL = 0x0080, /* 16 bit r/w SMI Control Register */
1345 GM_SMI_DATA = 0x0084, /* 16 bit r/w SMI Data Register */
1346 GM_PHY_ADDR = 0x0088, /* 16 bit r/w GPHY Address Register */
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08001347/* MIB Counters */
1348 GM_MIB_CNT_BASE = 0x0100, /* Base Address of MIB Counters */
Stephen Hemminger43f2f102006-04-05 17:47:15 -07001349 GM_MIB_CNT_END = 0x025C, /* Last MIB counter */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001350};
1351
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001352
1353/*
1354 * MIB Counters base address definitions (low word) -
1355 * use offset 4 for access to high word (32 bit r/o)
1356 */
1357enum {
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08001358 GM_RXF_UC_OK = GM_MIB_CNT_BASE + 0, /* Unicast Frames Received OK */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001359 GM_RXF_BC_OK = GM_MIB_CNT_BASE + 8, /* Broadcast Frames Received OK */
1360 GM_RXF_MPAUSE = GM_MIB_CNT_BASE + 16, /* Pause MAC Ctrl Frames Received */
1361 GM_RXF_MC_OK = GM_MIB_CNT_BASE + 24, /* Multicast Frames Received OK */
1362 GM_RXF_FCS_ERR = GM_MIB_CNT_BASE + 32, /* Rx Frame Check Seq. Error */
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08001363
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001364 GM_RXO_OK_LO = GM_MIB_CNT_BASE + 48, /* Octets Received OK Low */
1365 GM_RXO_OK_HI = GM_MIB_CNT_BASE + 56, /* Octets Received OK High */
1366 GM_RXO_ERR_LO = GM_MIB_CNT_BASE + 64, /* Octets Received Invalid Low */
1367 GM_RXO_ERR_HI = GM_MIB_CNT_BASE + 72, /* Octets Received Invalid High */
1368 GM_RXF_SHT = GM_MIB_CNT_BASE + 80, /* Frames <64 Byte Received OK */
1369 GM_RXE_FRAG = GM_MIB_CNT_BASE + 88, /* Frames <64 Byte Received with FCS Err */
1370 GM_RXF_64B = GM_MIB_CNT_BASE + 96, /* 64 Byte Rx Frame */
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08001371 GM_RXF_127B = GM_MIB_CNT_BASE + 104,/* 65-127 Byte Rx Frame */
1372 GM_RXF_255B = GM_MIB_CNT_BASE + 112,/* 128-255 Byte Rx Frame */
1373 GM_RXF_511B = GM_MIB_CNT_BASE + 120,/* 256-511 Byte Rx Frame */
1374 GM_RXF_1023B = GM_MIB_CNT_BASE + 128,/* 512-1023 Byte Rx Frame */
1375 GM_RXF_1518B = GM_MIB_CNT_BASE + 136,/* 1024-1518 Byte Rx Frame */
1376 GM_RXF_MAX_SZ = GM_MIB_CNT_BASE + 144,/* 1519-MaxSize Byte Rx Frame */
1377 GM_RXF_LNG_ERR = GM_MIB_CNT_BASE + 152,/* Rx Frame too Long Error */
1378 GM_RXF_JAB_PKT = GM_MIB_CNT_BASE + 160,/* Rx Jabber Packet Frame */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001379
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08001380 GM_RXE_FIFO_OV = GM_MIB_CNT_BASE + 176,/* Rx FIFO overflow Event */
1381 GM_TXF_UC_OK = GM_MIB_CNT_BASE + 192,/* Unicast Frames Xmitted OK */
1382 GM_TXF_BC_OK = GM_MIB_CNT_BASE + 200,/* Broadcast Frames Xmitted OK */
1383 GM_TXF_MPAUSE = GM_MIB_CNT_BASE + 208,/* Pause MAC Ctrl Frames Xmitted */
1384 GM_TXF_MC_OK = GM_MIB_CNT_BASE + 216,/* Multicast Frames Xmitted OK */
1385 GM_TXO_OK_LO = GM_MIB_CNT_BASE + 224,/* Octets Transmitted OK Low */
1386 GM_TXO_OK_HI = GM_MIB_CNT_BASE + 232,/* Octets Transmitted OK High */
1387 GM_TXF_64B = GM_MIB_CNT_BASE + 240,/* 64 Byte Tx Frame */
1388 GM_TXF_127B = GM_MIB_CNT_BASE + 248,/* 65-127 Byte Tx Frame */
1389 GM_TXF_255B = GM_MIB_CNT_BASE + 256,/* 128-255 Byte Tx Frame */
1390 GM_TXF_511B = GM_MIB_CNT_BASE + 264,/* 256-511 Byte Tx Frame */
1391 GM_TXF_1023B = GM_MIB_CNT_BASE + 272,/* 512-1023 Byte Tx Frame */
1392 GM_TXF_1518B = GM_MIB_CNT_BASE + 280,/* 1024-1518 Byte Tx Frame */
1393 GM_TXF_MAX_SZ = GM_MIB_CNT_BASE + 288,/* 1519-MaxSize Byte Tx Frame */
1394
1395 GM_TXF_COL = GM_MIB_CNT_BASE + 304,/* Tx Collision */
1396 GM_TXF_LAT_COL = GM_MIB_CNT_BASE + 312,/* Tx Late Collision */
1397 GM_TXF_ABO_COL = GM_MIB_CNT_BASE + 320,/* Tx aborted due to Exces. Col. */
1398 GM_TXF_MUL_COL = GM_MIB_CNT_BASE + 328,/* Tx Multiple Collision */
1399 GM_TXF_SNG_COL = GM_MIB_CNT_BASE + 336,/* Tx Single Collision */
1400 GM_TXE_FIFO_UR = GM_MIB_CNT_BASE + 344,/* Tx FIFO Underrun Event */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401};
1402
1403/* GMAC Bit Definitions */
1404/* GM_GP_STAT 16 bit r/o General Purpose Status Register */
1405enum {
1406 GM_GPSR_SPEED = 1<<15, /* Bit 15: Port Speed (1 = 100 Mbps) */
1407 GM_GPSR_DUPLEX = 1<<14, /* Bit 14: Duplex Mode (1 = Full) */
1408 GM_GPSR_FC_TX_DIS = 1<<13, /* Bit 13: Tx Flow-Control Mode Disabled */
1409 GM_GPSR_LINK_UP = 1<<12, /* Bit 12: Link Up Status */
1410 GM_GPSR_PAUSE = 1<<11, /* Bit 11: Pause State */
1411 GM_GPSR_TX_ACTIVE = 1<<10, /* Bit 10: Tx in Progress */
1412 GM_GPSR_EXC_COL = 1<<9, /* Bit 9: Excessive Collisions Occured */
1413 GM_GPSR_LAT_COL = 1<<8, /* Bit 8: Late Collisions Occured */
1414
1415 GM_GPSR_PHY_ST_CH = 1<<5, /* Bit 5: PHY Status Change */
1416 GM_GPSR_GIG_SPEED = 1<<4, /* Bit 4: Gigabit Speed (1 = 1000 Mbps) */
1417 GM_GPSR_PART_MODE = 1<<3, /* Bit 3: Partition mode */
1418 GM_GPSR_FC_RX_DIS = 1<<2, /* Bit 2: Rx Flow-Control Mode Disabled */
1419 GM_GPSR_PROM_EN = 1<<1, /* Bit 1: Promiscuous Mode Enabled */
1420};
1421
1422/* GM_GP_CTRL 16 bit r/w General Purpose Control Register */
1423enum {
1424 GM_GPCR_PROM_ENA = 1<<14, /* Bit 14: Enable Promiscuous Mode */
1425 GM_GPCR_FC_TX_DIS = 1<<13, /* Bit 13: Disable Tx Flow-Control Mode */
1426 GM_GPCR_TX_ENA = 1<<12, /* Bit 12: Enable Transmit */
1427 GM_GPCR_RX_ENA = 1<<11, /* Bit 11: Enable Receive */
1428 GM_GPCR_BURST_ENA = 1<<10, /* Bit 10: Enable Burst Mode */
1429 GM_GPCR_LOOP_ENA = 1<<9, /* Bit 9: Enable MAC Loopback Mode */
1430 GM_GPCR_PART_ENA = 1<<8, /* Bit 8: Enable Partition Mode */
1431 GM_GPCR_GIGS_ENA = 1<<7, /* Bit 7: Gigabit Speed (1000 Mbps) */
1432 GM_GPCR_FL_PASS = 1<<6, /* Bit 6: Force Link Pass */
1433 GM_GPCR_DUP_FULL = 1<<5, /* Bit 5: Full Duplex Mode */
1434 GM_GPCR_FC_RX_DIS = 1<<4, /* Bit 4: Disable Rx Flow-Control Mode */
1435 GM_GPCR_SPEED_100 = 1<<3, /* Bit 3: Port Speed 100 Mbps */
1436 GM_GPCR_AU_DUP_DIS = 1<<2, /* Bit 2: Disable Auto-Update Duplex */
1437 GM_GPCR_AU_FCT_DIS = 1<<1, /* Bit 1: Disable Auto-Update Flow-C. */
1438 GM_GPCR_AU_SPD_DIS = 1<<0, /* Bit 0: Disable Auto-Update Speed */
1439};
1440
1441#define GM_GPCR_SPEED_1000 (GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
1442#define GM_GPCR_AU_ALL_DIS (GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS|GM_GPCR_AU_SPD_DIS)
1443
1444/* GM_TX_CTRL 16 bit r/w Transmit Control Register */
1445enum {
1446 GM_TXCR_FORCE_JAM = 1<<15, /* Bit 15: Force Jam / Flow-Control */
1447 GM_TXCR_CRC_DIS = 1<<14, /* Bit 14: Disable insertion of CRC */
1448 GM_TXCR_PAD_DIS = 1<<13, /* Bit 13: Disable padding of packets */
Stephen Hemmingerfbb88b32006-07-12 15:23:42 -07001449 GM_TXCR_COL_THR_MSK = 7<<10, /* Bit 12..10: Collision Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450};
1451
1452#define TX_COL_THR(x) (((x)<<10) & GM_TXCR_COL_THR_MSK)
1453#define TX_COL_DEF 0x04
1454
1455/* GM_RX_CTRL 16 bit r/w Receive Control Register */
1456enum {
1457 GM_RXCR_UCF_ENA = 1<<15, /* Bit 15: Enable Unicast filtering */
1458 GM_RXCR_MCF_ENA = 1<<14, /* Bit 14: Enable Multicast filtering */
1459 GM_RXCR_CRC_DIS = 1<<13, /* Bit 13: Remove 4-byte CRC */
1460 GM_RXCR_PASS_FC = 1<<12, /* Bit 12: Pass FC packets to FIFO */
1461};
1462
1463/* GM_TX_PARAM 16 bit r/w Transmit Parameter Register */
1464enum {
1465 GM_TXPA_JAMLEN_MSK = 0x03<<14, /* Bit 15..14: Jam Length */
1466 GM_TXPA_JAMIPG_MSK = 0x1f<<9, /* Bit 13..9: Jam IPG */
1467 GM_TXPA_JAMDAT_MSK = 0x1f<<4, /* Bit 8..4: IPG Jam to Data */
1468 GM_TXPA_BO_LIM_MSK = 0x0f, /* Bit 3.. 0: Backoff Limit Mask */
1469
1470 TX_JAM_LEN_DEF = 0x03,
1471 TX_JAM_IPG_DEF = 0x0b,
1472 TX_IPG_JAM_DEF = 0x1c,
1473 TX_BOF_LIM_DEF = 0x04,
1474};
1475
1476#define TX_JAM_LEN_VAL(x) (((x)<<14) & GM_TXPA_JAMLEN_MSK)
1477#define TX_JAM_IPG_VAL(x) (((x)<<9) & GM_TXPA_JAMIPG_MSK)
1478#define TX_IPG_JAM_DATA(x) (((x)<<4) & GM_TXPA_JAMDAT_MSK)
1479#define TX_BACK_OFF_LIM(x) ((x) & GM_TXPA_BO_LIM_MSK)
1480
1481
1482/* GM_SERIAL_MODE 16 bit r/w Serial Mode Register */
1483enum {
1484 GM_SMOD_DATABL_MSK = 0x1f<<11, /* Bit 15..11: Data Blinder (r/o) */
1485 GM_SMOD_LIMIT_4 = 1<<10, /* Bit 10: 4 consecutive Tx trials */
1486 GM_SMOD_VLAN_ENA = 1<<9, /* Bit 9: Enable VLAN (Max. Frame Len) */
1487 GM_SMOD_JUMBO_ENA = 1<<8, /* Bit 8: Enable Jumbo (Max. Frame Len) */
1488 GM_SMOD_IPG_MSK = 0x1f /* Bit 4..0: Inter-Packet Gap (IPG) */
1489};
1490
1491#define DATA_BLIND_VAL(x) (((x)<<11) & GM_SMOD_DATABL_MSK)
1492#define DATA_BLIND_DEF 0x04
1493
1494#define IPG_DATA_VAL(x) (x & GM_SMOD_IPG_MSK)
1495#define IPG_DATA_DEF 0x1e
1496
1497/* GM_SMI_CTRL 16 bit r/w SMI Control Register */
1498enum {
1499 GM_SMI_CT_PHY_A_MSK = 0x1f<<11,/* Bit 15..11: PHY Device Address */
1500 GM_SMI_CT_REG_A_MSK = 0x1f<<6,/* Bit 10.. 6: PHY Register Address */
1501 GM_SMI_CT_OP_RD = 1<<5, /* Bit 5: OpCode Read (0=Write)*/
1502 GM_SMI_CT_RD_VAL = 1<<4, /* Bit 4: Read Valid (Read completed) */
1503 GM_SMI_CT_BUSY = 1<<3, /* Bit 3: Busy (Operation in progress) */
1504};
1505
1506#define GM_SMI_CT_PHY_AD(x) (((x)<<11) & GM_SMI_CT_PHY_A_MSK)
1507#define GM_SMI_CT_REG_AD(x) (((x)<<6) & GM_SMI_CT_REG_A_MSK)
1508
1509/* GM_PHY_ADDR 16 bit r/w GPHY Address Register */
1510enum {
1511 GM_PAR_MIB_CLR = 1<<5, /* Bit 5: Set MIB Clear Counter Mode */
1512 GM_PAR_MIB_TST = 1<<4, /* Bit 4: MIB Load Counter (Test Mode) */
1513};
1514
1515/* Receive Frame Status Encoding */
1516enum {
1517 GMR_FS_LEN = 0xffff<<16, /* Bit 31..16: Rx Frame Length */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001518 GMR_FS_VLAN = 1<<13, /* VLAN Packet */
1519 GMR_FS_JABBER = 1<<12, /* Jabber Packet */
1520 GMR_FS_UN_SIZE = 1<<11, /* Undersize Packet */
1521 GMR_FS_MC = 1<<10, /* Multicast Packet */
1522 GMR_FS_BC = 1<<9, /* Broadcast Packet */
1523 GMR_FS_RX_OK = 1<<8, /* Receive OK (Good Packet) */
1524 GMR_FS_GOOD_FC = 1<<7, /* Good Flow-Control Packet */
1525 GMR_FS_BAD_FC = 1<<6, /* Bad Flow-Control Packet */
1526 GMR_FS_MII_ERR = 1<<5, /* MII Error */
1527 GMR_FS_LONG_ERR = 1<<4, /* Too Long Packet */
1528 GMR_FS_FRAGMENT = 1<<3, /* Fragment */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529
Stephen Hemminger793b8832005-09-14 16:06:14 -07001530 GMR_FS_CRC_ERR = 1<<1, /* CRC Error */
1531 GMR_FS_RX_FF_OV = 1<<0, /* Rx FIFO Overflow */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533 GMR_FS_ANY_ERR = GMR_FS_RX_FF_OV | GMR_FS_CRC_ERR |
1534 GMR_FS_FRAGMENT | GMR_FS_LONG_ERR |
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001535 GMR_FS_MII_ERR | GMR_FS_BAD_FC |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536 GMR_FS_UN_SIZE | GMR_FS_JABBER,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001537};
1538
1539/* RX_GMF_CTRL_T 32 bit Rx GMAC FIFO Control/Test */
1540enum {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001541 RX_TRUNC_ON = 1<<27, /* enable packet truncation */
1542 RX_TRUNC_OFF = 1<<26, /* disable packet truncation */
1543 RX_VLAN_STRIP_ON = 1<<25, /* enable VLAN stripping */
1544 RX_VLAN_STRIP_OFF = 1<<24, /* disable VLAN stripping */
1545
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 GMF_WP_TST_ON = 1<<14, /* Write Pointer Test On */
1547 GMF_WP_TST_OFF = 1<<13, /* Write Pointer Test Off */
1548 GMF_WP_STEP = 1<<12, /* Write Pointer Step/Increment */
1549
1550 GMF_RP_TST_ON = 1<<10, /* Read Pointer Test On */
1551 GMF_RP_TST_OFF = 1<<9, /* Read Pointer Test Off */
1552 GMF_RP_STEP = 1<<8, /* Read Pointer Step/Increment */
1553 GMF_RX_F_FL_ON = 1<<7, /* Rx FIFO Flush Mode On */
1554 GMF_RX_F_FL_OFF = 1<<6, /* Rx FIFO Flush Mode Off */
1555 GMF_CLI_RX_FO = 1<<5, /* Clear IRQ Rx FIFO Overrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001556 GMF_CLI_RX_C = 1<<4, /* Clear IRQ Rx Frame Complete */
1557
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558 GMF_OPER_ON = 1<<3, /* Operational Mode On */
1559 GMF_OPER_OFF = 1<<2, /* Operational Mode Off */
1560 GMF_RST_CLR = 1<<1, /* Clear GMAC FIFO Reset */
1561 GMF_RST_SET = 1<<0, /* Set GMAC FIFO Reset */
1562
1563 RX_GMF_FL_THR_DEF = 0xa, /* flush threshold (default) */
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001564
1565 GMF_RX_CTRL_DEF = GMF_OPER_ON | GMF_RX_F_FL_ON,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566};
1567
1568
1569/* TX_GMF_CTRL_T 32 bit Tx GMAC FIFO Control/Test */
1570enum {
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001571 TX_STFW_DIS = 1<<31,/* Disable Store & Forward (Yukon-EC Ultra) */
1572 TX_STFW_ENA = 1<<30,/* Enable Store & Forward (Yukon-EC Ultra) */
1573
Stephen Hemminger793b8832005-09-14 16:06:14 -07001574 TX_VLAN_TAG_ON = 1<<25,/* enable VLAN tagging */
1575 TX_VLAN_TAG_OFF = 1<<24,/* disable VLAN tagging */
1576
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577 GMF_WSP_TST_ON = 1<<18,/* Write Shadow Pointer Test On */
1578 GMF_WSP_TST_OFF = 1<<17,/* Write Shadow Pointer Test Off */
1579 GMF_WSP_STEP = 1<<16,/* Write Shadow Pointer Step/Increment */
1580
1581 GMF_CLI_TX_FU = 1<<6, /* Clear IRQ Tx FIFO Underrun */
1582 GMF_CLI_TX_FC = 1<<5, /* Clear IRQ Tx Frame Complete */
1583 GMF_CLI_TX_PE = 1<<4, /* Clear IRQ Tx Parity Error */
1584};
1585
1586/* GMAC_TI_ST_CTRL 8 bit Time Stamp Timer Ctrl Reg (YUKON only) */
1587enum {
1588 GMT_ST_START = 1<<2, /* Start Time Stamp Timer */
1589 GMT_ST_STOP = 1<<1, /* Stop Time Stamp Timer */
1590 GMT_ST_CLR_IRQ = 1<<0, /* Clear Time Stamp Timer IRQ */
1591};
1592
1593/* B28_Y2_ASF_STAT_CMD 32 bit ASF Status and Command Reg */
1594enum {
1595 Y2_ASF_OS_PRES = 1<<4, /* ASF operation system present */
1596 Y2_ASF_RESET = 1<<3, /* ASF system in reset state */
1597 Y2_ASF_RUNNING = 1<<2, /* ASF system operational */
1598 Y2_ASF_CLR_HSTI = 1<<1, /* Clear ASF IRQ */
1599 Y2_ASF_IRQ = 1<<0, /* Issue an IRQ to ASF system */
1600
1601 Y2_ASF_UC_STATE = 3<<2, /* ASF uC State */
1602 Y2_ASF_CLK_HALT = 0, /* ASF system clock stopped */
1603};
1604
1605/* B28_Y2_ASF_HOST_COM 32 bit ASF Host Communication Reg */
1606enum {
1607 Y2_ASF_CLR_ASFI = 1<<1, /* Clear host IRQ */
1608 Y2_ASF_HOST_IRQ = 1<<0, /* Issue an IRQ to HOST system */
1609};
1610
1611/* STAT_CTRL 32 bit Status BMU control register (Yukon-2 only) */
1612enum {
1613 SC_STAT_CLR_IRQ = 1<<4, /* Status Burst IRQ clear */
1614 SC_STAT_OP_ON = 1<<3, /* Operational Mode On */
1615 SC_STAT_OP_OFF = 1<<2, /* Operational Mode Off */
1616 SC_STAT_RST_CLR = 1<<1, /* Clear Status Unit Reset (Enable) */
1617 SC_STAT_RST_SET = 1<<0, /* Set Status Unit Reset */
1618};
1619
1620/* GMAC_CTRL 32 bit GMAC Control Reg (YUKON only) */
1621enum {
1622 GMC_H_BURST_ON = 1<<7, /* Half Duplex Burst Mode On */
1623 GMC_H_BURST_OFF = 1<<6, /* Half Duplex Burst Mode Off */
1624 GMC_F_LOOPB_ON = 1<<5, /* FIFO Loopback On */
1625 GMC_F_LOOPB_OFF = 1<<4, /* FIFO Loopback Off */
1626 GMC_PAUSE_ON = 1<<3, /* Pause On */
1627 GMC_PAUSE_OFF = 1<<2, /* Pause Off */
1628 GMC_RST_CLR = 1<<1, /* Clear GMAC Reset */
1629 GMC_RST_SET = 1<<0, /* Set GMAC Reset */
1630};
1631
1632/* GPHY_CTRL 32 bit GPHY Control Reg (YUKON only) */
1633enum {
1634 GPC_SEL_BDT = 1<<28, /* Select Bi-Dir. Transfer for MDC/MDIO */
1635 GPC_INT_POL_HI = 1<<27, /* IRQ Polarity is Active HIGH */
1636 GPC_75_OHM = 1<<26, /* Use 75 Ohm Termination instead of 50 */
1637 GPC_DIS_FC = 1<<25, /* Disable Automatic Fiber/Copper Detection */
1638 GPC_DIS_SLEEP = 1<<24, /* Disable Energy Detect */
1639 GPC_HWCFG_M_3 = 1<<23, /* HWCFG_MODE[3] */
1640 GPC_HWCFG_M_2 = 1<<22, /* HWCFG_MODE[2] */
1641 GPC_HWCFG_M_1 = 1<<21, /* HWCFG_MODE[1] */
1642 GPC_HWCFG_M_0 = 1<<20, /* HWCFG_MODE[0] */
1643 GPC_ANEG_0 = 1<<19, /* ANEG[0] */
1644 GPC_ENA_XC = 1<<18, /* Enable MDI crossover */
1645 GPC_DIS_125 = 1<<17, /* Disable 125 MHz clock */
1646 GPC_ANEG_3 = 1<<16, /* ANEG[3] */
1647 GPC_ANEG_2 = 1<<15, /* ANEG[2] */
1648 GPC_ANEG_1 = 1<<14, /* ANEG[1] */
1649 GPC_ENA_PAUSE = 1<<13, /* Enable Pause (SYM_OR_REM) */
1650 GPC_PHYADDR_4 = 1<<12, /* Bit 4 of Phy Addr */
1651 GPC_PHYADDR_3 = 1<<11, /* Bit 3 of Phy Addr */
1652 GPC_PHYADDR_2 = 1<<10, /* Bit 2 of Phy Addr */
1653 GPC_PHYADDR_1 = 1<<9, /* Bit 1 of Phy Addr */
1654 GPC_PHYADDR_0 = 1<<8, /* Bit 0 of Phy Addr */
1655 /* Bits 7..2: reserved */
1656 GPC_RST_CLR = 1<<1, /* Clear GPHY Reset */
1657 GPC_RST_SET = 1<<0, /* Set GPHY Reset */
1658};
1659
1660/* GMAC_IRQ_SRC 8 bit GMAC Interrupt Source Reg (YUKON only) */
1661/* GMAC_IRQ_MSK 8 bit GMAC Interrupt Mask Reg (YUKON only) */
1662enum {
1663 GM_IS_TX_CO_OV = 1<<5, /* Transmit Counter Overflow IRQ */
1664 GM_IS_RX_CO_OV = 1<<4, /* Receive Counter Overflow IRQ */
1665 GM_IS_TX_FF_UR = 1<<3, /* Transmit FIFO Underrun */
1666 GM_IS_TX_COMPL = 1<<2, /* Frame Transmission Complete */
1667 GM_IS_RX_FF_OR = 1<<1, /* Receive FIFO Overrun */
1668 GM_IS_RX_COMPL = 1<<0, /* Frame Reception Complete */
1669
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001670#define GMAC_DEF_MSK GM_IS_TX_FF_UR
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671
1672/* GMAC_LINK_CTRL 16 bit GMAC Link Control Reg (YUKON only) */
1673 /* Bits 15.. 2: reserved */
1674 GMLC_RST_CLR = 1<<1, /* Clear GMAC Link Reset */
1675 GMLC_RST_SET = 1<<0, /* Set GMAC Link Reset */
1676
1677
1678/* WOL_CTRL_STAT 16 bit WOL Control/Status Reg */
1679 WOL_CTL_LINK_CHG_OCC = 1<<15,
1680 WOL_CTL_MAGIC_PKT_OCC = 1<<14,
1681 WOL_CTL_PATTERN_OCC = 1<<13,
1682 WOL_CTL_CLEAR_RESULT = 1<<12,
1683 WOL_CTL_ENA_PME_ON_LINK_CHG = 1<<11,
1684 WOL_CTL_DIS_PME_ON_LINK_CHG = 1<<10,
1685 WOL_CTL_ENA_PME_ON_MAGIC_PKT = 1<<9,
1686 WOL_CTL_DIS_PME_ON_MAGIC_PKT = 1<<8,
1687 WOL_CTL_ENA_PME_ON_PATTERN = 1<<7,
1688 WOL_CTL_DIS_PME_ON_PATTERN = 1<<6,
1689 WOL_CTL_ENA_LINK_CHG_UNIT = 1<<5,
1690 WOL_CTL_DIS_LINK_CHG_UNIT = 1<<4,
1691 WOL_CTL_ENA_MAGIC_PKT_UNIT = 1<<3,
1692 WOL_CTL_DIS_MAGIC_PKT_UNIT = 1<<2,
1693 WOL_CTL_ENA_PATTERN_UNIT = 1<<1,
1694 WOL_CTL_DIS_PATTERN_UNIT = 1<<0,
1695};
1696
1697#define WOL_CTL_DEFAULT \
1698 (WOL_CTL_DIS_PME_ON_LINK_CHG | \
1699 WOL_CTL_DIS_PME_ON_PATTERN | \
1700 WOL_CTL_DIS_PME_ON_MAGIC_PKT | \
1701 WOL_CTL_DIS_LINK_CHG_UNIT | \
1702 WOL_CTL_DIS_PATTERN_UNIT | \
1703 WOL_CTL_DIS_MAGIC_PKT_UNIT)
1704
1705/* WOL_MATCH_CTL 8 bit WOL Match Control Reg */
1706#define WOL_CTL_PATT_ENA(x) (1 << (x))
1707
1708
1709/* Control flags */
1710enum {
1711 UDPTCP = 1<<0,
1712 CALSUM = 1<<1,
1713 WR_SUM = 1<<2,
1714 INIT_SUM= 1<<3,
1715 LOCK_SUM= 1<<4,
1716 INS_VLAN= 1<<5,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717 EOP = 1<<7,
1718};
1719
1720enum {
1721 HW_OWNER = 1<<7,
1722 OP_TCPWRITE = 0x11,
1723 OP_TCPSTART = 0x12,
1724 OP_TCPINIT = 0x14,
1725 OP_TCPLCK = 0x18,
1726 OP_TCPCHKSUM = OP_TCPSTART,
1727 OP_TCPIS = OP_TCPINIT | OP_TCPSTART,
1728 OP_TCPLW = OP_TCPLCK | OP_TCPWRITE,
1729 OP_TCPLSW = OP_TCPLCK | OP_TCPSTART | OP_TCPWRITE,
1730 OP_TCPLISW = OP_TCPLCK | OP_TCPINIT | OP_TCPSTART | OP_TCPWRITE,
1731
1732 OP_ADDR64 = 0x21,
1733 OP_VLAN = 0x22,
1734 OP_ADDR64VLAN = OP_ADDR64 | OP_VLAN,
1735 OP_LRGLEN = 0x24,
1736 OP_LRGLENVLAN = OP_LRGLEN | OP_VLAN,
1737 OP_BUFFER = 0x40,
1738 OP_PACKET = 0x41,
1739 OP_LARGESEND = 0x43,
1740
1741/* YUKON-2 STATUS opcodes defines */
1742 OP_RXSTAT = 0x60,
1743 OP_RXTIMESTAMP = 0x61,
1744 OP_RXVLAN = 0x62,
1745 OP_RXCHKS = 0x64,
1746 OP_RXCHKSVLAN = OP_RXCHKS | OP_RXVLAN,
1747 OP_RXTIMEVLAN = OP_RXTIMESTAMP | OP_RXVLAN,
1748 OP_RSS_HASH = 0x65,
1749 OP_TXINDEXLE = 0x68,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001750};
1751
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001752/* Yukon 2 hardware interface */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753struct sky2_tx_le {
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001754 __le32 addr;
shemminger@osdl.org65497da2005-11-30 11:45:20 -08001755 __le16 length; /* also vlan tag or checksum start */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 u8 ctrl;
1757 u8 opcode;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001758} __attribute((packed));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001759
1760struct sky2_rx_le {
shemminger@osdl.org65497da2005-11-30 11:45:20 -08001761 __le32 addr;
1762 __le16 length;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001763 u8 ctrl;
1764 u8 opcode;
Alexey Dobriyan53b35312006-03-24 03:16:13 -08001765} __attribute((packed));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766
1767struct sky2_status_le {
shemminger@osdl.org65497da2005-11-30 11:45:20 -08001768 __le32 status; /* also checksum */
1769 __le16 length; /* also vlan tag */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770 u8 link;
1771 u8 opcode;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001772} __attribute((packed));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001773
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001774struct tx_ring_info {
1775 struct sk_buff *skb;
1776 DECLARE_PCI_UNMAP_ADDR(mapaddr);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001777 DECLARE_PCI_UNMAP_ADDR(maplen);
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001778};
1779
Stephen Hemminger291ea612006-09-26 11:57:41 -07001780struct rx_ring_info {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001781 struct sk_buff *skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001782 dma_addr_t mapaddr;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783};
1784
1785struct sky2_port {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001786 struct sky2_hw *hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001787 struct net_device *netdev;
1788 unsigned port;
1789 u32 msg_enable;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001790 spinlock_t phy_lock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791
Stephen Hemminger6e232312005-12-09 11:34:54 -08001792 spinlock_t tx_lock ____cacheline_aligned_in_smp;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001793 struct tx_ring_info *tx_ring;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001794 struct sky2_tx_le *tx_le;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795 u16 tx_cons; /* next le to check */
1796 u16 tx_prod; /* next le to use */
Stephen Hemminger6e232312005-12-09 11:34:54 -08001797 u32 tx_addr64;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001798 u16 tx_pending;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001799 u16 tx_last_mss;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001800 u32 tx_tcpsum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001801
Stephen Hemminger291ea612006-09-26 11:57:41 -07001802 struct rx_ring_info *rx_ring ____cacheline_aligned_in_smp;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001803 struct sky2_rx_le *rx_le;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001804 u32 rx_addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805 u16 rx_next; /* next re to check */
1806 u16 rx_put; /* next le index to use */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001807 u16 rx_pending;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001808 u16 rx_bufsize;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001809#ifdef SKY2_VLAN_TAG_USED
1810 u16 rx_tag;
1811 struct vlan_group *vlgrp;
1812#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813
1814 dma_addr_t rx_le_map;
1815 dma_addr_t tx_le_map;
1816 u32 advertising; /* ADVERTISED_ bits */
1817 u16 speed; /* SPEED_1000, SPEED_100, ... */
1818 u8 autoneg; /* AUTONEG_ENABLE, AUTONEG_DISABLE */
1819 u8 duplex; /* DUPLEX_HALF, DUPLEX_FULL */
1820 u8 rx_pause;
1821 u8 tx_pause;
1822 u8 rx_csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824 struct net_device_stats net_stats;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826};
1827
1828struct sky2_hw {
1829 void __iomem *regs;
1830 struct pci_dev *pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831 struct net_device *dev[2];
1832
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07001833 int pm_cap;
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07001834 int err_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835 u8 chip_id;
1836 u8 chip_rev;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001837 u8 pmd_type;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838 u8 ports;
1839
1840 struct sky2_status_le *st_le;
1841 u32 st_idx;
1842 dma_addr_t st_dma;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07001843
1844 struct timer_list idle_timer;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08001845 int msi_detected;
1846 wait_queue_head_t msi_wait;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847};
1848
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001849static inline int sky2_is_copper(const struct sky2_hw *hw)
1850{
1851 return !(hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P');
1852}
1853
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854/* Register accessor for memory mapped device */
1855static inline u32 sky2_read32(const struct sky2_hw *hw, unsigned reg)
1856{
1857 return readl(hw->regs + reg);
1858}
1859
1860static inline u16 sky2_read16(const struct sky2_hw *hw, unsigned reg)
1861{
1862 return readw(hw->regs + reg);
1863}
1864
1865static inline u8 sky2_read8(const struct sky2_hw *hw, unsigned reg)
1866{
1867 return readb(hw->regs + reg);
1868}
1869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870static inline void sky2_write32(const struct sky2_hw *hw, unsigned reg, u32 val)
1871{
1872 writel(val, hw->regs + reg);
1873}
1874
1875static inline void sky2_write16(const struct sky2_hw *hw, unsigned reg, u16 val)
1876{
1877 writew(val, hw->regs + reg);
1878}
1879
1880static inline void sky2_write8(const struct sky2_hw *hw, unsigned reg, u8 val)
1881{
1882 writeb(val, hw->regs + reg);
1883}
1884
1885/* Yukon PHY related registers */
1886#define SK_GMAC_REG(port,reg) \
1887 (BASE_GMAC_1 + (port) * (BASE_GMAC_2-BASE_GMAC_1) + (reg))
1888#define GM_PHY_RETRIES 100
1889
1890static inline u16 gma_read16(const struct sky2_hw *hw, unsigned port, unsigned reg)
1891{
1892 return sky2_read16(hw, SK_GMAC_REG(port,reg));
1893}
1894
1895static inline u32 gma_read32(struct sky2_hw *hw, unsigned port, unsigned reg)
1896{
1897 unsigned base = SK_GMAC_REG(port, reg);
1898 return (u32) sky2_read16(hw, base)
1899 | (u32) sky2_read16(hw, base+4) << 16;
1900}
1901
1902static inline void gma_write16(const struct sky2_hw *hw, unsigned port, int r, u16 v)
1903{
1904 sky2_write16(hw, SK_GMAC_REG(port,r), v);
1905}
1906
1907static inline void gma_set_addr(struct sky2_hw *hw, unsigned port, unsigned reg,
1908 const u8 *addr)
1909{
1910 gma_write16(hw, port, reg, (u16) addr[0] | ((u16) addr[1] << 8));
1911 gma_write16(hw, port, reg+4,(u16) addr[2] | ((u16) addr[3] << 8));
1912 gma_write16(hw, port, reg+8,(u16) addr[4] | ((u16) addr[5] << 8));
1913}
Stephen Hemminger56a645c2006-02-22 11:45:02 -08001914
1915/* PCI config space access */
1916static inline u32 sky2_pci_read32(const struct sky2_hw *hw, unsigned reg)
1917{
1918 return sky2_read32(hw, Y2_CFG_SPC + reg);
1919}
1920
1921static inline u16 sky2_pci_read16(const struct sky2_hw *hw, unsigned reg)
1922{
1923 return sky2_read16(hw, Y2_CFG_SPC + reg);
1924}
1925
1926static inline void sky2_pci_write32(struct sky2_hw *hw, unsigned reg, u32 val)
1927{
1928 sky2_write32(hw, Y2_CFG_SPC + reg, val);
1929}
1930
1931static inline void sky2_pci_write16(struct sky2_hw *hw, unsigned reg, u16 val)
1932{
1933 sky2_write16(hw, Y2_CFG_SPC + reg, val);
1934}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935#endif