blob: a67359d993e52558f32611bb87a78e7f5b203a43 [file] [log] [blame]
Jason Jin34e36c12008-05-23 16:32:46 +08001/*
2 * Copyright (C) 2007-2008 Freescale Semiconductor, Inc. All rights reserved.
3 *
4 * Author: Tony Li <tony.li@freescale.com>
5 * Jason Jin <Jason.jin@freescale.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2 of the
10 * License.
11 *
12 */
13#ifndef _POWERPC_SYSDEV_FSL_MSI_H
14#define _POWERPC_SYSDEV_FSL_MSI_H
15
Timur Tabi895d6032011-10-31 17:06:35 -050016#include <linux/of.h>
Michael Ellerman7e7ab362008-08-06 09:10:02 +100017#include <asm/msi_bitmap.h>
18
Minghuan Lianf31dd942013-06-21 18:59:14 +080019#define NR_MSI_REG_MSIIR 8 /* MSIIR can index 8 MSI registers */
20#define NR_MSI_REG_MSIIR1 16 /* MSIIR1 can index 16 MSI registers */
21#define NR_MSI_REG_MAX NR_MSI_REG_MSIIR1
Jason Jin34e36c12008-05-23 16:32:46 +080022#define IRQS_PER_MSI_REG 32
Minghuan Lianf31dd942013-06-21 18:59:14 +080023#define NR_MSI_IRQS_MAX (NR_MSI_REG_MAX * IRQS_PER_MSI_REG)
Jason Jin34e36c12008-05-23 16:32:46 +080024
Timur Tabi446bc1f2011-12-13 14:51:59 -060025#define FSL_PIC_IP_MASK 0x0000000F
26#define FSL_PIC_IP_MPIC 0x00000001
27#define FSL_PIC_IP_IPIC 0x00000002
28#define FSL_PIC_IP_VMPIC 0x00000003
Jason Jin34e36c12008-05-23 16:32:46 +080029
Hongtao Jiaff015652015-02-26 15:23:08 +080030#define MSI_HW_ERRATA_ENDIAN 0x00000010
31
Tudor Laurentiu83495232014-08-19 14:25:01 +030032struct fsl_msi_cascade_data;
33
Jason Jin34e36c12008-05-23 16:32:46 +080034struct fsl_msi {
Grant Likelybae1d8f2012-02-14 14:06:50 -070035 struct irq_domain *irqhost;
Jason Jin34e36c12008-05-23 16:32:46 +080036
37 unsigned long cascade_irq;
38
Timur Tabi2bcd1c02011-09-23 12:41:35 -050039 u32 msiir_offset; /* Offset of MSIIR, relative to start of CCSR */
Minghuan Lianf31dd942013-06-21 18:59:14 +080040 u32 ibs_shift; /* Shift of interrupt bit select */
41 u32 srs_shift; /* Shift of the shared interrupt register select */
Jason Jin34e36c12008-05-23 16:32:46 +080042 void __iomem *msi_regs;
43 u32 feature;
Tudor Laurentiu83495232014-08-19 14:25:01 +030044 struct fsl_msi_cascade_data *cascade_array[NR_MSI_REG_MAX];
Jason Jin34e36c12008-05-23 16:32:46 +080045
Michael Ellerman7e7ab362008-08-06 09:10:02 +100046 struct msi_bitmap bitmap;
Li Yang694a7a32010-04-22 16:31:36 +080047
48 struct list_head list; /* support multiple MSI banks */
Timur Tabi895d6032011-10-31 17:06:35 -050049
50 phandle phandle;
Jason Jin34e36c12008-05-23 16:32:46 +080051};
52
53#endif /* _POWERPC_SYSDEV_FSL_MSI_H */
54