blob: 23e5d77c39fcaf998f81125e51d22ccf1ce9b2d3 [file] [log] [blame]
Andrew Victor42cb1402006-10-19 18:24:35 +02001/*
Andrew Victor42cb1402006-10-19 18:24:35 +02002 * Copyright (C) 2003 Rick Bronson
3 *
4 * Derived from drivers/mtd/nand/autcpu12.c
5 * Copyright (c) 2001 Thomas Gleixner (gleixner@autronix.de)
6 *
7 * Derived from drivers/mtd/spia.c
8 * Copyright (C) 2000 Steven J. Hill (sjhill@cotw.com)
9 *
Richard Genoud77f54922008-04-23 19:51:14 +020010 *
11 * Add Hardware ECC support for AT91SAM9260 / AT91SAM9263
12 * Richard Genoud (richard.genoud@gmail.com), Adeneo Copyright (C) 2007
13 *
14 * Derived from Das U-Boot source code
15 * (u-boot-1.1.5/board/atmel/at91sam9263ek/nand.c)
16 * (C) Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
17 *
18 *
Andrew Victor42cb1402006-10-19 18:24:35 +020019 * This program is free software; you can redistribute it and/or modify
20 * it under the terms of the GNU General Public License version 2 as
21 * published by the Free Software Foundation.
22 *
23 */
24
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000025#include <linux/dma-mapping.h>
Andrew Victor42cb1402006-10-19 18:24:35 +020026#include <linux/slab.h>
27#include <linux/module.h>
Simon Polettef4fa6972009-05-27 18:19:39 +030028#include <linux/moduleparam.h>
Andrew Victor42cb1402006-10-19 18:24:35 +020029#include <linux/platform_device.h>
30#include <linux/mtd/mtd.h>
31#include <linux/mtd/nand.h>
32#include <linux/mtd/partitions.h>
33
Hans-Christian Egtvedt5c39c4c2011-04-13 15:55:17 +020034#include <linux/dmaengine.h>
David Woodhouse90574d02008-06-07 08:49:00 +010035#include <linux/gpio.h>
36#include <linux/io.h>
Andrew Victor42cb1402006-10-19 18:24:35 +020037
Russell Kinga09e64f2008-08-05 16:14:15 +010038#include <mach/board.h>
39#include <mach/cpu.h>
Andrew Victor42cb1402006-10-19 18:24:35 +020040
Håvard Skinnemoend4f4c0a2008-06-06 18:04:52 +020041#ifdef CONFIG_MTD_NAND_ATMEL_ECC_HW
Richard Genoud77f54922008-04-23 19:51:14 +020042#define hard_ecc 1
43#else
44#define hard_ecc 0
45#endif
46
Håvard Skinnemoend4f4c0a2008-06-06 18:04:52 +020047#ifdef CONFIG_MTD_NAND_ATMEL_ECC_NONE
Richard Genoud77f54922008-04-23 19:51:14 +020048#define no_ecc 1
49#else
50#define no_ecc 0
51#endif
52
Hong Xucbc6c5e2011-01-18 14:36:05 +080053static int use_dma = 1;
54module_param(use_dma, int, 0);
55
Simon Polettef4fa6972009-05-27 18:19:39 +030056static int on_flash_bbt = 0;
57module_param(on_flash_bbt, int, 0);
58
Richard Genoud77f54922008-04-23 19:51:14 +020059/* Register access macros */
60#define ecc_readl(add, reg) \
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +020061 __raw_readl(add + ATMEL_ECC_##reg)
Richard Genoud77f54922008-04-23 19:51:14 +020062#define ecc_writel(add, reg, value) \
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +020063 __raw_writel((value), add + ATMEL_ECC_##reg)
Richard Genoud77f54922008-04-23 19:51:14 +020064
Håvard Skinnemoend4f4c0a2008-06-06 18:04:52 +020065#include "atmel_nand_ecc.h" /* Hardware ECC registers */
Richard Genoud77f54922008-04-23 19:51:14 +020066
67/* oob layout for large page size
68 * bad block info is on bytes 0 and 1
69 * the bytes have to be consecutives to avoid
70 * several NAND_CMD_RNDOUT during read
71 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +020072static struct nand_ecclayout atmel_oobinfo_large = {
Richard Genoud77f54922008-04-23 19:51:14 +020073 .eccbytes = 4,
74 .eccpos = {60, 61, 62, 63},
75 .oobfree = {
76 {2, 58}
77 },
78};
79
80/* oob layout for small page size
81 * bad block info is on bytes 4 and 5
82 * the bytes have to be consecutives to avoid
83 * several NAND_CMD_RNDOUT during read
84 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +020085static struct nand_ecclayout atmel_oobinfo_small = {
Richard Genoud77f54922008-04-23 19:51:14 +020086 .eccbytes = 4,
87 .eccpos = {0, 1, 2, 3},
88 .oobfree = {
89 {6, 10}
90 },
91};
92
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +020093struct atmel_nand_host {
Andrew Victor42cb1402006-10-19 18:24:35 +020094 struct nand_chip nand_chip;
95 struct mtd_info mtd;
96 void __iomem *io_base;
Hong Xucbc6c5e2011-01-18 14:36:05 +080097 dma_addr_t io_phys;
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +020098 struct atmel_nand_data *board;
Richard Genoud77f54922008-04-23 19:51:14 +020099 struct device *dev;
100 void __iomem *ecc;
Hong Xucbc6c5e2011-01-18 14:36:05 +0800101
102 struct completion comp;
103 struct dma_chan *dma_chan;
Andrew Victor42cb1402006-10-19 18:24:35 +0200104};
105
Hong Xucbc6c5e2011-01-18 14:36:05 +0800106static int cpu_has_dma(void)
107{
108 return cpu_is_at91sam9rl() || cpu_is_at91sam9g45();
109}
110
Andrew Victor42cb1402006-10-19 18:24:35 +0200111/*
Atsushi Nemoto81365082008-04-27 01:51:12 +0900112 * Enable NAND.
113 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200114static void atmel_nand_enable(struct atmel_nand_host *host)
Atsushi Nemoto81365082008-04-27 01:51:12 +0900115{
116 if (host->board->enable_pin)
Håvard Skinnemoen62fd71f2008-06-06 18:04:51 +0200117 gpio_set_value(host->board->enable_pin, 0);
Atsushi Nemoto81365082008-04-27 01:51:12 +0900118}
119
120/*
121 * Disable NAND.
122 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200123static void atmel_nand_disable(struct atmel_nand_host *host)
Atsushi Nemoto81365082008-04-27 01:51:12 +0900124{
125 if (host->board->enable_pin)
Håvard Skinnemoen62fd71f2008-06-06 18:04:51 +0200126 gpio_set_value(host->board->enable_pin, 1);
Atsushi Nemoto81365082008-04-27 01:51:12 +0900127}
128
129/*
Andrew Victor42cb1402006-10-19 18:24:35 +0200130 * Hardware specific access to control-lines
131 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200132static void atmel_nand_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
Andrew Victor42cb1402006-10-19 18:24:35 +0200133{
134 struct nand_chip *nand_chip = mtd->priv;
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200135 struct atmel_nand_host *host = nand_chip->priv;
Andrew Victor42cb1402006-10-19 18:24:35 +0200136
Atsushi Nemoto81365082008-04-27 01:51:12 +0900137 if (ctrl & NAND_CTRL_CHANGE) {
Atsushi Nemoto23144882008-04-24 23:51:29 +0900138 if (ctrl & NAND_NCE)
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200139 atmel_nand_enable(host);
Atsushi Nemoto23144882008-04-24 23:51:29 +0900140 else
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200141 atmel_nand_disable(host);
Atsushi Nemoto23144882008-04-24 23:51:29 +0900142 }
Andrew Victor42cb1402006-10-19 18:24:35 +0200143 if (cmd == NAND_CMD_NONE)
144 return;
145
146 if (ctrl & NAND_CLE)
147 writeb(cmd, host->io_base + (1 << host->board->cle));
148 else
149 writeb(cmd, host->io_base + (1 << host->board->ale));
150}
151
152/*
153 * Read the Device Ready pin.
154 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200155static int atmel_nand_device_ready(struct mtd_info *mtd)
Andrew Victor42cb1402006-10-19 18:24:35 +0200156{
157 struct nand_chip *nand_chip = mtd->priv;
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200158 struct atmel_nand_host *host = nand_chip->priv;
Andrew Victor42cb1402006-10-19 18:24:35 +0200159
Gregory CLEMENT744f6592009-02-16 21:21:47 +0100160 return gpio_get_value(host->board->rdy_pin) ^
161 !!host->board->rdy_pin_active_low;
Andrew Victor42cb1402006-10-19 18:24:35 +0200162}
163
Hong Xucbc6c5e2011-01-18 14:36:05 +0800164static void dma_complete_func(void *completion)
165{
166 complete(completion);
167}
168
169static int atmel_nand_dma_op(struct mtd_info *mtd, void *buf, int len,
170 int is_read)
171{
172 struct dma_device *dma_dev;
173 enum dma_ctrl_flags flags;
174 dma_addr_t dma_src_addr, dma_dst_addr, phys_addr;
175 struct dma_async_tx_descriptor *tx = NULL;
176 dma_cookie_t cookie;
177 struct nand_chip *chip = mtd->priv;
178 struct atmel_nand_host *host = chip->priv;
179 void *p = buf;
180 int err = -EIO;
181 enum dma_data_direction dir = is_read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
182
Hong Xu80b4f812011-03-31 18:33:15 +0800183 if (buf >= high_memory)
184 goto err_buf;
Hong Xucbc6c5e2011-01-18 14:36:05 +0800185
186 dma_dev = host->dma_chan->device;
187
188 flags = DMA_CTRL_ACK | DMA_PREP_INTERRUPT | DMA_COMPL_SKIP_SRC_UNMAP |
189 DMA_COMPL_SKIP_DEST_UNMAP;
190
191 phys_addr = dma_map_single(dma_dev->dev, p, len, dir);
192 if (dma_mapping_error(dma_dev->dev, phys_addr)) {
193 dev_err(host->dev, "Failed to dma_map_single\n");
194 goto err_buf;
195 }
196
197 if (is_read) {
198 dma_src_addr = host->io_phys;
199 dma_dst_addr = phys_addr;
200 } else {
201 dma_src_addr = phys_addr;
202 dma_dst_addr = host->io_phys;
203 }
204
205 tx = dma_dev->device_prep_dma_memcpy(host->dma_chan, dma_dst_addr,
206 dma_src_addr, len, flags);
207 if (!tx) {
208 dev_err(host->dev, "Failed to prepare DMA memcpy\n");
209 goto err_dma;
210 }
211
212 init_completion(&host->comp);
213 tx->callback = dma_complete_func;
214 tx->callback_param = &host->comp;
215
216 cookie = tx->tx_submit(tx);
217 if (dma_submit_error(cookie)) {
218 dev_err(host->dev, "Failed to do DMA tx_submit\n");
219 goto err_dma;
220 }
221
222 dma_async_issue_pending(host->dma_chan);
223 wait_for_completion(&host->comp);
224
225 err = 0;
226
227err_dma:
228 dma_unmap_single(dma_dev->dev, phys_addr, len, dir);
229err_buf:
230 if (err != 0)
231 dev_warn(host->dev, "Fall back to CPU I/O\n");
232 return err;
233}
234
235static void atmel_read_buf(struct mtd_info *mtd, u8 *buf, int len)
236{
237 struct nand_chip *chip = mtd->priv;
Hong Xucbc6c5e2011-01-18 14:36:05 +0800238
Nicolas Ferre9d515672011-04-01 16:40:44 +0200239 if (use_dma && len > mtd->oobsize)
240 /* only use DMA for bigger than oob size: better performances */
Hong Xucbc6c5e2011-01-18 14:36:05 +0800241 if (atmel_nand_dma_op(mtd, buf, len, 1) == 0)
242 return;
243
Nicolas Ferrefb542752011-07-04 16:17:53 +0200244 /* if no DMA operation possible, use PIO */
245 memcpy_fromio(buf, chip->IO_ADDR_R, len);
Hong Xucbc6c5e2011-01-18 14:36:05 +0800246}
247
248static void atmel_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
249{
250 struct nand_chip *chip = mtd->priv;
Hong Xucbc6c5e2011-01-18 14:36:05 +0800251
Nicolas Ferre9d515672011-04-01 16:40:44 +0200252 if (use_dma && len > mtd->oobsize)
253 /* only use DMA for bigger than oob size: better performances */
Hong Xucbc6c5e2011-01-18 14:36:05 +0800254 if (atmel_nand_dma_op(mtd, (void *)buf, len, 0) == 0)
255 return;
256
Nicolas Ferrefb542752011-07-04 16:17:53 +0200257 /* if no DMA operation possible, use PIO */
258 memcpy_toio(chip->IO_ADDR_W, buf, len);
Hong Xucbc6c5e2011-01-18 14:36:05 +0800259}
260
David Brownell23a346c2008-07-03 23:40:16 -0700261/*
Richard Genoud77f54922008-04-23 19:51:14 +0200262 * Calculate HW ECC
263 *
264 * function called after a write
265 *
266 * mtd: MTD block structure
267 * dat: raw data (unused)
268 * ecc_code: buffer for ECC
269 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200270static int atmel_nand_calculate(struct mtd_info *mtd,
Richard Genoud77f54922008-04-23 19:51:14 +0200271 const u_char *dat, unsigned char *ecc_code)
272{
273 struct nand_chip *nand_chip = mtd->priv;
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200274 struct atmel_nand_host *host = nand_chip->priv;
Richard Genoud77f54922008-04-23 19:51:14 +0200275 unsigned int ecc_value;
276
277 /* get the first 2 ECC bytes */
Richard Genoudd43fa142008-04-25 09:32:26 +0200278 ecc_value = ecc_readl(host->ecc, PR);
Richard Genoud77f54922008-04-23 19:51:14 +0200279
Richard Genoud3fc23892008-10-12 08:42:28 +0200280 ecc_code[0] = ecc_value & 0xFF;
281 ecc_code[1] = (ecc_value >> 8) & 0xFF;
Richard Genoud77f54922008-04-23 19:51:14 +0200282
283 /* get the last 2 ECC bytes */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200284 ecc_value = ecc_readl(host->ecc, NPR) & ATMEL_ECC_NPARITY;
Richard Genoud77f54922008-04-23 19:51:14 +0200285
Richard Genoud3fc23892008-10-12 08:42:28 +0200286 ecc_code[2] = ecc_value & 0xFF;
287 ecc_code[3] = (ecc_value >> 8) & 0xFF;
Richard Genoud77f54922008-04-23 19:51:14 +0200288
289 return 0;
290}
291
292/*
293 * HW ECC read page function
294 *
295 * mtd: mtd info structure
296 * chip: nand chip info structure
297 * buf: buffer to store read data
298 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200299static int atmel_nand_read_page(struct mtd_info *mtd,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700300 struct nand_chip *chip, uint8_t *buf, int page)
Richard Genoud77f54922008-04-23 19:51:14 +0200301{
302 int eccsize = chip->ecc.size;
303 int eccbytes = chip->ecc.bytes;
304 uint32_t *eccpos = chip->ecc.layout->eccpos;
305 uint8_t *p = buf;
306 uint8_t *oob = chip->oob_poi;
307 uint8_t *ecc_pos;
308 int stat;
309
Haavard Skinnemoend6248fd2008-07-03 23:40:18 -0700310 /*
311 * Errata: ALE is incorrectly wired up to the ECC controller
312 * on the AP7000, so it will include the address cycles in the
313 * ECC calculation.
314 *
315 * Workaround: Reset the parity registers before reading the
316 * actual data.
317 */
318 if (cpu_is_at32ap7000()) {
319 struct atmel_nand_host *host = chip->priv;
320 ecc_writel(host->ecc, CR, ATMEL_ECC_RST);
321 }
322
Richard Genoud77f54922008-04-23 19:51:14 +0200323 /* read the page */
324 chip->read_buf(mtd, p, eccsize);
325
326 /* move to ECC position if needed */
327 if (eccpos[0] != 0) {
328 /* This only works on large pages
329 * because the ECC controller waits for
330 * NAND_CMD_RNDOUTSTART after the
331 * NAND_CMD_RNDOUT.
332 * anyway, for small pages, the eccpos[0] == 0
333 */
334 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
335 mtd->writesize + eccpos[0], -1);
336 }
337
338 /* the ECC controller needs to read the ECC just after the data */
339 ecc_pos = oob + eccpos[0];
340 chip->read_buf(mtd, ecc_pos, eccbytes);
341
342 /* check if there's an error */
343 stat = chip->ecc.correct(mtd, p, oob, NULL);
344
345 if (stat < 0)
346 mtd->ecc_stats.failed++;
347 else
348 mtd->ecc_stats.corrected += stat;
349
350 /* get back to oob start (end of page) */
351 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
352
353 /* read the oob */
354 chip->read_buf(mtd, oob, mtd->oobsize);
355
356 return 0;
357}
358
359/*
360 * HW ECC Correction
361 *
362 * function called after a read
363 *
364 * mtd: MTD block structure
365 * dat: raw data read from the chip
366 * read_ecc: ECC from the chip (unused)
367 * isnull: unused
368 *
369 * Detect and correct a 1 bit error for a page
370 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200371static int atmel_nand_correct(struct mtd_info *mtd, u_char *dat,
Richard Genoud77f54922008-04-23 19:51:14 +0200372 u_char *read_ecc, u_char *isnull)
373{
374 struct nand_chip *nand_chip = mtd->priv;
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200375 struct atmel_nand_host *host = nand_chip->priv;
Richard Genoud77f54922008-04-23 19:51:14 +0200376 unsigned int ecc_status;
377 unsigned int ecc_word, ecc_bit;
378
379 /* get the status from the Status Register */
380 ecc_status = ecc_readl(host->ecc, SR);
381
382 /* if there's no error */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200383 if (likely(!(ecc_status & ATMEL_ECC_RECERR)))
Richard Genoud77f54922008-04-23 19:51:14 +0200384 return 0;
385
386 /* get error bit offset (4 bits) */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200387 ecc_bit = ecc_readl(host->ecc, PR) & ATMEL_ECC_BITADDR;
Richard Genoud77f54922008-04-23 19:51:14 +0200388 /* get word address (12 bits) */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200389 ecc_word = ecc_readl(host->ecc, PR) & ATMEL_ECC_WORDADDR;
Richard Genoud77f54922008-04-23 19:51:14 +0200390 ecc_word >>= 4;
391
392 /* if there are multiple errors */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200393 if (ecc_status & ATMEL_ECC_MULERR) {
Richard Genoud77f54922008-04-23 19:51:14 +0200394 /* check if it is a freshly erased block
395 * (filled with 0xff) */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200396 if ((ecc_bit == ATMEL_ECC_BITADDR)
397 && (ecc_word == (ATMEL_ECC_WORDADDR >> 4))) {
Richard Genoud77f54922008-04-23 19:51:14 +0200398 /* the block has just been erased, return OK */
399 return 0;
400 }
401 /* it doesn't seems to be a freshly
402 * erased block.
403 * We can't correct so many errors */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200404 dev_dbg(host->dev, "atmel_nand : multiple errors detected."
Richard Genoud77f54922008-04-23 19:51:14 +0200405 " Unable to correct.\n");
406 return -EIO;
407 }
408
409 /* if there's a single bit error : we can correct it */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200410 if (ecc_status & ATMEL_ECC_ECCERR) {
Richard Genoud77f54922008-04-23 19:51:14 +0200411 /* there's nothing much to do here.
412 * the bit error is on the ECC itself.
413 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200414 dev_dbg(host->dev, "atmel_nand : one bit error on ECC code."
Richard Genoud77f54922008-04-23 19:51:14 +0200415 " Nothing to correct\n");
416 return 0;
417 }
418
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200419 dev_dbg(host->dev, "atmel_nand : one bit error on data."
Richard Genoud77f54922008-04-23 19:51:14 +0200420 " (word offset in the page :"
421 " 0x%x bit offset : 0x%x)\n",
422 ecc_word, ecc_bit);
423 /* correct the error */
424 if (nand_chip->options & NAND_BUSWIDTH_16) {
425 /* 16 bits words */
426 ((unsigned short *) dat)[ecc_word] ^= (1 << ecc_bit);
427 } else {
428 /* 8 bits words */
429 dat[ecc_word] ^= (1 << ecc_bit);
430 }
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200431 dev_dbg(host->dev, "atmel_nand : error corrected\n");
Richard Genoud77f54922008-04-23 19:51:14 +0200432 return 1;
433}
434
435/*
Haavard Skinnemoend6248fd2008-07-03 23:40:18 -0700436 * Enable HW ECC : unused on most chips
Richard Genoud77f54922008-04-23 19:51:14 +0200437 */
Haavard Skinnemoend6248fd2008-07-03 23:40:18 -0700438static void atmel_nand_hwctl(struct mtd_info *mtd, int mode)
439{
440 if (cpu_is_at32ap7000()) {
441 struct nand_chip *nand_chip = mtd->priv;
442 struct atmel_nand_host *host = nand_chip->priv;
443 ecc_writel(host->ecc, CR, ATMEL_ECC_RST);
444 }
445}
Richard Genoud77f54922008-04-23 19:51:14 +0200446
Andrew Victor42cb1402006-10-19 18:24:35 +0200447/*
448 * Probe for the NAND device.
449 */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200450static int __init atmel_nand_probe(struct platform_device *pdev)
Andrew Victor42cb1402006-10-19 18:24:35 +0200451{
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200452 struct atmel_nand_host *host;
Andrew Victor42cb1402006-10-19 18:24:35 +0200453 struct mtd_info *mtd;
454 struct nand_chip *nand_chip;
Richard Genoud77f54922008-04-23 19:51:14 +0200455 struct resource *regs;
456 struct resource *mem;
Andrew Victor42cb1402006-10-19 18:24:35 +0200457 int res;
Andrew Victor42cb1402006-10-19 18:24:35 +0200458
Håvard Skinnemoencc0c72e2008-06-06 18:04:54 +0200459 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
460 if (!mem) {
461 printk(KERN_ERR "atmel_nand: can't get I/O resource mem\n");
462 return -ENXIO;
463 }
464
Andrew Victor42cb1402006-10-19 18:24:35 +0200465 /* Allocate memory for the device structure (and zero it) */
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200466 host = kzalloc(sizeof(struct atmel_nand_host), GFP_KERNEL);
Andrew Victor42cb1402006-10-19 18:24:35 +0200467 if (!host) {
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200468 printk(KERN_ERR "atmel_nand: failed to allocate device structure.\n");
Andrew Victor42cb1402006-10-19 18:24:35 +0200469 return -ENOMEM;
470 }
471
Hong Xucbc6c5e2011-01-18 14:36:05 +0800472 host->io_phys = (dma_addr_t)mem->start;
473
Joe Perches28f65c112011-06-09 09:13:32 -0700474 host->io_base = ioremap(mem->start, resource_size(mem));
Andrew Victor42cb1402006-10-19 18:24:35 +0200475 if (host->io_base == NULL) {
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200476 printk(KERN_ERR "atmel_nand: ioremap failed\n");
Håvard Skinnemoencc0c72e2008-06-06 18:04:54 +0200477 res = -EIO;
478 goto err_nand_ioremap;
Andrew Victor42cb1402006-10-19 18:24:35 +0200479 }
480
481 mtd = &host->mtd;
482 nand_chip = &host->nand_chip;
483 host->board = pdev->dev.platform_data;
Richard Genoud77f54922008-04-23 19:51:14 +0200484 host->dev = &pdev->dev;
Andrew Victor42cb1402006-10-19 18:24:35 +0200485
486 nand_chip->priv = host; /* link the private data structures */
487 mtd->priv = nand_chip;
488 mtd->owner = THIS_MODULE;
489
490 /* Set address of NAND IO lines */
491 nand_chip->IO_ADDR_R = host->io_base;
492 nand_chip->IO_ADDR_W = host->io_base;
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200493 nand_chip->cmd_ctrl = atmel_nand_cmd_ctrl;
Ivan Kutena4265f82007-05-24 14:35:58 +0300494
495 if (host->board->rdy_pin)
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200496 nand_chip->dev_ready = atmel_nand_device_ready;
Ivan Kutena4265f82007-05-24 14:35:58 +0300497
Richard Genoud77f54922008-04-23 19:51:14 +0200498 regs = platform_get_resource(pdev, IORESOURCE_MEM, 1);
499 if (!regs && hard_ecc) {
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200500 printk(KERN_ERR "atmel_nand: can't get I/O resource "
Richard Genoud77f54922008-04-23 19:51:14 +0200501 "regs\nFalling back on software ECC\n");
502 }
503
Andrew Victor42cb1402006-10-19 18:24:35 +0200504 nand_chip->ecc.mode = NAND_ECC_SOFT; /* enable ECC */
Richard Genoud77f54922008-04-23 19:51:14 +0200505 if (no_ecc)
506 nand_chip->ecc.mode = NAND_ECC_NONE;
507 if (hard_ecc && regs) {
Joe Perches28f65c112011-06-09 09:13:32 -0700508 host->ecc = ioremap(regs->start, resource_size(regs));
Richard Genoud77f54922008-04-23 19:51:14 +0200509 if (host->ecc == NULL) {
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200510 printk(KERN_ERR "atmel_nand: ioremap failed\n");
Richard Genoud77f54922008-04-23 19:51:14 +0200511 res = -EIO;
512 goto err_ecc_ioremap;
513 }
Richard Genoud3fc23892008-10-12 08:42:28 +0200514 nand_chip->ecc.mode = NAND_ECC_HW;
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200515 nand_chip->ecc.calculate = atmel_nand_calculate;
516 nand_chip->ecc.correct = atmel_nand_correct;
517 nand_chip->ecc.hwctl = atmel_nand_hwctl;
518 nand_chip->ecc.read_page = atmel_nand_read_page;
Richard Genoud77f54922008-04-23 19:51:14 +0200519 nand_chip->ecc.bytes = 4;
Richard Genoud77f54922008-04-23 19:51:14 +0200520 }
521
Andrew Victor42cb1402006-10-19 18:24:35 +0200522 nand_chip->chip_delay = 20; /* 20us command delay time */
523
Hong Xucbc6c5e2011-01-18 14:36:05 +0800524 if (host->board->bus_width_16) /* 16-bit bus width */
Andrew Victordd11b8c2006-12-08 13:49:42 +0200525 nand_chip->options |= NAND_BUSWIDTH_16;
Hong Xucbc6c5e2011-01-18 14:36:05 +0800526
527 nand_chip->read_buf = atmel_read_buf;
528 nand_chip->write_buf = atmel_write_buf;
Andrew Victordd11b8c2006-12-08 13:49:42 +0200529
Andrew Victor42cb1402006-10-19 18:24:35 +0200530 platform_set_drvdata(pdev, host);
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200531 atmel_nand_enable(host);
Andrew Victor42cb1402006-10-19 18:24:35 +0200532
533 if (host->board->det_pin) {
Håvard Skinnemoen62fd71f2008-06-06 18:04:51 +0200534 if (gpio_get_value(host->board->det_pin)) {
Simon Polettef4fa6972009-05-27 18:19:39 +0300535 printk(KERN_INFO "No SmartMedia card inserted.\n");
Roel Kluin895fb492009-11-11 21:47:06 +0100536 res = -ENXIO;
Håvard Skinnemoencc0c72e2008-06-06 18:04:54 +0200537 goto err_no_card;
Andrew Victor42cb1402006-10-19 18:24:35 +0200538 }
539 }
540
Simon Polettef4fa6972009-05-27 18:19:39 +0300541 if (on_flash_bbt) {
542 printk(KERN_INFO "atmel_nand: Use On Flash BBT\n");
Brian Norrisbb9ebd42011-05-31 16:31:23 -0700543 nand_chip->bbt_options |= NAND_BBT_USE_FLASH;
Simon Polettef4fa6972009-05-27 18:19:39 +0300544 }
545
Hong Xucb457a42011-03-30 16:26:41 +0800546 if (!cpu_has_dma())
547 use_dma = 0;
548
549 if (use_dma) {
Hong Xucbc6c5e2011-01-18 14:36:05 +0800550 dma_cap_mask_t mask;
551
552 dma_cap_zero(mask);
553 dma_cap_set(DMA_MEMCPY, mask);
Nicolas Ferre201ab532011-06-29 18:41:16 +0200554 host->dma_chan = dma_request_channel(mask, NULL, NULL);
Hong Xucbc6c5e2011-01-18 14:36:05 +0800555 if (!host->dma_chan) {
556 dev_err(host->dev, "Failed to request DMA channel\n");
557 use_dma = 0;
558 }
559 }
560 if (use_dma)
Nicolas Ferre042bc9c2011-03-30 16:26:40 +0800561 dev_info(host->dev, "Using %s for DMA transfers.\n",
562 dma_chan_name(host->dma_chan));
Hong Xucbc6c5e2011-01-18 14:36:05 +0800563 else
564 dev_info(host->dev, "No DMA support for NAND access.\n");
565
Richard Genoud77f54922008-04-23 19:51:14 +0200566 /* first scan to find the device and get the page size */
David Woodhouse5e81e882010-02-26 18:32:56 +0000567 if (nand_scan_ident(mtd, 1, NULL)) {
Richard Genoud77f54922008-04-23 19:51:14 +0200568 res = -ENXIO;
Håvard Skinnemoencc0c72e2008-06-06 18:04:54 +0200569 goto err_scan_ident;
Richard Genoud77f54922008-04-23 19:51:14 +0200570 }
571
Richard Genoud3fc23892008-10-12 08:42:28 +0200572 if (nand_chip->ecc.mode == NAND_ECC_HW) {
Richard Genoud77f54922008-04-23 19:51:14 +0200573 /* ECC is calculated for the whole page (1 step) */
574 nand_chip->ecc.size = mtd->writesize;
575
576 /* set ECC page size and oob layout */
577 switch (mtd->writesize) {
578 case 512:
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200579 nand_chip->ecc.layout = &atmel_oobinfo_small;
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200580 ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_528);
Richard Genoud77f54922008-04-23 19:51:14 +0200581 break;
582 case 1024:
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200583 nand_chip->ecc.layout = &atmel_oobinfo_large;
584 ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_1056);
Richard Genoud77f54922008-04-23 19:51:14 +0200585 break;
586 case 2048:
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200587 nand_chip->ecc.layout = &atmel_oobinfo_large;
588 ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_2112);
Richard Genoud77f54922008-04-23 19:51:14 +0200589 break;
590 case 4096:
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200591 nand_chip->ecc.layout = &atmel_oobinfo_large;
592 ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_4224);
Richard Genoud77f54922008-04-23 19:51:14 +0200593 break;
594 default:
595 /* page size not handled by HW ECC */
596 /* switching back to soft ECC */
597 nand_chip->ecc.mode = NAND_ECC_SOFT;
598 nand_chip->ecc.calculate = NULL;
599 nand_chip->ecc.correct = NULL;
600 nand_chip->ecc.hwctl = NULL;
601 nand_chip->ecc.read_page = NULL;
602 nand_chip->ecc.postpad = 0;
603 nand_chip->ecc.prepad = 0;
604 nand_chip->ecc.bytes = 0;
605 break;
606 }
607 }
608
609 /* second phase scan */
610 if (nand_scan_tail(mtd)) {
Andrew Victor42cb1402006-10-19 18:24:35 +0200611 res = -ENXIO;
Håvard Skinnemoencc0c72e2008-06-06 18:04:54 +0200612 goto err_scan_tail;
Andrew Victor42cb1402006-10-19 18:24:35 +0200613 }
614
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200615 mtd->name = "atmel_nand";
Dmitry Eremin-Solenikovef5d79f2011-06-02 18:00:23 +0400616 res = mtd_device_parse_register(mtd, NULL, 0,
617 host->board->parts, host->board->num_parts);
Andrew Victor42cb1402006-10-19 18:24:35 +0200618 if (!res)
619 return res;
620
Håvard Skinnemoencc0c72e2008-06-06 18:04:54 +0200621err_scan_tail:
622err_scan_ident:
623err_no_card:
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200624 atmel_nand_disable(host);
Andrew Victor42cb1402006-10-19 18:24:35 +0200625 platform_set_drvdata(pdev, NULL);
Hong Xucbc6c5e2011-01-18 14:36:05 +0800626 if (host->dma_chan)
627 dma_release_channel(host->dma_chan);
Håvard Skinnemoencc0c72e2008-06-06 18:04:54 +0200628 if (host->ecc)
629 iounmap(host->ecc);
630err_ecc_ioremap:
Andrew Victor42cb1402006-10-19 18:24:35 +0200631 iounmap(host->io_base);
Håvard Skinnemoencc0c72e2008-06-06 18:04:54 +0200632err_nand_ioremap:
Andrew Victor42cb1402006-10-19 18:24:35 +0200633 kfree(host);
634 return res;
635}
636
637/*
638 * Remove a NAND device.
639 */
David Brownell23a346c2008-07-03 23:40:16 -0700640static int __exit atmel_nand_remove(struct platform_device *pdev)
Andrew Victor42cb1402006-10-19 18:24:35 +0200641{
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200642 struct atmel_nand_host *host = platform_get_drvdata(pdev);
Andrew Victor42cb1402006-10-19 18:24:35 +0200643 struct mtd_info *mtd = &host->mtd;
644
645 nand_release(mtd);
646
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200647 atmel_nand_disable(host);
Andrew Victor42cb1402006-10-19 18:24:35 +0200648
Håvard Skinnemoencc0c72e2008-06-06 18:04:54 +0200649 if (host->ecc)
650 iounmap(host->ecc);
Hong Xucbc6c5e2011-01-18 14:36:05 +0800651
652 if (host->dma_chan)
653 dma_release_channel(host->dma_chan);
654
Andrew Victor42cb1402006-10-19 18:24:35 +0200655 iounmap(host->io_base);
656 kfree(host);
657
658 return 0;
659}
660
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200661static struct platform_driver atmel_nand_driver = {
David Brownell23a346c2008-07-03 23:40:16 -0700662 .remove = __exit_p(atmel_nand_remove),
Andrew Victor42cb1402006-10-19 18:24:35 +0200663 .driver = {
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200664 .name = "atmel_nand",
Andrew Victor42cb1402006-10-19 18:24:35 +0200665 .owner = THIS_MODULE,
666 },
667};
668
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200669static int __init atmel_nand_init(void)
Andrew Victor42cb1402006-10-19 18:24:35 +0200670{
David Brownell23a346c2008-07-03 23:40:16 -0700671 return platform_driver_probe(&atmel_nand_driver, atmel_nand_probe);
Andrew Victor42cb1402006-10-19 18:24:35 +0200672}
673
674
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200675static void __exit atmel_nand_exit(void)
Andrew Victor42cb1402006-10-19 18:24:35 +0200676{
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200677 platform_driver_unregister(&atmel_nand_driver);
Andrew Victor42cb1402006-10-19 18:24:35 +0200678}
679
680
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200681module_init(atmel_nand_init);
682module_exit(atmel_nand_exit);
Andrew Victor42cb1402006-10-19 18:24:35 +0200683
684MODULE_LICENSE("GPL");
685MODULE_AUTHOR("Rick Bronson");
Håvard Skinnemoend4f4c0a2008-06-06 18:04:52 +0200686MODULE_DESCRIPTION("NAND/SmartMedia driver for AT91 / AVR32");
Håvard Skinnemoen3c3796c2008-06-06 18:04:53 +0200687MODULE_ALIAS("platform:atmel_nand");