blob: b0eed432339478ab0fa3c0d33ded1c141bbbc908 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200203static int dsi_display_init_dispc(struct platform_device *dsidev,
204 struct omap_overlay_manager *mgr);
205static void dsi_display_uninit_dispc(struct platform_device *dsidev,
206 struct omap_overlay_manager *mgr);
207
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200208#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300209#define DSI_MAX_NR_LANES 5
210
211enum dsi_lane_function {
212 DSI_LANE_UNUSED = 0,
213 DSI_LANE_CLK,
214 DSI_LANE_DATA1,
215 DSI_LANE_DATA2,
216 DSI_LANE_DATA3,
217 DSI_LANE_DATA4,
218};
219
220struct dsi_lane_config {
221 enum dsi_lane_function function;
222 u8 polarity;
223};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200224
225struct dsi_isr_data {
226 omap_dsi_isr_t isr;
227 void *arg;
228 u32 mask;
229};
230
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200231enum fifo_size {
232 DSI_FIFO_SIZE_0 = 0,
233 DSI_FIFO_SIZE_32 = 1,
234 DSI_FIFO_SIZE_64 = 2,
235 DSI_FIFO_SIZE_96 = 3,
236 DSI_FIFO_SIZE_128 = 4,
237};
238
Archit Tanejad6049142011-08-22 11:58:08 +0530239enum dsi_vc_source {
240 DSI_VC_SOURCE_L4 = 0,
241 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200242};
243
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200244struct dsi_irq_stats {
245 unsigned long last_reset;
246 unsigned irq_count;
247 unsigned dsi_irqs[32];
248 unsigned vc_irqs[4][32];
249 unsigned cio_irqs[32];
250};
251
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200252struct dsi_isr_tables {
253 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
254 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
255 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
256};
257
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530258struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000259 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200262 int module_id;
263
archit tanejaaffe3602011-02-23 08:41:03 +0000264 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300266 struct clk *dss_clk;
267 struct clk *sys_clk;
268
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200269 struct dispc_clock_info user_dispc_cinfo;
270 struct dsi_clock_info user_dsi_cinfo;
271
272 enum omap_dss_clk_source user_dispc_fclk_src;
273 enum omap_dss_clk_source user_lcd_clk_src;
274 enum omap_dss_clk_source user_dsi_fclk_src;
275
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200276 struct dsi_clock_info current_cinfo;
277
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300278 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279 struct regulator *vdds_dsi_reg;
280
281 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530282 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200283 struct omap_dss_device *dssdev;
284 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530285 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200286 } vc[4];
287
288 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200289 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200290
291 unsigned pll_locked;
292
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200293 spinlock_t irq_lock;
294 struct dsi_isr_tables isr_tables;
295 /* space for a copy used by the interrupt handler */
296 struct dsi_isr_tables isr_tables_copy;
297
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200298 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200299#ifdef DEBUG
300 unsigned update_bytes;
301#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200302
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200303 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300304 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200305
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200306 void (*framedone_callback)(int, void *);
307 void *framedone_data;
308
309 struct delayed_work framedone_timeout_work;
310
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200311#ifdef DSI_CATCH_MISSING_TE
312 struct timer_list te_timer;
313#endif
314
315 unsigned long cache_req_pck;
316 unsigned long cache_clk_freq;
317 struct dsi_clock_info cache_cinfo;
318
319 u32 errors;
320 spinlock_t errors_lock;
321#ifdef DEBUG
322 ktime_t perf_setup_time;
323 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200324#endif
325 int debug_read;
326 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200327
328#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
329 spinlock_t irq_stats_lock;
330 struct dsi_irq_stats irq_stats;
331#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500332 /* DSI PLL Parameter Ranges */
333 unsigned long regm_max, regn_max;
334 unsigned long regm_dispc_max, regm_dsi_max;
335 unsigned long fint_min, fint_max;
336 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300337
Tomi Valkeinend9820852011-10-12 15:05:59 +0300338 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530339
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300340 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
341 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300342
343 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530344
345 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530346 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530347 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530348 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530349 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530350
351 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530352};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200353
Archit Taneja2e868db2011-05-12 17:26:28 +0530354struct dsi_packet_sent_handler_data {
355 struct platform_device *dsidev;
356 struct completion *completion;
357};
358
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200359#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030360static bool dsi_perf;
361module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200362#endif
363
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530364static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
365{
366 return dev_get_drvdata(&dsidev->dev);
367}
368
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530369static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
370{
Archit Taneja400e65d2012-07-04 13:48:34 +0530371 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530372}
373
374struct platform_device *dsi_get_dsidev_from_id(int module)
375{
Archit Taneja400e65d2012-07-04 13:48:34 +0530376 struct omap_dss_output *out;
377 enum omap_dss_output_id id;
378
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300379 switch (module) {
380 case 0:
381 id = OMAP_DSS_OUTPUT_DSI1;
382 break;
383 case 1:
384 id = OMAP_DSS_OUTPUT_DSI2;
385 break;
386 default:
387 return NULL;
388 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530389
390 out = omap_dss_get_output(id);
391
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300392 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530393}
394
395static inline void dsi_write_reg(struct platform_device *dsidev,
396 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200397{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530398 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
399
400 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200401}
402
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530403static inline u32 dsi_read_reg(struct platform_device *dsidev,
404 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200405{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530406 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
407
408 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200409}
410
Archit Taneja1ffefe72011-05-12 17:26:24 +0530411void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200412{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530413 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
414 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
415
416 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200417}
418EXPORT_SYMBOL(dsi_bus_lock);
419
Archit Taneja1ffefe72011-05-12 17:26:24 +0530420void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530422 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
423 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
424
425 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200426}
427EXPORT_SYMBOL(dsi_bus_unlock);
428
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530429static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200430{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530431 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
432
433 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200434}
435
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200436static void dsi_completion_handler(void *data, u32 mask)
437{
438 complete((struct completion *)data);
439}
440
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530441static inline int wait_for_bit_change(struct platform_device *dsidev,
442 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200443{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300444 unsigned long timeout;
445 ktime_t wait;
446 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200447
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300448 /* first busyloop to see if the bit changes right away */
449 t = 100;
450 while (t-- > 0) {
451 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
452 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200453 }
454
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300455 /* then loop for 500ms, sleeping for 1ms in between */
456 timeout = jiffies + msecs_to_jiffies(500);
457 while (time_before(jiffies, timeout)) {
458 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
459 return value;
460
461 wait = ns_to_ktime(1000 * 1000);
462 set_current_state(TASK_UNINTERRUPTIBLE);
463 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
464 }
465
466 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467}
468
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530469u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
470{
471 switch (fmt) {
472 case OMAP_DSS_DSI_FMT_RGB888:
473 case OMAP_DSS_DSI_FMT_RGB666:
474 return 24;
475 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
476 return 18;
477 case OMAP_DSS_DSI_FMT_RGB565:
478 return 16;
479 default:
480 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300481 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530482 }
483}
484
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530486static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
489 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490}
491
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530492static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200493{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530494 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
495 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496}
497
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530498static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200499{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530500 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200501 ktime_t t, setup_time, trans_time;
502 u32 total_bytes;
503 u32 setup_us, trans_us, total_us;
504
505 if (!dsi_perf)
506 return;
507
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508 t = ktime_get();
509
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530510 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200511 setup_us = (u32)ktime_to_us(setup_time);
512 if (setup_us == 0)
513 setup_us = 1;
514
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530515 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200516 trans_us = (u32)ktime_to_us(trans_time);
517 if (trans_us == 0)
518 trans_us = 1;
519
520 total_us = setup_us + trans_us;
521
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200522 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200523
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200524 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
525 "%u bytes, %u kbytes/sec\n",
526 name,
527 setup_us,
528 trans_us,
529 total_us,
530 1000*1000 / total_us,
531 total_bytes,
532 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200533}
534#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300535static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
536{
537}
538
539static inline void dsi_perf_mark_start(struct platform_device *dsidev)
540{
541}
542
543static inline void dsi_perf_show(struct platform_device *dsidev,
544 const char *name)
545{
546}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200547#endif
548
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530549static int verbose_irq;
550
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200551static void print_irq_status(u32 status)
552{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200553 if (status == 0)
554 return;
555
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530556 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200557 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200558
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530559#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
560
561 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
562 status,
563 verbose_irq ? PIS(VC0) : "",
564 verbose_irq ? PIS(VC1) : "",
565 verbose_irq ? PIS(VC2) : "",
566 verbose_irq ? PIS(VC3) : "",
567 PIS(WAKEUP),
568 PIS(RESYNC),
569 PIS(PLL_LOCK),
570 PIS(PLL_UNLOCK),
571 PIS(PLL_RECALL),
572 PIS(COMPLEXIO_ERR),
573 PIS(HS_TX_TIMEOUT),
574 PIS(LP_RX_TIMEOUT),
575 PIS(TE_TRIGGER),
576 PIS(ACK_TRIGGER),
577 PIS(SYNC_LOST),
578 PIS(LDO_POWER_GOOD),
579 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200580#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200581}
582
583static void print_irq_status_vc(int channel, u32 status)
584{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200585 if (status == 0)
586 return;
587
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530588 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200589 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200590
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530591#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
592
593 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
594 channel,
595 status,
596 PIS(CS),
597 PIS(ECC_CORR),
598 PIS(ECC_NO_CORR),
599 verbose_irq ? PIS(PACKET_SENT) : "",
600 PIS(BTA),
601 PIS(FIFO_TX_OVF),
602 PIS(FIFO_RX_OVF),
603 PIS(FIFO_TX_UDF),
604 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200605#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200606}
607
608static void print_irq_status_cio(u32 status)
609{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200610 if (status == 0)
611 return;
612
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530613#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200614
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530615 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
616 status,
617 PIS(ERRSYNCESC1),
618 PIS(ERRSYNCESC2),
619 PIS(ERRSYNCESC3),
620 PIS(ERRESC1),
621 PIS(ERRESC2),
622 PIS(ERRESC3),
623 PIS(ERRCONTROL1),
624 PIS(ERRCONTROL2),
625 PIS(ERRCONTROL3),
626 PIS(STATEULPS1),
627 PIS(STATEULPS2),
628 PIS(STATEULPS3),
629 PIS(ERRCONTENTIONLP0_1),
630 PIS(ERRCONTENTIONLP1_1),
631 PIS(ERRCONTENTIONLP0_2),
632 PIS(ERRCONTENTIONLP1_2),
633 PIS(ERRCONTENTIONLP0_3),
634 PIS(ERRCONTENTIONLP1_3),
635 PIS(ULPSACTIVENOT_ALL0),
636 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200637#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200638}
639
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200640#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530641static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
642 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200643{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530644 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200645 int i;
646
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530647 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200648
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530649 dsi->irq_stats.irq_count++;
650 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651
652 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530653 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200654
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530655 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200656
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530657 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200658}
659#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530660#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200661#endif
662
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200663static int debug_irq;
664
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530665static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
666 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200667{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530668 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200669 int i;
670
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200671 if (irqstatus & DSI_IRQ_ERROR_MASK) {
672 DSSERR("DSI error, irqstatus %x\n", irqstatus);
673 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530674 spin_lock(&dsi->errors_lock);
675 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
676 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200677 } else if (debug_irq) {
678 print_irq_status(irqstatus);
679 }
680
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200681 for (i = 0; i < 4; ++i) {
682 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
683 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
684 i, vcstatus[i]);
685 print_irq_status_vc(i, vcstatus[i]);
686 } else if (debug_irq) {
687 print_irq_status_vc(i, vcstatus[i]);
688 }
689 }
690
691 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
692 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
693 print_irq_status_cio(ciostatus);
694 } else if (debug_irq) {
695 print_irq_status_cio(ciostatus);
696 }
697}
698
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200699static void dsi_call_isrs(struct dsi_isr_data *isr_array,
700 unsigned isr_array_size, u32 irqstatus)
701{
702 struct dsi_isr_data *isr_data;
703 int i;
704
705 for (i = 0; i < isr_array_size; i++) {
706 isr_data = &isr_array[i];
707 if (isr_data->isr && isr_data->mask & irqstatus)
708 isr_data->isr(isr_data->arg, irqstatus);
709 }
710}
711
712static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
713 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
714{
715 int i;
716
717 dsi_call_isrs(isr_tables->isr_table,
718 ARRAY_SIZE(isr_tables->isr_table),
719 irqstatus);
720
721 for (i = 0; i < 4; ++i) {
722 if (vcstatus[i] == 0)
723 continue;
724 dsi_call_isrs(isr_tables->isr_table_vc[i],
725 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
726 vcstatus[i]);
727 }
728
729 if (ciostatus != 0)
730 dsi_call_isrs(isr_tables->isr_table_cio,
731 ARRAY_SIZE(isr_tables->isr_table_cio),
732 ciostatus);
733}
734
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200735static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
736{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530737 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530738 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200739 u32 irqstatus, vcstatus[4], ciostatus;
740 int i;
741
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530742 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530743 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530744
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530745 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200746
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530747 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200748
749 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200750 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530751 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200752 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200753 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200754
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530755 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200756 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758
759 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200760 if ((irqstatus & (1 << i)) == 0) {
761 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200762 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300763 }
764
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530765 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200766
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530767 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200768 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530769 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200770 }
771
772 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530773 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200774
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530775 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200776 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530777 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200778 } else {
779 ciostatus = 0;
780 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200781
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200782#ifdef DSI_CATCH_MISSING_TE
783 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530784 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200785#endif
786
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200787 /* make a copy and unlock, so that isrs can unregister
788 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530789 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
790 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200791
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530792 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200793
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530794 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200795
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530796 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200797
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530798 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200799
archit tanejaaffe3602011-02-23 08:41:03 +0000800 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801}
802
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530803/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530804static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
805 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200806 unsigned isr_array_size, u32 default_mask,
807 const struct dsi_reg enable_reg,
808 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200809{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810 struct dsi_isr_data *isr_data;
811 u32 mask;
812 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200813 int i;
814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200816
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200817 for (i = 0; i < isr_array_size; i++) {
818 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200819
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200820 if (isr_data->isr == NULL)
821 continue;
822
823 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200824 }
825
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530826 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200827 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530828 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
829 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200830
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530832 dsi_read_reg(dsidev, enable_reg);
833 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200834}
835
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530837static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200838{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530839 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200841#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200842 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
845 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846 DSI_IRQENABLE, DSI_IRQSTATUS);
847}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200848
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530849/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530850static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530852 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
853
854 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
855 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856 DSI_VC_IRQ_ERROR_MASK,
857 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
858}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200859
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530860/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530861static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530863 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
864
865 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
866 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200867 DSI_CIO_IRQ_ERROR_MASK,
868 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
869}
870
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530871static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200872{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530873 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200874 unsigned long flags;
875 int vc;
876
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530877 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530879 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200880
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530881 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200882 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530883 _omap_dsi_set_irqs_vc(dsidev, vc);
884 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200885
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530886 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200887}
888
889static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
890 struct dsi_isr_data *isr_array, unsigned isr_array_size)
891{
892 struct dsi_isr_data *isr_data;
893 int free_idx;
894 int i;
895
896 BUG_ON(isr == NULL);
897
898 /* check for duplicate entry and find a free slot */
899 free_idx = -1;
900 for (i = 0; i < isr_array_size; i++) {
901 isr_data = &isr_array[i];
902
903 if (isr_data->isr == isr && isr_data->arg == arg &&
904 isr_data->mask == mask) {
905 return -EINVAL;
906 }
907
908 if (isr_data->isr == NULL && free_idx == -1)
909 free_idx = i;
910 }
911
912 if (free_idx == -1)
913 return -EBUSY;
914
915 isr_data = &isr_array[free_idx];
916 isr_data->isr = isr;
917 isr_data->arg = arg;
918 isr_data->mask = mask;
919
920 return 0;
921}
922
923static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
924 struct dsi_isr_data *isr_array, unsigned isr_array_size)
925{
926 struct dsi_isr_data *isr_data;
927 int i;
928
929 for (i = 0; i < isr_array_size; i++) {
930 isr_data = &isr_array[i];
931 if (isr_data->isr != isr || isr_data->arg != arg ||
932 isr_data->mask != mask)
933 continue;
934
935 isr_data->isr = NULL;
936 isr_data->arg = NULL;
937 isr_data->mask = 0;
938
939 return 0;
940 }
941
942 return -EINVAL;
943}
944
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530945static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
946 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530948 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949 unsigned long flags;
950 int r;
951
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530954 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
955 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200956
957 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530958 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200959
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530960 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
962 return r;
963}
964
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530965static int dsi_unregister_isr(struct platform_device *dsidev,
966 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200967{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530968 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969 unsigned long flags;
970 int r;
971
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530974 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
975 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
977 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530978 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200979
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 return r;
983}
984
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530985static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
986 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200987{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530988 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200989 unsigned long flags;
990 int r;
991
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530992 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993
994 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530995 dsi->isr_tables.isr_table_vc[channel],
996 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
998 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530999 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001000
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 return r;
1004}
1005
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301006static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1007 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001008{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301009 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001010 unsigned long flags;
1011 int r;
1012
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301013 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014
1015 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301016 dsi->isr_tables.isr_table_vc[channel],
1017 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001018
1019 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301020 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001021
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301022 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
1024 return r;
1025}
1026
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301027static int dsi_register_isr_cio(struct platform_device *dsidev,
1028 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301030 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031 unsigned long flags;
1032 int r;
1033
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301036 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1037 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001038
1039 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301040 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301042 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
1044 return r;
1045}
1046
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301047static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1048 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051 unsigned long flags;
1052 int r;
1053
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301054 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1057 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
1059 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301060 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001061
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301062 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001063
1064 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001065}
1066
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301067static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301069 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001070 unsigned long flags;
1071 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301072 spin_lock_irqsave(&dsi->errors_lock, flags);
1073 e = dsi->errors;
1074 dsi->errors = 0;
1075 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001076 return e;
1077}
1078
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001079int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001080{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001081 int r;
1082 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1083
1084 DSSDBG("dsi_runtime_get\n");
1085
1086 r = pm_runtime_get_sync(&dsi->pdev->dev);
1087 WARN_ON(r < 0);
1088 return r < 0 ? r : 0;
1089}
1090
1091void dsi_runtime_put(struct platform_device *dsidev)
1092{
1093 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1094 int r;
1095
1096 DSSDBG("dsi_runtime_put\n");
1097
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001098 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001099 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100}
1101
1102/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301103static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1104 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301106 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1107
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301109 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001110 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301111 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301113 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301114 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001115 DSSERR("cannot lock PLL when enabling clocks\n");
1116 }
1117}
1118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120{
1121 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001122 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001124 /* A dummy read using the SCP interface to any DSIPHY register is
1125 * required after DSIPHY reset to complete the reset of the DSI complex
1126 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301127 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001128
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001129 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1130 b0 = 28;
1131 b1 = 27;
1132 b2 = 26;
1133 } else {
1134 b0 = 24;
1135 b1 = 25;
1136 b2 = 26;
1137 }
1138
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301139#define DSI_FLD_GET(fld, start, end)\
1140 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1141
1142 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1143 DSI_FLD_GET(PLL_STATUS, 0, 0),
1144 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1145 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1146 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1147 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1148 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1149 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1150 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1151
1152#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156{
1157 DSSDBG("dsi_if_enable(%d)\n", enable);
1158
1159 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301160 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001161
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301162 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001163 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1164 return -EIO;
1165 }
1166
1167 return 0;
1168}
1169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301170unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175}
1176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1180
1181 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182}
1183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301184static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301186 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1187
1188 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189}
1190
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301191static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192{
1193 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001194 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001195
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001196 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301197 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001198 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301200 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301201 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001202 }
1203
1204 return r;
1205}
1206
Tomi Valkeinen57612172012-11-27 17:32:36 +02001207static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001208{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301209 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001210 unsigned long dsi_fclk;
1211 unsigned lp_clk_div;
1212 unsigned long lp_clk;
1213
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001214 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301216 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217 return -EINVAL;
1218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301219 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220
1221 lp_clk = dsi_fclk / 2 / lp_clk_div;
1222
1223 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301224 dsi->current_cinfo.lp_clk = lp_clk;
1225 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301227 /* LP_CLK_DIVISOR */
1228 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301230 /* LP_RX_SYNCHRO_ENABLE */
1231 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001232
1233 return 0;
1234}
1235
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001237{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301238 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1239
1240 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301241 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001242}
1243
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301244static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001245{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301246 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1247
1248 WARN_ON(dsi->scp_clk_refcount == 0);
1249 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301250 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001251}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001252
1253enum dsi_pll_power_state {
1254 DSI_PLL_POWER_OFF = 0x0,
1255 DSI_PLL_POWER_ON_HSCLK = 0x1,
1256 DSI_PLL_POWER_ON_ALL = 0x2,
1257 DSI_PLL_POWER_ON_DIV = 0x3,
1258};
1259
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301260static int dsi_pll_power(struct platform_device *dsidev,
1261 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001262{
1263 int t = 0;
1264
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001265 /* DSI-PLL power command 0x3 is not working */
1266 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1267 state == DSI_PLL_POWER_ON_DIV)
1268 state = DSI_PLL_POWER_ON_ALL;
1269
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301270 /* PLL_PWR_CMD */
1271 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001272
1273 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301274 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001275 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 DSSERR("Failed to set DSI PLL power mode to %d\n",
1277 state);
1278 return -ENODEV;
1279 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001280 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001281 }
1282
1283 return 0;
1284}
1285
1286/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001287static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001288 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001289{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301290 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1291
1292 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001293 return -EINVAL;
1294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 return -EINVAL;
1297
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301298 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001299 return -EINVAL;
1300
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301301 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302 return -EINVAL;
1303
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001304 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1305 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301307 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308 return -EINVAL;
1309
1310 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1311
1312 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1313 return -EINVAL;
1314
Archit Taneja1bb47832011-02-24 14:17:30 +05301315 if (cinfo->regm_dispc > 0)
1316 cinfo->dsi_pll_hsdiv_dispc_clk =
1317 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301319 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320
Archit Taneja1bb47832011-02-24 14:17:30 +05301321 if (cinfo->regm_dsi > 0)
1322 cinfo->dsi_pll_hsdiv_dsi_clk =
1323 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301325 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001326
1327 return 0;
1328}
1329
Archit Taneja6d523e72012-06-21 09:33:55 +05301330int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301331 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001332 struct dispc_clock_info *dispc_cinfo)
1333{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301334 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335 struct dsi_clock_info cur, best;
1336 struct dispc_clock_info best_dispc;
1337 int min_fck_per_pck;
1338 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301339 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001341 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342
Taneja, Archit31ef8232011-03-14 23:28:22 -05001343 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301344
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301345 if (req_pck == dsi->cache_req_pck &&
1346 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001347 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301348 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301349 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1350 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001351 return 0;
1352 }
1353
1354 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1355
1356 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301357 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001358 DSSERR("Requested pixel clock not possible with the current "
1359 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1360 "the constraint off.\n");
1361 min_fck_per_pck = 0;
1362 }
1363
1364 DSSDBG("dsi_pll_calc\n");
1365
1366retry:
1367 memset(&best, 0, sizeof(best));
1368 memset(&best_dispc, 0, sizeof(best_dispc));
1369
1370 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301371 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001373 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301375 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001376 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001377
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301378 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001379 continue;
1380
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001381 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301382 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001383 unsigned long a, b;
1384
1385 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001386 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001387 cur.clkin4ddr = a / b * 1000;
1388
1389 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1390 break;
1391
Archit Taneja1bb47832011-02-24 14:17:30 +05301392 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1393 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301394 for (cur.regm_dispc = 1; cur.regm_dispc <
1395 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001396 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301397 cur.dsi_pll_hsdiv_dispc_clk =
1398 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399
Tomi Valkeinenb7f1fe52012-10-12 15:21:44 +03001400 if (cur.regm_dispc > 1 &&
1401 cur.regm_dispc % 2 != 0 &&
1402 req_pck >= 1000000)
1403 continue;
1404
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405 /* this will narrow down the search a bit,
1406 * but still give pixclocks below what was
1407 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301408 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001409 break;
1410
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001412 continue;
1413
1414 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301415 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001416 req_pck * min_fck_per_pck)
1417 continue;
1418
1419 match = 1;
1420
Archit Taneja6d523e72012-06-21 09:33:55 +05301421 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301422 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001423 &cur_dispc);
1424
1425 if (abs(cur_dispc.pck - req_pck) <
1426 abs(best_dispc.pck - req_pck)) {
1427 best = cur;
1428 best_dispc = cur_dispc;
1429
1430 if (cur_dispc.pck == req_pck)
1431 goto found;
1432 }
1433 }
1434 }
1435 }
1436found:
1437 if (!match) {
1438 if (min_fck_per_pck) {
1439 DSSERR("Could not find suitable clock settings.\n"
1440 "Turning FCK/PCK constraint off and"
1441 "trying again.\n");
1442 min_fck_per_pck = 0;
1443 goto retry;
1444 }
1445
1446 DSSERR("Could not find suitable clock settings.\n");
1447
1448 return -EINVAL;
1449 }
1450
Archit Taneja1bb47832011-02-24 14:17:30 +05301451 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1452 best.regm_dsi = 0;
1453 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001454
1455 if (dsi_cinfo)
1456 *dsi_cinfo = best;
1457 if (dispc_cinfo)
1458 *dispc_cinfo = best_dispc;
1459
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301460 dsi->cache_req_pck = req_pck;
1461 dsi->cache_clk_freq = 0;
1462 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001463
1464 return 0;
1465}
1466
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001467static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001468 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001469{
1470 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1471 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001472
1473 DSSDBG("dsi_pll_calc_ddrfreq\n");
1474
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001475 memset(&best, 0, sizeof(best));
1476 memset(&cur, 0, sizeof(cur));
1477
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001478 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001479
1480 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1481 cur.fint = cur.clkin / cur.regn;
1482
1483 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1484 continue;
1485
1486 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1487 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1488 unsigned long a, b;
1489
1490 a = 2 * cur.regm * (cur.clkin/1000);
1491 b = cur.regn;
1492 cur.clkin4ddr = a / b * 1000;
1493
1494 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1495 break;
1496
1497 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1498 abs(best.clkin4ddr - req_clkin4ddr)) {
1499 best = cur;
1500 DSSDBG("best %ld\n", best.clkin4ddr);
1501 }
1502
1503 if (cur.clkin4ddr == req_clkin4ddr)
1504 goto found;
1505 }
1506 }
1507found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001508 if (cinfo)
1509 *cinfo = best;
1510
1511 return 0;
1512}
1513
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001514static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1515 struct dsi_clock_info *cinfo)
1516{
1517 unsigned long max_dsi_fck;
1518
1519 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1520
1521 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1522 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1523}
1524
1525static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1526 unsigned long req_pck, struct dsi_clock_info *cinfo,
1527 struct dispc_clock_info *dispc_cinfo)
1528{
1529 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1530 unsigned regm_dispc, best_regm_dispc;
1531 unsigned long dispc_clk, best_dispc_clk;
1532 int min_fck_per_pck;
1533 unsigned long max_dss_fck;
1534 struct dispc_clock_info best_dispc;
1535 bool match;
1536
1537 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1538
1539 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1540
1541 if (min_fck_per_pck &&
1542 req_pck * min_fck_per_pck > max_dss_fck) {
1543 DSSERR("Requested pixel clock not possible with the current "
1544 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1545 "the constraint off.\n");
1546 min_fck_per_pck = 0;
1547 }
1548
1549retry:
1550 best_regm_dispc = 0;
1551 best_dispc_clk = 0;
1552 memset(&best_dispc, 0, sizeof(best_dispc));
1553 match = false;
1554
1555 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1556 struct dispc_clock_info cur_dispc;
1557
1558 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1559
1560 /* this will narrow down the search a bit,
1561 * but still give pixclocks below what was
1562 * requested */
1563 if (dispc_clk < req_pck)
1564 break;
1565
1566 if (dispc_clk > max_dss_fck)
1567 continue;
1568
1569 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1570 continue;
1571
1572 match = true;
1573
1574 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1575
1576 if (abs(cur_dispc.pck - req_pck) <
1577 abs(best_dispc.pck - req_pck)) {
1578 best_regm_dispc = regm_dispc;
1579 best_dispc_clk = dispc_clk;
1580 best_dispc = cur_dispc;
1581
1582 if (cur_dispc.pck == req_pck)
1583 goto found;
1584 }
1585 }
1586
1587 if (!match) {
1588 if (min_fck_per_pck) {
1589 DSSERR("Could not find suitable clock settings.\n"
1590 "Turning FCK/PCK constraint off and"
1591 "trying again.\n");
1592 min_fck_per_pck = 0;
1593 goto retry;
1594 }
1595
1596 DSSERR("Could not find suitable clock settings.\n");
1597
1598 return -EINVAL;
1599 }
1600found:
1601 cinfo->regm_dispc = best_regm_dispc;
1602 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1603
1604 *dispc_cinfo = best_dispc;
1605
1606 return 0;
1607}
1608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301609int dsi_pll_set_clock_div(struct platform_device *dsidev,
1610 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001611{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301612 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001613 int r = 0;
1614 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001615 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001616 u8 regn_start, regn_end, regm_start, regm_end;
1617 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001618
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301619 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001620
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001621 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301622 dsi->current_cinfo.fint = cinfo->fint;
1623 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1624 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301625 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301626 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301627 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001628
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301629 dsi->current_cinfo.regn = cinfo->regn;
1630 dsi->current_cinfo.regm = cinfo->regm;
1631 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1632 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001633
1634 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1635
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001636 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001637
1638 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001639 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001640 cinfo->regm,
1641 cinfo->regn,
1642 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001643 cinfo->clkin4ddr);
1644
1645 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1646 cinfo->clkin4ddr / 1000 / 1000 / 2);
1647
1648 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1649
Archit Taneja1bb47832011-02-24 14:17:30 +05301650 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301651 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1652 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301653 cinfo->dsi_pll_hsdiv_dispc_clk);
1654 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301655 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1656 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301657 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001658
Taneja, Archit49641112011-03-14 23:28:23 -05001659 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1660 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1661 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1662 &regm_dispc_end);
1663 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1664 &regm_dsi_end);
1665
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301666 /* DSI_PLL_AUTOMODE = manual */
1667 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001668
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301669 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001670 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001671 /* DSI_PLL_REGN */
1672 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1673 /* DSI_PLL_REGM */
1674 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1675 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301676 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001677 regm_dispc_start, regm_dispc_end);
1678 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301679 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001680 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301681 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001682
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301683 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001684
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001685 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1686
Archit Taneja9613c022011-03-22 06:33:36 -05001687 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1688 f = cinfo->fint < 1000000 ? 0x3 :
1689 cinfo->fint < 1250000 ? 0x4 :
1690 cinfo->fint < 1500000 ? 0x5 :
1691 cinfo->fint < 1750000 ? 0x6 :
1692 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001693
1694 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1695 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1696 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1697
1698 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001699 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001700
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001701 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1702 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1703 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001704 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1705 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301706 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301708 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001709
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301710 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001711 DSSERR("dsi pll go bit not going down.\n");
1712 r = -EIO;
1713 goto err;
1714 }
1715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301716 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001717 DSSERR("cannot lock PLL\n");
1718 r = -EIO;
1719 goto err;
1720 }
1721
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301722 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301724 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001725 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1726 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1727 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1728 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1729 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1730 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1731 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1732 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1733 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1734 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1735 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1736 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1737 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1738 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301739 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001740
1741 DSSDBG("PLL config done\n");
1742err:
1743 return r;
1744}
1745
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301746int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1747 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001748{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301749 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001750 int r = 0;
1751 enum dsi_pll_power_state pwstate;
1752
1753 DSSDBG("PLL init\n");
1754
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001755 /*
1756 * It seems that on many OMAPs we need to enable both to have a
1757 * functional HSDivider.
1758 */
1759 enable_hsclk = enable_hsdiv = true;
1760
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301761 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001762 struct regulator *vdds_dsi;
1763
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301764 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001765
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02001766 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
1767 if (IS_ERR(vdds_dsi))
1768 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
1769
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001770 if (IS_ERR(vdds_dsi)) {
1771 DSSERR("can't get VDDS_DSI regulator\n");
1772 return PTR_ERR(vdds_dsi);
1773 }
1774
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301775 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001776 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001777
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301778 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001779 /*
1780 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1781 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301782 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001783
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301784 if (!dsi->vdds_dsi_enabled) {
1785 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001786 if (r)
1787 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301788 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001789 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001790
1791 /* XXX PLL does not come out of reset without this... */
1792 dispc_pck_free_enable(1);
1793
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301794 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001795 DSSERR("PLL not coming out of reset.\n");
1796 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001797 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001798 goto err1;
1799 }
1800
1801 /* XXX ... but if left on, we get problems when planes do not
1802 * fill the whole display. No idea about this */
1803 dispc_pck_free_enable(0);
1804
1805 if (enable_hsclk && enable_hsdiv)
1806 pwstate = DSI_PLL_POWER_ON_ALL;
1807 else if (enable_hsclk)
1808 pwstate = DSI_PLL_POWER_ON_HSCLK;
1809 else if (enable_hsdiv)
1810 pwstate = DSI_PLL_POWER_ON_DIV;
1811 else
1812 pwstate = DSI_PLL_POWER_OFF;
1813
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301814 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001815
1816 if (r)
1817 goto err1;
1818
1819 DSSDBG("PLL init done\n");
1820
1821 return 0;
1822err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301823 if (dsi->vdds_dsi_enabled) {
1824 regulator_disable(dsi->vdds_dsi_reg);
1825 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001826 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001827err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301828 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301829 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001830 return r;
1831}
1832
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301833void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001834{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301835 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1836
1837 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301838 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001839 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301840 WARN_ON(!dsi->vdds_dsi_enabled);
1841 regulator_disable(dsi->vdds_dsi_reg);
1842 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001843 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001844
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301845 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301846 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001847
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001848 DSSDBG("PLL uninit done\n");
1849}
1850
Archit Taneja5a8b5722011-05-12 17:26:29 +05301851static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1852 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001853{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301854 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1855 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301856 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001857 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301858
1859 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301860 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001861
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001862 if (dsi_runtime_get(dsidev))
1863 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001864
Archit Taneja5a8b5722011-05-12 17:26:29 +05301865 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001866
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001867 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001868
1869 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1870
1871 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1872 cinfo->clkin4ddr, cinfo->regm);
1873
Archit Taneja84309f12011-12-12 11:47:41 +05301874 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1875 dss_feat_get_clk_source_name(dsi_module == 0 ?
1876 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1877 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301878 cinfo->dsi_pll_hsdiv_dispc_clk,
1879 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301880 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001881 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001882
Archit Taneja84309f12011-12-12 11:47:41 +05301883 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1884 dss_feat_get_clk_source_name(dsi_module == 0 ?
1885 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1886 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301887 cinfo->dsi_pll_hsdiv_dsi_clk,
1888 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301889 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001890 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001891
Archit Taneja5a8b5722011-05-12 17:26:29 +05301892 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001893
Archit Taneja067a57e2011-03-02 11:57:25 +05301894 seq_printf(s, "dsi fclk source = %s (%s)\n",
1895 dss_get_generic_clk_source_name(dsi_clk_src),
1896 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001897
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301898 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001899
1900 seq_printf(s, "DDR_CLK\t\t%lu\n",
1901 cinfo->clkin4ddr / 4);
1902
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301903 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001904
1905 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1906
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001907 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001908}
1909
Archit Taneja5a8b5722011-05-12 17:26:29 +05301910void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001911{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301912 struct platform_device *dsidev;
1913 int i;
1914
1915 for (i = 0; i < MAX_NUM_DSI; i++) {
1916 dsidev = dsi_get_dsidev_from_id(i);
1917 if (dsidev)
1918 dsi_dump_dsidev_clocks(dsidev, s);
1919 }
1920}
1921
1922#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1923static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1924 struct seq_file *s)
1925{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301926 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001927 unsigned long flags;
1928 struct dsi_irq_stats stats;
1929
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301930 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001931
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301932 stats = dsi->irq_stats;
1933 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1934 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001935
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301936 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001937
1938 seq_printf(s, "period %u ms\n",
1939 jiffies_to_msecs(jiffies - stats.last_reset));
1940
1941 seq_printf(s, "irqs %d\n", stats.irq_count);
1942#define PIS(x) \
1943 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1944
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001945 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001946 PIS(VC0);
1947 PIS(VC1);
1948 PIS(VC2);
1949 PIS(VC3);
1950 PIS(WAKEUP);
1951 PIS(RESYNC);
1952 PIS(PLL_LOCK);
1953 PIS(PLL_UNLOCK);
1954 PIS(PLL_RECALL);
1955 PIS(COMPLEXIO_ERR);
1956 PIS(HS_TX_TIMEOUT);
1957 PIS(LP_RX_TIMEOUT);
1958 PIS(TE_TRIGGER);
1959 PIS(ACK_TRIGGER);
1960 PIS(SYNC_LOST);
1961 PIS(LDO_POWER_GOOD);
1962 PIS(TA_TIMEOUT);
1963#undef PIS
1964
1965#define PIS(x) \
1966 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1967 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1968 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1969 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1970 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1971
1972 seq_printf(s, "-- VC interrupts --\n");
1973 PIS(CS);
1974 PIS(ECC_CORR);
1975 PIS(PACKET_SENT);
1976 PIS(FIFO_TX_OVF);
1977 PIS(FIFO_RX_OVF);
1978 PIS(BTA);
1979 PIS(ECC_NO_CORR);
1980 PIS(FIFO_TX_UDF);
1981 PIS(PP_BUSY_CHANGE);
1982#undef PIS
1983
1984#define PIS(x) \
1985 seq_printf(s, "%-20s %10d\n", #x, \
1986 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1987
1988 seq_printf(s, "-- CIO interrupts --\n");
1989 PIS(ERRSYNCESC1);
1990 PIS(ERRSYNCESC2);
1991 PIS(ERRSYNCESC3);
1992 PIS(ERRESC1);
1993 PIS(ERRESC2);
1994 PIS(ERRESC3);
1995 PIS(ERRCONTROL1);
1996 PIS(ERRCONTROL2);
1997 PIS(ERRCONTROL3);
1998 PIS(STATEULPS1);
1999 PIS(STATEULPS2);
2000 PIS(STATEULPS3);
2001 PIS(ERRCONTENTIONLP0_1);
2002 PIS(ERRCONTENTIONLP1_1);
2003 PIS(ERRCONTENTIONLP0_2);
2004 PIS(ERRCONTENTIONLP1_2);
2005 PIS(ERRCONTENTIONLP0_3);
2006 PIS(ERRCONTENTIONLP1_3);
2007 PIS(ULPSACTIVENOT_ALL0);
2008 PIS(ULPSACTIVENOT_ALL1);
2009#undef PIS
2010}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002011
Archit Taneja5a8b5722011-05-12 17:26:29 +05302012static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002013{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302014 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2015
Archit Taneja5a8b5722011-05-12 17:26:29 +05302016 dsi_dump_dsidev_irqs(dsidev, s);
2017}
2018
2019static void dsi2_dump_irqs(struct seq_file *s)
2020{
2021 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2022
2023 dsi_dump_dsidev_irqs(dsidev, s);
2024}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302025#endif
2026
2027static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2028 struct seq_file *s)
2029{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302030#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002031
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002032 if (dsi_runtime_get(dsidev))
2033 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302034 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002035
2036 DUMPREG(DSI_REVISION);
2037 DUMPREG(DSI_SYSCONFIG);
2038 DUMPREG(DSI_SYSSTATUS);
2039 DUMPREG(DSI_IRQSTATUS);
2040 DUMPREG(DSI_IRQENABLE);
2041 DUMPREG(DSI_CTRL);
2042 DUMPREG(DSI_COMPLEXIO_CFG1);
2043 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2044 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2045 DUMPREG(DSI_CLK_CTRL);
2046 DUMPREG(DSI_TIMING1);
2047 DUMPREG(DSI_TIMING2);
2048 DUMPREG(DSI_VM_TIMING1);
2049 DUMPREG(DSI_VM_TIMING2);
2050 DUMPREG(DSI_VM_TIMING3);
2051 DUMPREG(DSI_CLK_TIMING);
2052 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2053 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2054 DUMPREG(DSI_COMPLEXIO_CFG2);
2055 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2056 DUMPREG(DSI_VM_TIMING4);
2057 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2058 DUMPREG(DSI_VM_TIMING5);
2059 DUMPREG(DSI_VM_TIMING6);
2060 DUMPREG(DSI_VM_TIMING7);
2061 DUMPREG(DSI_STOPCLK_TIMING);
2062
2063 DUMPREG(DSI_VC_CTRL(0));
2064 DUMPREG(DSI_VC_TE(0));
2065 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2066 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2067 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2068 DUMPREG(DSI_VC_IRQSTATUS(0));
2069 DUMPREG(DSI_VC_IRQENABLE(0));
2070
2071 DUMPREG(DSI_VC_CTRL(1));
2072 DUMPREG(DSI_VC_TE(1));
2073 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2074 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2075 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2076 DUMPREG(DSI_VC_IRQSTATUS(1));
2077 DUMPREG(DSI_VC_IRQENABLE(1));
2078
2079 DUMPREG(DSI_VC_CTRL(2));
2080 DUMPREG(DSI_VC_TE(2));
2081 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2082 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2083 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2084 DUMPREG(DSI_VC_IRQSTATUS(2));
2085 DUMPREG(DSI_VC_IRQENABLE(2));
2086
2087 DUMPREG(DSI_VC_CTRL(3));
2088 DUMPREG(DSI_VC_TE(3));
2089 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2090 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2091 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2092 DUMPREG(DSI_VC_IRQSTATUS(3));
2093 DUMPREG(DSI_VC_IRQENABLE(3));
2094
2095 DUMPREG(DSI_DSIPHY_CFG0);
2096 DUMPREG(DSI_DSIPHY_CFG1);
2097 DUMPREG(DSI_DSIPHY_CFG2);
2098 DUMPREG(DSI_DSIPHY_CFG5);
2099
2100 DUMPREG(DSI_PLL_CONTROL);
2101 DUMPREG(DSI_PLL_STATUS);
2102 DUMPREG(DSI_PLL_GO);
2103 DUMPREG(DSI_PLL_CONFIGURATION1);
2104 DUMPREG(DSI_PLL_CONFIGURATION2);
2105
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302106 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002107 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002108#undef DUMPREG
2109}
2110
Archit Taneja5a8b5722011-05-12 17:26:29 +05302111static void dsi1_dump_regs(struct seq_file *s)
2112{
2113 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2114
2115 dsi_dump_dsidev_regs(dsidev, s);
2116}
2117
2118static void dsi2_dump_regs(struct seq_file *s)
2119{
2120 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2121
2122 dsi_dump_dsidev_regs(dsidev, s);
2123}
2124
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002125enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002126 DSI_COMPLEXIO_POWER_OFF = 0x0,
2127 DSI_COMPLEXIO_POWER_ON = 0x1,
2128 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2129};
2130
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302131static int dsi_cio_power(struct platform_device *dsidev,
2132 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133{
2134 int t = 0;
2135
2136 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302137 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138
2139 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302140 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2141 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002142 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143 DSSERR("failed to set complexio power state to "
2144 "%d\n", state);
2145 return -ENODEV;
2146 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002147 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002148 }
2149
2150 return 0;
2151}
2152
Archit Taneja0c656222011-05-16 15:17:09 +05302153static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2154{
2155 int val;
2156
2157 /* line buffer on OMAP3 is 1024 x 24bits */
2158 /* XXX: for some reason using full buffer size causes
2159 * considerable TX slowdown with update sizes that fill the
2160 * whole buffer */
2161 if (!dss_has_feature(FEAT_DSI_GNQ))
2162 return 1023 * 3;
2163
2164 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2165
2166 switch (val) {
2167 case 1:
2168 return 512 * 3; /* 512x24 bits */
2169 case 2:
2170 return 682 * 3; /* 682x24 bits */
2171 case 3:
2172 return 853 * 3; /* 853x24 bits */
2173 case 4:
2174 return 1024 * 3; /* 1024x24 bits */
2175 case 5:
2176 return 1194 * 3; /* 1194x24 bits */
2177 case 6:
2178 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002179 case 7:
2180 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302181 default:
2182 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002183 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302184 }
2185}
2186
Archit Taneja9e7e9372012-08-14 12:29:22 +05302187static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002188{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002189 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2190 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2191 static const enum dsi_lane_function functions[] = {
2192 DSI_LANE_CLK,
2193 DSI_LANE_DATA1,
2194 DSI_LANE_DATA2,
2195 DSI_LANE_DATA3,
2196 DSI_LANE_DATA4,
2197 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002198 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002199 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002200
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302201 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302202
Tomi Valkeinen48368392011-10-13 11:22:39 +03002203 for (i = 0; i < dsi->num_lanes_used; ++i) {
2204 unsigned offset = offsets[i];
2205 unsigned polarity, lane_number;
2206 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302207
Tomi Valkeinen48368392011-10-13 11:22:39 +03002208 for (t = 0; t < dsi->num_lanes_supported; ++t)
2209 if (dsi->lanes[t].function == functions[i])
2210 break;
2211
2212 if (t == dsi->num_lanes_supported)
2213 return -EINVAL;
2214
2215 lane_number = t;
2216 polarity = dsi->lanes[t].polarity;
2217
2218 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2219 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302220 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002221
2222 /* clear the unused lanes */
2223 for (; i < dsi->num_lanes_supported; ++i) {
2224 unsigned offset = offsets[i];
2225
2226 r = FLD_MOD(r, 0, offset + 2, offset);
2227 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2228 }
2229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302230 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002231
Tomi Valkeinen48368392011-10-13 11:22:39 +03002232 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002233}
2234
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302235static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002236{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302237 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2238
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002239 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302240 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002241 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2242}
2243
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302244static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002245{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302246 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2247
2248 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002249 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2250}
2251
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302252static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002253{
2254 u32 r;
2255 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2256 u32 tlpx_half, tclk_trail, tclk_zero;
2257 u32 tclk_prepare;
2258
2259 /* calculate timings */
2260
2261 /* 1 * DDR_CLK = 2 * UI */
2262
2263 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302264 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002265
2266 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002268
2269 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002271
2272 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302273 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002274
2275 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302276 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002277
2278 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302279 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002280
2281 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002283
2284 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302285 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002286
2287 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302288 ths_prepare, ddr2ns(dsidev, ths_prepare),
2289 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302291 ths_trail, ddr2ns(dsidev, ths_trail),
2292 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002293
2294 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2295 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 tlpx_half, ddr2ns(dsidev, tlpx_half),
2297 tclk_trail, ddr2ns(dsidev, tclk_trail),
2298 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002299 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302300 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002301
2302 /* program timings */
2303
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302304 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002305 r = FLD_MOD(r, ths_prepare, 31, 24);
2306 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2307 r = FLD_MOD(r, ths_trail, 15, 8);
2308 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302309 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002310
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302311 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002312 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002313 r = FLD_MOD(r, tclk_trail, 15, 8);
2314 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002315
2316 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2317 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2318 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2319 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2320 }
2321
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302322 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002323
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302324 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002325 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302326 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002327}
2328
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002329/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302330static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002331 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002332{
Archit Taneja75d72472011-05-16 15:17:08 +05302333 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002334 int i;
2335 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002336 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002337
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002338 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002339
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002340 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2341 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002342
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002343 if (mask_p & (1 << i))
2344 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002345
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002346 if (mask_n & (1 << i))
2347 l |= 1 << (i * 2 + (p ? 1 : 0));
2348 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002349
2350 /*
2351 * Bits in REGLPTXSCPDAT4TO0DXDY:
2352 * 17: DY0 18: DX0
2353 * 19: DY1 20: DX1
2354 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302355 * 23: DY3 24: DX3
2356 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002357 */
2358
2359 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302360
2361 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302362 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002363
2364 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302365
2366 /* ENLPTXSCPDAT */
2367 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002368}
2369
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302370static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002371{
2372 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302373 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002374 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302375 /* REGLPTXSCPDAT4TO0DXDY */
2376 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002377}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002378
Archit Taneja9e7e9372012-08-14 12:29:22 +05302379static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002380{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002381 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2382 int t, i;
2383 bool in_use[DSI_MAX_NR_LANES];
2384 static const u8 offsets_old[] = { 28, 27, 26 };
2385 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2386 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002387
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002388 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2389 offsets = offsets_old;
2390 else
2391 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002392
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002393 for (i = 0; i < dsi->num_lanes_supported; ++i)
2394 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002395
2396 t = 100000;
2397 while (true) {
2398 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002399 int ok;
2400
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302401 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002402
2403 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002404 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2405 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002406 ok++;
2407 }
2408
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002409 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002410 break;
2411
2412 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002413 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2414 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002415 continue;
2416
2417 DSSERR("CIO TXCLKESC%d domain not coming " \
2418 "out of reset\n", i);
2419 }
2420 return -EIO;
2421 }
2422 }
2423
2424 return 0;
2425}
2426
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002427/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302428static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002429{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002430 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2431 unsigned mask = 0;
2432 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002433
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002434 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2435 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2436 mask |= 1 << i;
2437 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002438
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002439 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002440}
2441
Archit Taneja9e7e9372012-08-14 12:29:22 +05302442static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002443{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302444 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002445 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002446 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002447
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302448 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002449
Archit Taneja9e7e9372012-08-14 12:29:22 +05302450 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002451 if (r)
2452 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002453
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302454 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002455
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002456 /* A dummy read using the SCP interface to any DSIPHY register is
2457 * required after DSIPHY reset to complete the reset of the DSI complex
2458 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302459 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002460
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302461 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002462 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2463 r = -EIO;
2464 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002465 }
2466
Archit Taneja9e7e9372012-08-14 12:29:22 +05302467 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002468 if (r)
2469 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002470
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002471 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302472 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002473 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2474 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2475 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2476 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302477 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002478
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302479 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002480 unsigned mask_p;
2481 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302482
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002483 DSSDBG("manual ulps exit\n");
2484
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002485 /* ULPS is exited by Mark-1 state for 1ms, followed by
2486 * stop state. DSS HW cannot do this via the normal
2487 * ULPS exit sequence, as after reset the DSS HW thinks
2488 * that we are not in ULPS mode, and refuses to send the
2489 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002490 * manually by setting positive lines high and negative lines
2491 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002492 */
2493
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002494 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302495
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002496 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2497 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2498 continue;
2499 mask_p |= 1 << i;
2500 }
Archit Taneja75d72472011-05-16 15:17:08 +05302501
Archit Taneja9e7e9372012-08-14 12:29:22 +05302502 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002503 }
2504
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302505 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002506 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002507 goto err_cio_pwr;
2508
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302509 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002510 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2511 r = -ENODEV;
2512 goto err_cio_pwr_dom;
2513 }
2514
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302515 dsi_if_enable(dsidev, true);
2516 dsi_if_enable(dsidev, false);
2517 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002518
Archit Taneja9e7e9372012-08-14 12:29:22 +05302519 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002520 if (r)
2521 goto err_tx_clk_esc_rst;
2522
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302523 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002524 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2525 ktime_t wait = ns_to_ktime(1000 * 1000);
2526 set_current_state(TASK_UNINTERRUPTIBLE);
2527 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2528
2529 /* Disable the override. The lanes should be set to Mark-11
2530 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002532 }
2533
2534 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302535 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002536
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302537 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002538
Archit Tanejadca2b152012-08-16 18:02:00 +05302539 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302540 /* DDR_CLK_ALWAYS_ON */
2541 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302542 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302543 }
2544
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302545 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002546
2547 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002548
2549 return 0;
2550
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002551err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302552 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002553err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302554 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002555err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302556 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302557 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002558err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302559 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302560 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002561 return r;
2562}
2563
Archit Taneja9e7e9372012-08-14 12:29:22 +05302564static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002565{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002566 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302567
Archit Taneja8af6ff02011-09-05 16:48:27 +05302568 /* DDR_CLK_ALWAYS_ON */
2569 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2572 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302573 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002574}
2575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302576static void dsi_config_tx_fifo(struct platform_device *dsidev,
2577 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002578 enum fifo_size size3, enum fifo_size size4)
2579{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302580 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002581 u32 r = 0;
2582 int add = 0;
2583 int i;
2584
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302585 dsi->vc[0].fifo_size = size1;
2586 dsi->vc[1].fifo_size = size2;
2587 dsi->vc[2].fifo_size = size3;
2588 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002589
2590 for (i = 0; i < 4; i++) {
2591 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302592 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002593
2594 if (add + size > 4) {
2595 DSSERR("Illegal FIFO configuration\n");
2596 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002597 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002598 }
2599
2600 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2601 r |= v << (8 * i);
2602 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2603 add += size;
2604 }
2605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302606 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002607}
2608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302609static void dsi_config_rx_fifo(struct platform_device *dsidev,
2610 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002611 enum fifo_size size3, enum fifo_size size4)
2612{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302613 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002614 u32 r = 0;
2615 int add = 0;
2616 int i;
2617
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302618 dsi->vc[0].fifo_size = size1;
2619 dsi->vc[1].fifo_size = size2;
2620 dsi->vc[2].fifo_size = size3;
2621 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002622
2623 for (i = 0; i < 4; i++) {
2624 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302625 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002626
2627 if (add + size > 4) {
2628 DSSERR("Illegal FIFO configuration\n");
2629 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002630 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631 }
2632
2633 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2634 r |= v << (8 * i);
2635 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2636 add += size;
2637 }
2638
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302639 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002640}
2641
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302642static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002643{
2644 u32 r;
2645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302646 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002647 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302648 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002649
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302650 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002651 DSSERR("TX_STOP bit not going down\n");
2652 return -EIO;
2653 }
2654
2655 return 0;
2656}
2657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002659{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302660 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002661}
2662
2663static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2664{
Archit Taneja2e868db2011-05-12 17:26:28 +05302665 struct dsi_packet_sent_handler_data *vp_data =
2666 (struct dsi_packet_sent_handler_data *) data;
2667 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302668 const int channel = dsi->update_channel;
2669 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002670
Archit Taneja2e868db2011-05-12 17:26:28 +05302671 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2672 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002673}
2674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002676{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302677 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302678 DECLARE_COMPLETION_ONSTACK(completion);
2679 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002680 int r = 0;
2681 u8 bit;
2682
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302683 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002684
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302685 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302686 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687 if (r)
2688 goto err0;
2689
2690 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002692 if (wait_for_completion_timeout(&completion,
2693 msecs_to_jiffies(10)) == 0) {
2694 DSSERR("Failed to complete previous frame transfer\n");
2695 r = -EIO;
2696 goto err1;
2697 }
2698 }
2699
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302700 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302701 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002702
2703 return 0;
2704err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302705 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302706 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002707err0:
2708 return r;
2709}
2710
2711static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2712{
Archit Taneja2e868db2011-05-12 17:26:28 +05302713 struct dsi_packet_sent_handler_data *l4_data =
2714 (struct dsi_packet_sent_handler_data *) data;
2715 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302716 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002717
Archit Taneja2e868db2011-05-12 17:26:28 +05302718 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2719 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002720}
2721
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302722static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002723{
Archit Taneja2e868db2011-05-12 17:26:28 +05302724 DECLARE_COMPLETION_ONSTACK(completion);
2725 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002726 int r = 0;
2727
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302728 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302729 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002730 if (r)
2731 goto err0;
2732
2733 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302734 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002735 if (wait_for_completion_timeout(&completion,
2736 msecs_to_jiffies(10)) == 0) {
2737 DSSERR("Failed to complete previous l4 transfer\n");
2738 r = -EIO;
2739 goto err1;
2740 }
2741 }
2742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302744 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002745
2746 return 0;
2747err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302748 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302749 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002750err0:
2751 return r;
2752}
2753
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002755{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302756 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2757
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302758 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002759
2760 WARN_ON(in_interrupt());
2761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002763 return 0;
2764
Archit Tanejad6049142011-08-22 11:58:08 +05302765 switch (dsi->vc[channel].source) {
2766 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302767 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302768 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302769 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002770 default:
2771 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002772 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002773 }
2774}
2775
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302776static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2777 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002779 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2780 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781
2782 enable = enable ? 1 : 0;
2783
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2787 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002788 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2789 return -EIO;
2790 }
2791
2792 return 0;
2793}
2794
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302795static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002796{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002797 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798 u32 r;
2799
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302800 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803
2804 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2805 DSSERR("VC(%d) busy when trying to configure it!\n",
2806 channel);
2807
2808 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2809 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2810 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2811 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2812 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2813 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2814 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002815 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2816 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817
2818 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2819 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302821 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002822
2823 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824}
2825
Archit Tanejad6049142011-08-22 11:58:08 +05302826static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2827 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002828{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302829 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2830
Archit Tanejad6049142011-08-22 11:58:08 +05302831 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002832 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002833
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302834 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302836 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002837
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302838 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002840 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302841 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002842 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002843 return -EIO;
2844 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002845
Archit Tanejad6049142011-08-22 11:58:08 +05302846 /* SOURCE, 0 = L4, 1 = video port */
2847 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002848
Archit Taneja9613c022011-03-22 06:33:36 -05002849 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302850 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2851 bool enable = source == DSI_VC_SOURCE_VP;
2852 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2853 }
Archit Taneja9613c022011-03-22 06:33:36 -05002854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856
Archit Tanejad6049142011-08-22 11:58:08 +05302857 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002858
2859 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860}
2861
Archit Taneja1ffefe72011-05-12 17:26:24 +05302862void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2863 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002864{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302865 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302866 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2869
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 dsi_vc_enable(dsidev, channel, 0);
2873 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002874
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302875 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 dsi_vc_enable(dsidev, channel, 1);
2878 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302881
2882 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302883 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302884 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002886EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002887
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302888static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302890 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002891 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302892 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002893 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2894 (val >> 0) & 0xff,
2895 (val >> 8) & 0xff,
2896 (val >> 16) & 0xff,
2897 (val >> 24) & 0xff);
2898 }
2899}
2900
2901static void dsi_show_rx_ack_with_err(u16 err)
2902{
2903 DSSERR("\tACK with ERROR (%#x):\n", err);
2904 if (err & (1 << 0))
2905 DSSERR("\t\tSoT Error\n");
2906 if (err & (1 << 1))
2907 DSSERR("\t\tSoT Sync Error\n");
2908 if (err & (1 << 2))
2909 DSSERR("\t\tEoT Sync Error\n");
2910 if (err & (1 << 3))
2911 DSSERR("\t\tEscape Mode Entry Command Error\n");
2912 if (err & (1 << 4))
2913 DSSERR("\t\tLP Transmit Sync Error\n");
2914 if (err & (1 << 5))
2915 DSSERR("\t\tHS Receive Timeout Error\n");
2916 if (err & (1 << 6))
2917 DSSERR("\t\tFalse Control Error\n");
2918 if (err & (1 << 7))
2919 DSSERR("\t\t(reserved7)\n");
2920 if (err & (1 << 8))
2921 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2922 if (err & (1 << 9))
2923 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2924 if (err & (1 << 10))
2925 DSSERR("\t\tChecksum Error\n");
2926 if (err & (1 << 11))
2927 DSSERR("\t\tData type not recognized\n");
2928 if (err & (1 << 12))
2929 DSSERR("\t\tInvalid VC ID\n");
2930 if (err & (1 << 13))
2931 DSSERR("\t\tInvalid Transmission Length\n");
2932 if (err & (1 << 14))
2933 DSSERR("\t\t(reserved14)\n");
2934 if (err & (1 << 15))
2935 DSSERR("\t\tDSI Protocol Violation\n");
2936}
2937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2939 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940{
2941 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302942 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002943 u32 val;
2944 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302945 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002946 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002947 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302948 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949 u16 err = FLD_GET(val, 23, 8);
2950 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302951 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002952 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302954 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002955 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302957 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002958 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302960 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961 } else {
2962 DSSERR("\tunknown datatype 0x%02x\n", dt);
2963 }
2964 }
2965 return 0;
2966}
2967
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302968static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302970 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2971
2972 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973 DSSDBG("dsi_vc_send_bta %d\n", channel);
2974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977 /* RX_FIFO_NOT_EMPTY */
2978 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302980 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981 }
2982
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302983 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002985 /* flush posted write */
2986 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2987
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988 return 0;
2989}
2990
Archit Taneja1ffefe72011-05-12 17:26:24 +05302991int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002992{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302993 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002994 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995 int r = 0;
2996 u32 err;
2997
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302998 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002999 &completion, DSI_VC_IRQ_BTA);
3000 if (r)
3001 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003002
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303003 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003004 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003005 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003006 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003007
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303008 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003009 if (r)
3010 goto err2;
3011
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003012 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013 msecs_to_jiffies(500)) == 0) {
3014 DSSERR("Failed to receive BTA\n");
3015 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003016 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003017 }
3018
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303019 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020 if (err) {
3021 DSSERR("Error while sending BTA: %x\n", err);
3022 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003023 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003024 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003025err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303026 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003027 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003028err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303029 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003030 &completion, DSI_VC_IRQ_BTA);
3031err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003032 return r;
3033}
3034EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3035
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303036static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3037 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003038{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303039 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040 u32 val;
3041 u8 data_id;
3042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303043 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303045 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003046
3047 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3048 FLD_VAL(ecc, 31, 24);
3049
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303050 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003051}
3052
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303053static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3054 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003055{
3056 u32 val;
3057
3058 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3059
3060/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3061 b1, b2, b3, b4, val); */
3062
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303063 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064}
3065
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303066static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3067 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068{
3069 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071 int i;
3072 u8 *p;
3073 int r = 0;
3074 u8 b1, b2, b3, b4;
3075
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303076 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3078
3079 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303080 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081 DSSERR("unable to send long packet: packet too long.\n");
3082 return -EINVAL;
3083 }
3084
Archit Tanejad6049142011-08-22 11:58:08 +05303085 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303087 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003088
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003089 p = data;
3090 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303091 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003092 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093
3094 b1 = *p++;
3095 b2 = *p++;
3096 b3 = *p++;
3097 b4 = *p++;
3098
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303099 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003100 }
3101
3102 i = len % 4;
3103 if (i) {
3104 b1 = 0; b2 = 0; b3 = 0;
3105
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303106 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107 DSSDBG("\tsending remainder bytes %d\n", i);
3108
3109 switch (i) {
3110 case 3:
3111 b1 = *p++;
3112 b2 = *p++;
3113 b3 = *p++;
3114 break;
3115 case 2:
3116 b1 = *p++;
3117 b2 = *p++;
3118 break;
3119 case 1:
3120 b1 = *p++;
3121 break;
3122 }
3123
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303124 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003125 }
3126
3127 return r;
3128}
3129
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303130static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3131 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003132{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303133 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003134 u32 r;
3135 u8 data_id;
3136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303137 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003138
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303139 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3141 channel,
3142 data_type, data & 0xff, (data >> 8) & 0xff);
3143
Archit Tanejad6049142011-08-22 11:58:08 +05303144 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003145
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303146 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003147 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3148 return -EINVAL;
3149 }
3150
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303151 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003152
3153 r = (data_id << 0) | (data << 8) | (ecc << 24);
3154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303155 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003156
3157 return 0;
3158}
3159
Archit Taneja1ffefe72011-05-12 17:26:24 +05303160int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003161{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303162 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303163
Archit Taneja18b7d092011-09-05 17:01:08 +05303164 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3165 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003166}
3167EXPORT_SYMBOL(dsi_vc_send_null);
3168
Archit Taneja9e7e9372012-08-14 12:29:22 +05303169static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303170 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003171{
3172 int r;
3173
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303174 if (len == 0) {
3175 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303176 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303177 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3178 } else if (len == 1) {
3179 r = dsi_vc_send_short(dsidev, channel,
3180 type == DSS_DSI_CONTENT_GENERIC ?
3181 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303182 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003183 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303184 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303185 type == DSS_DSI_CONTENT_GENERIC ?
3186 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303187 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003188 data[0] | (data[1] << 8), 0);
3189 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303190 r = dsi_vc_send_long(dsidev, channel,
3191 type == DSS_DSI_CONTENT_GENERIC ?
3192 MIPI_DSI_GENERIC_LONG_WRITE :
3193 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003194 }
3195
3196 return r;
3197}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303198
3199int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3200 u8 *data, int len)
3201{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303202 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3203
3204 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303205 DSS_DSI_CONTENT_DCS);
3206}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003207EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3208
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303209int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3210 u8 *data, int len)
3211{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303212 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3213
3214 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303215 DSS_DSI_CONTENT_GENERIC);
3216}
3217EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3218
3219static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3220 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303222 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003223 int r;
3224
Archit Taneja9e7e9372012-08-14 12:29:22 +05303225 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003226 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003227 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003228
Archit Taneja1ffefe72011-05-12 17:26:24 +05303229 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003230 if (r)
3231 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303233 /* RX_FIFO_NOT_EMPTY */
3234 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003235 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303236 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003237 r = -EIO;
3238 goto err;
3239 }
3240
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003241 return 0;
3242err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303243 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003244 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003245 return r;
3246}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303247
3248int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3249 int len)
3250{
3251 return dsi_vc_write_common(dssdev, channel, data, len,
3252 DSS_DSI_CONTENT_DCS);
3253}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003254EXPORT_SYMBOL(dsi_vc_dcs_write);
3255
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303256int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3257 int len)
3258{
3259 return dsi_vc_write_common(dssdev, channel, data, len,
3260 DSS_DSI_CONTENT_GENERIC);
3261}
3262EXPORT_SYMBOL(dsi_vc_generic_write);
3263
Archit Taneja1ffefe72011-05-12 17:26:24 +05303264int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003265{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303266 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003267}
3268EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3269
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303270int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3271{
3272 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3273}
3274EXPORT_SYMBOL(dsi_vc_generic_write_0);
3275
Archit Taneja1ffefe72011-05-12 17:26:24 +05303276int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3277 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003278{
3279 u8 buf[2];
3280 buf[0] = dcs_cmd;
3281 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303282 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003283}
3284EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3285
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303286int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3287 u8 param)
3288{
3289 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3290}
3291EXPORT_SYMBOL(dsi_vc_generic_write_1);
3292
3293int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3294 u8 param1, u8 param2)
3295{
3296 u8 buf[2];
3297 buf[0] = param1;
3298 buf[1] = param2;
3299 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3300}
3301EXPORT_SYMBOL(dsi_vc_generic_write_2);
3302
Archit Taneja9e7e9372012-08-14 12:29:22 +05303303static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303304 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003305{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303306 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303307 int r;
3308
3309 if (dsi->debug_read)
3310 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3311 channel, dcs_cmd);
3312
3313 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3314 if (r) {
3315 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3316 " failed\n", channel, dcs_cmd);
3317 return r;
3318 }
3319
3320 return 0;
3321}
3322
Archit Taneja9e7e9372012-08-14 12:29:22 +05303323static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303324 int channel, u8 *reqdata, int reqlen)
3325{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303326 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3327 u16 data;
3328 u8 data_type;
3329 int r;
3330
3331 if (dsi->debug_read)
3332 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3333 channel, reqlen);
3334
3335 if (reqlen == 0) {
3336 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3337 data = 0;
3338 } else if (reqlen == 1) {
3339 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3340 data = reqdata[0];
3341 } else if (reqlen == 2) {
3342 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3343 data = reqdata[0] | (reqdata[1] << 8);
3344 } else {
3345 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003346 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303347 }
3348
3349 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3350 if (r) {
3351 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3352 " failed\n", channel, reqlen);
3353 return r;
3354 }
3355
3356 return 0;
3357}
3358
3359static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3360 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303361{
3362 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003363 u32 val;
3364 u8 dt;
3365 int r;
3366
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003367 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303368 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003369 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003370 r = -EIO;
3371 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003372 }
3373
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303374 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303375 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003376 DSSDBG("\theader: %08x\n", val);
3377 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303378 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003379 u16 err = FLD_GET(val, 23, 8);
3380 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003381 r = -EIO;
3382 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003383
Archit Tanejab3b89c02011-08-30 16:07:39 +05303384 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3385 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3386 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003387 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303388 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303389 DSSDBG("\t%s short response, 1 byte: %02x\n",
3390 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3391 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003392
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003393 if (buflen < 1) {
3394 r = -EIO;
3395 goto err;
3396 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003397
3398 buf[0] = data;
3399
3400 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303401 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3402 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3403 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003404 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303405 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303406 DSSDBG("\t%s short response, 2 byte: %04x\n",
3407 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3408 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003409
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003410 if (buflen < 2) {
3411 r = -EIO;
3412 goto err;
3413 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003414
3415 buf[0] = data & 0xff;
3416 buf[1] = (data >> 8) & 0xff;
3417
3418 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303419 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3420 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3421 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003422 int w;
3423 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303424 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303425 DSSDBG("\t%s long response, len %d\n",
3426 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3427 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003428
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003429 if (len > buflen) {
3430 r = -EIO;
3431 goto err;
3432 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003433
3434 /* two byte checksum ends the packet, not included in len */
3435 for (w = 0; w < len + 2;) {
3436 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303437 val = dsi_read_reg(dsidev,
3438 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303439 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003440 DSSDBG("\t\t%02x %02x %02x %02x\n",
3441 (val >> 0) & 0xff,
3442 (val >> 8) & 0xff,
3443 (val >> 16) & 0xff,
3444 (val >> 24) & 0xff);
3445
3446 for (b = 0; b < 4; ++b) {
3447 if (w < len)
3448 buf[w] = (val >> (b * 8)) & 0xff;
3449 /* we discard the 2 byte checksum */
3450 ++w;
3451 }
3452 }
3453
3454 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003455 } else {
3456 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003457 r = -EIO;
3458 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003459 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003460
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003461err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303462 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3463 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003464
Archit Tanejab8509752011-08-30 15:48:23 +05303465 return r;
3466}
3467
3468int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3469 u8 *buf, int buflen)
3470{
3471 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3472 int r;
3473
Archit Taneja9e7e9372012-08-14 12:29:22 +05303474 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303475 if (r)
3476 goto err;
3477
3478 r = dsi_vc_send_bta_sync(dssdev, channel);
3479 if (r)
3480 goto err;
3481
Archit Tanejab3b89c02011-08-30 16:07:39 +05303482 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3483 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303484 if (r < 0)
3485 goto err;
3486
3487 if (r != buflen) {
3488 r = -EIO;
3489 goto err;
3490 }
3491
3492 return 0;
3493err:
3494 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3495 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003496}
3497EXPORT_SYMBOL(dsi_vc_dcs_read);
3498
Archit Tanejab3b89c02011-08-30 16:07:39 +05303499static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3500 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3501{
3502 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3503 int r;
3504
Archit Taneja9e7e9372012-08-14 12:29:22 +05303505 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303506 if (r)
3507 return r;
3508
3509 r = dsi_vc_send_bta_sync(dssdev, channel);
3510 if (r)
3511 return r;
3512
3513 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3514 DSS_DSI_CONTENT_GENERIC);
3515 if (r < 0)
3516 return r;
3517
3518 if (r != buflen) {
3519 r = -EIO;
3520 return r;
3521 }
3522
3523 return 0;
3524}
3525
3526int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3527 int buflen)
3528{
3529 int r;
3530
3531 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3532 if (r) {
3533 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3534 return r;
3535 }
3536
3537 return 0;
3538}
3539EXPORT_SYMBOL(dsi_vc_generic_read_0);
3540
3541int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3542 u8 *buf, int buflen)
3543{
3544 int r;
3545
3546 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3547 if (r) {
3548 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3549 return r;
3550 }
3551
3552 return 0;
3553}
3554EXPORT_SYMBOL(dsi_vc_generic_read_1);
3555
3556int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3557 u8 param1, u8 param2, u8 *buf, int buflen)
3558{
3559 int r;
3560 u8 reqdata[2];
3561
3562 reqdata[0] = param1;
3563 reqdata[1] = param2;
3564
3565 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3566 if (r) {
3567 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3568 return r;
3569 }
3570
3571 return 0;
3572}
3573EXPORT_SYMBOL(dsi_vc_generic_read_2);
3574
Archit Taneja1ffefe72011-05-12 17:26:24 +05303575int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3576 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003577{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303578 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3579
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303580 return dsi_vc_send_short(dsidev, channel,
3581 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003582}
3583EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3584
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303585static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003586{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303587 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003588 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003589 int r, i;
3590 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003591
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303592 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303594 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003595
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303596 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003597
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303598 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003599 return 0;
3600
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003601 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303602 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003603 dsi_if_enable(dsidev, 0);
3604 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3605 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003606 }
3607
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303608 dsi_sync_vc(dsidev, 0);
3609 dsi_sync_vc(dsidev, 1);
3610 dsi_sync_vc(dsidev, 2);
3611 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303613 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003614
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303615 dsi_vc_enable(dsidev, 0, false);
3616 dsi_vc_enable(dsidev, 1, false);
3617 dsi_vc_enable(dsidev, 2, false);
3618 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003619
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303620 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003621 DSSERR("HS busy when enabling ULPS\n");
3622 return -EIO;
3623 }
3624
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303625 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003626 DSSERR("LP busy when enabling ULPS\n");
3627 return -EIO;
3628 }
3629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303630 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003631 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3632 if (r)
3633 return r;
3634
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003635 mask = 0;
3636
3637 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3638 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3639 continue;
3640 mask |= 1 << i;
3641 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003642 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3643 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003644 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003645
Tomi Valkeinena702c852011-10-12 10:10:21 +03003646 /* flush posted write and wait for SCP interface to finish the write */
3647 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003648
3649 if (wait_for_completion_timeout(&completion,
3650 msecs_to_jiffies(1000)) == 0) {
3651 DSSERR("ULPS enable timeout\n");
3652 r = -EIO;
3653 goto err;
3654 }
3655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303656 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003657 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3658
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003659 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003660 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003661
Tomi Valkeinena702c852011-10-12 10:10:21 +03003662 /* flush posted write and wait for SCP interface to finish the write */
3663 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003664
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303665 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003666
3667 dsi_if_enable(dsidev, false);
3668
3669 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303670
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003671 return 0;
3672
3673err:
3674 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303675 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3676 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003677}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003678
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003679static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3680 unsigned ticks, bool x4, bool x16)
3681{
3682 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003683 unsigned long total_ticks;
3684 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303685
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003686 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303687
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003688 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003689 fck = dsi_fclk_rate(dsidev);
3690
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003691 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303692 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003693 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003694 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3695 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3696 dsi_write_reg(dsidev, DSI_TIMING2, r);
3697
3698 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3699
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003700 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3701 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303702 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3703 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003704}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003705
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003706static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3707 bool x8, bool x16)
3708{
3709 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710 unsigned long total_ticks;
3711 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303712
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003713 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303714
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003715 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003716 fck = dsi_fclk_rate(dsidev);
3717
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003718 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303719 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003720 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003721 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3722 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3723 dsi_write_reg(dsidev, DSI_TIMING1, r);
3724
3725 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3726
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003727 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3728 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303729 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3730 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003731}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003732
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003733static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3734 unsigned ticks, bool x4, bool x16)
3735{
3736 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003737 unsigned long total_ticks;
3738 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303739
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003740 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303741
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003742 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003743 fck = dsi_fclk_rate(dsidev);
3744
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003745 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303746 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003747 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003748 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3749 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3750 dsi_write_reg(dsidev, DSI_TIMING1, r);
3751
3752 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3753
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003754 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3755 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303756 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3757 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003758}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003759
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003760static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3761 unsigned ticks, bool x4, bool x16)
3762{
3763 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003764 unsigned long total_ticks;
3765 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303766
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003767 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303768
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003769 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003770 fck = dsi_get_txbyteclkhs(dsidev);
3771
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003772 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303773 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003774 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003775 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3776 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3777 dsi_write_reg(dsidev, DSI_TIMING2, r);
3778
3779 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3780
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003781 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3782 total_ticks,
3783 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303784 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003785}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303786
Archit Taneja9e7e9372012-08-14 12:29:22 +05303787static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303788{
Archit Tanejadca2b152012-08-16 18:02:00 +05303789 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303790 int num_line_buffers;
3791
Archit Tanejadca2b152012-08-16 18:02:00 +05303792 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303793 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303794 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303795 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303796 /*
3797 * Don't use line buffers if width is greater than the video
3798 * port's line buffer size
3799 */
3800 if (line_buf_size <= timings->x_res * bpp / 8)
3801 num_line_buffers = 0;
3802 else
3803 num_line_buffers = 2;
3804 } else {
3805 /* Use maximum number of line buffers in command mode */
3806 num_line_buffers = 2;
3807 }
3808
3809 /* LINE_BUFFER */
3810 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3811}
3812
Archit Taneja9e7e9372012-08-14 12:29:22 +05303813static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303814{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303815 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3816 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3817 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303818 u32 r;
3819
3820 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303821 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3822 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3823 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303824 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3825 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3826 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3827 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3828 dsi_write_reg(dsidev, DSI_CTRL, r);
3829}
3830
Archit Taneja9e7e9372012-08-14 12:29:22 +05303831static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303832{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303833 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3834 int blanking_mode = dsi->vm_timings.blanking_mode;
3835 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3836 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3837 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303838 u32 r;
3839
3840 /*
3841 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3842 * 1 = Long blanking packets are sent in corresponding blanking periods
3843 */
3844 r = dsi_read_reg(dsidev, DSI_CTRL);
3845 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3846 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3847 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3848 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3849 dsi_write_reg(dsidev, DSI_CTRL, r);
3850}
3851
Archit Taneja6f28c292012-05-15 11:32:18 +05303852/*
3853 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3854 * results in maximum transition time for data and clock lanes to enter and
3855 * exit HS mode. Hence, this is the scenario where the least amount of command
3856 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3857 * clock cycles that can be used to interleave command mode data in HS so that
3858 * all scenarios are satisfied.
3859 */
3860static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3861 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3862{
3863 int transition;
3864
3865 /*
3866 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3867 * time of data lanes only, if it isn't set, we need to consider HS
3868 * transition time of both data and clock lanes. HS transition time
3869 * of Scenario 3 is considered.
3870 */
3871 if (ddr_alwon) {
3872 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3873 } else {
3874 int trans1, trans2;
3875 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3876 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3877 enter_hs + 1;
3878 transition = max(trans1, trans2);
3879 }
3880
3881 return blank > transition ? blank - transition : 0;
3882}
3883
3884/*
3885 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3886 * results in maximum transition time for data lanes to enter and exit LP mode.
3887 * Hence, this is the scenario where the least amount of command mode data can
3888 * be interleaved. We program the minimum amount of bytes that can be
3889 * interleaved in LP so that all scenarios are satisfied.
3890 */
3891static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3892 int lp_clk_div, int tdsi_fclk)
3893{
3894 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3895 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3896 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3897 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3898 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3899
3900 /* maximum LP transition time according to Scenario 1 */
3901 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3902
3903 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3904 tlp_avail = thsbyte_clk * (blank - trans_lp);
3905
Archit Taneja2e063c32012-06-04 13:36:34 +05303906 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303907
3908 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3909 26) / 16;
3910
3911 return max(lp_inter, 0);
3912}
3913
Tomi Valkeinen57612172012-11-27 17:32:36 +02003914static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303915{
Archit Taneja6f28c292012-05-15 11:32:18 +05303916 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3917 int blanking_mode;
3918 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3919 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3920 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3921 int tclk_trail, ths_exit, exiths_clk;
3922 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303923 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303924 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303925 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003926 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303927 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3928 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3929 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3930 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3931 u32 r;
3932
3933 r = dsi_read_reg(dsidev, DSI_CTRL);
3934 blanking_mode = FLD_GET(r, 20, 20);
3935 hfp_blanking_mode = FLD_GET(r, 21, 21);
3936 hbp_blanking_mode = FLD_GET(r, 22, 22);
3937 hsa_blanking_mode = FLD_GET(r, 23, 23);
3938
3939 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3940 hbp = FLD_GET(r, 11, 0);
3941 hfp = FLD_GET(r, 23, 12);
3942 hsa = FLD_GET(r, 31, 24);
3943
3944 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3945 ddr_clk_post = FLD_GET(r, 7, 0);
3946 ddr_clk_pre = FLD_GET(r, 15, 8);
3947
3948 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3949 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3950 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3951
3952 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3953 lp_clk_div = FLD_GET(r, 12, 0);
3954 ddr_alwon = FLD_GET(r, 13, 13);
3955
3956 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3957 ths_exit = FLD_GET(r, 7, 0);
3958
3959 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3960 tclk_trail = FLD_GET(r, 15, 8);
3961
3962 exiths_clk = ths_exit + tclk_trail;
3963
3964 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3965 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3966
3967 if (!hsa_blanking_mode) {
3968 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3969 enter_hs_mode_lat, exit_hs_mode_lat,
3970 exiths_clk, ddr_clk_pre, ddr_clk_post);
3971 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3972 enter_hs_mode_lat, exit_hs_mode_lat,
3973 lp_clk_div, dsi_fclk_hsdiv);
3974 }
3975
3976 if (!hfp_blanking_mode) {
3977 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3978 enter_hs_mode_lat, exit_hs_mode_lat,
3979 exiths_clk, ddr_clk_pre, ddr_clk_post);
3980 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3981 enter_hs_mode_lat, exit_hs_mode_lat,
3982 lp_clk_div, dsi_fclk_hsdiv);
3983 }
3984
3985 if (!hbp_blanking_mode) {
3986 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3987 enter_hs_mode_lat, exit_hs_mode_lat,
3988 exiths_clk, ddr_clk_pre, ddr_clk_post);
3989
3990 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3991 enter_hs_mode_lat, exit_hs_mode_lat,
3992 lp_clk_div, dsi_fclk_hsdiv);
3993 }
3994
3995 if (!blanking_mode) {
3996 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3997 enter_hs_mode_lat, exit_hs_mode_lat,
3998 exiths_clk, ddr_clk_pre, ddr_clk_post);
3999
4000 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
4001 enter_hs_mode_lat, exit_hs_mode_lat,
4002 lp_clk_div, dsi_fclk_hsdiv);
4003 }
4004
4005 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4006 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
4007 bl_interleave_hs);
4008
4009 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4010 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
4011 bl_interleave_lp);
4012
4013 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
4014 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
4015 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
4016 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4017 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4018
4019 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4020 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4021 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4022 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4023 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4024
4025 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4026 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4027 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4028 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4029}
4030
Tomi Valkeinen57612172012-11-27 17:32:36 +02004031static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004032{
Archit Taneja02c39602012-08-10 15:01:33 +05304033 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004034 u32 r;
4035 int buswidth = 0;
4036
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304037 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004038 DSI_FIFO_SIZE_32,
4039 DSI_FIFO_SIZE_32,
4040 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304042 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004043 DSI_FIFO_SIZE_32,
4044 DSI_FIFO_SIZE_32,
4045 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004046
4047 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304048 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4049 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4050 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4051 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004052
Archit Taneja02c39602012-08-10 15:01:33 +05304053 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054 case 16:
4055 buswidth = 0;
4056 break;
4057 case 18:
4058 buswidth = 1;
4059 break;
4060 case 24:
4061 buswidth = 2;
4062 break;
4063 default:
4064 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004065 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004066 }
4067
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304068 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004069 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4070 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4071 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4072 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4073 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4074 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004075 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4076 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004077 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4078 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4079 /* DCS_CMD_CODE, 1=start, 0=continue */
4080 r = FLD_MOD(r, 0, 25, 25);
4081 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004082
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304083 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004084
Archit Taneja9e7e9372012-08-14 12:29:22 +05304085 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304086
Archit Tanejadca2b152012-08-16 18:02:00 +05304087 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304088 dsi_config_vp_sync_events(dsidev);
4089 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004090 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304091 }
4092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304093 dsi_vc_initial_config(dsidev, 0);
4094 dsi_vc_initial_config(dsidev, 1);
4095 dsi_vc_initial_config(dsidev, 2);
4096 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004097
4098 return 0;
4099}
4100
Archit Taneja9e7e9372012-08-14 12:29:22 +05304101static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004102{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004103 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004104 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4105 unsigned tclk_pre, tclk_post;
4106 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4107 unsigned ths_trail, ths_exit;
4108 unsigned ddr_clk_pre, ddr_clk_post;
4109 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4110 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004111 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004112 u32 r;
4113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304114 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004115 ths_prepare = FLD_GET(r, 31, 24);
4116 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4117 ths_zero = ths_prepare_ths_zero - ths_prepare;
4118 ths_trail = FLD_GET(r, 15, 8);
4119 ths_exit = FLD_GET(r, 7, 0);
4120
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304121 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004122 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004123 tclk_trail = FLD_GET(r, 15, 8);
4124 tclk_zero = FLD_GET(r, 7, 0);
4125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304126 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004127 tclk_prepare = FLD_GET(r, 7, 0);
4128
4129 /* min 8*UI */
4130 tclk_pre = 20;
4131 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304132 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004133
Archit Taneja8af6ff02011-09-05 16:48:27 +05304134 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004135
4136 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4137 4);
4138 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4139
4140 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4141 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304143 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004144 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4145 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304146 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004147
4148 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4149 ddr_clk_pre,
4150 ddr_clk_post);
4151
4152 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4153 DIV_ROUND_UP(ths_prepare, 4) +
4154 DIV_ROUND_UP(ths_zero + 3, 4);
4155
4156 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4157
4158 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4159 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304160 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004161
4162 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4163 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304164
Archit Tanejadca2b152012-08-16 18:02:00 +05304165 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304166 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304167 int hsa = dsi->vm_timings.hsa;
4168 int hfp = dsi->vm_timings.hfp;
4169 int hbp = dsi->vm_timings.hbp;
4170 int vsa = dsi->vm_timings.vsa;
4171 int vfp = dsi->vm_timings.vfp;
4172 int vbp = dsi->vm_timings.vbp;
4173 int window_sync = dsi->vm_timings.window_sync;
4174 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304175 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304176 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304177 int tl, t_he, width_bytes;
4178
4179 t_he = hsync_end ?
4180 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4181
4182 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4183
4184 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4185 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4186 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4187
4188 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4189 hfp, hsync_end ? hsa : 0, tl);
4190 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4191 vsa, timings->y_res);
4192
4193 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4194 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4195 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4196 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4197 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4198
4199 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4200 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4201 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4202 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4203 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4204 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4205
4206 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4207 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4208 r = FLD_MOD(r, tl, 31, 16); /* TL */
4209 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4210 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004211}
4212
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004213int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4214 const struct omap_dsi_pin_config *pin_cfg)
4215{
4216 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4217 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4218 int num_pins;
4219 const int *pins;
4220 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4221 int num_lanes;
4222 int i;
4223
4224 static const enum dsi_lane_function functions[] = {
4225 DSI_LANE_CLK,
4226 DSI_LANE_DATA1,
4227 DSI_LANE_DATA2,
4228 DSI_LANE_DATA3,
4229 DSI_LANE_DATA4,
4230 };
4231
4232 num_pins = pin_cfg->num_pins;
4233 pins = pin_cfg->pins;
4234
4235 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4236 || num_pins % 2 != 0)
4237 return -EINVAL;
4238
4239 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4240 lanes[i].function = DSI_LANE_UNUSED;
4241
4242 num_lanes = 0;
4243
4244 for (i = 0; i < num_pins; i += 2) {
4245 u8 lane, pol;
4246 int dx, dy;
4247
4248 dx = pins[i];
4249 dy = pins[i + 1];
4250
4251 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4252 return -EINVAL;
4253
4254 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4255 return -EINVAL;
4256
4257 if (dx & 1) {
4258 if (dy != dx - 1)
4259 return -EINVAL;
4260 pol = 1;
4261 } else {
4262 if (dy != dx + 1)
4263 return -EINVAL;
4264 pol = 0;
4265 }
4266
4267 lane = dx / 2;
4268
4269 lanes[lane].function = functions[i / 2];
4270 lanes[lane].polarity = pol;
4271 num_lanes++;
4272 }
4273
4274 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4275 dsi->num_lanes_used = num_lanes;
4276
4277 return 0;
4278}
4279EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4280
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004281int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4282 unsigned long ddr_clk, unsigned long lp_clk)
4283{
4284 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4285 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4286 struct dsi_clock_info cinfo;
4287 struct dispc_clock_info dispc_cinfo;
4288 unsigned lp_clk_div;
4289 unsigned long dsi_fclk;
4290 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4291 unsigned long pck;
4292 int r;
4293
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304294 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004295
4296 mutex_lock(&dsi->lock);
4297
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004298 /* Calculate PLL output clock */
4299 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004300 if (r)
4301 goto err;
4302
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004303 /* Calculate PLL's DSI clock */
4304 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4305
4306 /* Calculate PLL's DISPC clock and pck & lck divs */
4307 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4308 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4309 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4310 if (r)
4311 goto err;
4312
4313 /* Calculate LP clock */
4314 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4315 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4316
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004317 dsi->user_dsi_cinfo.regn = cinfo.regn;
4318 dsi->user_dsi_cinfo.regm = cinfo.regm;
4319 dsi->user_dsi_cinfo.regm_dispc = cinfo.regm_dispc;
4320 dsi->user_dsi_cinfo.regm_dsi = cinfo.regm_dsi;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004321
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004322 dsi->user_dsi_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004323
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004324 dsi->user_dispc_cinfo.lck_div = dispc_cinfo.lck_div;
4325 dsi->user_dispc_cinfo.pck_div = dispc_cinfo.pck_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004326
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004327 dsi->user_dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004328
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004329 dsi->user_lcd_clk_src =
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004330 dsi->module_id == 0 ?
4331 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4332 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4333
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004334 dsi->user_dsi_fclk_src =
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004335 dsi->module_id == 0 ?
4336 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4337 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4338
4339 mutex_unlock(&dsi->lock);
4340 return 0;
4341err:
4342 mutex_unlock(&dsi->lock);
4343 return r;
4344}
4345EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4346
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004347int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304348{
4349 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304350 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004351 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304352 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004353 struct omap_dss_output *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304354 u8 data_type;
4355 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004356 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304357
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004358 if (out == NULL || out->manager == NULL) {
4359 DSSERR("failed to enable display: no output/manager\n");
4360 return -ENODEV;
4361 }
4362
4363 r = dsi_display_init_dispc(dsidev, mgr);
4364 if (r)
4365 goto err_init_dispc;
4366
Archit Tanejadca2b152012-08-16 18:02:00 +05304367 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304368 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004369 case OMAP_DSS_DSI_FMT_RGB888:
4370 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4371 break;
4372 case OMAP_DSS_DSI_FMT_RGB666:
4373 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4374 break;
4375 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4376 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4377 break;
4378 case OMAP_DSS_DSI_FMT_RGB565:
4379 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4380 break;
4381 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004382 r = -EINVAL;
4383 goto err_pix_fmt;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004384 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304385
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004386 dsi_if_enable(dsidev, false);
4387 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304388
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004389 /* MODE, 1 = video mode */
4390 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304391
Archit Tanejae67458a2012-08-13 14:17:30 +05304392 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304393
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004394 dsi_vc_write_long_header(dsidev, channel, data_type,
4395 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304396
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004397 dsi_vc_enable(dsidev, channel, true);
4398 dsi_if_enable(dsidev, true);
4399 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304400
Archit Tanejaeea83402012-09-04 11:42:36 +05304401 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004402 if (r)
4403 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304404
4405 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004406
4407err_mgr_enable:
4408 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4409 dsi_if_enable(dsidev, false);
4410 dsi_vc_enable(dsidev, channel, false);
4411 }
4412err_pix_fmt:
4413 dsi_display_uninit_dispc(dsidev, mgr);
4414err_init_dispc:
4415 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304416}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004417EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304418
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004419void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304420{
4421 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304422 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004423 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304424
Archit Tanejadca2b152012-08-16 18:02:00 +05304425 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004426 dsi_if_enable(dsidev, false);
4427 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304428
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004429 /* MODE, 0 = command mode */
4430 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304431
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004432 dsi_vc_enable(dsidev, channel, true);
4433 dsi_if_enable(dsidev, true);
4434 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304435
Archit Tanejaeea83402012-09-04 11:42:36 +05304436 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004437
4438 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304439}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004440EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304441
Tomi Valkeinen57612172012-11-27 17:32:36 +02004442static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004443{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304444 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004445 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004446 unsigned bytespp;
4447 unsigned bytespl;
4448 unsigned bytespf;
4449 unsigned total_len;
4450 unsigned packet_payload;
4451 unsigned packet_len;
4452 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004453 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304454 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304455 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304456 u16 w = dsi->timings.x_res;
4457 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004458
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004459 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004460
Archit Tanejad6049142011-08-22 11:58:08 +05304461 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004462
Archit Taneja02c39602012-08-10 15:01:33 +05304463 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464 bytespl = w * bytespp;
4465 bytespf = bytespl * h;
4466
4467 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4468 * number of lines in a packet. See errata about VP_CLK_RATIO */
4469
4470 if (bytespf < line_buf_size)
4471 packet_payload = bytespf;
4472 else
4473 packet_payload = (line_buf_size) / bytespl * bytespl;
4474
4475 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4476 total_len = (bytespf / packet_payload) * packet_len;
4477
4478 if (bytespf % packet_payload)
4479 total_len += (bytespf % packet_payload) + 1;
4480
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004481 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304482 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004483
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304484 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304485 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304487 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004488 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4489 else
4490 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304491 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004492
4493 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4494 * because DSS interrupts are not capable of waking up the CPU and the
4495 * framedone interrupt could be delayed for quite a long time. I think
4496 * the same goes for any DSS interrupts, but for some reason I have not
4497 * seen the problem anywhere else than here.
4498 */
4499 dispc_disable_sidle();
4500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304501 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004502
Archit Taneja49dbf582011-05-16 15:17:07 +05304503 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4504 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004505 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004506
Archit Tanejaeea83402012-09-04 11:42:36 +05304507 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304508
Archit Tanejaeea83402012-09-04 11:42:36 +05304509 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004510
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304511 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004512 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4513 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304514 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004515
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304516 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004517
4518#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304519 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004520#endif
4521 }
4522}
4523
4524#ifdef DSI_CATCH_MISSING_TE
4525static void dsi_te_timeout(unsigned long arg)
4526{
4527 DSSERR("TE not received for 250ms!\n");
4528}
4529#endif
4530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304531static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004532{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304533 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4534
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004535 /* SIDLEMODE back to smart-idle */
4536 dispc_enable_sidle();
4537
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304538 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004539 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304540 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004541 }
4542
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304543 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004544
4545 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304546 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004547}
4548
4549static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4550{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304551 struct dsi_data *dsi = container_of(work, struct dsi_data,
4552 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004553 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4554 * 250ms which would conflict with this timeout work. What should be
4555 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004556 * possibly scheduled framedone work. However, cancelling the transfer
4557 * on the HW is buggy, and would probably require resetting the whole
4558 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004559
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004560 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004561
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304562 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004563}
4564
Tomi Valkeinen15502022012-10-10 13:59:07 +03004565static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004566{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304567 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304568 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4569
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004570 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4571 * turns itself off. However, DSI still has the pixels in its buffers,
4572 * and is sending the data.
4573 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004574
Tejun Heo136b5722012-08-21 13:18:24 -07004575 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304577 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004578}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004579
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004580int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004581 void (*callback)(int, void *), void *data)
4582{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304583 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304584 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004585 u16 dw, dh;
4586
4587 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304588
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304589 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004590
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004591 dsi->framedone_callback = callback;
4592 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004593
Archit Tanejae3525742012-08-09 15:23:43 +05304594 dw = dsi->timings.x_res;
4595 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004596
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004597#ifdef DEBUG
4598 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304599 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004600#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004601 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004602
4603 return 0;
4604}
4605EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004606
4607/* Display funcs */
4608
Tomi Valkeinen57612172012-11-27 17:32:36 +02004609static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304610{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304611 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4612 struct dispc_clock_info dispc_cinfo;
4613 int r;
4614 unsigned long long fck;
4615
4616 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4617
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004618 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4619 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304620
4621 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4622 if (r) {
4623 DSSERR("Failed to calc dispc clocks\n");
4624 return r;
4625 }
4626
4627 dsi->mgr_config.clock_info = dispc_cinfo;
4628
4629 return 0;
4630}
4631
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004632static int dsi_display_init_dispc(struct platform_device *dsidev,
4633 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004634{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304635 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304636 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304637
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004638 dss_select_lcd_clk_source(mgr->id, dsi->user_lcd_clk_src);
4639
Archit Tanejadca2b152012-08-16 18:02:00 +05304640 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304641 dsi->timings.hsw = 1;
4642 dsi->timings.hfp = 1;
4643 dsi->timings.hbp = 1;
4644 dsi->timings.vsw = 1;
4645 dsi->timings.vfp = 0;
4646 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004647
Tomi Valkeinen15502022012-10-10 13:59:07 +03004648 r = dss_mgr_register_framedone_handler(mgr,
4649 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304650 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004651 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304652 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304653 }
4654
Archit Taneja7d2572f2012-06-29 14:31:07 +05304655 dsi->mgr_config.stallmode = true;
4656 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304657 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304658 dsi->mgr_config.stallmode = false;
4659 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004660 }
4661
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304662 /*
4663 * override interlace, logic level and edge related parameters in
4664 * omap_video_timings with default values
4665 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304666 dsi->timings.interlace = false;
4667 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4668 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4669 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4670 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4671 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304672
Archit Tanejaeea83402012-09-04 11:42:36 +05304673 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304674
Tomi Valkeinen57612172012-11-27 17:32:36 +02004675 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304676 if (r)
4677 goto err1;
4678
4679 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4680 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304681 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304682 dsi->mgr_config.lcden_sig_polarity = 0;
4683
Archit Tanejaeea83402012-09-04 11:42:36 +05304684 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304685
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004686 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304687err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304688 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004689 dss_mgr_unregister_framedone_handler(mgr,
4690 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304691err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004692 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304693 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004694}
4695
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004696static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4697 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004698{
Archit Tanejadca2b152012-08-16 18:02:00 +05304699 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4700
Tomi Valkeinen15502022012-10-10 13:59:07 +03004701 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4702 dss_mgr_unregister_framedone_handler(mgr,
4703 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004704
4705 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004706}
4707
Tomi Valkeinen57612172012-11-27 17:32:36 +02004708static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004709{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004710 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004711 struct dsi_clock_info cinfo;
4712 int r;
4713
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004714 cinfo = dsi->user_dsi_cinfo;
4715
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004716 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004717 if (r) {
4718 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004719 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004720 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004721
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304722 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004723 if (r) {
4724 DSSERR("Failed to set dsi clocks\n");
4725 return r;
4726 }
4727
4728 return 0;
4729}
4730
Tomi Valkeinen57612172012-11-27 17:32:36 +02004731static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004732{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004733 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004734 int r;
4735
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304736 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004737 if (r)
4738 goto err0;
4739
Tomi Valkeinen57612172012-11-27 17:32:36 +02004740 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004741 if (r)
4742 goto err1;
4743
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004744 dss_select_dsi_clk_source(dsi->module_id, dsi->user_dsi_fclk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004745
4746 DSSDBG("PLL OK\n");
4747
Archit Taneja9e7e9372012-08-14 12:29:22 +05304748 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004749 if (r)
4750 goto err2;
4751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304752 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004753
Archit Taneja9e7e9372012-08-14 12:29:22 +05304754 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004755 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004756
4757 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304758 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004759
Tomi Valkeinen57612172012-11-27 17:32:36 +02004760 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004761 if (r)
4762 goto err3;
4763
4764 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304765 dsi_vc_enable(dsidev, 0, 1);
4766 dsi_vc_enable(dsidev, 1, 1);
4767 dsi_vc_enable(dsidev, 2, 1);
4768 dsi_vc_enable(dsidev, 3, 1);
4769 dsi_if_enable(dsidev, 1);
4770 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004771
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004772 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004773err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304774 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004775err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004776 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004777err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304778 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004779err0:
4780 return r;
4781}
4782
Tomi Valkeinen57612172012-11-27 17:32:36 +02004783static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004784 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004785{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304786 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304787
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304788 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304789 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004790
Ville Syrjäläd7370102010-04-22 22:50:09 +02004791 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304792 dsi_if_enable(dsidev, 0);
4793 dsi_vc_enable(dsidev, 0, 0);
4794 dsi_vc_enable(dsidev, 1, 0);
4795 dsi_vc_enable(dsidev, 2, 0);
4796 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004797
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004798 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304799 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304800 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004801}
4802
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004803int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004804{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304805 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304806 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004807 int r = 0;
4808
4809 DSSDBG("dsi_display_enable\n");
4810
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304811 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004812
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304813 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004814
4815 r = omap_dss_start_device(dssdev);
4816 if (r) {
4817 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004818 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004819 }
4820
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004821 r = dsi_runtime_get(dsidev);
4822 if (r)
4823 goto err_get_dsi;
4824
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304825 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004826
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004827 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004828
Tomi Valkeinen57612172012-11-27 17:32:36 +02004829 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004830 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004831 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004832
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304833 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004834
4835 return 0;
4836
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004837err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304838 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004839 dsi_runtime_put(dsidev);
4840err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004841 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004842err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304843 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004844 DSSDBG("dsi_display_enable FAILED\n");
4845 return r;
4846}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004847EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004848
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004849void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004850 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004851{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304852 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304853 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304854
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004855 DSSDBG("dsi_display_disable\n");
4856
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304857 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004858
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304859 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004860
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004861 dsi_sync_vc(dsidev, 0);
4862 dsi_sync_vc(dsidev, 1);
4863 dsi_sync_vc(dsidev, 2);
4864 dsi_sync_vc(dsidev, 3);
4865
Tomi Valkeinen57612172012-11-27 17:32:36 +02004866 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004867
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004868 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304869 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004870
4871 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004872
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304873 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004874}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004875EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004876
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004877int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004878{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304879 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4880 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4881
4882 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004883 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004884}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004885EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004886
Archit Tanejae67458a2012-08-13 14:17:30 +05304887void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4888 struct omap_video_timings *timings)
4889{
4890 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4891 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4892
4893 mutex_lock(&dsi->lock);
4894
4895 dsi->timings = *timings;
4896
4897 mutex_unlock(&dsi->lock);
4898}
4899EXPORT_SYMBOL(omapdss_dsi_set_timings);
4900
Archit Tanejae3525742012-08-09 15:23:43 +05304901void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4902{
4903 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4904 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4905
4906 mutex_lock(&dsi->lock);
4907
4908 dsi->timings.x_res = w;
4909 dsi->timings.y_res = h;
4910
4911 mutex_unlock(&dsi->lock);
4912}
4913EXPORT_SYMBOL(omapdss_dsi_set_size);
4914
Archit Taneja02c39602012-08-10 15:01:33 +05304915void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4916 enum omap_dss_dsi_pixel_format fmt)
4917{
4918 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4919 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4920
4921 mutex_lock(&dsi->lock);
4922
4923 dsi->pix_fmt = fmt;
4924
4925 mutex_unlock(&dsi->lock);
4926}
4927EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4928
Archit Tanejadca2b152012-08-16 18:02:00 +05304929void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4930 enum omap_dss_dsi_mode mode)
4931{
4932 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4933 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4934
4935 mutex_lock(&dsi->lock);
4936
4937 dsi->mode = mode;
4938
4939 mutex_unlock(&dsi->lock);
4940}
4941EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4942
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304943void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4944 struct omap_dss_dsi_videomode_timings *timings)
4945{
4946 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4947 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4948
4949 mutex_lock(&dsi->lock);
4950
4951 dsi->vm_timings = *timings;
4952
4953 mutex_unlock(&dsi->lock);
4954}
4955EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4956
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004957/*
4958 * Return a hardcoded channel for the DSI output. This should work for
4959 * current use cases, but this can be later expanded to either resolve
4960 * the channel in some more dynamic manner, or get the channel as a user
4961 * parameter.
4962 */
4963static enum omap_channel dsi_get_channel(int module_id)
4964{
4965 switch (omapdss_get_version()) {
4966 case OMAPDSS_VER_OMAP24xx:
4967 DSSWARN("DSI not supported\n");
4968 return OMAP_DSS_CHANNEL_LCD;
4969
4970 case OMAPDSS_VER_OMAP34xx_ES1:
4971 case OMAPDSS_VER_OMAP34xx_ES3:
4972 case OMAPDSS_VER_OMAP3630:
4973 case OMAPDSS_VER_AM35xx:
4974 return OMAP_DSS_CHANNEL_LCD;
4975
4976 case OMAPDSS_VER_OMAP4430_ES1:
4977 case OMAPDSS_VER_OMAP4430_ES2:
4978 case OMAPDSS_VER_OMAP4:
4979 switch (module_id) {
4980 case 0:
4981 return OMAP_DSS_CHANNEL_LCD;
4982 case 1:
4983 return OMAP_DSS_CHANNEL_LCD2;
4984 default:
4985 DSSWARN("unsupported module id\n");
4986 return OMAP_DSS_CHANNEL_LCD;
4987 }
4988
4989 case OMAPDSS_VER_OMAP5:
4990 switch (module_id) {
4991 case 0:
4992 return OMAP_DSS_CHANNEL_LCD;
4993 case 1:
4994 return OMAP_DSS_CHANNEL_LCD3;
4995 default:
4996 DSSWARN("unsupported module id\n");
4997 return OMAP_DSS_CHANNEL_LCD;
4998 }
4999
5000 default:
5001 DSSWARN("unsupported DSS version\n");
5002 return OMAP_DSS_CHANNEL_LCD;
5003 }
5004}
5005
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02005006static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005007{
Archit Tanejaeea83402012-09-04 11:42:36 +05305008 struct platform_device *dsidev =
5009 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305010 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5011
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005012 DSSDBG("DSI init\n");
5013
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305014 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005015 struct regulator *vdds_dsi;
5016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305017 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005018
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02005019 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
5020 if (IS_ERR(vdds_dsi))
5021 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
5022
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005023 if (IS_ERR(vdds_dsi)) {
5024 DSSERR("can't get VDDS_DSI regulator\n");
5025 return PTR_ERR(vdds_dsi);
5026 }
5027
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305028 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005029 }
5030
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005031 return 0;
5032}
5033
Archit Taneja5ee3c142011-03-02 12:35:53 +05305034int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
5035{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305036 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5037 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305038 int i;
5039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305040 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5041 if (!dsi->vc[i].dssdev) {
5042 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305043 *channel = i;
5044 return 0;
5045 }
5046 }
5047
5048 DSSERR("cannot get VC for display %s", dssdev->name);
5049 return -ENOSPC;
5050}
5051EXPORT_SYMBOL(omap_dsi_request_vc);
5052
5053int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5054{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305055 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5056 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5057
Archit Taneja5ee3c142011-03-02 12:35:53 +05305058 if (vc_id < 0 || vc_id > 3) {
5059 DSSERR("VC ID out of range\n");
5060 return -EINVAL;
5061 }
5062
5063 if (channel < 0 || channel > 3) {
5064 DSSERR("Virtual Channel out of range\n");
5065 return -EINVAL;
5066 }
5067
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305068 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305069 DSSERR("Virtual Channel not allocated to display %s\n",
5070 dssdev->name);
5071 return -EINVAL;
5072 }
5073
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305074 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305075
5076 return 0;
5077}
5078EXPORT_SYMBOL(omap_dsi_set_vc_id);
5079
5080void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5081{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305082 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5083 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5084
Archit Taneja5ee3c142011-03-02 12:35:53 +05305085 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305086 dsi->vc[channel].dssdev == dssdev) {
5087 dsi->vc[channel].dssdev = NULL;
5088 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305089 }
5090}
5091EXPORT_SYMBOL(omap_dsi_release_vc);
5092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305093void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005094{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305095 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305096 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305097 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5098 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005099}
5100
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305101void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005102{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305103 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305104 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305105 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5106 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005107}
5108
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305109static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005110{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305111 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5112
5113 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5114 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5115 dsi->regm_dispc_max =
5116 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5117 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5118 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5119 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5120 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005121}
5122
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005123static int dsi_get_clocks(struct platform_device *dsidev)
5124{
5125 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5126 struct clk *clk;
5127
5128 clk = clk_get(&dsidev->dev, "fck");
5129 if (IS_ERR(clk)) {
5130 DSSERR("can't get fck\n");
5131 return PTR_ERR(clk);
5132 }
5133
5134 dsi->dss_clk = clk;
5135
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005136 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005137 if (IS_ERR(clk)) {
5138 DSSERR("can't get sys_clk\n");
5139 clk_put(dsi->dss_clk);
5140 dsi->dss_clk = NULL;
5141 return PTR_ERR(clk);
5142 }
5143
5144 dsi->sys_clk = clk;
5145
5146 return 0;
5147}
5148
5149static void dsi_put_clocks(struct platform_device *dsidev)
5150{
5151 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5152
5153 if (dsi->dss_clk)
5154 clk_put(dsi->dss_clk);
5155 if (dsi->sys_clk)
5156 clk_put(dsi->sys_clk);
5157}
5158
Tomi Valkeinen15216532012-09-06 14:29:31 +03005159static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005160{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005161 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5162 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +02005163 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +03005164 struct omap_dss_device *def_dssdev;
5165 int i;
5166
5167 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005168
5169 for (i = 0; i < pdata->num_devices; ++i) {
5170 struct omap_dss_device *dssdev = pdata->devices[i];
5171
5172 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5173 continue;
5174
5175 if (dssdev->phy.dsi.module != dsi->module_id)
5176 continue;
5177
Tomi Valkeinen15216532012-09-06 14:29:31 +03005178 if (def_dssdev == NULL)
5179 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005180
Tomi Valkeinen15216532012-09-06 14:29:31 +03005181 if (def_disp_name != NULL &&
5182 strcmp(dssdev->name, def_disp_name) == 0) {
5183 def_dssdev = dssdev;
5184 break;
5185 }
5186 }
5187
5188 return def_dssdev;
5189}
5190
5191static void __init dsi_probe_pdata(struct platform_device *dsidev)
5192{
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005193 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005194 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005195 struct omap_dss_device *dssdev;
5196 int r;
5197
Tomi Valkeinen52744842012-09-10 13:58:29 +03005198 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005199
Tomi Valkeinen52744842012-09-10 13:58:29 +03005200 if (!plat_dssdev)
5201 return;
5202
5203 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005204 if (!dssdev)
5205 return;
5206
Tomi Valkeinen52744842012-09-10 13:58:29 +03005207 dss_copy_device_pdata(dssdev, plat_dssdev);
5208
Tomi Valkeinen15216532012-09-06 14:29:31 +03005209 r = dsi_init_display(dssdev);
5210 if (r) {
5211 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005212 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005213 return;
5214 }
5215
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005216 r = omapdss_output_set_device(&dsi->output, dssdev);
5217 if (r) {
5218 DSSERR("failed to connect output to new device: %s\n",
5219 dssdev->name);
5220 dss_put_device(dssdev);
5221 return;
5222 }
5223
Tomi Valkeinen52744842012-09-10 13:58:29 +03005224 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005225 if (r) {
5226 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005227 omapdss_output_unset_device(&dsi->output);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005228 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005229 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005230 }
5231}
5232
Archit Taneja81b87f52012-09-26 16:30:49 +05305233static void __init dsi_init_output(struct platform_device *dsidev)
5234{
5235 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5236 struct omap_dss_output *out = &dsi->output;
5237
5238 out->pdev = dsidev;
5239 out->id = dsi->module_id == 0 ?
5240 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5241
5242 out->type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005243 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005244 out->dispc_channel = dsi_get_channel(dsi->module_id);
Archit Taneja81b87f52012-09-26 16:30:49 +05305245
5246 dss_register_output(out);
5247}
5248
5249static void __exit dsi_uninit_output(struct platform_device *dsidev)
5250{
5251 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5252 struct omap_dss_output *out = &dsi->output;
5253
5254 dss_unregister_output(out);
5255}
5256
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005257/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005258static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005259{
5260 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005261 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005262 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305263 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005264
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005265 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005266 if (!dsi)
5267 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305268
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005269 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305270 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305271 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305272
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305273 spin_lock_init(&dsi->irq_lock);
5274 spin_lock_init(&dsi->errors_lock);
5275 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005276
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005277#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305278 spin_lock_init(&dsi->irq_stats_lock);
5279 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005280#endif
5281
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305282 mutex_init(&dsi->lock);
5283 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005284
Tejun Heo203b42f2012-08-21 13:18:23 -07005285 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5286 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305287
5288#ifdef DSI_CATCH_MISSING_TE
5289 init_timer(&dsi->te_timer);
5290 dsi->te_timer.function = dsi_te_timeout;
5291 dsi->te_timer.data = 0;
5292#endif
5293 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5294 if (!dsi_mem) {
5295 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005296 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005297 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005298
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005299 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5300 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305301 if (!dsi->base) {
5302 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005303 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305304 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005305
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305306 dsi->irq = platform_get_irq(dsi->pdev, 0);
5307 if (dsi->irq < 0) {
5308 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005309 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305310 }
archit tanejaaffe3602011-02-23 08:41:03 +00005311
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005312 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5313 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005314 if (r < 0) {
5315 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005316 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005317 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005318
Archit Taneja5ee3c142011-03-02 12:35:53 +05305319 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305320 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305321 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305322 dsi->vc[i].dssdev = NULL;
5323 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305324 }
5325
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305326 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005327
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005328 r = dsi_get_clocks(dsidev);
5329 if (r)
5330 return r;
5331
5332 pm_runtime_enable(&dsidev->dev);
5333
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005334 r = dsi_runtime_get(dsidev);
5335 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005336 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005337
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305338 rev = dsi_read_reg(dsidev, DSI_REVISION);
5339 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005340 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5341
Tomi Valkeinend9820852011-10-12 15:05:59 +03005342 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5343 * of data to 3 by default */
5344 if (dss_has_feature(FEAT_DSI_GNQ))
5345 /* NB_DATA_LANES */
5346 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5347 else
5348 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305349
Archit Taneja81b87f52012-09-26 16:30:49 +05305350 dsi_init_output(dsidev);
5351
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005352 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005353
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005354 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005355
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005356 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005357 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005358 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005359 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5360
5361#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005362 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005363 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005364 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005365 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5366#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005367 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005368
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005369err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005370 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005371 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005372 return r;
5373}
5374
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005375static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005376{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305377 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5378
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005379 WARN_ON(dsi->scp_clk_refcount > 0);
5380
Tomi Valkeinen52744842012-09-10 13:58:29 +03005381 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005382
Archit Taneja81b87f52012-09-26 16:30:49 +05305383 dsi_uninit_output(dsidev);
5384
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005385 pm_runtime_disable(&dsidev->dev);
5386
5387 dsi_put_clocks(dsidev);
5388
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305389 if (dsi->vdds_dsi_reg != NULL) {
5390 if (dsi->vdds_dsi_enabled) {
5391 regulator_disable(dsi->vdds_dsi_reg);
5392 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005393 }
5394
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305395 regulator_put(dsi->vdds_dsi_reg);
5396 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005397 }
5398
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005399 return 0;
5400}
5401
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005402static int dsi_runtime_suspend(struct device *dev)
5403{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005404 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005405
5406 return 0;
5407}
5408
5409static int dsi_runtime_resume(struct device *dev)
5410{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005411 int r;
5412
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005413 r = dispc_runtime_get();
5414 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005415 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005416
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005417 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005418}
5419
5420static const struct dev_pm_ops dsi_pm_ops = {
5421 .runtime_suspend = dsi_runtime_suspend,
5422 .runtime_resume = dsi_runtime_resume,
5423};
5424
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005425static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005426 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005427 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005428 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005429 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005430 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005431 },
5432};
5433
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005434int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005435{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005436 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005437}
5438
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005439void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005440{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005441 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005442}